move VCC/VSS inward
[libreriscv.git] / 180nm_Oct2020 / ls180.mdwn
1 # Pinouts (PinMux)
2 auto-generated by [[pinouts.py]]
3
4 [[!toc ]]
5
6
7 ## Bank N (32 pins, width 2)
8
9 | Pin | Mux0 | Mux1 | Mux2 | Mux3 |
10 | --- | ----------- | ----------- | ----------- | ----------- |
11 | 6 | N VSSE_6 | |
12 | 7 | N VDDE_6 | |
13 | 8 | N VDDI_6 | |
14 | 9 | N VSSI_6 | |
15 | 22 | N VSSI_7 | |
16 | 23 | N VDDI_7 | |
17 | 24 | N VSSI_7 | |
18 | 25 | N VDDI_7 | |
19 | 27 | N SYS_RST | |
20 | 28 | N SYS_PLLSELA0 | |
21 | 29 | N SYS_PLLSELA1 | |
22 | 30 | N SYS_PLLCLK | |
23 | 31 | N SYS_PLLTESTOUT | |
24
25 ## Bank E (32 pins, width 2)
26
27 | Pin | Mux0 | Mux1 | Mux2 | Mux3 |
28 | --- | ----------- | ----------- | ----------- | ----------- |
29 | 32 | E VSSI_4 | |
30 | 33 | E VDDI_4 | |
31 | 34 | E VDDI_4 | |
32 | 35 | E VSSI_4 | |
33 | 36 | E SYS_PLLVCOUT | |
34 | 37 | E GPIOE_E0 | |
35 | 38 | E GPIOE_E1 | |
36 | 39 | E GPIOE_E2 | |
37 | 40 | E GPIOE_E3 | |
38 | 41 | E GPIOE_E4 | |
39 | 42 | E GPIOE_E5 | |
40 | 43 | E GPIOE_E6 | |
41 | 44 | E GPIOE_E7 | |
42 | 45 | E JTAG_TMS | |
43 | 46 | E JTAG_TDI | |
44 | 47 | E JTAG_TDO | |
45 | 48 | E JTAG_TCK | |
46 | 49 | E GPIOE_E8 | |
47 | 50 | E GPIOE_E9 | |
48 | 51 | E GPIOE_E10 | |
49 | 52 | E GPIOE_E11 | |
50 | 53 | E GPIOE_E12 | |
51 | 54 | E GPIOE_E13 | |
52 | 55 | E GPIOE_E14 | |
53 | 56 | E GPIOE_E15 | |
54 | 57 | E EINT_0 | |
55 | 58 | E EINT_1 | |
56 | 59 | E EINT_2 | |
57 | 60 | E VSSI_5 | |
58 | 61 | E VDDI_5 | |
59 | 62 | E VSSI_5 | |
60 | 63 | E VDDI_5 | |
61
62 ## Bank S (32 pins, width 2)
63
64 | Pin | Mux0 | Mux1 | Mux2 | Mux3 |
65 | --- | ----------- | ----------- | ----------- | ----------- |
66 | 64 | S VDDE_0 | |
67 | 65 | S VSSE_0 | |
68 | 66 | S VDDI_0 | |
69 | 67 | S VSSI_0 | |
70 | 68 | S SDR_DQM0 | |
71 | 69 | S SDR_D0 | |
72 | 70 | S SDR_D1 | |
73 | 71 | S SDR_D2 | |
74 | 72 | S SDR_D3 | |
75 | 73 | S SDR_D4 | |
76 | 74 | S SDR_D5 | |
77 | 75 | S SDR_D6 | |
78 | 76 | S SDR_D7 | |
79 | 77 | S SDR_AD0 | |
80 | 78 | S SDR_AD1 | |
81 | 79 | S SDR_AD2 | |
82 | 80 | S SDR_AD3 | |
83 | 81 | S SDR_AD4 | |
84 | 82 | S SDR_AD5 | |
85 | 83 | S SDR_AD6 | |
86 | 84 | S SDR_AD7 | |
87 | 85 | S SDR_AD8 | |
88 | 86 | S SDR_AD9 | |
89 | 87 | S SDR_BA0 | |
90 | 88 | S SDR_BA1 | |
91 | 90 | S MTWI_SDA | |
92 | 91 | S MTWI_SCL | |
93 | 92 | S VSSI_1 | |
94 | 93 | S VDDI_1 | |
95 | 94 | S VSSE_1 | |
96 | 95 | S VDDE_1 | |
97
98 ## Bank W (32 pins, width 2)
99
100 | Pin | Mux0 | Mux1 | Mux2 | Mux3 |
101 | --- | ----------- | ----------- | ----------- | ----------- |
102 | 96 | W VDDE_2 | |
103 | 97 | W VSSE_2 | |
104 | 98 | W VDDI_2 | |
105 | 99 | W VSSI_2 | |
106 | 100 | W SDR_AD10 | |
107 | 101 | W SDR_AD11 | |
108 | 102 | W SDR_AD12 | |
109 | 103 | W SDR_DQM1 | |
110 | 104 | W SDR_D8 | |
111 | 105 | W SDR_D9 | |
112 | 106 | W SDR_D10 | |
113 | 107 | W SDR_D11 | |
114 | 108 | W SDR_D12 | |
115 | 109 | W SDR_D13 | |
116 | 110 | W SDR_D14 | |
117 | 111 | W SDR_D15 | |
118 | 112 | W SDR_CLK | |
119 | 113 | W SDR_CKE | |
120 | 114 | W SDR_RASn | |
121 | 115 | W SDR_CASn | |
122 | 116 | W SDR_WEn | |
123 | 117 | W SDR_CSn0 | |
124 | 118 | W UART0_TX | |
125 | 119 | W UART0_RX | |
126 | 120 | W MSPI0_CK | |
127 | 121 | W MSPI0_NSS | |
128 | 122 | W MSPI0_MOSI | |
129 | 123 | W MSPI0_MISO | |
130 | 124 | W VSSI_3 | |
131 | 125 | W VDDI_3 | |
132 | 126 | W VSSE_3 | |
133 | 127 | W VDDE_3 | |
134
135 # Pinouts (Fixed function)
136
137 # Functions (PinMux)
138
139 auto-generated by [[pinouts.py]]
140
141 ## EINT
142
143 External Interrupt
144
145 * EINT_0 : E25/0
146 * EINT_1 : E26/0
147 * EINT_2 : E27/0
148
149 ## GPIO
150
151 GPIO
152
153 * GPIOE_E0 : E5/0
154 * GPIOE_E1 : E6/0
155 * GPIOE_E10 : E19/0
156 * GPIOE_E11 : E20/0
157 * GPIOE_E12 : E21/0
158 * GPIOE_E13 : E22/0
159 * GPIOE_E14 : E23/0
160 * GPIOE_E15 : E24/0
161 * GPIOE_E2 : E7/0
162 * GPIOE_E3 : E8/0
163 * GPIOE_E4 : E9/0
164 * GPIOE_E5 : E10/0
165 * GPIOE_E6 : E11/0
166 * GPIOE_E7 : E12/0
167 * GPIOE_E8 : E17/0
168 * GPIOE_E9 : E18/0
169
170 ## JTAG
171
172 JTAG
173
174 * JTAG_TCK : E16/0
175 * JTAG_TDI : E14/0
176 * JTAG_TDO : E15/0
177 * JTAG_TMS : E13/0
178
179 ## MSPI0
180
181 SPI Master 1 (general)
182
183 * MSPI0_CK : W24/0
184 * MSPI0_MISO : W27/0
185 * MSPI0_MOSI : W26/0
186 * MSPI0_NSS : W25/0
187
188 ## MTWI
189
190 I2C Master 1
191
192 * MTWI_SCL : S27/0
193 * MTWI_SDA : S26/0
194
195 ## SDR
196
197 SDRAM
198
199 * SDR_AD0 : S13/0
200 * SDR_AD1 : S14/0
201 * SDR_AD10 : W4/0
202 * SDR_AD11 : W5/0
203 * SDR_AD12 : W6/0
204 * SDR_AD2 : S15/0
205 * SDR_AD3 : S16/0
206 * SDR_AD4 : S17/0
207 * SDR_AD5 : S18/0
208 * SDR_AD6 : S19/0
209 * SDR_AD7 : S20/0
210 * SDR_AD8 : S21/0
211 * SDR_AD9 : S22/0
212 * SDR_BA0 : S23/0
213 * SDR_BA1 : S24/0
214 * SDR_CASn : W19/0
215 * SDR_CKE : W17/0
216 * SDR_CLK : W16/0
217 * SDR_CSn0 : W21/0
218 * SDR_D0 : S5/0
219 * SDR_D1 : S6/0
220 * SDR_D10 : W10/0
221 * SDR_D11 : W11/0
222 * SDR_D12 : W12/0
223 * SDR_D13 : W13/0
224 * SDR_D14 : W14/0
225 * SDR_D15 : W15/0
226 * SDR_D2 : S7/0
227 * SDR_D3 : S8/0
228 * SDR_D4 : S9/0
229 * SDR_D5 : S10/0
230 * SDR_D6 : S11/0
231 * SDR_D7 : S12/0
232 * SDR_D8 : W8/0
233 * SDR_D9 : W9/0
234 * SDR_DQM0 : S4/0
235 * SDR_DQM1 : W7/0
236 * SDR_RASn : W18/0
237 * SDR_WEn : W20/0
238
239 ## SYS
240
241 System Control
242
243 * SYS_PLLCLK : N30/0
244 * SYS_PLLSELA0 : N28/0
245 * SYS_PLLSELA1 : N29/0
246 * SYS_PLLTESTOUT : N31/0
247 * SYS_PLLVCOUT : E4/0
248 * SYS_RST : N27/0
249
250 ## UART0
251
252 UART (TX/RX) 1
253
254 * UART0_RX : W23/0
255 * UART0_TX : W22/0
256
257 ## VDD
258
259 Power
260
261 * VDDE_0 : S0/0
262 * VDDE_1 : S31/0
263 * VDDE_2 : W0/0
264 * VDDE_3 : W31/0
265 * VDDE_6 : N7/0
266 * VDDI_0 : S2/0
267 * VDDI_1 : S29/0
268 * VDDI_2 : W2/0
269 * VDDI_3 : W29/0
270 * VDDI_4 : E1/0 E2/0
271 * VDDI_5 : E29/0 E31/0
272 * VDDI_6 : N8/0
273 * VDDI_7 : N23/0 N25/0
274
275 ## VSS
276
277 GND
278
279 * VSSE_0 : S1/0
280 * VSSE_1 : S30/0
281 * VSSE_2 : W1/0
282 * VSSE_3 : W30/0
283 * VSSE_6 : N6/0
284 * VSSI_0 : S3/0
285 * VSSI_1 : S28/0
286 * VSSI_2 : W3/0
287 * VSSI_3 : W28/0
288 * VSSI_4 : E0/0 E3/0
289 * VSSI_5 : E28/0 E30/0
290 * VSSI_6 : N9/0
291 * VSSI_7 : N22/0 N24/0
292
293 # Pinmap for Libre-SOC 180nm
294
295 ## UART0
296
297
298
299 * UART0_TX 118 W22/0
300 * UART0_RX 119 W23/0
301
302 ## GPIOS
303
304
305 ## GPIOE
306
307 * GPIOE_E0 37 E5/0
308 * GPIOE_E1 38 E6/0
309 * GPIOE_E2 39 E7/0
310 * GPIOE_E3 40 E8/0
311 * GPIOE_E4 41 E9/0
312 * GPIOE_E5 42 E10/0
313 * GPIOE_E6 43 E11/0
314 * GPIOE_E7 44 E12/0
315 * GPIOE_E8 49 E17/0
316 * GPIOE_E9 50 E18/0
317 * GPIOE_E10 51 E19/0
318 * GPIOE_E11 52 E20/0
319 * GPIOE_E12 53 E21/0
320 * GPIOE_E13 54 E22/0
321 * GPIOE_E14 55 E23/0
322 * GPIOE_E15 56 E24/0
323
324 ## JTAG
325
326 * JTAG_TMS 45 E13/0
327 * JTAG_TDI 46 E14/0
328 * JTAG_TDO 47 E15/0
329 * JTAG_TCK 48 E16/0
330
331 ## PWM
332
333
334 ## EINT
335
336 * EINT_0 57 E25/0
337 * EINT_1 58 E26/0
338 * EINT_2 59 E27/0
339
340 ## VDD
341
342 * VDDE_6 7 N7/0
343 * VDDI_6 8 N8/0
344 * VDDI_7 23 N23/0
345 * VDDI_4 33 E1/0
346 * VDDI_5 61 E29/0
347
348 ## VSS
349
350 * VSSE_6 6 N6/0
351 * VSSI_6 9 N9/0
352 * VSSI_7 22 N22/0
353 * VSSI_4 32 E0/0
354 * VSSI_5 60 E28/0
355
356 ## SYS
357
358
359
360 * SYS_RST 27 N27/0
361 * SYS_PLLSELA0 28 N28/0
362 * SYS_PLLSELA1 29 N29/0
363 * SYS_PLLCLK 30 N30/0
364 * SYS_PLLTESTOUT 31 N31/0
365 * SYS_PLLVCOUT 36 E4/0
366
367 ## MTWI
368
369 I2C.
370
371
372 * MTWI_SDA 90 S26/0
373 * MTWI_SCL 91 S27/0
374
375 ## MSPI0
376
377 * MSPI0_CK 120 W24/0
378 * MSPI0_NSS 121 W25/0
379 * MSPI0_MOSI 122 W26/0
380 * MSPI0_MISO 123 W27/0
381
382 ## SDR
383
384
385
386 * SDR_DQM0 68 S4/0
387 * SDR_D0 69 S5/0
388 * SDR_D1 70 S6/0
389 * SDR_D2 71 S7/0
390 * SDR_D3 72 S8/0
391 * SDR_D4 73 S9/0
392 * SDR_D5 74 S10/0
393 * SDR_D6 75 S11/0
394 * SDR_D7 76 S12/0
395 * SDR_AD0 77 S13/0
396 * SDR_AD1 78 S14/0
397 * SDR_AD2 79 S15/0
398 * SDR_AD3 80 S16/0
399 * SDR_AD4 81 S17/0
400 * SDR_AD5 82 S18/0
401 * SDR_AD6 83 S19/0
402 * SDR_AD7 84 S20/0
403 * SDR_AD8 85 S21/0
404 * SDR_AD9 86 S22/0
405 * SDR_BA0 87 S23/0
406 * SDR_BA1 88 S24/0
407 * SDR_AD10 100 W4/0
408 * SDR_AD11 101 W5/0
409 * SDR_AD12 102 W6/0
410 * SDR_DQM1 103 W7/0
411 * SDR_D8 104 W8/0
412 * SDR_D9 105 W9/0
413 * SDR_D10 106 W10/0
414 * SDR_D11 107 W11/0
415 * SDR_D12 108 W12/0
416 * SDR_D13 109 W13/0
417 * SDR_D14 110 W14/0
418 * SDR_D15 111 W15/0
419 * SDR_CLK 112 W16/0
420 * SDR_CKE 113 W17/0
421 * SDR_RASn 114 W18/0
422 * SDR_CASn 115 W19/0
423 * SDR_WEn 116 W20/0
424 * SDR_CSn0 117 W21/0
425
426 ## Unused Pinouts (spare as GPIO) for 'Libre-SOC 180nm'
427
428 | Pin | Mux0 | Mux1 | Mux2 | Mux3 |
429 | --- | ----------- | ----------- | ----------- | ----------- |
430 | 24 | N VSSI_7 | | | |
431 | 25 | N VDDI_7 | | | |
432 | 34 | E VDDI_4 | | | |
433 | 35 | E VSSI_4 | | | |
434 | 62 | E VSSI_5 | | | |
435 | 63 | E VDDI_5 | | | |
436 | 64 | S VDDE_0 | | | |
437 | 65 | S VSSE_0 | | | |
438 | 66 | S VDDI_0 | | | |
439 | 67 | S VSSI_0 | | | |
440 | 92 | S VSSI_1 | | | |
441 | 93 | S VDDI_1 | | | |
442 | 94 | S VSSE_1 | | | |
443 | 95 | S VDDE_1 | | | |
444 | 96 | W VDDE_2 | | | |
445 | 97 | W VSSE_2 | | | |
446 | 98 | W VDDI_2 | | | |
447 | 99 | W VSSI_2 | | | |
448 | 124 | W VSSI_3 | | | |
449 | 125 | W VDDI_3 | | | |
450 | 126 | W VSSE_3 | | | |
451 | 127 | W VDDE_3 | | | |
452
453 # Reference Datasheets
454
455 datasheets and pinout links
456
457 * <http://datasheets.chipdb.org/AMD/8018x/80186/amd-80186.pdf>
458 * <http://hands.com/~lkcl/eoma/shenzen/frida/FRD144A2701.pdf>
459 * <http://pinouts.ru/Memory/sdcard_pinout.shtml>
460 * p8 <http://www.onfi.org/~/media/onfi/specs/onfi_2_0_gold.pdf?la=en>
461 * <https://www.heyrick.co.uk/blog/files/datasheets/dm9000aep.pdf>
462 * <http://cache.freescale.com/files/microcontrollers/doc/app_note/AN4393.pdf>
463 * <https://www.nxp.com/docs/en/data-sheet/MCF54418.pdf>
464 * ULPI OTG PHY, ST <http://www.st.com/en/interfaces-and-transceivers/stulpi01a.html>
465 * ULPI OTG PHY, TI TUSB1210 <http://ti.com/product/TUSB1210/>
466
467 # Pin Bank starting points and lengths
468
469 * E 32 32 2
470 * N 0 32 2
471 * S 64 32 2
472 * W 96 32 2