1 /* 32-bit ELF support for ARM
2 Copyright (C) 1998-2021 Free Software Foundation, Inc.
4 This file is part of BFD, the Binary File Descriptor library.
6 This program is free software; you can redistribute it and/or modify
7 it under the terms of the GNU General Public License as published by
8 the Free Software Foundation; either version 3 of the License, or
9 (at your option) any later version.
11 This program is distributed in the hope that it will be useful,
12 but WITHOUT ANY WARRANTY; without even the implied warranty of
13 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 GNU General Public License for more details.
16 You should have received a copy of the GNU General Public License
17 along with this program; if not, write to the Free Software
18 Foundation, Inc., 51 Franklin Street - Fifth Floor, Boston,
19 MA 02110-1301, USA. */
25 #include "libiberty.h"
29 #include "elf-vxworks.h"
31 #include "elf32-arm.h"
34 /* Return the relocation section associated with NAME. HTAB is the
35 bfd's elf32_arm_link_hash_entry. */
36 #define RELOC_SECTION(HTAB, NAME) \
37 ((HTAB)->use_rel ? ".rel" NAME : ".rela" NAME)
39 /* Return size of a relocation entry. HTAB is the bfd's
40 elf32_arm_link_hash_entry. */
41 #define RELOC_SIZE(HTAB) \
43 ? sizeof (Elf32_External_Rel) \
44 : sizeof (Elf32_External_Rela))
46 /* Return function to swap relocations in. HTAB is the bfd's
47 elf32_arm_link_hash_entry. */
48 #define SWAP_RELOC_IN(HTAB) \
50 ? bfd_elf32_swap_reloc_in \
51 : bfd_elf32_swap_reloca_in)
53 /* Return function to swap relocations out. HTAB is the bfd's
54 elf32_arm_link_hash_entry. */
55 #define SWAP_RELOC_OUT(HTAB) \
57 ? bfd_elf32_swap_reloc_out \
58 : bfd_elf32_swap_reloca_out)
60 #define elf_info_to_howto NULL
61 #define elf_info_to_howto_rel elf32_arm_info_to_howto
63 #define ARM_ELF_ABI_VERSION 0
64 #define ARM_ELF_OS_ABI_VERSION ELFOSABI_ARM
66 /* The Adjusted Place, as defined by AAELF. */
67 #define Pa(X) ((X) & 0xfffffffc)
69 static bool elf32_arm_write_section (bfd
*output_bfd
,
70 struct bfd_link_info
*link_info
,
74 /* Note: code such as elf32_arm_reloc_type_lookup expect to use e.g.
75 R_ARM_PC24 as an index into this, and find the R_ARM_PC24 HOWTO
78 static reloc_howto_type elf32_arm_howto_table_1
[] =
81 HOWTO (R_ARM_NONE
, /* type */
83 3, /* size (0 = byte, 1 = short, 2 = long) */
85 false, /* pc_relative */
87 complain_overflow_dont
,/* complain_on_overflow */
88 bfd_elf_generic_reloc
, /* special_function */
89 "R_ARM_NONE", /* name */
90 false, /* partial_inplace */
93 false), /* pcrel_offset */
95 HOWTO (R_ARM_PC24
, /* type */
97 2, /* size (0 = byte, 1 = short, 2 = long) */
99 true, /* pc_relative */
101 complain_overflow_signed
,/* complain_on_overflow */
102 bfd_elf_generic_reloc
, /* special_function */
103 "R_ARM_PC24", /* name */
104 false, /* partial_inplace */
105 0x00ffffff, /* src_mask */
106 0x00ffffff, /* dst_mask */
107 true), /* pcrel_offset */
109 /* 32 bit absolute */
110 HOWTO (R_ARM_ABS32
, /* type */
112 2, /* size (0 = byte, 1 = short, 2 = long) */
114 false, /* pc_relative */
116 complain_overflow_bitfield
,/* complain_on_overflow */
117 bfd_elf_generic_reloc
, /* special_function */
118 "R_ARM_ABS32", /* name */
119 false, /* partial_inplace */
120 0xffffffff, /* src_mask */
121 0xffffffff, /* dst_mask */
122 false), /* pcrel_offset */
124 /* standard 32bit pc-relative reloc */
125 HOWTO (R_ARM_REL32
, /* type */
127 2, /* size (0 = byte, 1 = short, 2 = long) */
129 true, /* pc_relative */
131 complain_overflow_bitfield
,/* complain_on_overflow */
132 bfd_elf_generic_reloc
, /* special_function */
133 "R_ARM_REL32", /* name */
134 false, /* partial_inplace */
135 0xffffffff, /* src_mask */
136 0xffffffff, /* dst_mask */
137 true), /* pcrel_offset */
139 /* 8 bit absolute - R_ARM_LDR_PC_G0 in AAELF */
140 HOWTO (R_ARM_LDR_PC_G0
, /* type */
142 0, /* size (0 = byte, 1 = short, 2 = long) */
144 true, /* pc_relative */
146 complain_overflow_dont
,/* complain_on_overflow */
147 bfd_elf_generic_reloc
, /* special_function */
148 "R_ARM_LDR_PC_G0", /* name */
149 false, /* partial_inplace */
150 0xffffffff, /* src_mask */
151 0xffffffff, /* dst_mask */
152 true), /* pcrel_offset */
154 /* 16 bit absolute */
155 HOWTO (R_ARM_ABS16
, /* type */
157 1, /* size (0 = byte, 1 = short, 2 = long) */
159 false, /* pc_relative */
161 complain_overflow_bitfield
,/* complain_on_overflow */
162 bfd_elf_generic_reloc
, /* special_function */
163 "R_ARM_ABS16", /* name */
164 false, /* partial_inplace */
165 0x0000ffff, /* src_mask */
166 0x0000ffff, /* dst_mask */
167 false), /* pcrel_offset */
169 /* 12 bit absolute */
170 HOWTO (R_ARM_ABS12
, /* type */
172 2, /* size (0 = byte, 1 = short, 2 = long) */
174 false, /* pc_relative */
176 complain_overflow_bitfield
,/* complain_on_overflow */
177 bfd_elf_generic_reloc
, /* special_function */
178 "R_ARM_ABS12", /* name */
179 false, /* partial_inplace */
180 0x00000fff, /* src_mask */
181 0x00000fff, /* dst_mask */
182 false), /* pcrel_offset */
184 HOWTO (R_ARM_THM_ABS5
, /* type */
186 1, /* size (0 = byte, 1 = short, 2 = long) */
188 false, /* pc_relative */
190 complain_overflow_bitfield
,/* complain_on_overflow */
191 bfd_elf_generic_reloc
, /* special_function */
192 "R_ARM_THM_ABS5", /* name */
193 false, /* partial_inplace */
194 0x000007e0, /* src_mask */
195 0x000007e0, /* dst_mask */
196 false), /* pcrel_offset */
199 HOWTO (R_ARM_ABS8
, /* type */
201 0, /* size (0 = byte, 1 = short, 2 = long) */
203 false, /* pc_relative */
205 complain_overflow_bitfield
,/* complain_on_overflow */
206 bfd_elf_generic_reloc
, /* special_function */
207 "R_ARM_ABS8", /* name */
208 false, /* partial_inplace */
209 0x000000ff, /* src_mask */
210 0x000000ff, /* dst_mask */
211 false), /* pcrel_offset */
213 HOWTO (R_ARM_SBREL32
, /* type */
215 2, /* size (0 = byte, 1 = short, 2 = long) */
217 false, /* pc_relative */
219 complain_overflow_dont
,/* complain_on_overflow */
220 bfd_elf_generic_reloc
, /* special_function */
221 "R_ARM_SBREL32", /* name */
222 false, /* partial_inplace */
223 0xffffffff, /* src_mask */
224 0xffffffff, /* dst_mask */
225 false), /* pcrel_offset */
227 HOWTO (R_ARM_THM_CALL
, /* type */
229 2, /* size (0 = byte, 1 = short, 2 = long) */
231 true, /* pc_relative */
233 complain_overflow_signed
,/* complain_on_overflow */
234 bfd_elf_generic_reloc
, /* special_function */
235 "R_ARM_THM_CALL", /* name */
236 false, /* partial_inplace */
237 0x07ff2fff, /* src_mask */
238 0x07ff2fff, /* dst_mask */
239 true), /* pcrel_offset */
241 HOWTO (R_ARM_THM_PC8
, /* type */
243 1, /* size (0 = byte, 1 = short, 2 = long) */
245 true, /* pc_relative */
247 complain_overflow_signed
,/* complain_on_overflow */
248 bfd_elf_generic_reloc
, /* special_function */
249 "R_ARM_THM_PC8", /* name */
250 false, /* partial_inplace */
251 0x000000ff, /* src_mask */
252 0x000000ff, /* dst_mask */
253 true), /* pcrel_offset */
255 HOWTO (R_ARM_BREL_ADJ
, /* type */
257 1, /* size (0 = byte, 1 = short, 2 = long) */
259 false, /* pc_relative */
261 complain_overflow_signed
,/* complain_on_overflow */
262 bfd_elf_generic_reloc
, /* special_function */
263 "R_ARM_BREL_ADJ", /* name */
264 false, /* partial_inplace */
265 0xffffffff, /* src_mask */
266 0xffffffff, /* dst_mask */
267 false), /* pcrel_offset */
269 HOWTO (R_ARM_TLS_DESC
, /* type */
271 2, /* size (0 = byte, 1 = short, 2 = long) */
273 false, /* pc_relative */
275 complain_overflow_bitfield
,/* complain_on_overflow */
276 bfd_elf_generic_reloc
, /* special_function */
277 "R_ARM_TLS_DESC", /* name */
278 false, /* partial_inplace */
279 0xffffffff, /* src_mask */
280 0xffffffff, /* dst_mask */
281 false), /* pcrel_offset */
283 HOWTO (R_ARM_THM_SWI8
, /* type */
285 0, /* size (0 = byte, 1 = short, 2 = long) */
287 false, /* pc_relative */
289 complain_overflow_signed
,/* complain_on_overflow */
290 bfd_elf_generic_reloc
, /* special_function */
291 "R_ARM_SWI8", /* name */
292 false, /* partial_inplace */
293 0x00000000, /* src_mask */
294 0x00000000, /* dst_mask */
295 false), /* pcrel_offset */
297 /* BLX instruction for the ARM. */
298 HOWTO (R_ARM_XPC25
, /* type */
300 2, /* size (0 = byte, 1 = short, 2 = long) */
302 true, /* pc_relative */
304 complain_overflow_signed
,/* complain_on_overflow */
305 bfd_elf_generic_reloc
, /* special_function */
306 "R_ARM_XPC25", /* name */
307 false, /* partial_inplace */
308 0x00ffffff, /* src_mask */
309 0x00ffffff, /* dst_mask */
310 true), /* pcrel_offset */
312 /* BLX instruction for the Thumb. */
313 HOWTO (R_ARM_THM_XPC22
, /* type */
315 2, /* size (0 = byte, 1 = short, 2 = long) */
317 true, /* pc_relative */
319 complain_overflow_signed
,/* complain_on_overflow */
320 bfd_elf_generic_reloc
, /* special_function */
321 "R_ARM_THM_XPC22", /* name */
322 false, /* partial_inplace */
323 0x07ff2fff, /* src_mask */
324 0x07ff2fff, /* dst_mask */
325 true), /* pcrel_offset */
327 /* Dynamic TLS relocations. */
329 HOWTO (R_ARM_TLS_DTPMOD32
, /* type */
331 2, /* size (0 = byte, 1 = short, 2 = long) */
333 false, /* pc_relative */
335 complain_overflow_bitfield
,/* complain_on_overflow */
336 bfd_elf_generic_reloc
, /* special_function */
337 "R_ARM_TLS_DTPMOD32", /* name */
338 true, /* partial_inplace */
339 0xffffffff, /* src_mask */
340 0xffffffff, /* dst_mask */
341 false), /* pcrel_offset */
343 HOWTO (R_ARM_TLS_DTPOFF32
, /* type */
345 2, /* size (0 = byte, 1 = short, 2 = long) */
347 false, /* pc_relative */
349 complain_overflow_bitfield
,/* complain_on_overflow */
350 bfd_elf_generic_reloc
, /* special_function */
351 "R_ARM_TLS_DTPOFF32", /* name */
352 true, /* partial_inplace */
353 0xffffffff, /* src_mask */
354 0xffffffff, /* dst_mask */
355 false), /* pcrel_offset */
357 HOWTO (R_ARM_TLS_TPOFF32
, /* type */
359 2, /* size (0 = byte, 1 = short, 2 = long) */
361 false, /* pc_relative */
363 complain_overflow_bitfield
,/* complain_on_overflow */
364 bfd_elf_generic_reloc
, /* special_function */
365 "R_ARM_TLS_TPOFF32", /* name */
366 true, /* partial_inplace */
367 0xffffffff, /* src_mask */
368 0xffffffff, /* dst_mask */
369 false), /* pcrel_offset */
371 /* Relocs used in ARM Linux */
373 HOWTO (R_ARM_COPY
, /* type */
375 2, /* size (0 = byte, 1 = short, 2 = long) */
377 false, /* pc_relative */
379 complain_overflow_bitfield
,/* complain_on_overflow */
380 bfd_elf_generic_reloc
, /* special_function */
381 "R_ARM_COPY", /* name */
382 true, /* partial_inplace */
383 0xffffffff, /* src_mask */
384 0xffffffff, /* dst_mask */
385 false), /* pcrel_offset */
387 HOWTO (R_ARM_GLOB_DAT
, /* type */
389 2, /* size (0 = byte, 1 = short, 2 = long) */
391 false, /* pc_relative */
393 complain_overflow_bitfield
,/* complain_on_overflow */
394 bfd_elf_generic_reloc
, /* special_function */
395 "R_ARM_GLOB_DAT", /* name */
396 true, /* partial_inplace */
397 0xffffffff, /* src_mask */
398 0xffffffff, /* dst_mask */
399 false), /* pcrel_offset */
401 HOWTO (R_ARM_JUMP_SLOT
, /* type */
403 2, /* size (0 = byte, 1 = short, 2 = long) */
405 false, /* pc_relative */
407 complain_overflow_bitfield
,/* complain_on_overflow */
408 bfd_elf_generic_reloc
, /* special_function */
409 "R_ARM_JUMP_SLOT", /* name */
410 true, /* partial_inplace */
411 0xffffffff, /* src_mask */
412 0xffffffff, /* dst_mask */
413 false), /* pcrel_offset */
415 HOWTO (R_ARM_RELATIVE
, /* type */
417 2, /* size (0 = byte, 1 = short, 2 = long) */
419 false, /* pc_relative */
421 complain_overflow_bitfield
,/* complain_on_overflow */
422 bfd_elf_generic_reloc
, /* special_function */
423 "R_ARM_RELATIVE", /* name */
424 true, /* partial_inplace */
425 0xffffffff, /* src_mask */
426 0xffffffff, /* dst_mask */
427 false), /* pcrel_offset */
429 HOWTO (R_ARM_GOTOFF32
, /* type */
431 2, /* size (0 = byte, 1 = short, 2 = long) */
433 false, /* pc_relative */
435 complain_overflow_bitfield
,/* complain_on_overflow */
436 bfd_elf_generic_reloc
, /* special_function */
437 "R_ARM_GOTOFF32", /* name */
438 true, /* partial_inplace */
439 0xffffffff, /* src_mask */
440 0xffffffff, /* dst_mask */
441 false), /* pcrel_offset */
443 HOWTO (R_ARM_GOTPC
, /* type */
445 2, /* size (0 = byte, 1 = short, 2 = long) */
447 true, /* pc_relative */
449 complain_overflow_bitfield
,/* complain_on_overflow */
450 bfd_elf_generic_reloc
, /* special_function */
451 "R_ARM_GOTPC", /* name */
452 true, /* partial_inplace */
453 0xffffffff, /* src_mask */
454 0xffffffff, /* dst_mask */
455 true), /* pcrel_offset */
457 HOWTO (R_ARM_GOT32
, /* type */
459 2, /* size (0 = byte, 1 = short, 2 = long) */
461 false, /* pc_relative */
463 complain_overflow_bitfield
,/* complain_on_overflow */
464 bfd_elf_generic_reloc
, /* special_function */
465 "R_ARM_GOT32", /* name */
466 true, /* partial_inplace */
467 0xffffffff, /* src_mask */
468 0xffffffff, /* dst_mask */
469 false), /* pcrel_offset */
471 HOWTO (R_ARM_PLT32
, /* type */
473 2, /* size (0 = byte, 1 = short, 2 = long) */
475 true, /* pc_relative */
477 complain_overflow_bitfield
,/* complain_on_overflow */
478 bfd_elf_generic_reloc
, /* special_function */
479 "R_ARM_PLT32", /* name */
480 false, /* partial_inplace */
481 0x00ffffff, /* src_mask */
482 0x00ffffff, /* dst_mask */
483 true), /* pcrel_offset */
485 HOWTO (R_ARM_CALL
, /* type */
487 2, /* size (0 = byte, 1 = short, 2 = long) */
489 true, /* pc_relative */
491 complain_overflow_signed
,/* complain_on_overflow */
492 bfd_elf_generic_reloc
, /* special_function */
493 "R_ARM_CALL", /* name */
494 false, /* partial_inplace */
495 0x00ffffff, /* src_mask */
496 0x00ffffff, /* dst_mask */
497 true), /* pcrel_offset */
499 HOWTO (R_ARM_JUMP24
, /* type */
501 2, /* size (0 = byte, 1 = short, 2 = long) */
503 true, /* pc_relative */
505 complain_overflow_signed
,/* complain_on_overflow */
506 bfd_elf_generic_reloc
, /* special_function */
507 "R_ARM_JUMP24", /* name */
508 false, /* partial_inplace */
509 0x00ffffff, /* src_mask */
510 0x00ffffff, /* dst_mask */
511 true), /* pcrel_offset */
513 HOWTO (R_ARM_THM_JUMP24
, /* type */
515 2, /* size (0 = byte, 1 = short, 2 = long) */
517 true, /* pc_relative */
519 complain_overflow_signed
,/* complain_on_overflow */
520 bfd_elf_generic_reloc
, /* special_function */
521 "R_ARM_THM_JUMP24", /* name */
522 false, /* partial_inplace */
523 0x07ff2fff, /* src_mask */
524 0x07ff2fff, /* dst_mask */
525 true), /* pcrel_offset */
527 HOWTO (R_ARM_BASE_ABS
, /* type */
529 2, /* size (0 = byte, 1 = short, 2 = long) */
531 false, /* pc_relative */
533 complain_overflow_dont
,/* complain_on_overflow */
534 bfd_elf_generic_reloc
, /* special_function */
535 "R_ARM_BASE_ABS", /* name */
536 false, /* partial_inplace */
537 0xffffffff, /* src_mask */
538 0xffffffff, /* dst_mask */
539 false), /* pcrel_offset */
541 HOWTO (R_ARM_ALU_PCREL7_0
, /* type */
543 2, /* size (0 = byte, 1 = short, 2 = long) */
545 true, /* pc_relative */
547 complain_overflow_dont
,/* complain_on_overflow */
548 bfd_elf_generic_reloc
, /* special_function */
549 "R_ARM_ALU_PCREL_7_0", /* name */
550 false, /* partial_inplace */
551 0x00000fff, /* src_mask */
552 0x00000fff, /* dst_mask */
553 true), /* pcrel_offset */
555 HOWTO (R_ARM_ALU_PCREL15_8
, /* type */
557 2, /* size (0 = byte, 1 = short, 2 = long) */
559 true, /* pc_relative */
561 complain_overflow_dont
,/* complain_on_overflow */
562 bfd_elf_generic_reloc
, /* special_function */
563 "R_ARM_ALU_PCREL_15_8",/* name */
564 false, /* partial_inplace */
565 0x00000fff, /* src_mask */
566 0x00000fff, /* dst_mask */
567 true), /* pcrel_offset */
569 HOWTO (R_ARM_ALU_PCREL23_15
, /* type */
571 2, /* size (0 = byte, 1 = short, 2 = long) */
573 true, /* pc_relative */
575 complain_overflow_dont
,/* complain_on_overflow */
576 bfd_elf_generic_reloc
, /* special_function */
577 "R_ARM_ALU_PCREL_23_15",/* name */
578 false, /* partial_inplace */
579 0x00000fff, /* src_mask */
580 0x00000fff, /* dst_mask */
581 true), /* pcrel_offset */
583 HOWTO (R_ARM_LDR_SBREL_11_0
, /* type */
585 2, /* size (0 = byte, 1 = short, 2 = long) */
587 false, /* pc_relative */
589 complain_overflow_dont
,/* complain_on_overflow */
590 bfd_elf_generic_reloc
, /* special_function */
591 "R_ARM_LDR_SBREL_11_0",/* name */
592 false, /* partial_inplace */
593 0x00000fff, /* src_mask */
594 0x00000fff, /* dst_mask */
595 false), /* pcrel_offset */
597 HOWTO (R_ARM_ALU_SBREL_19_12
, /* type */
599 2, /* size (0 = byte, 1 = short, 2 = long) */
601 false, /* pc_relative */
603 complain_overflow_dont
,/* complain_on_overflow */
604 bfd_elf_generic_reloc
, /* special_function */
605 "R_ARM_ALU_SBREL_19_12",/* name */
606 false, /* partial_inplace */
607 0x000ff000, /* src_mask */
608 0x000ff000, /* dst_mask */
609 false), /* pcrel_offset */
611 HOWTO (R_ARM_ALU_SBREL_27_20
, /* type */
613 2, /* size (0 = byte, 1 = short, 2 = long) */
615 false, /* pc_relative */
617 complain_overflow_dont
,/* complain_on_overflow */
618 bfd_elf_generic_reloc
, /* special_function */
619 "R_ARM_ALU_SBREL_27_20",/* name */
620 false, /* partial_inplace */
621 0x0ff00000, /* src_mask */
622 0x0ff00000, /* dst_mask */
623 false), /* pcrel_offset */
625 HOWTO (R_ARM_TARGET1
, /* type */
627 2, /* size (0 = byte, 1 = short, 2 = long) */
629 false, /* pc_relative */
631 complain_overflow_dont
,/* complain_on_overflow */
632 bfd_elf_generic_reloc
, /* special_function */
633 "R_ARM_TARGET1", /* name */
634 false, /* partial_inplace */
635 0xffffffff, /* src_mask */
636 0xffffffff, /* dst_mask */
637 false), /* pcrel_offset */
639 HOWTO (R_ARM_ROSEGREL32
, /* type */
641 2, /* size (0 = byte, 1 = short, 2 = long) */
643 false, /* pc_relative */
645 complain_overflow_dont
,/* complain_on_overflow */
646 bfd_elf_generic_reloc
, /* special_function */
647 "R_ARM_ROSEGREL32", /* name */
648 false, /* partial_inplace */
649 0xffffffff, /* src_mask */
650 0xffffffff, /* dst_mask */
651 false), /* pcrel_offset */
653 HOWTO (R_ARM_V4BX
, /* type */
655 2, /* size (0 = byte, 1 = short, 2 = long) */
657 false, /* pc_relative */
659 complain_overflow_dont
,/* complain_on_overflow */
660 bfd_elf_generic_reloc
, /* special_function */
661 "R_ARM_V4BX", /* name */
662 false, /* partial_inplace */
663 0xffffffff, /* src_mask */
664 0xffffffff, /* dst_mask */
665 false), /* pcrel_offset */
667 HOWTO (R_ARM_TARGET2
, /* type */
669 2, /* size (0 = byte, 1 = short, 2 = long) */
671 false, /* pc_relative */
673 complain_overflow_signed
,/* complain_on_overflow */
674 bfd_elf_generic_reloc
, /* special_function */
675 "R_ARM_TARGET2", /* name */
676 false, /* partial_inplace */
677 0xffffffff, /* src_mask */
678 0xffffffff, /* dst_mask */
679 true), /* pcrel_offset */
681 HOWTO (R_ARM_PREL31
, /* type */
683 2, /* size (0 = byte, 1 = short, 2 = long) */
685 true, /* pc_relative */
687 complain_overflow_signed
,/* complain_on_overflow */
688 bfd_elf_generic_reloc
, /* special_function */
689 "R_ARM_PREL31", /* name */
690 false, /* partial_inplace */
691 0x7fffffff, /* src_mask */
692 0x7fffffff, /* dst_mask */
693 true), /* pcrel_offset */
695 HOWTO (R_ARM_MOVW_ABS_NC
, /* type */
697 2, /* size (0 = byte, 1 = short, 2 = long) */
699 false, /* pc_relative */
701 complain_overflow_dont
,/* complain_on_overflow */
702 bfd_elf_generic_reloc
, /* special_function */
703 "R_ARM_MOVW_ABS_NC", /* name */
704 false, /* partial_inplace */
705 0x000f0fff, /* src_mask */
706 0x000f0fff, /* dst_mask */
707 false), /* pcrel_offset */
709 HOWTO (R_ARM_MOVT_ABS
, /* type */
711 2, /* size (0 = byte, 1 = short, 2 = long) */
713 false, /* pc_relative */
715 complain_overflow_bitfield
,/* complain_on_overflow */
716 bfd_elf_generic_reloc
, /* special_function */
717 "R_ARM_MOVT_ABS", /* name */
718 false, /* partial_inplace */
719 0x000f0fff, /* src_mask */
720 0x000f0fff, /* dst_mask */
721 false), /* pcrel_offset */
723 HOWTO (R_ARM_MOVW_PREL_NC
, /* type */
725 2, /* size (0 = byte, 1 = short, 2 = long) */
727 true, /* pc_relative */
729 complain_overflow_dont
,/* complain_on_overflow */
730 bfd_elf_generic_reloc
, /* special_function */
731 "R_ARM_MOVW_PREL_NC", /* name */
732 false, /* partial_inplace */
733 0x000f0fff, /* src_mask */
734 0x000f0fff, /* dst_mask */
735 true), /* pcrel_offset */
737 HOWTO (R_ARM_MOVT_PREL
, /* type */
739 2, /* size (0 = byte, 1 = short, 2 = long) */
741 true, /* pc_relative */
743 complain_overflow_bitfield
,/* complain_on_overflow */
744 bfd_elf_generic_reloc
, /* special_function */
745 "R_ARM_MOVT_PREL", /* name */
746 false, /* partial_inplace */
747 0x000f0fff, /* src_mask */
748 0x000f0fff, /* dst_mask */
749 true), /* pcrel_offset */
751 HOWTO (R_ARM_THM_MOVW_ABS_NC
, /* type */
753 2, /* size (0 = byte, 1 = short, 2 = long) */
755 false, /* pc_relative */
757 complain_overflow_dont
,/* complain_on_overflow */
758 bfd_elf_generic_reloc
, /* special_function */
759 "R_ARM_THM_MOVW_ABS_NC",/* name */
760 false, /* partial_inplace */
761 0x040f70ff, /* src_mask */
762 0x040f70ff, /* dst_mask */
763 false), /* pcrel_offset */
765 HOWTO (R_ARM_THM_MOVT_ABS
, /* type */
767 2, /* size (0 = byte, 1 = short, 2 = long) */
769 false, /* pc_relative */
771 complain_overflow_bitfield
,/* complain_on_overflow */
772 bfd_elf_generic_reloc
, /* special_function */
773 "R_ARM_THM_MOVT_ABS", /* name */
774 false, /* partial_inplace */
775 0x040f70ff, /* src_mask */
776 0x040f70ff, /* dst_mask */
777 false), /* pcrel_offset */
779 HOWTO (R_ARM_THM_MOVW_PREL_NC
,/* type */
781 2, /* size (0 = byte, 1 = short, 2 = long) */
783 true, /* pc_relative */
785 complain_overflow_dont
,/* complain_on_overflow */
786 bfd_elf_generic_reloc
, /* special_function */
787 "R_ARM_THM_MOVW_PREL_NC",/* name */
788 false, /* partial_inplace */
789 0x040f70ff, /* src_mask */
790 0x040f70ff, /* dst_mask */
791 true), /* pcrel_offset */
793 HOWTO (R_ARM_THM_MOVT_PREL
, /* type */
795 2, /* size (0 = byte, 1 = short, 2 = long) */
797 true, /* pc_relative */
799 complain_overflow_bitfield
,/* complain_on_overflow */
800 bfd_elf_generic_reloc
, /* special_function */
801 "R_ARM_THM_MOVT_PREL", /* name */
802 false, /* partial_inplace */
803 0x040f70ff, /* src_mask */
804 0x040f70ff, /* dst_mask */
805 true), /* pcrel_offset */
807 HOWTO (R_ARM_THM_JUMP19
, /* type */
809 2, /* size (0 = byte, 1 = short, 2 = long) */
811 true, /* pc_relative */
813 complain_overflow_signed
,/* complain_on_overflow */
814 bfd_elf_generic_reloc
, /* special_function */
815 "R_ARM_THM_JUMP19", /* name */
816 false, /* partial_inplace */
817 0x043f2fff, /* src_mask */
818 0x043f2fff, /* dst_mask */
819 true), /* pcrel_offset */
821 HOWTO (R_ARM_THM_JUMP6
, /* type */
823 1, /* size (0 = byte, 1 = short, 2 = long) */
825 true, /* pc_relative */
827 complain_overflow_unsigned
,/* complain_on_overflow */
828 bfd_elf_generic_reloc
, /* special_function */
829 "R_ARM_THM_JUMP6", /* name */
830 false, /* partial_inplace */
831 0x02f8, /* src_mask */
832 0x02f8, /* dst_mask */
833 true), /* pcrel_offset */
835 /* These are declared as 13-bit signed relocations because we can
836 address -4095 .. 4095(base) by altering ADDW to SUBW or vice
838 HOWTO (R_ARM_THM_ALU_PREL_11_0
,/* type */
840 2, /* size (0 = byte, 1 = short, 2 = long) */
842 true, /* pc_relative */
844 complain_overflow_dont
,/* complain_on_overflow */
845 bfd_elf_generic_reloc
, /* special_function */
846 "R_ARM_THM_ALU_PREL_11_0",/* name */
847 false, /* partial_inplace */
848 0xffffffff, /* src_mask */
849 0xffffffff, /* dst_mask */
850 true), /* pcrel_offset */
852 HOWTO (R_ARM_THM_PC12
, /* type */
854 2, /* size (0 = byte, 1 = short, 2 = long) */
856 true, /* pc_relative */
858 complain_overflow_dont
,/* complain_on_overflow */
859 bfd_elf_generic_reloc
, /* special_function */
860 "R_ARM_THM_PC12", /* name */
861 false, /* partial_inplace */
862 0xffffffff, /* src_mask */
863 0xffffffff, /* dst_mask */
864 true), /* pcrel_offset */
866 HOWTO (R_ARM_ABS32_NOI
, /* type */
868 2, /* size (0 = byte, 1 = short, 2 = long) */
870 false, /* pc_relative */
872 complain_overflow_dont
,/* complain_on_overflow */
873 bfd_elf_generic_reloc
, /* special_function */
874 "R_ARM_ABS32_NOI", /* name */
875 false, /* partial_inplace */
876 0xffffffff, /* src_mask */
877 0xffffffff, /* dst_mask */
878 false), /* pcrel_offset */
880 HOWTO (R_ARM_REL32_NOI
, /* type */
882 2, /* size (0 = byte, 1 = short, 2 = long) */
884 true, /* pc_relative */
886 complain_overflow_dont
,/* complain_on_overflow */
887 bfd_elf_generic_reloc
, /* special_function */
888 "R_ARM_REL32_NOI", /* name */
889 false, /* partial_inplace */
890 0xffffffff, /* src_mask */
891 0xffffffff, /* dst_mask */
892 false), /* pcrel_offset */
894 /* Group relocations. */
896 HOWTO (R_ARM_ALU_PC_G0_NC
, /* type */
898 2, /* size (0 = byte, 1 = short, 2 = long) */
900 true, /* pc_relative */
902 complain_overflow_dont
,/* complain_on_overflow */
903 bfd_elf_generic_reloc
, /* special_function */
904 "R_ARM_ALU_PC_G0_NC", /* name */
905 false, /* partial_inplace */
906 0xffffffff, /* src_mask */
907 0xffffffff, /* dst_mask */
908 true), /* pcrel_offset */
910 HOWTO (R_ARM_ALU_PC_G0
, /* type */
912 2, /* size (0 = byte, 1 = short, 2 = long) */
914 true, /* pc_relative */
916 complain_overflow_dont
,/* complain_on_overflow */
917 bfd_elf_generic_reloc
, /* special_function */
918 "R_ARM_ALU_PC_G0", /* name */
919 false, /* partial_inplace */
920 0xffffffff, /* src_mask */
921 0xffffffff, /* dst_mask */
922 true), /* pcrel_offset */
924 HOWTO (R_ARM_ALU_PC_G1_NC
, /* type */
926 2, /* size (0 = byte, 1 = short, 2 = long) */
928 true, /* pc_relative */
930 complain_overflow_dont
,/* complain_on_overflow */
931 bfd_elf_generic_reloc
, /* special_function */
932 "R_ARM_ALU_PC_G1_NC", /* name */
933 false, /* partial_inplace */
934 0xffffffff, /* src_mask */
935 0xffffffff, /* dst_mask */
936 true), /* pcrel_offset */
938 HOWTO (R_ARM_ALU_PC_G1
, /* type */
940 2, /* size (0 = byte, 1 = short, 2 = long) */
942 true, /* pc_relative */
944 complain_overflow_dont
,/* complain_on_overflow */
945 bfd_elf_generic_reloc
, /* special_function */
946 "R_ARM_ALU_PC_G1", /* name */
947 false, /* partial_inplace */
948 0xffffffff, /* src_mask */
949 0xffffffff, /* dst_mask */
950 true), /* pcrel_offset */
952 HOWTO (R_ARM_ALU_PC_G2
, /* type */
954 2, /* size (0 = byte, 1 = short, 2 = long) */
956 true, /* pc_relative */
958 complain_overflow_dont
,/* complain_on_overflow */
959 bfd_elf_generic_reloc
, /* special_function */
960 "R_ARM_ALU_PC_G2", /* name */
961 false, /* partial_inplace */
962 0xffffffff, /* src_mask */
963 0xffffffff, /* dst_mask */
964 true), /* pcrel_offset */
966 HOWTO (R_ARM_LDR_PC_G1
, /* type */
968 2, /* size (0 = byte, 1 = short, 2 = long) */
970 true, /* pc_relative */
972 complain_overflow_dont
,/* complain_on_overflow */
973 bfd_elf_generic_reloc
, /* special_function */
974 "R_ARM_LDR_PC_G1", /* name */
975 false, /* partial_inplace */
976 0xffffffff, /* src_mask */
977 0xffffffff, /* dst_mask */
978 true), /* pcrel_offset */
980 HOWTO (R_ARM_LDR_PC_G2
, /* type */
982 2, /* size (0 = byte, 1 = short, 2 = long) */
984 true, /* pc_relative */
986 complain_overflow_dont
,/* complain_on_overflow */
987 bfd_elf_generic_reloc
, /* special_function */
988 "R_ARM_LDR_PC_G2", /* name */
989 false, /* partial_inplace */
990 0xffffffff, /* src_mask */
991 0xffffffff, /* dst_mask */
992 true), /* pcrel_offset */
994 HOWTO (R_ARM_LDRS_PC_G0
, /* type */
996 2, /* size (0 = byte, 1 = short, 2 = long) */
998 true, /* pc_relative */
1000 complain_overflow_dont
,/* complain_on_overflow */
1001 bfd_elf_generic_reloc
, /* special_function */
1002 "R_ARM_LDRS_PC_G0", /* name */
1003 false, /* partial_inplace */
1004 0xffffffff, /* src_mask */
1005 0xffffffff, /* dst_mask */
1006 true), /* pcrel_offset */
1008 HOWTO (R_ARM_LDRS_PC_G1
, /* type */
1010 2, /* size (0 = byte, 1 = short, 2 = long) */
1012 true, /* pc_relative */
1014 complain_overflow_dont
,/* complain_on_overflow */
1015 bfd_elf_generic_reloc
, /* special_function */
1016 "R_ARM_LDRS_PC_G1", /* name */
1017 false, /* partial_inplace */
1018 0xffffffff, /* src_mask */
1019 0xffffffff, /* dst_mask */
1020 true), /* pcrel_offset */
1022 HOWTO (R_ARM_LDRS_PC_G2
, /* type */
1024 2, /* size (0 = byte, 1 = short, 2 = long) */
1026 true, /* pc_relative */
1028 complain_overflow_dont
,/* complain_on_overflow */
1029 bfd_elf_generic_reloc
, /* special_function */
1030 "R_ARM_LDRS_PC_G2", /* name */
1031 false, /* partial_inplace */
1032 0xffffffff, /* src_mask */
1033 0xffffffff, /* dst_mask */
1034 true), /* pcrel_offset */
1036 HOWTO (R_ARM_LDC_PC_G0
, /* type */
1038 2, /* size (0 = byte, 1 = short, 2 = long) */
1040 true, /* pc_relative */
1042 complain_overflow_dont
,/* complain_on_overflow */
1043 bfd_elf_generic_reloc
, /* special_function */
1044 "R_ARM_LDC_PC_G0", /* name */
1045 false, /* partial_inplace */
1046 0xffffffff, /* src_mask */
1047 0xffffffff, /* dst_mask */
1048 true), /* pcrel_offset */
1050 HOWTO (R_ARM_LDC_PC_G1
, /* type */
1052 2, /* size (0 = byte, 1 = short, 2 = long) */
1054 true, /* pc_relative */
1056 complain_overflow_dont
,/* complain_on_overflow */
1057 bfd_elf_generic_reloc
, /* special_function */
1058 "R_ARM_LDC_PC_G1", /* name */
1059 false, /* partial_inplace */
1060 0xffffffff, /* src_mask */
1061 0xffffffff, /* dst_mask */
1062 true), /* pcrel_offset */
1064 HOWTO (R_ARM_LDC_PC_G2
, /* type */
1066 2, /* size (0 = byte, 1 = short, 2 = long) */
1068 true, /* pc_relative */
1070 complain_overflow_dont
,/* complain_on_overflow */
1071 bfd_elf_generic_reloc
, /* special_function */
1072 "R_ARM_LDC_PC_G2", /* name */
1073 false, /* partial_inplace */
1074 0xffffffff, /* src_mask */
1075 0xffffffff, /* dst_mask */
1076 true), /* pcrel_offset */
1078 HOWTO (R_ARM_ALU_SB_G0_NC
, /* type */
1080 2, /* size (0 = byte, 1 = short, 2 = long) */
1082 true, /* pc_relative */
1084 complain_overflow_dont
,/* complain_on_overflow */
1085 bfd_elf_generic_reloc
, /* special_function */
1086 "R_ARM_ALU_SB_G0_NC", /* name */
1087 false, /* partial_inplace */
1088 0xffffffff, /* src_mask */
1089 0xffffffff, /* dst_mask */
1090 true), /* pcrel_offset */
1092 HOWTO (R_ARM_ALU_SB_G0
, /* type */
1094 2, /* size (0 = byte, 1 = short, 2 = long) */
1096 true, /* pc_relative */
1098 complain_overflow_dont
,/* complain_on_overflow */
1099 bfd_elf_generic_reloc
, /* special_function */
1100 "R_ARM_ALU_SB_G0", /* name */
1101 false, /* partial_inplace */
1102 0xffffffff, /* src_mask */
1103 0xffffffff, /* dst_mask */
1104 true), /* pcrel_offset */
1106 HOWTO (R_ARM_ALU_SB_G1_NC
, /* type */
1108 2, /* size (0 = byte, 1 = short, 2 = long) */
1110 true, /* pc_relative */
1112 complain_overflow_dont
,/* complain_on_overflow */
1113 bfd_elf_generic_reloc
, /* special_function */
1114 "R_ARM_ALU_SB_G1_NC", /* name */
1115 false, /* partial_inplace */
1116 0xffffffff, /* src_mask */
1117 0xffffffff, /* dst_mask */
1118 true), /* pcrel_offset */
1120 HOWTO (R_ARM_ALU_SB_G1
, /* type */
1122 2, /* size (0 = byte, 1 = short, 2 = long) */
1124 true, /* pc_relative */
1126 complain_overflow_dont
,/* complain_on_overflow */
1127 bfd_elf_generic_reloc
, /* special_function */
1128 "R_ARM_ALU_SB_G1", /* name */
1129 false, /* partial_inplace */
1130 0xffffffff, /* src_mask */
1131 0xffffffff, /* dst_mask */
1132 true), /* pcrel_offset */
1134 HOWTO (R_ARM_ALU_SB_G2
, /* type */
1136 2, /* size (0 = byte, 1 = short, 2 = long) */
1138 true, /* pc_relative */
1140 complain_overflow_dont
,/* complain_on_overflow */
1141 bfd_elf_generic_reloc
, /* special_function */
1142 "R_ARM_ALU_SB_G2", /* name */
1143 false, /* partial_inplace */
1144 0xffffffff, /* src_mask */
1145 0xffffffff, /* dst_mask */
1146 true), /* pcrel_offset */
1148 HOWTO (R_ARM_LDR_SB_G0
, /* type */
1150 2, /* size (0 = byte, 1 = short, 2 = long) */
1152 true, /* pc_relative */
1154 complain_overflow_dont
,/* complain_on_overflow */
1155 bfd_elf_generic_reloc
, /* special_function */
1156 "R_ARM_LDR_SB_G0", /* name */
1157 false, /* partial_inplace */
1158 0xffffffff, /* src_mask */
1159 0xffffffff, /* dst_mask */
1160 true), /* pcrel_offset */
1162 HOWTO (R_ARM_LDR_SB_G1
, /* type */
1164 2, /* size (0 = byte, 1 = short, 2 = long) */
1166 true, /* pc_relative */
1168 complain_overflow_dont
,/* complain_on_overflow */
1169 bfd_elf_generic_reloc
, /* special_function */
1170 "R_ARM_LDR_SB_G1", /* name */
1171 false, /* partial_inplace */
1172 0xffffffff, /* src_mask */
1173 0xffffffff, /* dst_mask */
1174 true), /* pcrel_offset */
1176 HOWTO (R_ARM_LDR_SB_G2
, /* type */
1178 2, /* size (0 = byte, 1 = short, 2 = long) */
1180 true, /* pc_relative */
1182 complain_overflow_dont
,/* complain_on_overflow */
1183 bfd_elf_generic_reloc
, /* special_function */
1184 "R_ARM_LDR_SB_G2", /* name */
1185 false, /* partial_inplace */
1186 0xffffffff, /* src_mask */
1187 0xffffffff, /* dst_mask */
1188 true), /* pcrel_offset */
1190 HOWTO (R_ARM_LDRS_SB_G0
, /* type */
1192 2, /* size (0 = byte, 1 = short, 2 = long) */
1194 true, /* pc_relative */
1196 complain_overflow_dont
,/* complain_on_overflow */
1197 bfd_elf_generic_reloc
, /* special_function */
1198 "R_ARM_LDRS_SB_G0", /* name */
1199 false, /* partial_inplace */
1200 0xffffffff, /* src_mask */
1201 0xffffffff, /* dst_mask */
1202 true), /* pcrel_offset */
1204 HOWTO (R_ARM_LDRS_SB_G1
, /* type */
1206 2, /* size (0 = byte, 1 = short, 2 = long) */
1208 true, /* pc_relative */
1210 complain_overflow_dont
,/* complain_on_overflow */
1211 bfd_elf_generic_reloc
, /* special_function */
1212 "R_ARM_LDRS_SB_G1", /* name */
1213 false, /* partial_inplace */
1214 0xffffffff, /* src_mask */
1215 0xffffffff, /* dst_mask */
1216 true), /* pcrel_offset */
1218 HOWTO (R_ARM_LDRS_SB_G2
, /* type */
1220 2, /* size (0 = byte, 1 = short, 2 = long) */
1222 true, /* pc_relative */
1224 complain_overflow_dont
,/* complain_on_overflow */
1225 bfd_elf_generic_reloc
, /* special_function */
1226 "R_ARM_LDRS_SB_G2", /* name */
1227 false, /* partial_inplace */
1228 0xffffffff, /* src_mask */
1229 0xffffffff, /* dst_mask */
1230 true), /* pcrel_offset */
1232 HOWTO (R_ARM_LDC_SB_G0
, /* type */
1234 2, /* size (0 = byte, 1 = short, 2 = long) */
1236 true, /* pc_relative */
1238 complain_overflow_dont
,/* complain_on_overflow */
1239 bfd_elf_generic_reloc
, /* special_function */
1240 "R_ARM_LDC_SB_G0", /* name */
1241 false, /* partial_inplace */
1242 0xffffffff, /* src_mask */
1243 0xffffffff, /* dst_mask */
1244 true), /* pcrel_offset */
1246 HOWTO (R_ARM_LDC_SB_G1
, /* type */
1248 2, /* size (0 = byte, 1 = short, 2 = long) */
1250 true, /* pc_relative */
1252 complain_overflow_dont
,/* complain_on_overflow */
1253 bfd_elf_generic_reloc
, /* special_function */
1254 "R_ARM_LDC_SB_G1", /* name */
1255 false, /* partial_inplace */
1256 0xffffffff, /* src_mask */
1257 0xffffffff, /* dst_mask */
1258 true), /* pcrel_offset */
1260 HOWTO (R_ARM_LDC_SB_G2
, /* type */
1262 2, /* size (0 = byte, 1 = short, 2 = long) */
1264 true, /* pc_relative */
1266 complain_overflow_dont
,/* complain_on_overflow */
1267 bfd_elf_generic_reloc
, /* special_function */
1268 "R_ARM_LDC_SB_G2", /* name */
1269 false, /* partial_inplace */
1270 0xffffffff, /* src_mask */
1271 0xffffffff, /* dst_mask */
1272 true), /* pcrel_offset */
1274 /* End of group relocations. */
1276 HOWTO (R_ARM_MOVW_BREL_NC
, /* type */
1278 2, /* size (0 = byte, 1 = short, 2 = long) */
1280 false, /* pc_relative */
1282 complain_overflow_dont
,/* complain_on_overflow */
1283 bfd_elf_generic_reloc
, /* special_function */
1284 "R_ARM_MOVW_BREL_NC", /* name */
1285 false, /* partial_inplace */
1286 0x0000ffff, /* src_mask */
1287 0x0000ffff, /* dst_mask */
1288 false), /* pcrel_offset */
1290 HOWTO (R_ARM_MOVT_BREL
, /* type */
1292 2, /* size (0 = byte, 1 = short, 2 = long) */
1294 false, /* pc_relative */
1296 complain_overflow_bitfield
,/* complain_on_overflow */
1297 bfd_elf_generic_reloc
, /* special_function */
1298 "R_ARM_MOVT_BREL", /* name */
1299 false, /* partial_inplace */
1300 0x0000ffff, /* src_mask */
1301 0x0000ffff, /* dst_mask */
1302 false), /* pcrel_offset */
1304 HOWTO (R_ARM_MOVW_BREL
, /* type */
1306 2, /* size (0 = byte, 1 = short, 2 = long) */
1308 false, /* pc_relative */
1310 complain_overflow_dont
,/* complain_on_overflow */
1311 bfd_elf_generic_reloc
, /* special_function */
1312 "R_ARM_MOVW_BREL", /* name */
1313 false, /* partial_inplace */
1314 0x0000ffff, /* src_mask */
1315 0x0000ffff, /* dst_mask */
1316 false), /* pcrel_offset */
1318 HOWTO (R_ARM_THM_MOVW_BREL_NC
,/* type */
1320 2, /* size (0 = byte, 1 = short, 2 = long) */
1322 false, /* pc_relative */
1324 complain_overflow_dont
,/* complain_on_overflow */
1325 bfd_elf_generic_reloc
, /* special_function */
1326 "R_ARM_THM_MOVW_BREL_NC",/* name */
1327 false, /* partial_inplace */
1328 0x040f70ff, /* src_mask */
1329 0x040f70ff, /* dst_mask */
1330 false), /* pcrel_offset */
1332 HOWTO (R_ARM_THM_MOVT_BREL
, /* type */
1334 2, /* size (0 = byte, 1 = short, 2 = long) */
1336 false, /* pc_relative */
1338 complain_overflow_bitfield
,/* complain_on_overflow */
1339 bfd_elf_generic_reloc
, /* special_function */
1340 "R_ARM_THM_MOVT_BREL", /* name */
1341 false, /* partial_inplace */
1342 0x040f70ff, /* src_mask */
1343 0x040f70ff, /* dst_mask */
1344 false), /* pcrel_offset */
1346 HOWTO (R_ARM_THM_MOVW_BREL
, /* type */
1348 2, /* size (0 = byte, 1 = short, 2 = long) */
1350 false, /* pc_relative */
1352 complain_overflow_dont
,/* complain_on_overflow */
1353 bfd_elf_generic_reloc
, /* special_function */
1354 "R_ARM_THM_MOVW_BREL", /* name */
1355 false, /* partial_inplace */
1356 0x040f70ff, /* src_mask */
1357 0x040f70ff, /* dst_mask */
1358 false), /* pcrel_offset */
1360 HOWTO (R_ARM_TLS_GOTDESC
, /* type */
1362 2, /* size (0 = byte, 1 = short, 2 = long) */
1364 false, /* pc_relative */
1366 complain_overflow_bitfield
,/* complain_on_overflow */
1367 NULL
, /* special_function */
1368 "R_ARM_TLS_GOTDESC", /* name */
1369 true, /* partial_inplace */
1370 0xffffffff, /* src_mask */
1371 0xffffffff, /* dst_mask */
1372 false), /* pcrel_offset */
1374 HOWTO (R_ARM_TLS_CALL
, /* type */
1376 2, /* size (0 = byte, 1 = short, 2 = long) */
1378 false, /* pc_relative */
1380 complain_overflow_dont
,/* complain_on_overflow */
1381 bfd_elf_generic_reloc
, /* special_function */
1382 "R_ARM_TLS_CALL", /* name */
1383 false, /* partial_inplace */
1384 0x00ffffff, /* src_mask */
1385 0x00ffffff, /* dst_mask */
1386 false), /* pcrel_offset */
1388 HOWTO (R_ARM_TLS_DESCSEQ
, /* type */
1390 2, /* size (0 = byte, 1 = short, 2 = long) */
1392 false, /* pc_relative */
1394 complain_overflow_dont
,/* complain_on_overflow */
1395 bfd_elf_generic_reloc
, /* special_function */
1396 "R_ARM_TLS_DESCSEQ", /* name */
1397 false, /* partial_inplace */
1398 0x00000000, /* src_mask */
1399 0x00000000, /* dst_mask */
1400 false), /* pcrel_offset */
1402 HOWTO (R_ARM_THM_TLS_CALL
, /* type */
1404 2, /* size (0 = byte, 1 = short, 2 = long) */
1406 false, /* pc_relative */
1408 complain_overflow_dont
,/* complain_on_overflow */
1409 bfd_elf_generic_reloc
, /* special_function */
1410 "R_ARM_THM_TLS_CALL", /* name */
1411 false, /* partial_inplace */
1412 0x07ff07ff, /* src_mask */
1413 0x07ff07ff, /* dst_mask */
1414 false), /* pcrel_offset */
1416 HOWTO (R_ARM_PLT32_ABS
, /* type */
1418 2, /* size (0 = byte, 1 = short, 2 = long) */
1420 false, /* pc_relative */
1422 complain_overflow_dont
,/* complain_on_overflow */
1423 bfd_elf_generic_reloc
, /* special_function */
1424 "R_ARM_PLT32_ABS", /* name */
1425 false, /* partial_inplace */
1426 0xffffffff, /* src_mask */
1427 0xffffffff, /* dst_mask */
1428 false), /* pcrel_offset */
1430 HOWTO (R_ARM_GOT_ABS
, /* type */
1432 2, /* size (0 = byte, 1 = short, 2 = long) */
1434 false, /* pc_relative */
1436 complain_overflow_dont
,/* complain_on_overflow */
1437 bfd_elf_generic_reloc
, /* special_function */
1438 "R_ARM_GOT_ABS", /* name */
1439 false, /* partial_inplace */
1440 0xffffffff, /* src_mask */
1441 0xffffffff, /* dst_mask */
1442 false), /* pcrel_offset */
1444 HOWTO (R_ARM_GOT_PREL
, /* type */
1446 2, /* size (0 = byte, 1 = short, 2 = long) */
1448 true, /* pc_relative */
1450 complain_overflow_dont
, /* complain_on_overflow */
1451 bfd_elf_generic_reloc
, /* special_function */
1452 "R_ARM_GOT_PREL", /* name */
1453 false, /* partial_inplace */
1454 0xffffffff, /* src_mask */
1455 0xffffffff, /* dst_mask */
1456 true), /* pcrel_offset */
1458 HOWTO (R_ARM_GOT_BREL12
, /* type */
1460 2, /* size (0 = byte, 1 = short, 2 = long) */
1462 false, /* pc_relative */
1464 complain_overflow_bitfield
,/* complain_on_overflow */
1465 bfd_elf_generic_reloc
, /* special_function */
1466 "R_ARM_GOT_BREL12", /* name */
1467 false, /* partial_inplace */
1468 0x00000fff, /* src_mask */
1469 0x00000fff, /* dst_mask */
1470 false), /* pcrel_offset */
1472 HOWTO (R_ARM_GOTOFF12
, /* type */
1474 2, /* size (0 = byte, 1 = short, 2 = long) */
1476 false, /* pc_relative */
1478 complain_overflow_bitfield
,/* complain_on_overflow */
1479 bfd_elf_generic_reloc
, /* special_function */
1480 "R_ARM_GOTOFF12", /* name */
1481 false, /* partial_inplace */
1482 0x00000fff, /* src_mask */
1483 0x00000fff, /* dst_mask */
1484 false), /* pcrel_offset */
1486 EMPTY_HOWTO (R_ARM_GOTRELAX
), /* reserved for future GOT-load optimizations */
1488 /* GNU extension to record C++ vtable member usage */
1489 HOWTO (R_ARM_GNU_VTENTRY
, /* type */
1491 2, /* size (0 = byte, 1 = short, 2 = long) */
1493 false, /* pc_relative */
1495 complain_overflow_dont
, /* complain_on_overflow */
1496 _bfd_elf_rel_vtable_reloc_fn
, /* special_function */
1497 "R_ARM_GNU_VTENTRY", /* name */
1498 false, /* partial_inplace */
1501 false), /* pcrel_offset */
1503 /* GNU extension to record C++ vtable hierarchy */
1504 HOWTO (R_ARM_GNU_VTINHERIT
, /* type */
1506 2, /* size (0 = byte, 1 = short, 2 = long) */
1508 false, /* pc_relative */
1510 complain_overflow_dont
, /* complain_on_overflow */
1511 NULL
, /* special_function */
1512 "R_ARM_GNU_VTINHERIT", /* name */
1513 false, /* partial_inplace */
1516 false), /* pcrel_offset */
1518 HOWTO (R_ARM_THM_JUMP11
, /* type */
1520 1, /* size (0 = byte, 1 = short, 2 = long) */
1522 true, /* pc_relative */
1524 complain_overflow_signed
, /* complain_on_overflow */
1525 bfd_elf_generic_reloc
, /* special_function */
1526 "R_ARM_THM_JUMP11", /* name */
1527 false, /* partial_inplace */
1528 0x000007ff, /* src_mask */
1529 0x000007ff, /* dst_mask */
1530 true), /* pcrel_offset */
1532 HOWTO (R_ARM_THM_JUMP8
, /* type */
1534 1, /* size (0 = byte, 1 = short, 2 = long) */
1536 true, /* pc_relative */
1538 complain_overflow_signed
, /* complain_on_overflow */
1539 bfd_elf_generic_reloc
, /* special_function */
1540 "R_ARM_THM_JUMP8", /* name */
1541 false, /* partial_inplace */
1542 0x000000ff, /* src_mask */
1543 0x000000ff, /* dst_mask */
1544 true), /* pcrel_offset */
1546 /* TLS relocations */
1547 HOWTO (R_ARM_TLS_GD32
, /* type */
1549 2, /* size (0 = byte, 1 = short, 2 = long) */
1551 false, /* pc_relative */
1553 complain_overflow_bitfield
,/* complain_on_overflow */
1554 NULL
, /* special_function */
1555 "R_ARM_TLS_GD32", /* name */
1556 true, /* partial_inplace */
1557 0xffffffff, /* src_mask */
1558 0xffffffff, /* dst_mask */
1559 false), /* pcrel_offset */
1561 HOWTO (R_ARM_TLS_LDM32
, /* type */
1563 2, /* size (0 = byte, 1 = short, 2 = long) */
1565 false, /* pc_relative */
1567 complain_overflow_bitfield
,/* complain_on_overflow */
1568 bfd_elf_generic_reloc
, /* special_function */
1569 "R_ARM_TLS_LDM32", /* name */
1570 true, /* partial_inplace */
1571 0xffffffff, /* src_mask */
1572 0xffffffff, /* dst_mask */
1573 false), /* pcrel_offset */
1575 HOWTO (R_ARM_TLS_LDO32
, /* type */
1577 2, /* size (0 = byte, 1 = short, 2 = long) */
1579 false, /* pc_relative */
1581 complain_overflow_bitfield
,/* complain_on_overflow */
1582 bfd_elf_generic_reloc
, /* special_function */
1583 "R_ARM_TLS_LDO32", /* name */
1584 true, /* partial_inplace */
1585 0xffffffff, /* src_mask */
1586 0xffffffff, /* dst_mask */
1587 false), /* pcrel_offset */
1589 HOWTO (R_ARM_TLS_IE32
, /* type */
1591 2, /* size (0 = byte, 1 = short, 2 = long) */
1593 false, /* pc_relative */
1595 complain_overflow_bitfield
,/* complain_on_overflow */
1596 NULL
, /* special_function */
1597 "R_ARM_TLS_IE32", /* name */
1598 true, /* partial_inplace */
1599 0xffffffff, /* src_mask */
1600 0xffffffff, /* dst_mask */
1601 false), /* pcrel_offset */
1603 HOWTO (R_ARM_TLS_LE32
, /* type */
1605 2, /* size (0 = byte, 1 = short, 2 = long) */
1607 false, /* pc_relative */
1609 complain_overflow_bitfield
,/* complain_on_overflow */
1610 NULL
, /* special_function */
1611 "R_ARM_TLS_LE32", /* name */
1612 true, /* partial_inplace */
1613 0xffffffff, /* src_mask */
1614 0xffffffff, /* dst_mask */
1615 false), /* pcrel_offset */
1617 HOWTO (R_ARM_TLS_LDO12
, /* type */
1619 2, /* size (0 = byte, 1 = short, 2 = long) */
1621 false, /* pc_relative */
1623 complain_overflow_bitfield
,/* complain_on_overflow */
1624 bfd_elf_generic_reloc
, /* special_function */
1625 "R_ARM_TLS_LDO12", /* name */
1626 false, /* partial_inplace */
1627 0x00000fff, /* src_mask */
1628 0x00000fff, /* dst_mask */
1629 false), /* pcrel_offset */
1631 HOWTO (R_ARM_TLS_LE12
, /* type */
1633 2, /* size (0 = byte, 1 = short, 2 = long) */
1635 false, /* pc_relative */
1637 complain_overflow_bitfield
,/* complain_on_overflow */
1638 bfd_elf_generic_reloc
, /* special_function */
1639 "R_ARM_TLS_LE12", /* name */
1640 false, /* partial_inplace */
1641 0x00000fff, /* src_mask */
1642 0x00000fff, /* dst_mask */
1643 false), /* pcrel_offset */
1645 HOWTO (R_ARM_TLS_IE12GP
, /* type */
1647 2, /* size (0 = byte, 1 = short, 2 = long) */
1649 false, /* pc_relative */
1651 complain_overflow_bitfield
,/* complain_on_overflow */
1652 bfd_elf_generic_reloc
, /* special_function */
1653 "R_ARM_TLS_IE12GP", /* name */
1654 false, /* partial_inplace */
1655 0x00000fff, /* src_mask */
1656 0x00000fff, /* dst_mask */
1657 false), /* pcrel_offset */
1659 /* 112-127 private relocations. */
1677 /* R_ARM_ME_TOO, obsolete. */
1680 HOWTO (R_ARM_THM_TLS_DESCSEQ
, /* type */
1682 1, /* size (0 = byte, 1 = short, 2 = long) */
1684 false, /* pc_relative */
1686 complain_overflow_dont
,/* complain_on_overflow */
1687 bfd_elf_generic_reloc
, /* special_function */
1688 "R_ARM_THM_TLS_DESCSEQ",/* name */
1689 false, /* partial_inplace */
1690 0x00000000, /* src_mask */
1691 0x00000000, /* dst_mask */
1692 false), /* pcrel_offset */
1695 HOWTO (R_ARM_THM_ALU_ABS_G0_NC
,/* type. */
1696 0, /* rightshift. */
1697 1, /* size (0 = byte, 1 = short, 2 = long). */
1699 false, /* pc_relative. */
1701 complain_overflow_bitfield
,/* complain_on_overflow. */
1702 bfd_elf_generic_reloc
, /* special_function. */
1703 "R_ARM_THM_ALU_ABS_G0_NC",/* name. */
1704 false, /* partial_inplace. */
1705 0x00000000, /* src_mask. */
1706 0x00000000, /* dst_mask. */
1707 false), /* pcrel_offset. */
1708 HOWTO (R_ARM_THM_ALU_ABS_G1_NC
,/* type. */
1709 0, /* rightshift. */
1710 1, /* size (0 = byte, 1 = short, 2 = long). */
1712 false, /* pc_relative. */
1714 complain_overflow_bitfield
,/* complain_on_overflow. */
1715 bfd_elf_generic_reloc
, /* special_function. */
1716 "R_ARM_THM_ALU_ABS_G1_NC",/* name. */
1717 false, /* partial_inplace. */
1718 0x00000000, /* src_mask. */
1719 0x00000000, /* dst_mask. */
1720 false), /* pcrel_offset. */
1721 HOWTO (R_ARM_THM_ALU_ABS_G2_NC
,/* type. */
1722 0, /* rightshift. */
1723 1, /* size (0 = byte, 1 = short, 2 = long). */
1725 false, /* pc_relative. */
1727 complain_overflow_bitfield
,/* complain_on_overflow. */
1728 bfd_elf_generic_reloc
, /* special_function. */
1729 "R_ARM_THM_ALU_ABS_G2_NC",/* name. */
1730 false, /* partial_inplace. */
1731 0x00000000, /* src_mask. */
1732 0x00000000, /* dst_mask. */
1733 false), /* pcrel_offset. */
1734 HOWTO (R_ARM_THM_ALU_ABS_G3_NC
,/* type. */
1735 0, /* rightshift. */
1736 1, /* size (0 = byte, 1 = short, 2 = long). */
1738 false, /* pc_relative. */
1740 complain_overflow_bitfield
,/* complain_on_overflow. */
1741 bfd_elf_generic_reloc
, /* special_function. */
1742 "R_ARM_THM_ALU_ABS_G3_NC",/* name. */
1743 false, /* partial_inplace. */
1744 0x00000000, /* src_mask. */
1745 0x00000000, /* dst_mask. */
1746 false), /* pcrel_offset. */
1747 /* Relocations for Armv8.1-M Mainline. */
1748 HOWTO (R_ARM_THM_BF16
, /* type. */
1749 0, /* rightshift. */
1750 1, /* size (0 = byte, 1 = short, 2 = long). */
1752 true, /* pc_relative. */
1754 complain_overflow_dont
,/* do not complain_on_overflow. */
1755 bfd_elf_generic_reloc
, /* special_function. */
1756 "R_ARM_THM_BF16", /* name. */
1757 false, /* partial_inplace. */
1758 0x001f0ffe, /* src_mask. */
1759 0x001f0ffe, /* dst_mask. */
1760 true), /* pcrel_offset. */
1761 HOWTO (R_ARM_THM_BF12
, /* type. */
1762 0, /* rightshift. */
1763 1, /* size (0 = byte, 1 = short, 2 = long). */
1765 true, /* pc_relative. */
1767 complain_overflow_dont
,/* do not complain_on_overflow. */
1768 bfd_elf_generic_reloc
, /* special_function. */
1769 "R_ARM_THM_BF12", /* name. */
1770 false, /* partial_inplace. */
1771 0x00010ffe, /* src_mask. */
1772 0x00010ffe, /* dst_mask. */
1773 true), /* pcrel_offset. */
1774 HOWTO (R_ARM_THM_BF18
, /* type. */
1775 0, /* rightshift. */
1776 1, /* size (0 = byte, 1 = short, 2 = long). */
1778 true, /* pc_relative. */
1780 complain_overflow_dont
,/* do not complain_on_overflow. */
1781 bfd_elf_generic_reloc
, /* special_function. */
1782 "R_ARM_THM_BF18", /* name. */
1783 false, /* partial_inplace. */
1784 0x007f0ffe, /* src_mask. */
1785 0x007f0ffe, /* dst_mask. */
1786 true), /* pcrel_offset. */
1790 static reloc_howto_type elf32_arm_howto_table_2
[8] =
1792 HOWTO (R_ARM_IRELATIVE
, /* type */
1794 2, /* size (0 = byte, 1 = short, 2 = long) */
1796 false, /* pc_relative */
1798 complain_overflow_bitfield
,/* complain_on_overflow */
1799 bfd_elf_generic_reloc
, /* special_function */
1800 "R_ARM_IRELATIVE", /* name */
1801 true, /* partial_inplace */
1802 0xffffffff, /* src_mask */
1803 0xffffffff, /* dst_mask */
1804 false), /* pcrel_offset */
1805 HOWTO (R_ARM_GOTFUNCDESC
, /* type */
1807 2, /* size (0 = byte, 1 = short, 2 = long) */
1809 false, /* pc_relative */
1811 complain_overflow_bitfield
,/* complain_on_overflow */
1812 bfd_elf_generic_reloc
, /* special_function */
1813 "R_ARM_GOTFUNCDESC", /* name */
1814 false, /* partial_inplace */
1816 0xffffffff, /* dst_mask */
1817 false), /* pcrel_offset */
1818 HOWTO (R_ARM_GOTOFFFUNCDESC
, /* type */
1820 2, /* size (0 = byte, 1 = short, 2 = long) */
1822 false, /* pc_relative */
1824 complain_overflow_bitfield
,/* complain_on_overflow */
1825 bfd_elf_generic_reloc
, /* special_function */
1826 "R_ARM_GOTOFFFUNCDESC",/* name */
1827 false, /* partial_inplace */
1829 0xffffffff, /* dst_mask */
1830 false), /* pcrel_offset */
1831 HOWTO (R_ARM_FUNCDESC
, /* type */
1833 2, /* size (0 = byte, 1 = short, 2 = long) */
1835 false, /* pc_relative */
1837 complain_overflow_bitfield
,/* complain_on_overflow */
1838 bfd_elf_generic_reloc
, /* special_function */
1839 "R_ARM_FUNCDESC", /* name */
1840 false, /* partial_inplace */
1842 0xffffffff, /* dst_mask */
1843 false), /* pcrel_offset */
1844 HOWTO (R_ARM_FUNCDESC_VALUE
, /* type */
1846 2, /* size (0 = byte, 1 = short, 2 = long) */
1848 false, /* pc_relative */
1850 complain_overflow_bitfield
,/* complain_on_overflow */
1851 bfd_elf_generic_reloc
, /* special_function */
1852 "R_ARM_FUNCDESC_VALUE",/* name */
1853 false, /* partial_inplace */
1855 0xffffffff, /* dst_mask */
1856 false), /* pcrel_offset */
1857 HOWTO (R_ARM_TLS_GD32_FDPIC
, /* type */
1859 2, /* size (0 = byte, 1 = short, 2 = long) */
1861 false, /* pc_relative */
1863 complain_overflow_bitfield
,/* complain_on_overflow */
1864 bfd_elf_generic_reloc
, /* special_function */
1865 "R_ARM_TLS_GD32_FDPIC",/* name */
1866 false, /* partial_inplace */
1868 0xffffffff, /* dst_mask */
1869 false), /* pcrel_offset */
1870 HOWTO (R_ARM_TLS_LDM32_FDPIC
, /* type */
1872 2, /* size (0 = byte, 1 = short, 2 = long) */
1874 false, /* pc_relative */
1876 complain_overflow_bitfield
,/* complain_on_overflow */
1877 bfd_elf_generic_reloc
, /* special_function */
1878 "R_ARM_TLS_LDM32_FDPIC",/* name */
1879 false, /* partial_inplace */
1881 0xffffffff, /* dst_mask */
1882 false), /* pcrel_offset */
1883 HOWTO (R_ARM_TLS_IE32_FDPIC
, /* type */
1885 2, /* size (0 = byte, 1 = short, 2 = long) */
1887 false, /* pc_relative */
1889 complain_overflow_bitfield
,/* complain_on_overflow */
1890 bfd_elf_generic_reloc
, /* special_function */
1891 "R_ARM_TLS_IE32_FDPIC",/* name */
1892 false, /* partial_inplace */
1894 0xffffffff, /* dst_mask */
1895 false), /* pcrel_offset */
1898 /* 249-255 extended, currently unused, relocations: */
1899 static reloc_howto_type elf32_arm_howto_table_3
[4] =
1901 HOWTO (R_ARM_RREL32
, /* type */
1903 0, /* size (0 = byte, 1 = short, 2 = long) */
1905 false, /* pc_relative */
1907 complain_overflow_dont
,/* complain_on_overflow */
1908 bfd_elf_generic_reloc
, /* special_function */
1909 "R_ARM_RREL32", /* name */
1910 false, /* partial_inplace */
1913 false), /* pcrel_offset */
1915 HOWTO (R_ARM_RABS32
, /* type */
1917 0, /* size (0 = byte, 1 = short, 2 = long) */
1919 false, /* pc_relative */
1921 complain_overflow_dont
,/* complain_on_overflow */
1922 bfd_elf_generic_reloc
, /* special_function */
1923 "R_ARM_RABS32", /* name */
1924 false, /* partial_inplace */
1927 false), /* pcrel_offset */
1929 HOWTO (R_ARM_RPC24
, /* type */
1931 0, /* size (0 = byte, 1 = short, 2 = long) */
1933 false, /* pc_relative */
1935 complain_overflow_dont
,/* complain_on_overflow */
1936 bfd_elf_generic_reloc
, /* special_function */
1937 "R_ARM_RPC24", /* name */
1938 false, /* partial_inplace */
1941 false), /* pcrel_offset */
1943 HOWTO (R_ARM_RBASE
, /* type */
1945 0, /* size (0 = byte, 1 = short, 2 = long) */
1947 false, /* pc_relative */
1949 complain_overflow_dont
,/* complain_on_overflow */
1950 bfd_elf_generic_reloc
, /* special_function */
1951 "R_ARM_RBASE", /* name */
1952 false, /* partial_inplace */
1955 false) /* pcrel_offset */
1958 static reloc_howto_type
*
1959 elf32_arm_howto_from_type (unsigned int r_type
)
1961 if (r_type
< ARRAY_SIZE (elf32_arm_howto_table_1
))
1962 return &elf32_arm_howto_table_1
[r_type
];
1964 if (r_type
>= R_ARM_IRELATIVE
1965 && r_type
< R_ARM_IRELATIVE
+ ARRAY_SIZE (elf32_arm_howto_table_2
))
1966 return &elf32_arm_howto_table_2
[r_type
- R_ARM_IRELATIVE
];
1968 if (r_type
>= R_ARM_RREL32
1969 && r_type
< R_ARM_RREL32
+ ARRAY_SIZE (elf32_arm_howto_table_3
))
1970 return &elf32_arm_howto_table_3
[r_type
- R_ARM_RREL32
];
1976 elf32_arm_info_to_howto (bfd
* abfd
, arelent
* bfd_reloc
,
1977 Elf_Internal_Rela
* elf_reloc
)
1979 unsigned int r_type
;
1981 r_type
= ELF32_R_TYPE (elf_reloc
->r_info
);
1982 if ((bfd_reloc
->howto
= elf32_arm_howto_from_type (r_type
)) == NULL
)
1984 /* xgettext:c-format */
1985 _bfd_error_handler (_("%pB: unsupported relocation type %#x"),
1987 bfd_set_error (bfd_error_bad_value
);
1993 struct elf32_arm_reloc_map
1995 bfd_reloc_code_real_type bfd_reloc_val
;
1996 unsigned char elf_reloc_val
;
1999 /* All entries in this list must also be present in elf32_arm_howto_table. */
2000 static const struct elf32_arm_reloc_map elf32_arm_reloc_map
[] =
2002 {BFD_RELOC_NONE
, R_ARM_NONE
},
2003 {BFD_RELOC_ARM_PCREL_BRANCH
, R_ARM_PC24
},
2004 {BFD_RELOC_ARM_PCREL_CALL
, R_ARM_CALL
},
2005 {BFD_RELOC_ARM_PCREL_JUMP
, R_ARM_JUMP24
},
2006 {BFD_RELOC_ARM_PCREL_BLX
, R_ARM_XPC25
},
2007 {BFD_RELOC_THUMB_PCREL_BLX
, R_ARM_THM_XPC22
},
2008 {BFD_RELOC_32
, R_ARM_ABS32
},
2009 {BFD_RELOC_32_PCREL
, R_ARM_REL32
},
2010 {BFD_RELOC_8
, R_ARM_ABS8
},
2011 {BFD_RELOC_16
, R_ARM_ABS16
},
2012 {BFD_RELOC_ARM_OFFSET_IMM
, R_ARM_ABS12
},
2013 {BFD_RELOC_ARM_THUMB_OFFSET
, R_ARM_THM_ABS5
},
2014 {BFD_RELOC_THUMB_PCREL_BRANCH25
, R_ARM_THM_JUMP24
},
2015 {BFD_RELOC_THUMB_PCREL_BRANCH23
, R_ARM_THM_CALL
},
2016 {BFD_RELOC_THUMB_PCREL_BRANCH12
, R_ARM_THM_JUMP11
},
2017 {BFD_RELOC_THUMB_PCREL_BRANCH20
, R_ARM_THM_JUMP19
},
2018 {BFD_RELOC_THUMB_PCREL_BRANCH9
, R_ARM_THM_JUMP8
},
2019 {BFD_RELOC_THUMB_PCREL_BRANCH7
, R_ARM_THM_JUMP6
},
2020 {BFD_RELOC_ARM_GLOB_DAT
, R_ARM_GLOB_DAT
},
2021 {BFD_RELOC_ARM_JUMP_SLOT
, R_ARM_JUMP_SLOT
},
2022 {BFD_RELOC_ARM_RELATIVE
, R_ARM_RELATIVE
},
2023 {BFD_RELOC_ARM_GOTOFF
, R_ARM_GOTOFF32
},
2024 {BFD_RELOC_ARM_GOTPC
, R_ARM_GOTPC
},
2025 {BFD_RELOC_ARM_GOT_PREL
, R_ARM_GOT_PREL
},
2026 {BFD_RELOC_ARM_GOT32
, R_ARM_GOT32
},
2027 {BFD_RELOC_ARM_PLT32
, R_ARM_PLT32
},
2028 {BFD_RELOC_ARM_TARGET1
, R_ARM_TARGET1
},
2029 {BFD_RELOC_ARM_ROSEGREL32
, R_ARM_ROSEGREL32
},
2030 {BFD_RELOC_ARM_SBREL32
, R_ARM_SBREL32
},
2031 {BFD_RELOC_ARM_PREL31
, R_ARM_PREL31
},
2032 {BFD_RELOC_ARM_TARGET2
, R_ARM_TARGET2
},
2033 {BFD_RELOC_ARM_PLT32
, R_ARM_PLT32
},
2034 {BFD_RELOC_ARM_TLS_GOTDESC
, R_ARM_TLS_GOTDESC
},
2035 {BFD_RELOC_ARM_TLS_CALL
, R_ARM_TLS_CALL
},
2036 {BFD_RELOC_ARM_THM_TLS_CALL
, R_ARM_THM_TLS_CALL
},
2037 {BFD_RELOC_ARM_TLS_DESCSEQ
, R_ARM_TLS_DESCSEQ
},
2038 {BFD_RELOC_ARM_THM_TLS_DESCSEQ
, R_ARM_THM_TLS_DESCSEQ
},
2039 {BFD_RELOC_ARM_TLS_DESC
, R_ARM_TLS_DESC
},
2040 {BFD_RELOC_ARM_TLS_GD32
, R_ARM_TLS_GD32
},
2041 {BFD_RELOC_ARM_TLS_LDO32
, R_ARM_TLS_LDO32
},
2042 {BFD_RELOC_ARM_TLS_LDM32
, R_ARM_TLS_LDM32
},
2043 {BFD_RELOC_ARM_TLS_DTPMOD32
, R_ARM_TLS_DTPMOD32
},
2044 {BFD_RELOC_ARM_TLS_DTPOFF32
, R_ARM_TLS_DTPOFF32
},
2045 {BFD_RELOC_ARM_TLS_TPOFF32
, R_ARM_TLS_TPOFF32
},
2046 {BFD_RELOC_ARM_TLS_IE32
, R_ARM_TLS_IE32
},
2047 {BFD_RELOC_ARM_TLS_LE32
, R_ARM_TLS_LE32
},
2048 {BFD_RELOC_ARM_IRELATIVE
, R_ARM_IRELATIVE
},
2049 {BFD_RELOC_ARM_GOTFUNCDESC
, R_ARM_GOTFUNCDESC
},
2050 {BFD_RELOC_ARM_GOTOFFFUNCDESC
, R_ARM_GOTOFFFUNCDESC
},
2051 {BFD_RELOC_ARM_FUNCDESC
, R_ARM_FUNCDESC
},
2052 {BFD_RELOC_ARM_FUNCDESC_VALUE
, R_ARM_FUNCDESC_VALUE
},
2053 {BFD_RELOC_ARM_TLS_GD32_FDPIC
, R_ARM_TLS_GD32_FDPIC
},
2054 {BFD_RELOC_ARM_TLS_LDM32_FDPIC
, R_ARM_TLS_LDM32_FDPIC
},
2055 {BFD_RELOC_ARM_TLS_IE32_FDPIC
, R_ARM_TLS_IE32_FDPIC
},
2056 {BFD_RELOC_VTABLE_INHERIT
, R_ARM_GNU_VTINHERIT
},
2057 {BFD_RELOC_VTABLE_ENTRY
, R_ARM_GNU_VTENTRY
},
2058 {BFD_RELOC_ARM_MOVW
, R_ARM_MOVW_ABS_NC
},
2059 {BFD_RELOC_ARM_MOVT
, R_ARM_MOVT_ABS
},
2060 {BFD_RELOC_ARM_MOVW_PCREL
, R_ARM_MOVW_PREL_NC
},
2061 {BFD_RELOC_ARM_MOVT_PCREL
, R_ARM_MOVT_PREL
},
2062 {BFD_RELOC_ARM_THUMB_MOVW
, R_ARM_THM_MOVW_ABS_NC
},
2063 {BFD_RELOC_ARM_THUMB_MOVT
, R_ARM_THM_MOVT_ABS
},
2064 {BFD_RELOC_ARM_THUMB_MOVW_PCREL
, R_ARM_THM_MOVW_PREL_NC
},
2065 {BFD_RELOC_ARM_THUMB_MOVT_PCREL
, R_ARM_THM_MOVT_PREL
},
2066 {BFD_RELOC_ARM_ALU_PC_G0_NC
, R_ARM_ALU_PC_G0_NC
},
2067 {BFD_RELOC_ARM_ALU_PC_G0
, R_ARM_ALU_PC_G0
},
2068 {BFD_RELOC_ARM_ALU_PC_G1_NC
, R_ARM_ALU_PC_G1_NC
},
2069 {BFD_RELOC_ARM_ALU_PC_G1
, R_ARM_ALU_PC_G1
},
2070 {BFD_RELOC_ARM_ALU_PC_G2
, R_ARM_ALU_PC_G2
},
2071 {BFD_RELOC_ARM_LDR_PC_G0
, R_ARM_LDR_PC_G0
},
2072 {BFD_RELOC_ARM_LDR_PC_G1
, R_ARM_LDR_PC_G1
},
2073 {BFD_RELOC_ARM_LDR_PC_G2
, R_ARM_LDR_PC_G2
},
2074 {BFD_RELOC_ARM_LDRS_PC_G0
, R_ARM_LDRS_PC_G0
},
2075 {BFD_RELOC_ARM_LDRS_PC_G1
, R_ARM_LDRS_PC_G1
},
2076 {BFD_RELOC_ARM_LDRS_PC_G2
, R_ARM_LDRS_PC_G2
},
2077 {BFD_RELOC_ARM_LDC_PC_G0
, R_ARM_LDC_PC_G0
},
2078 {BFD_RELOC_ARM_LDC_PC_G1
, R_ARM_LDC_PC_G1
},
2079 {BFD_RELOC_ARM_LDC_PC_G2
, R_ARM_LDC_PC_G2
},
2080 {BFD_RELOC_ARM_ALU_SB_G0_NC
, R_ARM_ALU_SB_G0_NC
},
2081 {BFD_RELOC_ARM_ALU_SB_G0
, R_ARM_ALU_SB_G0
},
2082 {BFD_RELOC_ARM_ALU_SB_G1_NC
, R_ARM_ALU_SB_G1_NC
},
2083 {BFD_RELOC_ARM_ALU_SB_G1
, R_ARM_ALU_SB_G1
},
2084 {BFD_RELOC_ARM_ALU_SB_G2
, R_ARM_ALU_SB_G2
},
2085 {BFD_RELOC_ARM_LDR_SB_G0
, R_ARM_LDR_SB_G0
},
2086 {BFD_RELOC_ARM_LDR_SB_G1
, R_ARM_LDR_SB_G1
},
2087 {BFD_RELOC_ARM_LDR_SB_G2
, R_ARM_LDR_SB_G2
},
2088 {BFD_RELOC_ARM_LDRS_SB_G0
, R_ARM_LDRS_SB_G0
},
2089 {BFD_RELOC_ARM_LDRS_SB_G1
, R_ARM_LDRS_SB_G1
},
2090 {BFD_RELOC_ARM_LDRS_SB_G2
, R_ARM_LDRS_SB_G2
},
2091 {BFD_RELOC_ARM_LDC_SB_G0
, R_ARM_LDC_SB_G0
},
2092 {BFD_RELOC_ARM_LDC_SB_G1
, R_ARM_LDC_SB_G1
},
2093 {BFD_RELOC_ARM_LDC_SB_G2
, R_ARM_LDC_SB_G2
},
2094 {BFD_RELOC_ARM_V4BX
, R_ARM_V4BX
},
2095 {BFD_RELOC_ARM_THUMB_ALU_ABS_G3_NC
, R_ARM_THM_ALU_ABS_G3_NC
},
2096 {BFD_RELOC_ARM_THUMB_ALU_ABS_G2_NC
, R_ARM_THM_ALU_ABS_G2_NC
},
2097 {BFD_RELOC_ARM_THUMB_ALU_ABS_G1_NC
, R_ARM_THM_ALU_ABS_G1_NC
},
2098 {BFD_RELOC_ARM_THUMB_ALU_ABS_G0_NC
, R_ARM_THM_ALU_ABS_G0_NC
},
2099 {BFD_RELOC_ARM_THUMB_BF17
, R_ARM_THM_BF16
},
2100 {BFD_RELOC_ARM_THUMB_BF13
, R_ARM_THM_BF12
},
2101 {BFD_RELOC_ARM_THUMB_BF19
, R_ARM_THM_BF18
}
2104 static reloc_howto_type
*
2105 elf32_arm_reloc_type_lookup (bfd
*abfd ATTRIBUTE_UNUSED
,
2106 bfd_reloc_code_real_type code
)
2110 for (i
= 0; i
< ARRAY_SIZE (elf32_arm_reloc_map
); i
++)
2111 if (elf32_arm_reloc_map
[i
].bfd_reloc_val
== code
)
2112 return elf32_arm_howto_from_type (elf32_arm_reloc_map
[i
].elf_reloc_val
);
2117 static reloc_howto_type
*
2118 elf32_arm_reloc_name_lookup (bfd
*abfd ATTRIBUTE_UNUSED
,
2123 for (i
= 0; i
< ARRAY_SIZE (elf32_arm_howto_table_1
); i
++)
2124 if (elf32_arm_howto_table_1
[i
].name
!= NULL
2125 && strcasecmp (elf32_arm_howto_table_1
[i
].name
, r_name
) == 0)
2126 return &elf32_arm_howto_table_1
[i
];
2128 for (i
= 0; i
< ARRAY_SIZE (elf32_arm_howto_table_2
); i
++)
2129 if (elf32_arm_howto_table_2
[i
].name
!= NULL
2130 && strcasecmp (elf32_arm_howto_table_2
[i
].name
, r_name
) == 0)
2131 return &elf32_arm_howto_table_2
[i
];
2133 for (i
= 0; i
< ARRAY_SIZE (elf32_arm_howto_table_3
); i
++)
2134 if (elf32_arm_howto_table_3
[i
].name
!= NULL
2135 && strcasecmp (elf32_arm_howto_table_3
[i
].name
, r_name
) == 0)
2136 return &elf32_arm_howto_table_3
[i
];
2141 /* Support for core dump NOTE sections. */
2144 elf32_arm_nabi_grok_prstatus (bfd
*abfd
, Elf_Internal_Note
*note
)
2149 switch (note
->descsz
)
2154 case 148: /* Linux/ARM 32-bit. */
2156 elf_tdata (abfd
)->core
->signal
= bfd_get_16 (abfd
, note
->descdata
+ 12);
2159 elf_tdata (abfd
)->core
->lwpid
= bfd_get_32 (abfd
, note
->descdata
+ 24);
2168 /* Make a ".reg/999" section. */
2169 return _bfd_elfcore_make_pseudosection (abfd
, ".reg",
2170 size
, note
->descpos
+ offset
);
2174 elf32_arm_nabi_grok_psinfo (bfd
*abfd
, Elf_Internal_Note
*note
)
2176 switch (note
->descsz
)
2181 case 124: /* Linux/ARM elf_prpsinfo. */
2182 elf_tdata (abfd
)->core
->pid
2183 = bfd_get_32 (abfd
, note
->descdata
+ 12);
2184 elf_tdata (abfd
)->core
->program
2185 = _bfd_elfcore_strndup (abfd
, note
->descdata
+ 28, 16);
2186 elf_tdata (abfd
)->core
->command
2187 = _bfd_elfcore_strndup (abfd
, note
->descdata
+ 44, 80);
2190 /* Note that for some reason, a spurious space is tacked
2191 onto the end of the args in some (at least one anyway)
2192 implementations, so strip it off if it exists. */
2194 char *command
= elf_tdata (abfd
)->core
->command
;
2195 int n
= strlen (command
);
2197 if (0 < n
&& command
[n
- 1] == ' ')
2198 command
[n
- 1] = '\0';
2205 elf32_arm_nabi_write_core_note (bfd
*abfd
, char *buf
, int *bufsiz
,
2215 char data
[124] ATTRIBUTE_NONSTRING
;
2218 va_start (ap
, note_type
);
2219 memset (data
, 0, sizeof (data
));
2220 strncpy (data
+ 28, va_arg (ap
, const char *), 16);
2221 #if GCC_VERSION == 8000 || GCC_VERSION == 8001
2223 /* GCC 8.0 and 8.1 warn about 80 equals destination size with
2224 -Wstringop-truncation:
2225 https://gcc.gnu.org/bugzilla/show_bug.cgi?id=85643
2227 DIAGNOSTIC_IGNORE_STRINGOP_TRUNCATION
;
2229 strncpy (data
+ 44, va_arg (ap
, const char *), 80);
2230 #if GCC_VERSION == 8000 || GCC_VERSION == 8001
2235 return elfcore_write_note (abfd
, buf
, bufsiz
,
2236 "CORE", note_type
, data
, sizeof (data
));
2247 va_start (ap
, note_type
);
2248 memset (data
, 0, sizeof (data
));
2249 pid
= va_arg (ap
, long);
2250 bfd_put_32 (abfd
, pid
, data
+ 24);
2251 cursig
= va_arg (ap
, int);
2252 bfd_put_16 (abfd
, cursig
, data
+ 12);
2253 greg
= va_arg (ap
, const void *);
2254 memcpy (data
+ 72, greg
, 72);
2257 return elfcore_write_note (abfd
, buf
, bufsiz
,
2258 "CORE", note_type
, data
, sizeof (data
));
2263 #define TARGET_LITTLE_SYM arm_elf32_le_vec
2264 #define TARGET_LITTLE_NAME "elf32-littlearm"
2265 #define TARGET_BIG_SYM arm_elf32_be_vec
2266 #define TARGET_BIG_NAME "elf32-bigarm"
2268 #define elf_backend_grok_prstatus elf32_arm_nabi_grok_prstatus
2269 #define elf_backend_grok_psinfo elf32_arm_nabi_grok_psinfo
2270 #define elf_backend_write_core_note elf32_arm_nabi_write_core_note
2272 typedef unsigned long int insn32
;
2273 typedef unsigned short int insn16
;
2275 /* In lieu of proper flags, assume all EABIv4 or later objects are
2277 #define INTERWORK_FLAG(abfd) \
2278 (EF_ARM_EABI_VERSION (elf_elfheader (abfd)->e_flags) >= EF_ARM_EABI_VER4 \
2279 || (elf_elfheader (abfd)->e_flags & EF_ARM_INTERWORK) \
2280 || ((abfd)->flags & BFD_LINKER_CREATED))
2282 /* The linker script knows the section names for placement.
2283 The entry_names are used to do simple name mangling on the stubs.
2284 Given a function name, and its type, the stub can be found. The
2285 name can be changed. The only requirement is the %s be present. */
2286 #define THUMB2ARM_GLUE_SECTION_NAME ".glue_7t"
2287 #define THUMB2ARM_GLUE_ENTRY_NAME "__%s_from_thumb"
2289 #define ARM2THUMB_GLUE_SECTION_NAME ".glue_7"
2290 #define ARM2THUMB_GLUE_ENTRY_NAME "__%s_from_arm"
2292 #define VFP11_ERRATUM_VENEER_SECTION_NAME ".vfp11_veneer"
2293 #define VFP11_ERRATUM_VENEER_ENTRY_NAME "__vfp11_veneer_%x"
2295 #define STM32L4XX_ERRATUM_VENEER_SECTION_NAME ".text.stm32l4xx_veneer"
2296 #define STM32L4XX_ERRATUM_VENEER_ENTRY_NAME "__stm32l4xx_veneer_%x"
2298 #define ARM_BX_GLUE_SECTION_NAME ".v4_bx"
2299 #define ARM_BX_GLUE_ENTRY_NAME "__bx_r%d"
2301 #define STUB_ENTRY_NAME "__%s_veneer"
2303 #define CMSE_PREFIX "__acle_se_"
2305 #define CMSE_STUB_NAME ".gnu.sgstubs"
2307 /* The name of the dynamic interpreter. This is put in the .interp
2309 #define ELF_DYNAMIC_INTERPRETER "/usr/lib/ld.so.1"
2311 /* FDPIC default stack size. */
2312 #define DEFAULT_STACK_SIZE 0x8000
2314 static const unsigned long tls_trampoline
[] =
2316 0xe08e0000, /* add r0, lr, r0 */
2317 0xe5901004, /* ldr r1, [r0,#4] */
2318 0xe12fff11, /* bx r1 */
2321 static const unsigned long dl_tlsdesc_lazy_trampoline
[] =
2323 0xe52d2004, /* push {r2} */
2324 0xe59f200c, /* ldr r2, [pc, #3f - . - 8] */
2325 0xe59f100c, /* ldr r1, [pc, #4f - . - 8] */
2326 0xe79f2002, /* 1: ldr r2, [pc, r2] */
2327 0xe081100f, /* 2: add r1, pc */
2328 0xe12fff12, /* bx r2 */
2329 0x00000014, /* 3: .word _GLOBAL_OFFSET_TABLE_ - 1b - 8
2330 + dl_tlsdesc_lazy_resolver(GOT) */
2331 0x00000018, /* 4: .word _GLOBAL_OFFSET_TABLE_ - 2b - 8 */
2334 /* NOTE: [Thumb nop sequence]
2335 When adding code that transitions from Thumb to Arm the instruction that
2336 should be used for the alignment padding should be 0xe7fd (b .-2) instead of
2337 a nop for performance reasons. */
2339 /* ARM FDPIC PLT entry. */
2340 /* The last 5 words contain PLT lazy fragment code and data. */
2341 static const bfd_vma elf32_arm_fdpic_plt_entry
[] =
2343 0xe59fc008, /* ldr r12, .L1 */
2344 0xe08cc009, /* add r12, r12, r9 */
2345 0xe59c9004, /* ldr r9, [r12, #4] */
2346 0xe59cf000, /* ldr pc, [r12] */
2347 0x00000000, /* L1. .word foo(GOTOFFFUNCDESC) */
2348 0x00000000, /* L1. .word foo(funcdesc_value_reloc_offset) */
2349 0xe51fc00c, /* ldr r12, [pc, #-12] */
2350 0xe92d1000, /* push {r12} */
2351 0xe599c004, /* ldr r12, [r9, #4] */
2352 0xe599f000, /* ldr pc, [r9] */
2355 /* Thumb FDPIC PLT entry. */
2356 /* The last 5 words contain PLT lazy fragment code and data. */
2357 static const bfd_vma elf32_arm_fdpic_thumb_plt_entry
[] =
2359 0xc00cf8df, /* ldr.w r12, .L1 */
2360 0x0c09eb0c, /* add.w r12, r12, r9 */
2361 0x9004f8dc, /* ldr.w r9, [r12, #4] */
2362 0xf000f8dc, /* ldr.w pc, [r12] */
2363 0x00000000, /* .L1 .word foo(GOTOFFFUNCDESC) */
2364 0x00000000, /* .L2 .word foo(funcdesc_value_reloc_offset) */
2365 0xc008f85f, /* ldr.w r12, .L2 */
2366 0xcd04f84d, /* push {r12} */
2367 0xc004f8d9, /* ldr.w r12, [r9, #4] */
2368 0xf000f8d9, /* ldr.w pc, [r9] */
2371 #ifdef FOUR_WORD_PLT
2373 /* The first entry in a procedure linkage table looks like
2374 this. It is set up so that any shared library function that is
2375 called before the relocation has been set up calls the dynamic
2377 static const bfd_vma elf32_arm_plt0_entry
[] =
2379 0xe52de004, /* str lr, [sp, #-4]! */
2380 0xe59fe010, /* ldr lr, [pc, #16] */
2381 0xe08fe00e, /* add lr, pc, lr */
2382 0xe5bef008, /* ldr pc, [lr, #8]! */
2385 /* Subsequent entries in a procedure linkage table look like
2387 static const bfd_vma elf32_arm_plt_entry
[] =
2389 0xe28fc600, /* add ip, pc, #NN */
2390 0xe28cca00, /* add ip, ip, #NN */
2391 0xe5bcf000, /* ldr pc, [ip, #NN]! */
2392 0x00000000, /* unused */
2395 #else /* not FOUR_WORD_PLT */
2397 /* The first entry in a procedure linkage table looks like
2398 this. It is set up so that any shared library function that is
2399 called before the relocation has been set up calls the dynamic
2401 static const bfd_vma elf32_arm_plt0_entry
[] =
2403 0xe52de004, /* str lr, [sp, #-4]! */
2404 0xe59fe004, /* ldr lr, [pc, #4] */
2405 0xe08fe00e, /* add lr, pc, lr */
2406 0xe5bef008, /* ldr pc, [lr, #8]! */
2407 0x00000000, /* &GOT[0] - . */
2410 /* By default subsequent entries in a procedure linkage table look like
2411 this. Offsets that don't fit into 28 bits will cause link error. */
2412 static const bfd_vma elf32_arm_plt_entry_short
[] =
2414 0xe28fc600, /* add ip, pc, #0xNN00000 */
2415 0xe28cca00, /* add ip, ip, #0xNN000 */
2416 0xe5bcf000, /* ldr pc, [ip, #0xNNN]! */
2419 /* When explicitly asked, we'll use this "long" entry format
2420 which can cope with arbitrary displacements. */
2421 static const bfd_vma elf32_arm_plt_entry_long
[] =
2423 0xe28fc200, /* add ip, pc, #0xN0000000 */
2424 0xe28cc600, /* add ip, ip, #0xNN00000 */
2425 0xe28cca00, /* add ip, ip, #0xNN000 */
2426 0xe5bcf000, /* ldr pc, [ip, #0xNNN]! */
2429 static bool elf32_arm_use_long_plt_entry
= false;
2431 #endif /* not FOUR_WORD_PLT */
2433 /* The first entry in a procedure linkage table looks like this.
2434 It is set up so that any shared library function that is called before the
2435 relocation has been set up calls the dynamic linker first. */
2436 static const bfd_vma elf32_thumb2_plt0_entry
[] =
2438 /* NOTE: As this is a mixture of 16-bit and 32-bit instructions,
2439 an instruction maybe encoded to one or two array elements. */
2440 0xf8dfb500, /* push {lr} */
2441 0x44fee008, /* ldr.w lr, [pc, #8] */
2443 0xff08f85e, /* ldr.w pc, [lr, #8]! */
2444 0x00000000, /* &GOT[0] - . */
2447 /* Subsequent entries in a procedure linkage table for thumb only target
2449 static const bfd_vma elf32_thumb2_plt_entry
[] =
2451 /* NOTE: As this is a mixture of 16-bit and 32-bit instructions,
2452 an instruction maybe encoded to one or two array elements. */
2453 0x0c00f240, /* movw ip, #0xNNNN */
2454 0x0c00f2c0, /* movt ip, #0xNNNN */
2455 0xf8dc44fc, /* add ip, pc */
2456 0xe7fcf000 /* ldr.w pc, [ip] */
2460 /* The format of the first entry in the procedure linkage table
2461 for a VxWorks executable. */
2462 static const bfd_vma elf32_arm_vxworks_exec_plt0_entry
[] =
2464 0xe52dc008, /* str ip,[sp,#-8]! */
2465 0xe59fc000, /* ldr ip,[pc] */
2466 0xe59cf008, /* ldr pc,[ip,#8] */
2467 0x00000000, /* .long _GLOBAL_OFFSET_TABLE_ */
2470 /* The format of subsequent entries in a VxWorks executable. */
2471 static const bfd_vma elf32_arm_vxworks_exec_plt_entry
[] =
2473 0xe59fc000, /* ldr ip,[pc] */
2474 0xe59cf000, /* ldr pc,[ip] */
2475 0x00000000, /* .long @got */
2476 0xe59fc000, /* ldr ip,[pc] */
2477 0xea000000, /* b _PLT */
2478 0x00000000, /* .long @pltindex*sizeof(Elf32_Rela) */
2481 /* The format of entries in a VxWorks shared library. */
2482 static const bfd_vma elf32_arm_vxworks_shared_plt_entry
[] =
2484 0xe59fc000, /* ldr ip,[pc] */
2485 0xe79cf009, /* ldr pc,[ip,r9] */
2486 0x00000000, /* .long @got */
2487 0xe59fc000, /* ldr ip,[pc] */
2488 0xe599f008, /* ldr pc,[r9,#8] */
2489 0x00000000, /* .long @pltindex*sizeof(Elf32_Rela) */
2492 /* An initial stub used if the PLT entry is referenced from Thumb code. */
2493 #define PLT_THUMB_STUB_SIZE 4
2494 static const bfd_vma elf32_arm_plt_thumb_stub
[] =
2500 /* The first entry in a procedure linkage table looks like
2501 this. It is set up so that any shared library function that is
2502 called before the relocation has been set up calls the dynamic
2504 static const bfd_vma elf32_arm_nacl_plt0_entry
[] =
2507 0xe300c000, /* movw ip, #:lower16:&GOT[2]-.+8 */
2508 0xe340c000, /* movt ip, #:upper16:&GOT[2]-.+8 */
2509 0xe08cc00f, /* add ip, ip, pc */
2510 0xe52dc008, /* str ip, [sp, #-8]! */
2511 /* Second bundle: */
2512 0xe3ccc103, /* bic ip, ip, #0xc0000000 */
2513 0xe59cc000, /* ldr ip, [ip] */
2514 0xe3ccc13f, /* bic ip, ip, #0xc000000f */
2515 0xe12fff1c, /* bx ip */
2517 0xe320f000, /* nop */
2518 0xe320f000, /* nop */
2519 0xe320f000, /* nop */
2521 0xe50dc004, /* str ip, [sp, #-4] */
2522 /* Fourth bundle: */
2523 0xe3ccc103, /* bic ip, ip, #0xc0000000 */
2524 0xe59cc000, /* ldr ip, [ip] */
2525 0xe3ccc13f, /* bic ip, ip, #0xc000000f */
2526 0xe12fff1c, /* bx ip */
2528 #define ARM_NACL_PLT_TAIL_OFFSET (11 * 4)
2530 /* Subsequent entries in a procedure linkage table look like this. */
2531 static const bfd_vma elf32_arm_nacl_plt_entry
[] =
2533 0xe300c000, /* movw ip, #:lower16:&GOT[n]-.+8 */
2534 0xe340c000, /* movt ip, #:upper16:&GOT[n]-.+8 */
2535 0xe08cc00f, /* add ip, ip, pc */
2536 0xea000000, /* b .Lplt_tail */
2539 #define ARM_MAX_FWD_BRANCH_OFFSET ((((1 << 23) - 1) << 2) + 8)
2540 #define ARM_MAX_BWD_BRANCH_OFFSET ((-((1 << 23) << 2)) + 8)
2541 #define THM_MAX_FWD_BRANCH_OFFSET ((1 << 22) -2 + 4)
2542 #define THM_MAX_BWD_BRANCH_OFFSET (-(1 << 22) + 4)
2543 #define THM2_MAX_FWD_BRANCH_OFFSET (((1 << 24) - 2) + 4)
2544 #define THM2_MAX_BWD_BRANCH_OFFSET (-(1 << 24) + 4)
2545 #define THM2_MAX_FWD_COND_BRANCH_OFFSET (((1 << 20) -2) + 4)
2546 #define THM2_MAX_BWD_COND_BRANCH_OFFSET (-(1 << 20) + 4)
2556 #define THUMB16_INSN(X) {(X), THUMB16_TYPE, R_ARM_NONE, 0}
2557 /* A bit of a hack. A Thumb conditional branch, in which the proper condition
2558 is inserted in arm_build_one_stub(). */
2559 #define THUMB16_BCOND_INSN(X) {(X), THUMB16_TYPE, R_ARM_NONE, 1}
2560 #define THUMB32_INSN(X) {(X), THUMB32_TYPE, R_ARM_NONE, 0}
2561 #define THUMB32_MOVT(X) {(X), THUMB32_TYPE, R_ARM_THM_MOVT_ABS, 0}
2562 #define THUMB32_MOVW(X) {(X), THUMB32_TYPE, R_ARM_THM_MOVW_ABS_NC, 0}
2563 #define THUMB32_B_INSN(X, Z) {(X), THUMB32_TYPE, R_ARM_THM_JUMP24, (Z)}
2564 #define ARM_INSN(X) {(X), ARM_TYPE, R_ARM_NONE, 0}
2565 #define ARM_REL_INSN(X, Z) {(X), ARM_TYPE, R_ARM_JUMP24, (Z)}
2566 #define DATA_WORD(X,Y,Z) {(X), DATA_TYPE, (Y), (Z)}
2571 enum stub_insn_type type
;
2572 unsigned int r_type
;
2576 /* See note [Thumb nop sequence] when adding a veneer. */
2578 /* Arm/Thumb -> Arm/Thumb long branch stub. On V5T and above, use blx
2579 to reach the stub if necessary. */
2580 static const insn_sequence elf32_arm_stub_long_branch_any_any
[] =
2582 ARM_INSN (0xe51ff004), /* ldr pc, [pc, #-4] */
2583 DATA_WORD (0, R_ARM_ABS32
, 0), /* dcd R_ARM_ABS32(X) */
2586 /* V4T Arm -> Thumb long branch stub. Used on V4T where blx is not
2588 static const insn_sequence elf32_arm_stub_long_branch_v4t_arm_thumb
[] =
2590 ARM_INSN (0xe59fc000), /* ldr ip, [pc, #0] */
2591 ARM_INSN (0xe12fff1c), /* bx ip */
2592 DATA_WORD (0, R_ARM_ABS32
, 0), /* dcd R_ARM_ABS32(X) */
2595 /* Thumb -> Thumb long branch stub. Used on M-profile architectures. */
2596 static const insn_sequence elf32_arm_stub_long_branch_thumb_only
[] =
2598 THUMB16_INSN (0xb401), /* push {r0} */
2599 THUMB16_INSN (0x4802), /* ldr r0, [pc, #8] */
2600 THUMB16_INSN (0x4684), /* mov ip, r0 */
2601 THUMB16_INSN (0xbc01), /* pop {r0} */
2602 THUMB16_INSN (0x4760), /* bx ip */
2603 THUMB16_INSN (0xbf00), /* nop */
2604 DATA_WORD (0, R_ARM_ABS32
, 0), /* dcd R_ARM_ABS32(X) */
2607 /* Thumb -> Thumb long branch stub in thumb2 encoding. Used on armv7. */
2608 static const insn_sequence elf32_arm_stub_long_branch_thumb2_only
[] =
2610 THUMB32_INSN (0xf85ff000), /* ldr.w pc, [pc, #-0] */
2611 DATA_WORD (0, R_ARM_ABS32
, 0), /* dcd R_ARM_ABS32(x) */
2614 /* Thumb -> Thumb long branch stub. Used for PureCode sections on Thumb2
2615 M-profile architectures. */
2616 static const insn_sequence elf32_arm_stub_long_branch_thumb2_only_pure
[] =
2618 THUMB32_MOVW (0xf2400c00), /* mov.w ip, R_ARM_MOVW_ABS_NC */
2619 THUMB32_MOVT (0xf2c00c00), /* movt ip, R_ARM_MOVT_ABS << 16 */
2620 THUMB16_INSN (0x4760), /* bx ip */
2623 /* V4T Thumb -> Thumb long branch stub. Using the stack is not
2625 static const insn_sequence elf32_arm_stub_long_branch_v4t_thumb_thumb
[] =
2627 THUMB16_INSN (0x4778), /* bx pc */
2628 THUMB16_INSN (0xe7fd), /* b .-2 */
2629 ARM_INSN (0xe59fc000), /* ldr ip, [pc, #0] */
2630 ARM_INSN (0xe12fff1c), /* bx ip */
2631 DATA_WORD (0, R_ARM_ABS32
, 0), /* dcd R_ARM_ABS32(X) */
2634 /* V4T Thumb -> ARM long branch stub. Used on V4T where blx is not
2636 static const insn_sequence elf32_arm_stub_long_branch_v4t_thumb_arm
[] =
2638 THUMB16_INSN (0x4778), /* bx pc */
2639 THUMB16_INSN (0xe7fd), /* b .-2 */
2640 ARM_INSN (0xe51ff004), /* ldr pc, [pc, #-4] */
2641 DATA_WORD (0, R_ARM_ABS32
, 0), /* dcd R_ARM_ABS32(X) */
2644 /* V4T Thumb -> ARM short branch stub. Shorter variant of the above
2645 one, when the destination is close enough. */
2646 static const insn_sequence elf32_arm_stub_short_branch_v4t_thumb_arm
[] =
2648 THUMB16_INSN (0x4778), /* bx pc */
2649 THUMB16_INSN (0xe7fd), /* b .-2 */
2650 ARM_REL_INSN (0xea000000, -8), /* b (X-8) */
2653 /* ARM/Thumb -> ARM long branch stub, PIC. On V5T and above, use
2654 blx to reach the stub if necessary. */
2655 static const insn_sequence elf32_arm_stub_long_branch_any_arm_pic
[] =
2657 ARM_INSN (0xe59fc000), /* ldr ip, [pc] */
2658 ARM_INSN (0xe08ff00c), /* add pc, pc, ip */
2659 DATA_WORD (0, R_ARM_REL32
, -4), /* dcd R_ARM_REL32(X-4) */
2662 /* ARM/Thumb -> Thumb long branch stub, PIC. On V5T and above, use
2663 blx to reach the stub if necessary. We can not add into pc;
2664 it is not guaranteed to mode switch (different in ARMv6 and
2666 static const insn_sequence elf32_arm_stub_long_branch_any_thumb_pic
[] =
2668 ARM_INSN (0xe59fc004), /* ldr ip, [pc, #4] */
2669 ARM_INSN (0xe08fc00c), /* add ip, pc, ip */
2670 ARM_INSN (0xe12fff1c), /* bx ip */
2671 DATA_WORD (0, R_ARM_REL32
, 0), /* dcd R_ARM_REL32(X) */
2674 /* V4T ARM -> ARM long branch stub, PIC. */
2675 static const insn_sequence elf32_arm_stub_long_branch_v4t_arm_thumb_pic
[] =
2677 ARM_INSN (0xe59fc004), /* ldr ip, [pc, #4] */
2678 ARM_INSN (0xe08fc00c), /* add ip, pc, ip */
2679 ARM_INSN (0xe12fff1c), /* bx ip */
2680 DATA_WORD (0, R_ARM_REL32
, 0), /* dcd R_ARM_REL32(X) */
2683 /* V4T Thumb -> ARM long branch stub, PIC. */
2684 static const insn_sequence elf32_arm_stub_long_branch_v4t_thumb_arm_pic
[] =
2686 THUMB16_INSN (0x4778), /* bx pc */
2687 THUMB16_INSN (0xe7fd), /* b .-2 */
2688 ARM_INSN (0xe59fc000), /* ldr ip, [pc, #0] */
2689 ARM_INSN (0xe08cf00f), /* add pc, ip, pc */
2690 DATA_WORD (0, R_ARM_REL32
, -4), /* dcd R_ARM_REL32(X) */
2693 /* Thumb -> Thumb long branch stub, PIC. Used on M-profile
2695 static const insn_sequence elf32_arm_stub_long_branch_thumb_only_pic
[] =
2697 THUMB16_INSN (0xb401), /* push {r0} */
2698 THUMB16_INSN (0x4802), /* ldr r0, [pc, #8] */
2699 THUMB16_INSN (0x46fc), /* mov ip, pc */
2700 THUMB16_INSN (0x4484), /* add ip, r0 */
2701 THUMB16_INSN (0xbc01), /* pop {r0} */
2702 THUMB16_INSN (0x4760), /* bx ip */
2703 DATA_WORD (0, R_ARM_REL32
, 4), /* dcd R_ARM_REL32(X) */
2706 /* V4T Thumb -> Thumb long branch stub, PIC. Using the stack is not
2708 static const insn_sequence elf32_arm_stub_long_branch_v4t_thumb_thumb_pic
[] =
2710 THUMB16_INSN (0x4778), /* bx pc */
2711 THUMB16_INSN (0xe7fd), /* b .-2 */
2712 ARM_INSN (0xe59fc004), /* ldr ip, [pc, #4] */
2713 ARM_INSN (0xe08fc00c), /* add ip, pc, ip */
2714 ARM_INSN (0xe12fff1c), /* bx ip */
2715 DATA_WORD (0, R_ARM_REL32
, 0), /* dcd R_ARM_REL32(X) */
2718 /* Thumb2/ARM -> TLS trampoline. Lowest common denominator, which is a
2719 long PIC stub. We can use r1 as a scratch -- and cannot use ip. */
2720 static const insn_sequence elf32_arm_stub_long_branch_any_tls_pic
[] =
2722 ARM_INSN (0xe59f1000), /* ldr r1, [pc] */
2723 ARM_INSN (0xe08ff001), /* add pc, pc, r1 */
2724 DATA_WORD (0, R_ARM_REL32
, -4), /* dcd R_ARM_REL32(X-4) */
2727 /* V4T Thumb -> TLS trampoline. lowest common denominator, which is a
2728 long PIC stub. We can use r1 as a scratch -- and cannot use ip. */
2729 static const insn_sequence elf32_arm_stub_long_branch_v4t_thumb_tls_pic
[] =
2731 THUMB16_INSN (0x4778), /* bx pc */
2732 THUMB16_INSN (0xe7fd), /* b .-2 */
2733 ARM_INSN (0xe59f1000), /* ldr r1, [pc, #0] */
2734 ARM_INSN (0xe081f00f), /* add pc, r1, pc */
2735 DATA_WORD (0, R_ARM_REL32
, -4), /* dcd R_ARM_REL32(X) */
2738 /* NaCl ARM -> ARM long branch stub. */
2739 static const insn_sequence elf32_arm_stub_long_branch_arm_nacl
[] =
2741 ARM_INSN (0xe59fc00c), /* ldr ip, [pc, #12] */
2742 ARM_INSN (0xe3ccc13f), /* bic ip, ip, #0xc000000f */
2743 ARM_INSN (0xe12fff1c), /* bx ip */
2744 ARM_INSN (0xe320f000), /* nop */
2745 ARM_INSN (0xe125be70), /* bkpt 0x5be0 */
2746 DATA_WORD (0, R_ARM_ABS32
, 0), /* dcd R_ARM_ABS32(X) */
2747 DATA_WORD (0, R_ARM_NONE
, 0), /* .word 0 */
2748 DATA_WORD (0, R_ARM_NONE
, 0), /* .word 0 */
2751 /* NaCl ARM -> ARM long branch stub, PIC. */
2752 static const insn_sequence elf32_arm_stub_long_branch_arm_nacl_pic
[] =
2754 ARM_INSN (0xe59fc00c), /* ldr ip, [pc, #12] */
2755 ARM_INSN (0xe08cc00f), /* add ip, ip, pc */
2756 ARM_INSN (0xe3ccc13f), /* bic ip, ip, #0xc000000f */
2757 ARM_INSN (0xe12fff1c), /* bx ip */
2758 ARM_INSN (0xe125be70), /* bkpt 0x5be0 */
2759 DATA_WORD (0, R_ARM_REL32
, 8), /* dcd R_ARM_REL32(X+8) */
2760 DATA_WORD (0, R_ARM_NONE
, 0), /* .word 0 */
2761 DATA_WORD (0, R_ARM_NONE
, 0), /* .word 0 */
2764 /* Stub used for transition to secure state (aka SG veneer). */
2765 static const insn_sequence elf32_arm_stub_cmse_branch_thumb_only
[] =
2767 THUMB32_INSN (0xe97fe97f), /* sg. */
2768 THUMB32_B_INSN (0xf000b800, -4), /* b.w original_branch_dest. */
2772 /* Cortex-A8 erratum-workaround stubs. */
2774 /* Stub used for conditional branches (which may be beyond +/-1MB away, so we
2775 can't use a conditional branch to reach this stub). */
2777 static const insn_sequence elf32_arm_stub_a8_veneer_b_cond
[] =
2779 THUMB16_BCOND_INSN (0xd001), /* b<cond>.n true. */
2780 THUMB32_B_INSN (0xf000b800, -4), /* b.w insn_after_original_branch. */
2781 THUMB32_B_INSN (0xf000b800, -4) /* true: b.w original_branch_dest. */
2784 /* Stub used for b.w and bl.w instructions. */
2786 static const insn_sequence elf32_arm_stub_a8_veneer_b
[] =
2788 THUMB32_B_INSN (0xf000b800, -4) /* b.w original_branch_dest. */
2791 static const insn_sequence elf32_arm_stub_a8_veneer_bl
[] =
2793 THUMB32_B_INSN (0xf000b800, -4) /* b.w original_branch_dest. */
2796 /* Stub used for Thumb-2 blx.w instructions. We modified the original blx.w
2797 instruction (which switches to ARM mode) to point to this stub. Jump to the
2798 real destination using an ARM-mode branch. */
2800 static const insn_sequence elf32_arm_stub_a8_veneer_blx
[] =
2802 ARM_REL_INSN (0xea000000, -8) /* b original_branch_dest. */
2805 /* For each section group there can be a specially created linker section
2806 to hold the stubs for that group. The name of the stub section is based
2807 upon the name of another section within that group with the suffix below
2810 PR 13049: STUB_SUFFIX used to be ".stub", but this allowed the user to
2811 create what appeared to be a linker stub section when it actually
2812 contained user code/data. For example, consider this fragment:
2814 const char * stubborn_problems[] = { "np" };
2816 If this is compiled with "-fPIC -fdata-sections" then gcc produces a
2819 .data.rel.local.stubborn_problems
2821 This then causes problems in arm32_arm_build_stubs() as it triggers:
2823 // Ignore non-stub sections.
2824 if (!strstr (stub_sec->name, STUB_SUFFIX))
2827 And so the section would be ignored instead of being processed. Hence
2828 the change in definition of STUB_SUFFIX to a name that cannot be a valid
2830 #define STUB_SUFFIX ".__stub"
2832 /* One entry per long/short branch stub defined above. */
2834 DEF_STUB (long_branch_any_any) \
2835 DEF_STUB (long_branch_v4t_arm_thumb) \
2836 DEF_STUB (long_branch_thumb_only) \
2837 DEF_STUB (long_branch_v4t_thumb_thumb) \
2838 DEF_STUB (long_branch_v4t_thumb_arm) \
2839 DEF_STUB (short_branch_v4t_thumb_arm) \
2840 DEF_STUB (long_branch_any_arm_pic) \
2841 DEF_STUB (long_branch_any_thumb_pic) \
2842 DEF_STUB (long_branch_v4t_thumb_thumb_pic) \
2843 DEF_STUB (long_branch_v4t_arm_thumb_pic) \
2844 DEF_STUB (long_branch_v4t_thumb_arm_pic) \
2845 DEF_STUB (long_branch_thumb_only_pic) \
2846 DEF_STUB (long_branch_any_tls_pic) \
2847 DEF_STUB (long_branch_v4t_thumb_tls_pic) \
2848 DEF_STUB (long_branch_arm_nacl) \
2849 DEF_STUB (long_branch_arm_nacl_pic) \
2850 DEF_STUB (cmse_branch_thumb_only) \
2851 DEF_STUB (a8_veneer_b_cond) \
2852 DEF_STUB (a8_veneer_b) \
2853 DEF_STUB (a8_veneer_bl) \
2854 DEF_STUB (a8_veneer_blx) \
2855 DEF_STUB (long_branch_thumb2_only) \
2856 DEF_STUB (long_branch_thumb2_only_pure)
2858 #define DEF_STUB(x) arm_stub_##x,
2859 enum elf32_arm_stub_type
2867 /* Note the first a8_veneer type. */
2868 const unsigned arm_stub_a8_veneer_lwm
= arm_stub_a8_veneer_b_cond
;
2872 const insn_sequence
* template_sequence
;
2876 #define DEF_STUB(x) {elf32_arm_stub_##x, ARRAY_SIZE(elf32_arm_stub_##x)},
2877 static const stub_def stub_definitions
[] =
2883 struct elf32_arm_stub_hash_entry
2885 /* Base hash table entry structure. */
2886 struct bfd_hash_entry root
;
2888 /* The stub section. */
2891 /* Offset within stub_sec of the beginning of this stub. */
2892 bfd_vma stub_offset
;
2894 /* Given the symbol's value and its section we can determine its final
2895 value when building the stubs (so the stub knows where to jump). */
2896 bfd_vma target_value
;
2897 asection
*target_section
;
2899 /* Same as above but for the source of the branch to the stub. Used for
2900 Cortex-A8 erratum workaround to patch it to branch to the stub. As
2901 such, source section does not need to be recorded since Cortex-A8 erratum
2902 workaround stubs are only generated when both source and target are in the
2904 bfd_vma source_value
;
2906 /* The instruction which caused this stub to be generated (only valid for
2907 Cortex-A8 erratum workaround stubs at present). */
2908 unsigned long orig_insn
;
2910 /* The stub type. */
2911 enum elf32_arm_stub_type stub_type
;
2912 /* Its encoding size in bytes. */
2915 const insn_sequence
*stub_template
;
2916 /* The size of the template (number of entries). */
2917 int stub_template_size
;
2919 /* The symbol table entry, if any, that this was derived from. */
2920 struct elf32_arm_link_hash_entry
*h
;
2922 /* Type of branch. */
2923 enum arm_st_branch_type branch_type
;
2925 /* Where this stub is being called from, or, in the case of combined
2926 stub sections, the first input section in the group. */
2929 /* The name for the local symbol at the start of this stub. The
2930 stub name in the hash table has to be unique; this does not, so
2931 it can be friendlier. */
2935 /* Used to build a map of a section. This is required for mixed-endian
2938 typedef struct elf32_elf_section_map
2943 elf32_arm_section_map
;
2945 /* Information about a VFP11 erratum veneer, or a branch to such a veneer. */
2949 VFP11_ERRATUM_BRANCH_TO_ARM_VENEER
,
2950 VFP11_ERRATUM_BRANCH_TO_THUMB_VENEER
,
2951 VFP11_ERRATUM_ARM_VENEER
,
2952 VFP11_ERRATUM_THUMB_VENEER
2954 elf32_vfp11_erratum_type
;
2956 typedef struct elf32_vfp11_erratum_list
2958 struct elf32_vfp11_erratum_list
*next
;
2964 struct elf32_vfp11_erratum_list
*veneer
;
2965 unsigned int vfp_insn
;
2969 struct elf32_vfp11_erratum_list
*branch
;
2973 elf32_vfp11_erratum_type type
;
2975 elf32_vfp11_erratum_list
;
2977 /* Information about a STM32L4XX erratum veneer, or a branch to such a
2981 STM32L4XX_ERRATUM_BRANCH_TO_VENEER
,
2982 STM32L4XX_ERRATUM_VENEER
2984 elf32_stm32l4xx_erratum_type
;
2986 typedef struct elf32_stm32l4xx_erratum_list
2988 struct elf32_stm32l4xx_erratum_list
*next
;
2994 struct elf32_stm32l4xx_erratum_list
*veneer
;
2999 struct elf32_stm32l4xx_erratum_list
*branch
;
3003 elf32_stm32l4xx_erratum_type type
;
3005 elf32_stm32l4xx_erratum_list
;
3010 INSERT_EXIDX_CANTUNWIND_AT_END
3012 arm_unwind_edit_type
;
3014 /* A (sorted) list of edits to apply to an unwind table. */
3015 typedef struct arm_unwind_table_edit
3017 arm_unwind_edit_type type
;
3018 /* Note: we sometimes want to insert an unwind entry corresponding to a
3019 section different from the one we're currently writing out, so record the
3020 (text) section this edit relates to here. */
3021 asection
*linked_section
;
3023 struct arm_unwind_table_edit
*next
;
3025 arm_unwind_table_edit
;
3027 typedef struct _arm_elf_section_data
3029 /* Information about mapping symbols. */
3030 struct bfd_elf_section_data elf
;
3031 unsigned int mapcount
;
3032 unsigned int mapsize
;
3033 elf32_arm_section_map
*map
;
3034 /* Information about CPU errata. */
3035 unsigned int erratumcount
;
3036 elf32_vfp11_erratum_list
*erratumlist
;
3037 unsigned int stm32l4xx_erratumcount
;
3038 elf32_stm32l4xx_erratum_list
*stm32l4xx_erratumlist
;
3039 unsigned int additional_reloc_count
;
3040 /* Information about unwind tables. */
3043 /* Unwind info attached to a text section. */
3046 asection
*arm_exidx_sec
;
3049 /* Unwind info attached to an .ARM.exidx section. */
3052 arm_unwind_table_edit
*unwind_edit_list
;
3053 arm_unwind_table_edit
*unwind_edit_tail
;
3057 _arm_elf_section_data
;
3059 #define elf32_arm_section_data(sec) \
3060 ((_arm_elf_section_data *) elf_section_data (sec))
3062 /* A fix which might be required for Cortex-A8 Thumb-2 branch/TLB erratum.
3063 These fixes are subject to a relaxation procedure (in elf32_arm_size_stubs),
3064 so may be created multiple times: we use an array of these entries whilst
3065 relaxing which we can refresh easily, then create stubs for each potentially
3066 erratum-triggering instruction once we've settled on a solution. */
3068 struct a8_erratum_fix
3073 bfd_vma target_offset
;
3074 unsigned long orig_insn
;
3076 enum elf32_arm_stub_type stub_type
;
3077 enum arm_st_branch_type branch_type
;
3080 /* A table of relocs applied to branches which might trigger Cortex-A8
3083 struct a8_erratum_reloc
3086 bfd_vma destination
;
3087 struct elf32_arm_link_hash_entry
*hash
;
3088 const char *sym_name
;
3089 unsigned int r_type
;
3090 enum arm_st_branch_type branch_type
;
3094 /* The size of the thread control block. */
3097 /* ARM-specific information about a PLT entry, over and above the usual
3101 /* We reference count Thumb references to a PLT entry separately,
3102 so that we can emit the Thumb trampoline only if needed. */
3103 bfd_signed_vma thumb_refcount
;
3105 /* Some references from Thumb code may be eliminated by BL->BLX
3106 conversion, so record them separately. */
3107 bfd_signed_vma maybe_thumb_refcount
;
3109 /* How many of the recorded PLT accesses were from non-call relocations.
3110 This information is useful when deciding whether anything takes the
3111 address of an STT_GNU_IFUNC PLT. A value of 0 means that all
3112 non-call references to the function should resolve directly to the
3113 real runtime target. */
3114 unsigned int noncall_refcount
;
3116 /* Since PLT entries have variable size if the Thumb prologue is
3117 used, we need to record the index into .got.plt instead of
3118 recomputing it from the PLT offset. */
3119 bfd_signed_vma got_offset
;
3122 /* Information about an .iplt entry for a local STT_GNU_IFUNC symbol. */
3123 struct arm_local_iplt_info
3125 /* The information that is usually found in the generic ELF part of
3126 the hash table entry. */
3127 union gotplt_union root
;
3129 /* The information that is usually found in the ARM-specific part of
3130 the hash table entry. */
3131 struct arm_plt_info arm
;
3133 /* A list of all potential dynamic relocations against this symbol. */
3134 struct elf_dyn_relocs
*dyn_relocs
;
3137 /* Structure to handle FDPIC support for local functions. */
3140 unsigned int funcdesc_cnt
;
3141 unsigned int gotofffuncdesc_cnt
;
3142 int funcdesc_offset
;
3145 struct elf_arm_obj_tdata
3147 struct elf_obj_tdata root
;
3149 /* Zero to warn when linking objects with incompatible enum sizes. */
3150 int no_enum_size_warning
;
3152 /* Zero to warn when linking objects with incompatible wchar_t sizes. */
3153 int no_wchar_size_warning
;
3155 /* The number of entries in each of the arrays in this strcuture.
3156 Used to avoid buffer overruns. */
3157 bfd_size_type num_entries
;
3159 /* tls_type for each local got entry. */
3160 char *local_got_tls_type
;
3162 /* GOTPLT entries for TLS descriptors. */
3163 bfd_vma
*local_tlsdesc_gotent
;
3165 /* Information for local symbols that need entries in .iplt. */
3166 struct arm_local_iplt_info
**local_iplt
;
3168 /* Maintains FDPIC counters and funcdesc info. */
3169 struct fdpic_local
*local_fdpic_cnts
;
3172 #define elf_arm_tdata(bfd) \
3173 ((struct elf_arm_obj_tdata *) (bfd)->tdata.any)
3175 #define elf32_arm_num_entries(bfd) \
3176 (elf_arm_tdata (bfd)->num_entries)
3178 #define elf32_arm_local_got_tls_type(bfd) \
3179 (elf_arm_tdata (bfd)->local_got_tls_type)
3181 #define elf32_arm_local_tlsdesc_gotent(bfd) \
3182 (elf_arm_tdata (bfd)->local_tlsdesc_gotent)
3184 #define elf32_arm_local_iplt(bfd) \
3185 (elf_arm_tdata (bfd)->local_iplt)
3187 #define elf32_arm_local_fdpic_cnts(bfd) \
3188 (elf_arm_tdata (bfd)->local_fdpic_cnts)
3190 #define is_arm_elf(bfd) \
3191 (bfd_get_flavour (bfd) == bfd_target_elf_flavour \
3192 && elf_tdata (bfd) != NULL \
3193 && elf_object_id (bfd) == ARM_ELF_DATA)
3196 elf32_arm_mkobject (bfd
*abfd
)
3198 return bfd_elf_allocate_object (abfd
, sizeof (struct elf_arm_obj_tdata
),
3202 #define elf32_arm_hash_entry(ent) ((struct elf32_arm_link_hash_entry *)(ent))
3204 /* Structure to handle FDPIC support for extern functions. */
3205 struct fdpic_global
{
3206 unsigned int gotofffuncdesc_cnt
;
3207 unsigned int gotfuncdesc_cnt
;
3208 unsigned int funcdesc_cnt
;
3209 int funcdesc_offset
;
3210 int gotfuncdesc_offset
;
3213 /* Arm ELF linker hash entry. */
3214 struct elf32_arm_link_hash_entry
3216 struct elf_link_hash_entry root
;
3218 /* ARM-specific PLT information. */
3219 struct arm_plt_info plt
;
3221 #define GOT_UNKNOWN 0
3222 #define GOT_NORMAL 1
3223 #define GOT_TLS_GD 2
3224 #define GOT_TLS_IE 4
3225 #define GOT_TLS_GDESC 8
3226 #define GOT_TLS_GD_ANY_P(type) ((type & GOT_TLS_GD) || (type & GOT_TLS_GDESC))
3227 unsigned int tls_type
: 8;
3229 /* True if the symbol's PLT entry is in .iplt rather than .plt. */
3230 unsigned int is_iplt
: 1;
3232 unsigned int unused
: 23;
3234 /* Offset of the GOTPLT entry reserved for the TLS descriptor,
3235 starting at the end of the jump table. */
3236 bfd_vma tlsdesc_got
;
3238 /* The symbol marking the real symbol location for exported thumb
3239 symbols with Arm stubs. */
3240 struct elf_link_hash_entry
*export_glue
;
3242 /* A pointer to the most recently used stub hash entry against this
3244 struct elf32_arm_stub_hash_entry
*stub_cache
;
3246 /* Counter for FDPIC relocations against this symbol. */
3247 struct fdpic_global fdpic_cnts
;
3250 /* Traverse an arm ELF linker hash table. */
3251 #define elf32_arm_link_hash_traverse(table, func, info) \
3252 (elf_link_hash_traverse \
3254 (bool (*) (struct elf_link_hash_entry *, void *)) (func), \
3257 /* Get the ARM elf linker hash table from a link_info structure. */
3258 #define elf32_arm_hash_table(p) \
3259 ((is_elf_hash_table ((p)->hash) \
3260 && elf_hash_table_id (elf_hash_table (p)) == ARM_ELF_DATA) \
3261 ? (struct elf32_arm_link_hash_table *) (p)->hash : NULL)
3263 #define arm_stub_hash_lookup(table, string, create, copy) \
3264 ((struct elf32_arm_stub_hash_entry *) \
3265 bfd_hash_lookup ((table), (string), (create), (copy)))
3267 /* Array to keep track of which stub sections have been created, and
3268 information on stub grouping. */
3271 /* This is the section to which stubs in the group will be
3274 /* The stub section. */
3278 #define elf32_arm_compute_jump_table_size(htab) \
3279 ((htab)->next_tls_desc_index * 4)
3281 /* ARM ELF linker hash table. */
3282 struct elf32_arm_link_hash_table
3284 /* The main hash table. */
3285 struct elf_link_hash_table root
;
3287 /* The size in bytes of the section containing the Thumb-to-ARM glue. */
3288 bfd_size_type thumb_glue_size
;
3290 /* The size in bytes of the section containing the ARM-to-Thumb glue. */
3291 bfd_size_type arm_glue_size
;
3293 /* The size in bytes of section containing the ARMv4 BX veneers. */
3294 bfd_size_type bx_glue_size
;
3296 /* Offsets of ARMv4 BX veneers. Bit1 set if present, and Bit0 set when
3297 veneer has been populated. */
3298 bfd_vma bx_glue_offset
[15];
3300 /* The size in bytes of the section containing glue for VFP11 erratum
3302 bfd_size_type vfp11_erratum_glue_size
;
3304 /* The size in bytes of the section containing glue for STM32L4XX erratum
3306 bfd_size_type stm32l4xx_erratum_glue_size
;
3308 /* A table of fix locations for Cortex-A8 Thumb-2 branch/TLB erratum. This
3309 holds Cortex-A8 erratum fix locations between elf32_arm_size_stubs() and
3310 elf32_arm_write_section(). */
3311 struct a8_erratum_fix
*a8_erratum_fixes
;
3312 unsigned int num_a8_erratum_fixes
;
3314 /* An arbitrary input BFD chosen to hold the glue sections. */
3315 bfd
* bfd_of_glue_owner
;
3317 /* Nonzero to output a BE8 image. */
3320 /* Zero if R_ARM_TARGET1 means R_ARM_ABS32.
3321 Nonzero if R_ARM_TARGET1 means R_ARM_REL32. */
3324 /* The relocation to use for R_ARM_TARGET2 relocations. */
3327 /* 0 = Ignore R_ARM_V4BX.
3328 1 = Convert BX to MOV PC.
3329 2 = Generate v4 interworing stubs. */
3332 /* Whether we should fix the Cortex-A8 Thumb-2 branch/TLB erratum. */
3335 /* Whether we should fix the ARM1176 BLX immediate issue. */
3338 /* Nonzero if the ARM/Thumb BLX instructions are available for use. */
3341 /* What sort of code sequences we should look for which may trigger the
3342 VFP11 denorm erratum. */
3343 bfd_arm_vfp11_fix vfp11_fix
;
3345 /* Global counter for the number of fixes we have emitted. */
3346 int num_vfp11_fixes
;
3348 /* What sort of code sequences we should look for which may trigger the
3349 STM32L4XX erratum. */
3350 bfd_arm_stm32l4xx_fix stm32l4xx_fix
;
3352 /* Global counter for the number of fixes we have emitted. */
3353 int num_stm32l4xx_fixes
;
3355 /* Nonzero to force PIC branch veneers. */
3358 /* The number of bytes in the initial entry in the PLT. */
3359 bfd_size_type plt_header_size
;
3361 /* The number of bytes in the subsequent PLT etries. */
3362 bfd_size_type plt_entry_size
;
3364 /* True if the target uses REL relocations. */
3367 /* Nonzero if import library must be a secure gateway import library
3368 as per ARMv8-M Security Extensions. */
3371 /* The import library whose symbols' address must remain stable in
3372 the import library generated. */
3375 /* The index of the next unused R_ARM_TLS_DESC slot in .rel.plt. */
3376 bfd_vma next_tls_desc_index
;
3378 /* How many R_ARM_TLS_DESC relocations were generated so far. */
3379 bfd_vma num_tls_desc
;
3381 /* The (unloaded but important) VxWorks .rela.plt.unloaded section. */
3384 /* Offset in .plt section of tls_arm_trampoline. */
3385 bfd_vma tls_trampoline
;
3387 /* Data for R_ARM_TLS_LDM32/R_ARM_TLS_LDM32_FDPIC relocations. */
3390 bfd_signed_vma refcount
;
3394 /* For convenience in allocate_dynrelocs. */
3397 /* The amount of space used by the reserved portion of the sgotplt
3398 section, plus whatever space is used by the jump slots. */
3399 bfd_vma sgotplt_jump_table_size
;
3401 /* The stub hash table. */
3402 struct bfd_hash_table stub_hash_table
;
3404 /* Linker stub bfd. */
3407 /* Linker call-backs. */
3408 asection
* (*add_stub_section
) (const char *, asection
*, asection
*,
3410 void (*layout_sections_again
) (void);
3412 /* Array to keep track of which stub sections have been created, and
3413 information on stub grouping. */
3414 struct map_stub
*stub_group
;
3416 /* Input stub section holding secure gateway veneers. */
3417 asection
*cmse_stub_sec
;
3419 /* Offset in cmse_stub_sec where new SG veneers (not in input import library)
3420 start to be allocated. */
3421 bfd_vma new_cmse_stub_offset
;
3423 /* Number of elements in stub_group. */
3424 unsigned int top_id
;
3426 /* Assorted information used by elf32_arm_size_stubs. */
3427 unsigned int bfd_count
;
3428 unsigned int top_index
;
3429 asection
**input_list
;
3431 /* True if the target system uses FDPIC. */
3434 /* Fixup section. Used for FDPIC. */
3438 /* Add an FDPIC read-only fixup. */
3440 arm_elf_add_rofixup (bfd
*output_bfd
, asection
*srofixup
, bfd_vma offset
)
3442 bfd_vma fixup_offset
;
3444 fixup_offset
= srofixup
->reloc_count
++ * 4;
3445 BFD_ASSERT (fixup_offset
< srofixup
->size
);
3446 bfd_put_32 (output_bfd
, offset
, srofixup
->contents
+ fixup_offset
);
3450 ctz (unsigned int mask
)
3452 #if GCC_VERSION >= 3004
3453 return __builtin_ctz (mask
);
3457 for (i
= 0; i
< 8 * sizeof (mask
); i
++)
3468 elf32_arm_popcount (unsigned int mask
)
3470 #if GCC_VERSION >= 3004
3471 return __builtin_popcount (mask
);
3476 for (i
= 0; i
< 8 * sizeof (mask
); i
++)
3486 static void elf32_arm_add_dynreloc (bfd
*output_bfd
, struct bfd_link_info
*info
,
3487 asection
*sreloc
, Elf_Internal_Rela
*rel
);
3490 arm_elf_fill_funcdesc (bfd
*output_bfd
,
3491 struct bfd_link_info
*info
,
3492 int *funcdesc_offset
,
3496 bfd_vma dynreloc_value
,
3499 if ((*funcdesc_offset
& 1) == 0)
3501 struct elf32_arm_link_hash_table
*globals
= elf32_arm_hash_table (info
);
3502 asection
*sgot
= globals
->root
.sgot
;
3504 if (bfd_link_pic (info
))
3506 asection
*srelgot
= globals
->root
.srelgot
;
3507 Elf_Internal_Rela outrel
;
3509 outrel
.r_info
= ELF32_R_INFO (dynindx
, R_ARM_FUNCDESC_VALUE
);
3510 outrel
.r_offset
= sgot
->output_section
->vma
+ sgot
->output_offset
+ offset
;
3511 outrel
.r_addend
= 0;
3513 elf32_arm_add_dynreloc (output_bfd
, info
, srelgot
, &outrel
);
3514 bfd_put_32 (output_bfd
, addr
, sgot
->contents
+ offset
);
3515 bfd_put_32 (output_bfd
, seg
, sgot
->contents
+ offset
+ 4);
3519 struct elf_link_hash_entry
*hgot
= globals
->root
.hgot
;
3520 bfd_vma got_value
= hgot
->root
.u
.def
.value
3521 + hgot
->root
.u
.def
.section
->output_section
->vma
3522 + hgot
->root
.u
.def
.section
->output_offset
;
3524 arm_elf_add_rofixup (output_bfd
, globals
->srofixup
,
3525 sgot
->output_section
->vma
+ sgot
->output_offset
3527 arm_elf_add_rofixup (output_bfd
, globals
->srofixup
,
3528 sgot
->output_section
->vma
+ sgot
->output_offset
3530 bfd_put_32 (output_bfd
, dynreloc_value
, sgot
->contents
+ offset
);
3531 bfd_put_32 (output_bfd
, got_value
, sgot
->contents
+ offset
+ 4);
3533 *funcdesc_offset
|= 1;
3537 /* Create an entry in an ARM ELF linker hash table. */
3539 static struct bfd_hash_entry
*
3540 elf32_arm_link_hash_newfunc (struct bfd_hash_entry
* entry
,
3541 struct bfd_hash_table
* table
,
3542 const char * string
)
3544 struct elf32_arm_link_hash_entry
* ret
=
3545 (struct elf32_arm_link_hash_entry
*) entry
;
3547 /* Allocate the structure if it has not already been allocated by a
3550 ret
= (struct elf32_arm_link_hash_entry
*)
3551 bfd_hash_allocate (table
, sizeof (struct elf32_arm_link_hash_entry
));
3553 return (struct bfd_hash_entry
*) ret
;
3555 /* Call the allocation method of the superclass. */
3556 ret
= ((struct elf32_arm_link_hash_entry
*)
3557 _bfd_elf_link_hash_newfunc ((struct bfd_hash_entry
*) ret
,
3561 ret
->tls_type
= GOT_UNKNOWN
;
3562 ret
->tlsdesc_got
= (bfd_vma
) -1;
3563 ret
->plt
.thumb_refcount
= 0;
3564 ret
->plt
.maybe_thumb_refcount
= 0;
3565 ret
->plt
.noncall_refcount
= 0;
3566 ret
->plt
.got_offset
= -1;
3567 ret
->is_iplt
= false;
3568 ret
->export_glue
= NULL
;
3570 ret
->stub_cache
= NULL
;
3572 ret
->fdpic_cnts
.gotofffuncdesc_cnt
= 0;
3573 ret
->fdpic_cnts
.gotfuncdesc_cnt
= 0;
3574 ret
->fdpic_cnts
.funcdesc_cnt
= 0;
3575 ret
->fdpic_cnts
.funcdesc_offset
= -1;
3576 ret
->fdpic_cnts
.gotfuncdesc_offset
= -1;
3579 return (struct bfd_hash_entry
*) ret
;
3582 /* Ensure that we have allocated bookkeeping structures for ABFD's local
3586 elf32_arm_allocate_local_sym_info (bfd
*abfd
)
3588 if (elf_local_got_refcounts (abfd
) == NULL
)
3590 bfd_size_type num_syms
;
3592 elf32_arm_num_entries (abfd
) = 0;
3594 /* Whilst it might be tempting to allocate a single block of memory and
3595 then divide it up amoungst the arrays in the elf_arm_obj_tdata
3596 structure, this interferes with the work of memory checkers looking
3597 for buffer overruns. So allocate each array individually. */
3599 num_syms
= elf_tdata (abfd
)->symtab_hdr
.sh_info
;
3601 elf_local_got_refcounts (abfd
) = bfd_zalloc
3602 (abfd
, num_syms
* sizeof (* elf_local_got_refcounts (abfd
)));
3604 if (elf_local_got_refcounts (abfd
) == NULL
)
3607 elf32_arm_local_tlsdesc_gotent (abfd
) = bfd_zalloc
3608 (abfd
, num_syms
* sizeof (* elf32_arm_local_tlsdesc_gotent (abfd
)));
3610 if (elf32_arm_local_tlsdesc_gotent (abfd
) == NULL
)
3613 elf32_arm_local_iplt (abfd
) = bfd_zalloc
3614 (abfd
, num_syms
* sizeof (* elf32_arm_local_iplt (abfd
)));
3616 if (elf32_arm_local_iplt (abfd
) == NULL
)
3619 elf32_arm_local_fdpic_cnts (abfd
) = bfd_zalloc
3620 (abfd
, num_syms
* sizeof (* elf32_arm_local_fdpic_cnts (abfd
)));
3622 if (elf32_arm_local_fdpic_cnts (abfd
) == NULL
)
3625 elf32_arm_local_got_tls_type (abfd
) = bfd_zalloc
3626 (abfd
, num_syms
* sizeof (* elf32_arm_local_got_tls_type (abfd
)));
3628 if (elf32_arm_local_got_tls_type (abfd
) == NULL
)
3631 elf32_arm_num_entries (abfd
) = num_syms
;
3633 #if GCC_VERSION >= 3000
3634 BFD_ASSERT (__alignof__ (*elf32_arm_local_tlsdesc_gotent (abfd
))
3635 <= __alignof__ (*elf_local_got_refcounts (abfd
)));
3636 BFD_ASSERT (__alignof__ (*elf32_arm_local_iplt (abfd
))
3637 <= __alignof__ (*elf32_arm_local_tlsdesc_gotent (abfd
)));
3638 BFD_ASSERT (__alignof__ (*elf32_arm_local_fdpic_cnts (abfd
))
3639 <= __alignof__ (*elf32_arm_local_iplt (abfd
)));
3640 BFD_ASSERT (__alignof__ (*elf32_arm_local_got_tls_type (abfd
))
3641 <= __alignof__ (*elf32_arm_local_fdpic_cnts (abfd
)));
3647 /* Return the .iplt information for local symbol R_SYMNDX, which belongs
3648 to input bfd ABFD. Create the information if it doesn't already exist.
3649 Return null if an allocation fails. */
3651 static struct arm_local_iplt_info
*
3652 elf32_arm_create_local_iplt (bfd
*abfd
, unsigned long r_symndx
)
3654 struct arm_local_iplt_info
**ptr
;
3656 if (!elf32_arm_allocate_local_sym_info (abfd
))
3659 BFD_ASSERT (r_symndx
< elf_tdata (abfd
)->symtab_hdr
.sh_info
);
3660 BFD_ASSERT (r_symndx
< elf32_arm_num_entries (abfd
));
3661 ptr
= &elf32_arm_local_iplt (abfd
)[r_symndx
];
3663 *ptr
= bfd_zalloc (abfd
, sizeof (**ptr
));
3667 /* Try to obtain PLT information for the symbol with index R_SYMNDX
3668 in ABFD's symbol table. If the symbol is global, H points to its
3669 hash table entry, otherwise H is null.
3671 Return true if the symbol does have PLT information. When returning
3672 true, point *ROOT_PLT at the target-independent reference count/offset
3673 union and *ARM_PLT at the ARM-specific information. */
3676 elf32_arm_get_plt_info (bfd
*abfd
, struct elf32_arm_link_hash_table
*globals
,
3677 struct elf32_arm_link_hash_entry
*h
,
3678 unsigned long r_symndx
, union gotplt_union
**root_plt
,
3679 struct arm_plt_info
**arm_plt
)
3681 struct arm_local_iplt_info
*local_iplt
;
3683 if (globals
->root
.splt
== NULL
&& globals
->root
.iplt
== NULL
)
3688 *root_plt
= &h
->root
.plt
;
3693 if (elf32_arm_local_iplt (abfd
) == NULL
)
3696 if (r_symndx
>= elf32_arm_num_entries (abfd
))
3699 local_iplt
= elf32_arm_local_iplt (abfd
)[r_symndx
];
3700 if (local_iplt
== NULL
)
3703 *root_plt
= &local_iplt
->root
;
3704 *arm_plt
= &local_iplt
->arm
;
3708 static bool using_thumb_only (struct elf32_arm_link_hash_table
*globals
);
3710 /* Return true if the PLT described by ARM_PLT requires a Thumb stub
3714 elf32_arm_plt_needs_thumb_stub_p (struct bfd_link_info
*info
,
3715 struct arm_plt_info
*arm_plt
)
3717 struct elf32_arm_link_hash_table
*htab
;
3719 htab
= elf32_arm_hash_table (info
);
3721 return (!using_thumb_only (htab
) && (arm_plt
->thumb_refcount
!= 0
3722 || (!htab
->use_blx
&& arm_plt
->maybe_thumb_refcount
!= 0)));
3725 /* Return a pointer to the head of the dynamic reloc list that should
3726 be used for local symbol ISYM, which is symbol number R_SYMNDX in
3727 ABFD's symbol table. Return null if an error occurs. */
3729 static struct elf_dyn_relocs
**
3730 elf32_arm_get_local_dynreloc_list (bfd
*abfd
, unsigned long r_symndx
,
3731 Elf_Internal_Sym
*isym
)
3733 if (ELF32_ST_TYPE (isym
->st_info
) == STT_GNU_IFUNC
)
3735 struct arm_local_iplt_info
*local_iplt
;
3737 local_iplt
= elf32_arm_create_local_iplt (abfd
, r_symndx
);
3738 if (local_iplt
== NULL
)
3740 return &local_iplt
->dyn_relocs
;
3744 /* Track dynamic relocs needed for local syms too.
3745 We really need local syms available to do this
3750 s
= bfd_section_from_elf_index (abfd
, isym
->st_shndx
);
3754 vpp
= &elf_section_data (s
)->local_dynrel
;
3755 return (struct elf_dyn_relocs
**) vpp
;
3759 /* Initialize an entry in the stub hash table. */
3761 static struct bfd_hash_entry
*
3762 stub_hash_newfunc (struct bfd_hash_entry
*entry
,
3763 struct bfd_hash_table
*table
,
3766 /* Allocate the structure if it has not already been allocated by a
3770 entry
= (struct bfd_hash_entry
*)
3771 bfd_hash_allocate (table
, sizeof (struct elf32_arm_stub_hash_entry
));
3776 /* Call the allocation method of the superclass. */
3777 entry
= bfd_hash_newfunc (entry
, table
, string
);
3780 struct elf32_arm_stub_hash_entry
*eh
;
3782 /* Initialize the local fields. */
3783 eh
= (struct elf32_arm_stub_hash_entry
*) entry
;
3784 eh
->stub_sec
= NULL
;
3785 eh
->stub_offset
= (bfd_vma
) -1;
3786 eh
->source_value
= 0;
3787 eh
->target_value
= 0;
3788 eh
->target_section
= NULL
;
3790 eh
->stub_type
= arm_stub_none
;
3792 eh
->stub_template
= NULL
;
3793 eh
->stub_template_size
= -1;
3796 eh
->output_name
= NULL
;
3802 /* Create .got, .gotplt, and .rel(a).got sections in DYNOBJ, and set up
3803 shortcuts to them in our hash table. */
3806 create_got_section (bfd
*dynobj
, struct bfd_link_info
*info
)
3808 struct elf32_arm_link_hash_table
*htab
;
3810 htab
= elf32_arm_hash_table (info
);
3814 if (! _bfd_elf_create_got_section (dynobj
, info
))
3817 /* Also create .rofixup. */
3820 htab
->srofixup
= bfd_make_section_with_flags (dynobj
, ".rofixup",
3821 (SEC_ALLOC
| SEC_LOAD
| SEC_HAS_CONTENTS
3822 | SEC_IN_MEMORY
| SEC_LINKER_CREATED
| SEC_READONLY
));
3823 if (htab
->srofixup
== NULL
3824 || !bfd_set_section_alignment (htab
->srofixup
, 2))
3831 /* Create the .iplt, .rel(a).iplt and .igot.plt sections. */
3834 create_ifunc_sections (struct bfd_link_info
*info
)
3836 struct elf32_arm_link_hash_table
*htab
;
3837 const struct elf_backend_data
*bed
;
3842 htab
= elf32_arm_hash_table (info
);
3843 dynobj
= htab
->root
.dynobj
;
3844 bed
= get_elf_backend_data (dynobj
);
3845 flags
= bed
->dynamic_sec_flags
;
3847 if (htab
->root
.iplt
== NULL
)
3849 s
= bfd_make_section_anyway_with_flags (dynobj
, ".iplt",
3850 flags
| SEC_READONLY
| SEC_CODE
);
3852 || !bfd_set_section_alignment (s
, bed
->plt_alignment
))
3854 htab
->root
.iplt
= s
;
3857 if (htab
->root
.irelplt
== NULL
)
3859 s
= bfd_make_section_anyway_with_flags (dynobj
,
3860 RELOC_SECTION (htab
, ".iplt"),
3861 flags
| SEC_READONLY
);
3863 || !bfd_set_section_alignment (s
, bed
->s
->log_file_align
))
3865 htab
->root
.irelplt
= s
;
3868 if (htab
->root
.igotplt
== NULL
)
3870 s
= bfd_make_section_anyway_with_flags (dynobj
, ".igot.plt", flags
);
3872 || !bfd_set_section_alignment (s
, bed
->s
->log_file_align
))
3874 htab
->root
.igotplt
= s
;
3879 /* Determine if we're dealing with a Thumb only architecture. */
3882 using_thumb_only (struct elf32_arm_link_hash_table
*globals
)
3885 int profile
= bfd_elf_get_obj_attr_int (globals
->obfd
, OBJ_ATTR_PROC
,
3886 Tag_CPU_arch_profile
);
3889 return profile
== 'M';
3891 arch
= bfd_elf_get_obj_attr_int (globals
->obfd
, OBJ_ATTR_PROC
, Tag_CPU_arch
);
3893 /* Force return logic to be reviewed for each new architecture. */
3894 BFD_ASSERT (arch
<= TAG_CPU_ARCH_V8_1M_MAIN
);
3896 if (arch
== TAG_CPU_ARCH_V6_M
3897 || arch
== TAG_CPU_ARCH_V6S_M
3898 || arch
== TAG_CPU_ARCH_V7E_M
3899 || arch
== TAG_CPU_ARCH_V8M_BASE
3900 || arch
== TAG_CPU_ARCH_V8M_MAIN
3901 || arch
== TAG_CPU_ARCH_V8_1M_MAIN
)
3907 /* Determine if we're dealing with a Thumb-2 object. */
3910 using_thumb2 (struct elf32_arm_link_hash_table
*globals
)
3913 int thumb_isa
= bfd_elf_get_obj_attr_int (globals
->obfd
, OBJ_ATTR_PROC
,
3916 /* No use of thumb permitted, or a legacy thumb-1/2 definition. */
3918 return thumb_isa
== 2;
3920 /* Variant of thumb is described by the architecture tag. */
3921 arch
= bfd_elf_get_obj_attr_int (globals
->obfd
, OBJ_ATTR_PROC
, Tag_CPU_arch
);
3923 /* Force return logic to be reviewed for each new architecture. */
3924 BFD_ASSERT (arch
<= TAG_CPU_ARCH_V8_1M_MAIN
);
3926 return (arch
== TAG_CPU_ARCH_V6T2
3927 || arch
== TAG_CPU_ARCH_V7
3928 || arch
== TAG_CPU_ARCH_V7E_M
3929 || arch
== TAG_CPU_ARCH_V8
3930 || arch
== TAG_CPU_ARCH_V8R
3931 || arch
== TAG_CPU_ARCH_V8M_MAIN
3932 || arch
== TAG_CPU_ARCH_V8_1M_MAIN
);
3935 /* Determine whether Thumb-2 BL instruction is available. */
3938 using_thumb2_bl (struct elf32_arm_link_hash_table
*globals
)
3941 bfd_elf_get_obj_attr_int (globals
->obfd
, OBJ_ATTR_PROC
, Tag_CPU_arch
);
3943 /* Force return logic to be reviewed for each new architecture. */
3944 BFD_ASSERT (arch
<= TAG_CPU_ARCH_V8_1M_MAIN
);
3946 /* Architecture was introduced after ARMv6T2 (eg. ARMv6-M). */
3947 return (arch
== TAG_CPU_ARCH_V6T2
3948 || arch
>= TAG_CPU_ARCH_V7
);
3951 /* Create .plt, .rel(a).plt, .got, .got.plt, .rel(a).got, .dynbss, and
3952 .rel(a).bss sections in DYNOBJ, and set up shortcuts to them in our
3956 elf32_arm_create_dynamic_sections (bfd
*dynobj
, struct bfd_link_info
*info
)
3958 struct elf32_arm_link_hash_table
*htab
;
3960 htab
= elf32_arm_hash_table (info
);
3964 if (!htab
->root
.sgot
&& !create_got_section (dynobj
, info
))
3967 if (!_bfd_elf_create_dynamic_sections (dynobj
, info
))
3970 if (htab
->root
.target_os
== is_vxworks
)
3972 if (!elf_vxworks_create_dynamic_sections (dynobj
, info
, &htab
->srelplt2
))
3975 if (bfd_link_pic (info
))
3977 htab
->plt_header_size
= 0;
3978 htab
->plt_entry_size
3979 = 4 * ARRAY_SIZE (elf32_arm_vxworks_shared_plt_entry
);
3983 htab
->plt_header_size
3984 = 4 * ARRAY_SIZE (elf32_arm_vxworks_exec_plt0_entry
);
3985 htab
->plt_entry_size
3986 = 4 * ARRAY_SIZE (elf32_arm_vxworks_exec_plt_entry
);
3989 if (elf_elfheader (dynobj
))
3990 elf_elfheader (dynobj
)->e_ident
[EI_CLASS
] = ELFCLASS32
;
3995 Test for thumb only architectures. Note - we cannot just call
3996 using_thumb_only() as the attributes in the output bfd have not been
3997 initialised at this point, so instead we use the input bfd. */
3998 bfd
* saved_obfd
= htab
->obfd
;
4000 htab
->obfd
= dynobj
;
4001 if (using_thumb_only (htab
))
4003 htab
->plt_header_size
= 4 * ARRAY_SIZE (elf32_thumb2_plt0_entry
);
4004 htab
->plt_entry_size
= 4 * ARRAY_SIZE (elf32_thumb2_plt_entry
);
4006 htab
->obfd
= saved_obfd
;
4009 if (htab
->fdpic_p
) {
4010 htab
->plt_header_size
= 0;
4011 if (info
->flags
& DF_BIND_NOW
)
4012 htab
->plt_entry_size
= 4 * (ARRAY_SIZE (elf32_arm_fdpic_plt_entry
) - 5);
4014 htab
->plt_entry_size
= 4 * ARRAY_SIZE (elf32_arm_fdpic_plt_entry
);
4017 if (!htab
->root
.splt
4018 || !htab
->root
.srelplt
4019 || !htab
->root
.sdynbss
4020 || (!bfd_link_pic (info
) && !htab
->root
.srelbss
))
4026 /* Copy the extra info we tack onto an elf_link_hash_entry. */
4029 elf32_arm_copy_indirect_symbol (struct bfd_link_info
*info
,
4030 struct elf_link_hash_entry
*dir
,
4031 struct elf_link_hash_entry
*ind
)
4033 struct elf32_arm_link_hash_entry
*edir
, *eind
;
4035 edir
= (struct elf32_arm_link_hash_entry
*) dir
;
4036 eind
= (struct elf32_arm_link_hash_entry
*) ind
;
4038 if (ind
->root
.type
== bfd_link_hash_indirect
)
4040 /* Copy over PLT info. */
4041 edir
->plt
.thumb_refcount
+= eind
->plt
.thumb_refcount
;
4042 eind
->plt
.thumb_refcount
= 0;
4043 edir
->plt
.maybe_thumb_refcount
+= eind
->plt
.maybe_thumb_refcount
;
4044 eind
->plt
.maybe_thumb_refcount
= 0;
4045 edir
->plt
.noncall_refcount
+= eind
->plt
.noncall_refcount
;
4046 eind
->plt
.noncall_refcount
= 0;
4048 /* Copy FDPIC counters. */
4049 edir
->fdpic_cnts
.gotofffuncdesc_cnt
+= eind
->fdpic_cnts
.gotofffuncdesc_cnt
;
4050 edir
->fdpic_cnts
.gotfuncdesc_cnt
+= eind
->fdpic_cnts
.gotfuncdesc_cnt
;
4051 edir
->fdpic_cnts
.funcdesc_cnt
+= eind
->fdpic_cnts
.funcdesc_cnt
;
4053 /* We should only allocate a function to .iplt once the final
4054 symbol information is known. */
4055 BFD_ASSERT (!eind
->is_iplt
);
4057 if (dir
->got
.refcount
<= 0)
4059 edir
->tls_type
= eind
->tls_type
;
4060 eind
->tls_type
= GOT_UNKNOWN
;
4064 _bfd_elf_link_hash_copy_indirect (info
, dir
, ind
);
4067 /* Destroy an ARM elf linker hash table. */
4070 elf32_arm_link_hash_table_free (bfd
*obfd
)
4072 struct elf32_arm_link_hash_table
*ret
4073 = (struct elf32_arm_link_hash_table
*) obfd
->link
.hash
;
4075 bfd_hash_table_free (&ret
->stub_hash_table
);
4076 _bfd_elf_link_hash_table_free (obfd
);
4079 /* Create an ARM elf linker hash table. */
4081 static struct bfd_link_hash_table
*
4082 elf32_arm_link_hash_table_create (bfd
*abfd
)
4084 struct elf32_arm_link_hash_table
*ret
;
4085 size_t amt
= sizeof (struct elf32_arm_link_hash_table
);
4087 ret
= (struct elf32_arm_link_hash_table
*) bfd_zmalloc (amt
);
4091 if (!_bfd_elf_link_hash_table_init (& ret
->root
, abfd
,
4092 elf32_arm_link_hash_newfunc
,
4093 sizeof (struct elf32_arm_link_hash_entry
),
4100 ret
->vfp11_fix
= BFD_ARM_VFP11_FIX_NONE
;
4101 ret
->stm32l4xx_fix
= BFD_ARM_STM32L4XX_FIX_NONE
;
4102 #ifdef FOUR_WORD_PLT
4103 ret
->plt_header_size
= 16;
4104 ret
->plt_entry_size
= 16;
4106 ret
->plt_header_size
= 20;
4107 ret
->plt_entry_size
= elf32_arm_use_long_plt_entry
? 16 : 12;
4109 ret
->use_rel
= true;
4113 if (!bfd_hash_table_init (&ret
->stub_hash_table
, stub_hash_newfunc
,
4114 sizeof (struct elf32_arm_stub_hash_entry
)))
4116 _bfd_elf_link_hash_table_free (abfd
);
4119 ret
->root
.root
.hash_table_free
= elf32_arm_link_hash_table_free
;
4121 return &ret
->root
.root
;
4124 /* Determine what kind of NOPs are available. */
4127 arch_has_arm_nop (struct elf32_arm_link_hash_table
*globals
)
4129 const int arch
= bfd_elf_get_obj_attr_int (globals
->obfd
, OBJ_ATTR_PROC
,
4132 /* Force return logic to be reviewed for each new architecture. */
4133 BFD_ASSERT (arch
<= TAG_CPU_ARCH_V8_1M_MAIN
);
4135 return (arch
== TAG_CPU_ARCH_V6T2
4136 || arch
== TAG_CPU_ARCH_V6K
4137 || arch
== TAG_CPU_ARCH_V7
4138 || arch
== TAG_CPU_ARCH_V8
4139 || arch
== TAG_CPU_ARCH_V8R
);
4143 arm_stub_is_thumb (enum elf32_arm_stub_type stub_type
)
4147 case arm_stub_long_branch_thumb_only
:
4148 case arm_stub_long_branch_thumb2_only
:
4149 case arm_stub_long_branch_thumb2_only_pure
:
4150 case arm_stub_long_branch_v4t_thumb_arm
:
4151 case arm_stub_short_branch_v4t_thumb_arm
:
4152 case arm_stub_long_branch_v4t_thumb_arm_pic
:
4153 case arm_stub_long_branch_v4t_thumb_tls_pic
:
4154 case arm_stub_long_branch_thumb_only_pic
:
4155 case arm_stub_cmse_branch_thumb_only
:
4166 /* Determine the type of stub needed, if any, for a call. */
4168 static enum elf32_arm_stub_type
4169 arm_type_of_stub (struct bfd_link_info
*info
,
4170 asection
*input_sec
,
4171 const Elf_Internal_Rela
*rel
,
4172 unsigned char st_type
,
4173 enum arm_st_branch_type
*actual_branch_type
,
4174 struct elf32_arm_link_hash_entry
*hash
,
4175 bfd_vma destination
,
4181 bfd_signed_vma branch_offset
;
4182 unsigned int r_type
;
4183 struct elf32_arm_link_hash_table
* globals
;
4184 bool thumb2
, thumb2_bl
, thumb_only
;
4185 enum elf32_arm_stub_type stub_type
= arm_stub_none
;
4187 enum arm_st_branch_type branch_type
= *actual_branch_type
;
4188 union gotplt_union
*root_plt
;
4189 struct arm_plt_info
*arm_plt
;
4193 if (branch_type
== ST_BRANCH_LONG
)
4196 globals
= elf32_arm_hash_table (info
);
4197 if (globals
== NULL
)
4200 thumb_only
= using_thumb_only (globals
);
4201 thumb2
= using_thumb2 (globals
);
4202 thumb2_bl
= using_thumb2_bl (globals
);
4204 arch
= bfd_elf_get_obj_attr_int (globals
->obfd
, OBJ_ATTR_PROC
, Tag_CPU_arch
);
4206 /* True for architectures that implement the thumb2 movw instruction. */
4207 thumb2_movw
= thumb2
|| (arch
== TAG_CPU_ARCH_V8M_BASE
);
4209 /* Determine where the call point is. */
4210 location
= (input_sec
->output_offset
4211 + input_sec
->output_section
->vma
4214 r_type
= ELF32_R_TYPE (rel
->r_info
);
4216 /* ST_BRANCH_TO_ARM is nonsense to thumb-only targets when we
4217 are considering a function call relocation. */
4218 if (thumb_only
&& (r_type
== R_ARM_THM_CALL
|| r_type
== R_ARM_THM_JUMP24
4219 || r_type
== R_ARM_THM_JUMP19
)
4220 && branch_type
== ST_BRANCH_TO_ARM
)
4221 branch_type
= ST_BRANCH_TO_THUMB
;
4223 /* For TLS call relocs, it is the caller's responsibility to provide
4224 the address of the appropriate trampoline. */
4225 if (r_type
!= R_ARM_TLS_CALL
4226 && r_type
!= R_ARM_THM_TLS_CALL
4227 && elf32_arm_get_plt_info (input_bfd
, globals
, hash
,
4228 ELF32_R_SYM (rel
->r_info
), &root_plt
,
4230 && root_plt
->offset
!= (bfd_vma
) -1)
4234 if (hash
== NULL
|| hash
->is_iplt
)
4235 splt
= globals
->root
.iplt
;
4237 splt
= globals
->root
.splt
;
4242 /* Note when dealing with PLT entries: the main PLT stub is in
4243 ARM mode, so if the branch is in Thumb mode, another
4244 Thumb->ARM stub will be inserted later just before the ARM
4245 PLT stub. If a long branch stub is needed, we'll add a
4246 Thumb->Arm one and branch directly to the ARM PLT entry.
4247 Here, we have to check if a pre-PLT Thumb->ARM stub
4248 is needed and if it will be close enough. */
4250 destination
= (splt
->output_section
->vma
4251 + splt
->output_offset
4252 + root_plt
->offset
);
4255 /* Thumb branch/call to PLT: it can become a branch to ARM
4256 or to Thumb. We must perform the same checks and
4257 corrections as in elf32_arm_final_link_relocate. */
4258 if ((r_type
== R_ARM_THM_CALL
)
4259 || (r_type
== R_ARM_THM_JUMP24
))
4261 if (globals
->use_blx
4262 && r_type
== R_ARM_THM_CALL
4265 /* If the Thumb BLX instruction is available, convert
4266 the BL to a BLX instruction to call the ARM-mode
4268 branch_type
= ST_BRANCH_TO_ARM
;
4273 /* Target the Thumb stub before the ARM PLT entry. */
4274 destination
-= PLT_THUMB_STUB_SIZE
;
4275 branch_type
= ST_BRANCH_TO_THUMB
;
4280 branch_type
= ST_BRANCH_TO_ARM
;
4284 /* Calls to STT_GNU_IFUNC symbols should go through a PLT. */
4285 BFD_ASSERT (st_type
!= STT_GNU_IFUNC
);
4287 branch_offset
= (bfd_signed_vma
)(destination
- location
);
4289 if (r_type
== R_ARM_THM_CALL
|| r_type
== R_ARM_THM_JUMP24
4290 || r_type
== R_ARM_THM_TLS_CALL
|| r_type
== R_ARM_THM_JUMP19
)
4292 /* Handle cases where:
4293 - this call goes too far (different Thumb/Thumb2 max
4295 - it's a Thumb->Arm call and blx is not available, or it's a
4296 Thumb->Arm branch (not bl). A stub is needed in this case,
4297 but only if this call is not through a PLT entry. Indeed,
4298 PLT stubs handle mode switching already. */
4300 && (branch_offset
> THM_MAX_FWD_BRANCH_OFFSET
4301 || (branch_offset
< THM_MAX_BWD_BRANCH_OFFSET
)))
4303 && (branch_offset
> THM2_MAX_FWD_BRANCH_OFFSET
4304 || (branch_offset
< THM2_MAX_BWD_BRANCH_OFFSET
)))
4306 && (branch_offset
> THM2_MAX_FWD_COND_BRANCH_OFFSET
4307 || (branch_offset
< THM2_MAX_BWD_COND_BRANCH_OFFSET
))
4308 && (r_type
== R_ARM_THM_JUMP19
))
4309 || (branch_type
== ST_BRANCH_TO_ARM
4310 && (((r_type
== R_ARM_THM_CALL
4311 || r_type
== R_ARM_THM_TLS_CALL
) && !globals
->use_blx
)
4312 || (r_type
== R_ARM_THM_JUMP24
)
4313 || (r_type
== R_ARM_THM_JUMP19
))
4316 /* If we need to insert a Thumb-Thumb long branch stub to a
4317 PLT, use one that branches directly to the ARM PLT
4318 stub. If we pretended we'd use the pre-PLT Thumb->ARM
4319 stub, undo this now. */
4320 if ((branch_type
== ST_BRANCH_TO_THUMB
) && use_plt
&& !thumb_only
)
4322 branch_type
= ST_BRANCH_TO_ARM
;
4323 branch_offset
+= PLT_THUMB_STUB_SIZE
;
4326 if (branch_type
== ST_BRANCH_TO_THUMB
)
4328 /* Thumb to thumb. */
4331 if (input_sec
->flags
& SEC_ELF_PURECODE
)
4333 (_("%pB(%pA): warning: long branch veneers used in"
4334 " section with SHF_ARM_PURECODE section"
4335 " attribute is only supported for M-profile"
4336 " targets that implement the movw instruction"),
4337 input_bfd
, input_sec
);
4339 stub_type
= (bfd_link_pic (info
) | globals
->pic_veneer
)
4341 ? ((globals
->use_blx
4342 && (r_type
== R_ARM_THM_CALL
))
4343 /* V5T and above. Stub starts with ARM code, so
4344 we must be able to switch mode before
4345 reaching it, which is only possible for 'bl'
4346 (ie R_ARM_THM_CALL relocation). */
4347 ? arm_stub_long_branch_any_thumb_pic
4348 /* On V4T, use Thumb code only. */
4349 : arm_stub_long_branch_v4t_thumb_thumb_pic
)
4351 /* non-PIC stubs. */
4352 : ((globals
->use_blx
4353 && (r_type
== R_ARM_THM_CALL
))
4354 /* V5T and above. */
4355 ? arm_stub_long_branch_any_any
4357 : arm_stub_long_branch_v4t_thumb_thumb
);
4361 if (thumb2_movw
&& (input_sec
->flags
& SEC_ELF_PURECODE
))
4362 stub_type
= arm_stub_long_branch_thumb2_only_pure
;
4365 if (input_sec
->flags
& SEC_ELF_PURECODE
)
4367 (_("%pB(%pA): warning: long branch veneers used in"
4368 " section with SHF_ARM_PURECODE section"
4369 " attribute is only supported for M-profile"
4370 " targets that implement the movw instruction"),
4371 input_bfd
, input_sec
);
4373 stub_type
= (bfd_link_pic (info
) | globals
->pic_veneer
)
4375 ? arm_stub_long_branch_thumb_only_pic
4377 : (thumb2
? arm_stub_long_branch_thumb2_only
4378 : arm_stub_long_branch_thumb_only
);
4384 if (input_sec
->flags
& SEC_ELF_PURECODE
)
4386 (_("%pB(%pA): warning: long branch veneers used in"
4387 " section with SHF_ARM_PURECODE section"
4388 " attribute is only supported" " for M-profile"
4389 " targets that implement the movw instruction"),
4390 input_bfd
, input_sec
);
4394 && sym_sec
->owner
!= NULL
4395 && !INTERWORK_FLAG (sym_sec
->owner
))
4398 (_("%pB(%s): warning: interworking not enabled;"
4399 " first occurrence: %pB: %s call to %s"),
4400 sym_sec
->owner
, name
, input_bfd
, "Thumb", "ARM");
4404 (bfd_link_pic (info
) | globals
->pic_veneer
)
4406 ? (r_type
== R_ARM_THM_TLS_CALL
4407 /* TLS PIC stubs. */
4408 ? (globals
->use_blx
? arm_stub_long_branch_any_tls_pic
4409 : arm_stub_long_branch_v4t_thumb_tls_pic
)
4410 : ((globals
->use_blx
&& r_type
== R_ARM_THM_CALL
)
4411 /* V5T PIC and above. */
4412 ? arm_stub_long_branch_any_arm_pic
4414 : arm_stub_long_branch_v4t_thumb_arm_pic
))
4416 /* non-PIC stubs. */
4417 : ((globals
->use_blx
&& r_type
== R_ARM_THM_CALL
)
4418 /* V5T and above. */
4419 ? arm_stub_long_branch_any_any
4421 : arm_stub_long_branch_v4t_thumb_arm
);
4423 /* Handle v4t short branches. */
4424 if ((stub_type
== arm_stub_long_branch_v4t_thumb_arm
)
4425 && (branch_offset
<= THM_MAX_FWD_BRANCH_OFFSET
)
4426 && (branch_offset
>= THM_MAX_BWD_BRANCH_OFFSET
))
4427 stub_type
= arm_stub_short_branch_v4t_thumb_arm
;
4431 else if (r_type
== R_ARM_CALL
4432 || r_type
== R_ARM_JUMP24
4433 || r_type
== R_ARM_PLT32
4434 || r_type
== R_ARM_TLS_CALL
)
4436 if (input_sec
->flags
& SEC_ELF_PURECODE
)
4438 (_("%pB(%pA): warning: long branch veneers used in"
4439 " section with SHF_ARM_PURECODE section"
4440 " attribute is only supported for M-profile"
4441 " targets that implement the movw instruction"),
4442 input_bfd
, input_sec
);
4443 if (branch_type
== ST_BRANCH_TO_THUMB
)
4448 && sym_sec
->owner
!= NULL
4449 && !INTERWORK_FLAG (sym_sec
->owner
))
4452 (_("%pB(%s): warning: interworking not enabled;"
4453 " first occurrence: %pB: %s call to %s"),
4454 sym_sec
->owner
, name
, input_bfd
, "ARM", "Thumb");
4457 /* We have an extra 2-bytes reach because of
4458 the mode change (bit 24 (H) of BLX encoding). */
4459 if (branch_offset
> (ARM_MAX_FWD_BRANCH_OFFSET
+ 2)
4460 || (branch_offset
< ARM_MAX_BWD_BRANCH_OFFSET
)
4461 || (r_type
== R_ARM_CALL
&& !globals
->use_blx
)
4462 || (r_type
== R_ARM_JUMP24
)
4463 || (r_type
== R_ARM_PLT32
))
4465 stub_type
= (bfd_link_pic (info
) | globals
->pic_veneer
)
4467 ? ((globals
->use_blx
)
4468 /* V5T and above. */
4469 ? arm_stub_long_branch_any_thumb_pic
4471 : arm_stub_long_branch_v4t_arm_thumb_pic
)
4473 /* non-PIC stubs. */
4474 : ((globals
->use_blx
)
4475 /* V5T and above. */
4476 ? arm_stub_long_branch_any_any
4478 : arm_stub_long_branch_v4t_arm_thumb
);
4484 if (branch_offset
> ARM_MAX_FWD_BRANCH_OFFSET
4485 || (branch_offset
< ARM_MAX_BWD_BRANCH_OFFSET
))
4488 (bfd_link_pic (info
) | globals
->pic_veneer
)
4490 ? (r_type
== R_ARM_TLS_CALL
4492 ? arm_stub_long_branch_any_tls_pic
4493 : (globals
->root
.target_os
== is_nacl
4494 ? arm_stub_long_branch_arm_nacl_pic
4495 : arm_stub_long_branch_any_arm_pic
))
4496 /* non-PIC stubs. */
4497 : (globals
->root
.target_os
== is_nacl
4498 ? arm_stub_long_branch_arm_nacl
4499 : arm_stub_long_branch_any_any
);
4504 /* If a stub is needed, record the actual destination type. */
4505 if (stub_type
!= arm_stub_none
)
4506 *actual_branch_type
= branch_type
;
4511 /* Build a name for an entry in the stub hash table. */
4514 elf32_arm_stub_name (const asection
*input_section
,
4515 const asection
*sym_sec
,
4516 const struct elf32_arm_link_hash_entry
*hash
,
4517 const Elf_Internal_Rela
*rel
,
4518 enum elf32_arm_stub_type stub_type
)
4525 len
= 8 + 1 + strlen (hash
->root
.root
.root
.string
) + 1 + 8 + 1 + 2 + 1;
4526 stub_name
= (char *) bfd_malloc (len
);
4527 if (stub_name
!= NULL
)
4528 sprintf (stub_name
, "%08x_%s+%x_%d",
4529 input_section
->id
& 0xffffffff,
4530 hash
->root
.root
.root
.string
,
4531 (int) rel
->r_addend
& 0xffffffff,
4536 len
= 8 + 1 + 8 + 1 + 8 + 1 + 8 + 1 + 2 + 1;
4537 stub_name
= (char *) bfd_malloc (len
);
4538 if (stub_name
!= NULL
)
4539 sprintf (stub_name
, "%08x_%x:%x+%x_%d",
4540 input_section
->id
& 0xffffffff,
4541 sym_sec
->id
& 0xffffffff,
4542 ELF32_R_TYPE (rel
->r_info
) == R_ARM_TLS_CALL
4543 || ELF32_R_TYPE (rel
->r_info
) == R_ARM_THM_TLS_CALL
4544 ? 0 : (int) ELF32_R_SYM (rel
->r_info
) & 0xffffffff,
4545 (int) rel
->r_addend
& 0xffffffff,
4552 /* Look up an entry in the stub hash. Stub entries are cached because
4553 creating the stub name takes a bit of time. */
4555 static struct elf32_arm_stub_hash_entry
*
4556 elf32_arm_get_stub_entry (const asection
*input_section
,
4557 const asection
*sym_sec
,
4558 struct elf_link_hash_entry
*hash
,
4559 const Elf_Internal_Rela
*rel
,
4560 struct elf32_arm_link_hash_table
*htab
,
4561 enum elf32_arm_stub_type stub_type
)
4563 struct elf32_arm_stub_hash_entry
*stub_entry
;
4564 struct elf32_arm_link_hash_entry
*h
= (struct elf32_arm_link_hash_entry
*) hash
;
4565 const asection
*id_sec
;
4567 if ((input_section
->flags
& SEC_CODE
) == 0)
4570 /* If the input section is the CMSE stubs one and it needs a long
4571 branch stub to reach it's final destination, give up with an
4572 error message: this is not supported. See PR ld/24709. */
4573 if (!strncmp (input_section
->name
, CMSE_STUB_NAME
, strlen (CMSE_STUB_NAME
)))
4575 bfd
*output_bfd
= htab
->obfd
;
4576 asection
*out_sec
= bfd_get_section_by_name (output_bfd
, CMSE_STUB_NAME
);
4578 _bfd_error_handler (_("ERROR: CMSE stub (%s section) too far "
4579 "(%#" PRIx64
") from destination (%#" PRIx64
")"),
4581 (uint64_t)out_sec
->output_section
->vma
4582 + out_sec
->output_offset
,
4583 (uint64_t)sym_sec
->output_section
->vma
4584 + sym_sec
->output_offset
4585 + h
->root
.root
.u
.def
.value
);
4586 /* Exit, rather than leave incompletely processed
4591 /* If this input section is part of a group of sections sharing one
4592 stub section, then use the id of the first section in the group.
4593 Stub names need to include a section id, as there may well be
4594 more than one stub used to reach say, printf, and we need to
4595 distinguish between them. */
4596 BFD_ASSERT (input_section
->id
<= htab
->top_id
);
4597 id_sec
= htab
->stub_group
[input_section
->id
].link_sec
;
4599 if (h
!= NULL
&& h
->stub_cache
!= NULL
4600 && h
->stub_cache
->h
== h
4601 && h
->stub_cache
->id_sec
== id_sec
4602 && h
->stub_cache
->stub_type
== stub_type
)
4604 stub_entry
= h
->stub_cache
;
4610 stub_name
= elf32_arm_stub_name (id_sec
, sym_sec
, h
, rel
, stub_type
);
4611 if (stub_name
== NULL
)
4614 stub_entry
= arm_stub_hash_lookup (&htab
->stub_hash_table
,
4615 stub_name
, false, false);
4617 h
->stub_cache
= stub_entry
;
4625 /* Whether veneers of type STUB_TYPE require to be in a dedicated output
4629 arm_dedicated_stub_output_section_required (enum elf32_arm_stub_type stub_type
)
4631 if (stub_type
>= max_stub_type
)
4632 abort (); /* Should be unreachable. */
4636 case arm_stub_cmse_branch_thumb_only
:
4643 abort (); /* Should be unreachable. */
4646 /* Required alignment (as a power of 2) for the dedicated section holding
4647 veneers of type STUB_TYPE, or 0 if veneers of this type are interspersed
4648 with input sections. */
4651 arm_dedicated_stub_output_section_required_alignment
4652 (enum elf32_arm_stub_type stub_type
)
4654 if (stub_type
>= max_stub_type
)
4655 abort (); /* Should be unreachable. */
4659 /* Vectors of Secure Gateway veneers must be aligned on 32byte
4661 case arm_stub_cmse_branch_thumb_only
:
4665 BFD_ASSERT (!arm_dedicated_stub_output_section_required (stub_type
));
4669 abort (); /* Should be unreachable. */
4672 /* Name of the dedicated output section to put veneers of type STUB_TYPE, or
4673 NULL if veneers of this type are interspersed with input sections. */
4676 arm_dedicated_stub_output_section_name (enum elf32_arm_stub_type stub_type
)
4678 if (stub_type
>= max_stub_type
)
4679 abort (); /* Should be unreachable. */
4683 case arm_stub_cmse_branch_thumb_only
:
4684 return CMSE_STUB_NAME
;
4687 BFD_ASSERT (!arm_dedicated_stub_output_section_required (stub_type
));
4691 abort (); /* Should be unreachable. */
4694 /* If veneers of type STUB_TYPE should go in a dedicated output section,
4695 returns the address of the hash table field in HTAB holding a pointer to the
4696 corresponding input section. Otherwise, returns NULL. */
4699 arm_dedicated_stub_input_section_ptr (struct elf32_arm_link_hash_table
*htab
,
4700 enum elf32_arm_stub_type stub_type
)
4702 if (stub_type
>= max_stub_type
)
4703 abort (); /* Should be unreachable. */
4707 case arm_stub_cmse_branch_thumb_only
:
4708 return &htab
->cmse_stub_sec
;
4711 BFD_ASSERT (!arm_dedicated_stub_output_section_required (stub_type
));
4715 abort (); /* Should be unreachable. */
4718 /* Find or create a stub section to contain a stub of type STUB_TYPE. SECTION
4719 is the section that branch into veneer and can be NULL if stub should go in
4720 a dedicated output section. Returns a pointer to the stub section, and the
4721 section to which the stub section will be attached (in *LINK_SEC_P).
4722 LINK_SEC_P may be NULL. */
4725 elf32_arm_create_or_find_stub_sec (asection
**link_sec_p
, asection
*section
,
4726 struct elf32_arm_link_hash_table
*htab
,
4727 enum elf32_arm_stub_type stub_type
)
4729 asection
*link_sec
, *out_sec
, **stub_sec_p
;
4730 const char *stub_sec_prefix
;
4731 bool dedicated_output_section
=
4732 arm_dedicated_stub_output_section_required (stub_type
);
4735 if (dedicated_output_section
)
4737 bfd
*output_bfd
= htab
->obfd
;
4738 const char *out_sec_name
=
4739 arm_dedicated_stub_output_section_name (stub_type
);
4741 stub_sec_p
= arm_dedicated_stub_input_section_ptr (htab
, stub_type
);
4742 stub_sec_prefix
= out_sec_name
;
4743 align
= arm_dedicated_stub_output_section_required_alignment (stub_type
);
4744 out_sec
= bfd_get_section_by_name (output_bfd
, out_sec_name
);
4745 if (out_sec
== NULL
)
4747 _bfd_error_handler (_("no address assigned to the veneers output "
4748 "section %s"), out_sec_name
);
4754 BFD_ASSERT (section
->id
<= htab
->top_id
);
4755 link_sec
= htab
->stub_group
[section
->id
].link_sec
;
4756 BFD_ASSERT (link_sec
!= NULL
);
4757 stub_sec_p
= &htab
->stub_group
[section
->id
].stub_sec
;
4758 if (*stub_sec_p
== NULL
)
4759 stub_sec_p
= &htab
->stub_group
[link_sec
->id
].stub_sec
;
4760 stub_sec_prefix
= link_sec
->name
;
4761 out_sec
= link_sec
->output_section
;
4762 align
= htab
->root
.target_os
== is_nacl
? 4 : 3;
4765 if (*stub_sec_p
== NULL
)
4771 namelen
= strlen (stub_sec_prefix
);
4772 len
= namelen
+ sizeof (STUB_SUFFIX
);
4773 s_name
= (char *) bfd_alloc (htab
->stub_bfd
, len
);
4777 memcpy (s_name
, stub_sec_prefix
, namelen
);
4778 memcpy (s_name
+ namelen
, STUB_SUFFIX
, sizeof (STUB_SUFFIX
));
4779 *stub_sec_p
= (*htab
->add_stub_section
) (s_name
, out_sec
, link_sec
,
4781 if (*stub_sec_p
== NULL
)
4784 out_sec
->flags
|= SEC_ALLOC
| SEC_LOAD
| SEC_READONLY
| SEC_CODE
4785 | SEC_HAS_CONTENTS
| SEC_RELOC
| SEC_IN_MEMORY
4789 if (!dedicated_output_section
)
4790 htab
->stub_group
[section
->id
].stub_sec
= *stub_sec_p
;
4793 *link_sec_p
= link_sec
;
4798 /* Add a new stub entry to the stub hash. Not all fields of the new
4799 stub entry are initialised. */
4801 static struct elf32_arm_stub_hash_entry
*
4802 elf32_arm_add_stub (const char *stub_name
, asection
*section
,
4803 struct elf32_arm_link_hash_table
*htab
,
4804 enum elf32_arm_stub_type stub_type
)
4808 struct elf32_arm_stub_hash_entry
*stub_entry
;
4810 stub_sec
= elf32_arm_create_or_find_stub_sec (&link_sec
, section
, htab
,
4812 if (stub_sec
== NULL
)
4815 /* Enter this entry into the linker stub hash table. */
4816 stub_entry
= arm_stub_hash_lookup (&htab
->stub_hash_table
, stub_name
,
4818 if (stub_entry
== NULL
)
4820 if (section
== NULL
)
4822 _bfd_error_handler (_("%pB: cannot create stub entry %s"),
4823 section
->owner
, stub_name
);
4827 stub_entry
->stub_sec
= stub_sec
;
4828 stub_entry
->stub_offset
= (bfd_vma
) -1;
4829 stub_entry
->id_sec
= link_sec
;
4834 /* Store an Arm insn into an output section not processed by
4835 elf32_arm_write_section. */
4838 put_arm_insn (struct elf32_arm_link_hash_table
* htab
,
4839 bfd
* output_bfd
, bfd_vma val
, void * ptr
)
4841 if (htab
->byteswap_code
!= bfd_little_endian (output_bfd
))
4842 bfd_putl32 (val
, ptr
);
4844 bfd_putb32 (val
, ptr
);
4847 /* Store a 16-bit Thumb insn into an output section not processed by
4848 elf32_arm_write_section. */
4851 put_thumb_insn (struct elf32_arm_link_hash_table
* htab
,
4852 bfd
* output_bfd
, bfd_vma val
, void * ptr
)
4854 if (htab
->byteswap_code
!= bfd_little_endian (output_bfd
))
4855 bfd_putl16 (val
, ptr
);
4857 bfd_putb16 (val
, ptr
);
4860 /* Store a Thumb2 insn into an output section not processed by
4861 elf32_arm_write_section. */
4864 put_thumb2_insn (struct elf32_arm_link_hash_table
* htab
,
4865 bfd
* output_bfd
, bfd_vma val
, bfd_byte
* ptr
)
4867 /* T2 instructions are 16-bit streamed. */
4868 if (htab
->byteswap_code
!= bfd_little_endian (output_bfd
))
4870 bfd_putl16 ((val
>> 16) & 0xffff, ptr
);
4871 bfd_putl16 ((val
& 0xffff), ptr
+ 2);
4875 bfd_putb16 ((val
>> 16) & 0xffff, ptr
);
4876 bfd_putb16 ((val
& 0xffff), ptr
+ 2);
4880 /* If it's possible to change R_TYPE to a more efficient access
4881 model, return the new reloc type. */
4884 elf32_arm_tls_transition (struct bfd_link_info
*info
, int r_type
,
4885 struct elf_link_hash_entry
*h
)
4887 int is_local
= (h
== NULL
);
4889 if (bfd_link_dll (info
)
4890 || (h
&& h
->root
.type
== bfd_link_hash_undefweak
))
4893 /* We do not support relaxations for Old TLS models. */
4896 case R_ARM_TLS_GOTDESC
:
4897 case R_ARM_TLS_CALL
:
4898 case R_ARM_THM_TLS_CALL
:
4899 case R_ARM_TLS_DESCSEQ
:
4900 case R_ARM_THM_TLS_DESCSEQ
:
4901 return is_local
? R_ARM_TLS_LE32
: R_ARM_TLS_IE32
;
4907 static bfd_reloc_status_type elf32_arm_final_link_relocate
4908 (reloc_howto_type
*, bfd
*, bfd
*, asection
*, bfd_byte
*,
4909 Elf_Internal_Rela
*, bfd_vma
, struct bfd_link_info
*, asection
*,
4910 const char *, unsigned char, enum arm_st_branch_type
,
4911 struct elf_link_hash_entry
*, bool *, char **);
4914 arm_stub_required_alignment (enum elf32_arm_stub_type stub_type
)
4918 case arm_stub_a8_veneer_b_cond
:
4919 case arm_stub_a8_veneer_b
:
4920 case arm_stub_a8_veneer_bl
:
4923 case arm_stub_long_branch_any_any
:
4924 case arm_stub_long_branch_v4t_arm_thumb
:
4925 case arm_stub_long_branch_thumb_only
:
4926 case arm_stub_long_branch_thumb2_only
:
4927 case arm_stub_long_branch_thumb2_only_pure
:
4928 case arm_stub_long_branch_v4t_thumb_thumb
:
4929 case arm_stub_long_branch_v4t_thumb_arm
:
4930 case arm_stub_short_branch_v4t_thumb_arm
:
4931 case arm_stub_long_branch_any_arm_pic
:
4932 case arm_stub_long_branch_any_thumb_pic
:
4933 case arm_stub_long_branch_v4t_thumb_thumb_pic
:
4934 case arm_stub_long_branch_v4t_arm_thumb_pic
:
4935 case arm_stub_long_branch_v4t_thumb_arm_pic
:
4936 case arm_stub_long_branch_thumb_only_pic
:
4937 case arm_stub_long_branch_any_tls_pic
:
4938 case arm_stub_long_branch_v4t_thumb_tls_pic
:
4939 case arm_stub_cmse_branch_thumb_only
:
4940 case arm_stub_a8_veneer_blx
:
4943 case arm_stub_long_branch_arm_nacl
:
4944 case arm_stub_long_branch_arm_nacl_pic
:
4948 abort (); /* Should be unreachable. */
4952 /* Returns whether stubs of type STUB_TYPE take over the symbol they are
4953 veneering (TRUE) or have their own symbol (FALSE). */
4956 arm_stub_sym_claimed (enum elf32_arm_stub_type stub_type
)
4958 if (stub_type
>= max_stub_type
)
4959 abort (); /* Should be unreachable. */
4963 case arm_stub_cmse_branch_thumb_only
:
4970 abort (); /* Should be unreachable. */
4973 /* Returns the padding needed for the dedicated section used stubs of type
4977 arm_dedicated_stub_section_padding (enum elf32_arm_stub_type stub_type
)
4979 if (stub_type
>= max_stub_type
)
4980 abort (); /* Should be unreachable. */
4984 case arm_stub_cmse_branch_thumb_only
:
4991 abort (); /* Should be unreachable. */
4994 /* If veneers of type STUB_TYPE should go in a dedicated output section,
4995 returns the address of the hash table field in HTAB holding the offset at
4996 which new veneers should be layed out in the stub section. */
4999 arm_new_stubs_start_offset_ptr (struct elf32_arm_link_hash_table
*htab
,
5000 enum elf32_arm_stub_type stub_type
)
5004 case arm_stub_cmse_branch_thumb_only
:
5005 return &htab
->new_cmse_stub_offset
;
5008 BFD_ASSERT (!arm_dedicated_stub_output_section_required (stub_type
));
5014 arm_build_one_stub (struct bfd_hash_entry
*gen_entry
,
5018 bool removed_sg_veneer
;
5019 struct elf32_arm_stub_hash_entry
*stub_entry
;
5020 struct elf32_arm_link_hash_table
*globals
;
5021 struct bfd_link_info
*info
;
5028 const insn_sequence
*template_sequence
;
5030 int stub_reloc_idx
[MAXRELOCS
] = {-1, -1};
5031 int stub_reloc_offset
[MAXRELOCS
] = {0, 0};
5033 int just_allocated
= 0;
5035 /* Massage our args to the form they really have. */
5036 stub_entry
= (struct elf32_arm_stub_hash_entry
*) gen_entry
;
5037 info
= (struct bfd_link_info
*) in_arg
;
5039 /* Fail if the target section could not be assigned to an output
5040 section. The user should fix his linker script. */
5041 if (stub_entry
->target_section
->output_section
== NULL
5042 && info
->non_contiguous_regions
)
5043 info
->callbacks
->einfo (_("%F%P: Could not assign '%pA' to an output section. "
5044 "Retry without --enable-non-contiguous-regions.\n"),
5045 stub_entry
->target_section
);
5047 globals
= elf32_arm_hash_table (info
);
5048 if (globals
== NULL
)
5051 stub_sec
= stub_entry
->stub_sec
;
5053 if ((globals
->fix_cortex_a8
< 0)
5054 != (arm_stub_required_alignment (stub_entry
->stub_type
) == 2))
5055 /* We have to do less-strictly-aligned fixes last. */
5058 /* Assign a slot at the end of section if none assigned yet. */
5059 if (stub_entry
->stub_offset
== (bfd_vma
) -1)
5061 stub_entry
->stub_offset
= stub_sec
->size
;
5064 loc
= stub_sec
->contents
+ stub_entry
->stub_offset
;
5066 stub_bfd
= stub_sec
->owner
;
5068 /* This is the address of the stub destination. */
5069 sym_value
= (stub_entry
->target_value
5070 + stub_entry
->target_section
->output_offset
5071 + stub_entry
->target_section
->output_section
->vma
);
5073 template_sequence
= stub_entry
->stub_template
;
5074 template_size
= stub_entry
->stub_template_size
;
5077 for (i
= 0; i
< template_size
; i
++)
5079 switch (template_sequence
[i
].type
)
5083 bfd_vma data
= (bfd_vma
) template_sequence
[i
].data
;
5084 if (template_sequence
[i
].reloc_addend
!= 0)
5086 /* We've borrowed the reloc_addend field to mean we should
5087 insert a condition code into this (Thumb-1 branch)
5088 instruction. See THUMB16_BCOND_INSN. */
5089 BFD_ASSERT ((data
& 0xff00) == 0xd000);
5090 data
|= ((stub_entry
->orig_insn
>> 22) & 0xf) << 8;
5092 bfd_put_16 (stub_bfd
, data
, loc
+ size
);
5098 bfd_put_16 (stub_bfd
,
5099 (template_sequence
[i
].data
>> 16) & 0xffff,
5101 bfd_put_16 (stub_bfd
, template_sequence
[i
].data
& 0xffff,
5103 if (template_sequence
[i
].r_type
!= R_ARM_NONE
)
5105 stub_reloc_idx
[nrelocs
] = i
;
5106 stub_reloc_offset
[nrelocs
++] = size
;
5112 bfd_put_32 (stub_bfd
, template_sequence
[i
].data
,
5114 /* Handle cases where the target is encoded within the
5116 if (template_sequence
[i
].r_type
== R_ARM_JUMP24
)
5118 stub_reloc_idx
[nrelocs
] = i
;
5119 stub_reloc_offset
[nrelocs
++] = size
;
5125 bfd_put_32 (stub_bfd
, template_sequence
[i
].data
, loc
+ size
);
5126 stub_reloc_idx
[nrelocs
] = i
;
5127 stub_reloc_offset
[nrelocs
++] = size
;
5138 stub_sec
->size
+= size
;
5140 /* Stub size has already been computed in arm_size_one_stub. Check
5142 BFD_ASSERT (size
== stub_entry
->stub_size
);
5144 /* Destination is Thumb. Force bit 0 to 1 to reflect this. */
5145 if (stub_entry
->branch_type
== ST_BRANCH_TO_THUMB
)
5148 /* Assume non empty slots have at least one and at most MAXRELOCS entries
5149 to relocate in each stub. */
5151 (size
== 0 && stub_entry
->stub_type
== arm_stub_cmse_branch_thumb_only
);
5152 BFD_ASSERT (removed_sg_veneer
|| (nrelocs
!= 0 && nrelocs
<= MAXRELOCS
));
5154 for (i
= 0; i
< nrelocs
; i
++)
5156 Elf_Internal_Rela rel
;
5157 bool unresolved_reloc
;
5158 char *error_message
;
5160 sym_value
+ template_sequence
[stub_reloc_idx
[i
]].reloc_addend
;
5162 rel
.r_offset
= stub_entry
->stub_offset
+ stub_reloc_offset
[i
];
5163 rel
.r_info
= ELF32_R_INFO (0,
5164 template_sequence
[stub_reloc_idx
[i
]].r_type
);
5167 if (stub_entry
->stub_type
== arm_stub_a8_veneer_b_cond
&& i
== 0)
5168 /* The first relocation in the elf32_arm_stub_a8_veneer_b_cond[]
5169 template should refer back to the instruction after the original
5170 branch. We use target_section as Cortex-A8 erratum workaround stubs
5171 are only generated when both source and target are in the same
5173 points_to
= stub_entry
->target_section
->output_section
->vma
5174 + stub_entry
->target_section
->output_offset
5175 + stub_entry
->source_value
;
5177 elf32_arm_final_link_relocate (elf32_arm_howto_from_type
5178 (template_sequence
[stub_reloc_idx
[i
]].r_type
),
5179 stub_bfd
, info
->output_bfd
, stub_sec
, stub_sec
->contents
, &rel
,
5180 points_to
, info
, stub_entry
->target_section
, "", STT_FUNC
,
5181 stub_entry
->branch_type
,
5182 (struct elf_link_hash_entry
*) stub_entry
->h
, &unresolved_reloc
,
5190 /* Calculate the template, template size and instruction size for a stub.
5191 Return value is the instruction size. */
5194 find_stub_size_and_template (enum elf32_arm_stub_type stub_type
,
5195 const insn_sequence
**stub_template
,
5196 int *stub_template_size
)
5198 const insn_sequence
*template_sequence
= NULL
;
5199 int template_size
= 0, i
;
5202 template_sequence
= stub_definitions
[stub_type
].template_sequence
;
5204 *stub_template
= template_sequence
;
5206 template_size
= stub_definitions
[stub_type
].template_size
;
5207 if (stub_template_size
)
5208 *stub_template_size
= template_size
;
5211 for (i
= 0; i
< template_size
; i
++)
5213 switch (template_sequence
[i
].type
)
5234 /* As above, but don't actually build the stub. Just bump offset so
5235 we know stub section sizes. */
5238 arm_size_one_stub (struct bfd_hash_entry
*gen_entry
,
5239 void *in_arg ATTRIBUTE_UNUSED
)
5241 struct elf32_arm_stub_hash_entry
*stub_entry
;
5242 const insn_sequence
*template_sequence
;
5243 int template_size
, size
;
5245 /* Massage our args to the form they really have. */
5246 stub_entry
= (struct elf32_arm_stub_hash_entry
*) gen_entry
;
5248 BFD_ASSERT ((stub_entry
->stub_type
> arm_stub_none
)
5249 && stub_entry
->stub_type
< ARRAY_SIZE (stub_definitions
));
5251 size
= find_stub_size_and_template (stub_entry
->stub_type
, &template_sequence
,
5254 /* Initialized to -1. Null size indicates an empty slot full of zeros. */
5255 if (stub_entry
->stub_template_size
)
5257 stub_entry
->stub_size
= size
;
5258 stub_entry
->stub_template
= template_sequence
;
5259 stub_entry
->stub_template_size
= template_size
;
5262 /* Already accounted for. */
5263 if (stub_entry
->stub_offset
!= (bfd_vma
) -1)
5266 size
= (size
+ 7) & ~7;
5267 stub_entry
->stub_sec
->size
+= size
;
5272 /* External entry points for sizing and building linker stubs. */
5274 /* Set up various things so that we can make a list of input sections
5275 for each output section included in the link. Returns -1 on error,
5276 0 when no stubs will be needed, and 1 on success. */
5279 elf32_arm_setup_section_lists (bfd
*output_bfd
,
5280 struct bfd_link_info
*info
)
5283 unsigned int bfd_count
;
5284 unsigned int top_id
, top_index
;
5286 asection
**input_list
, **list
;
5288 struct elf32_arm_link_hash_table
*htab
= elf32_arm_hash_table (info
);
5293 /* Count the number of input BFDs and find the top input section id. */
5294 for (input_bfd
= info
->input_bfds
, bfd_count
= 0, top_id
= 0;
5296 input_bfd
= input_bfd
->link
.next
)
5299 for (section
= input_bfd
->sections
;
5301 section
= section
->next
)
5303 if (top_id
< section
->id
)
5304 top_id
= section
->id
;
5307 htab
->bfd_count
= bfd_count
;
5309 amt
= sizeof (struct map_stub
) * (top_id
+ 1);
5310 htab
->stub_group
= (struct map_stub
*) bfd_zmalloc (amt
);
5311 if (htab
->stub_group
== NULL
)
5313 htab
->top_id
= top_id
;
5315 /* We can't use output_bfd->section_count here to find the top output
5316 section index as some sections may have been removed, and
5317 _bfd_strip_section_from_output doesn't renumber the indices. */
5318 for (section
= output_bfd
->sections
, top_index
= 0;
5320 section
= section
->next
)
5322 if (top_index
< section
->index
)
5323 top_index
= section
->index
;
5326 htab
->top_index
= top_index
;
5327 amt
= sizeof (asection
*) * (top_index
+ 1);
5328 input_list
= (asection
**) bfd_malloc (amt
);
5329 htab
->input_list
= input_list
;
5330 if (input_list
== NULL
)
5333 /* For sections we aren't interested in, mark their entries with a
5334 value we can check later. */
5335 list
= input_list
+ top_index
;
5337 *list
= bfd_abs_section_ptr
;
5338 while (list
-- != input_list
);
5340 for (section
= output_bfd
->sections
;
5342 section
= section
->next
)
5344 if ((section
->flags
& SEC_CODE
) != 0)
5345 input_list
[section
->index
] = NULL
;
5351 /* The linker repeatedly calls this function for each input section,
5352 in the order that input sections are linked into output sections.
5353 Build lists of input sections to determine groupings between which
5354 we may insert linker stubs. */
5357 elf32_arm_next_input_section (struct bfd_link_info
*info
,
5360 struct elf32_arm_link_hash_table
*htab
= elf32_arm_hash_table (info
);
5365 if (isec
->output_section
->index
<= htab
->top_index
)
5367 asection
**list
= htab
->input_list
+ isec
->output_section
->index
;
5369 if (*list
!= bfd_abs_section_ptr
&& (isec
->flags
& SEC_CODE
) != 0)
5371 /* Steal the link_sec pointer for our list. */
5372 #define PREV_SEC(sec) (htab->stub_group[(sec)->id].link_sec)
5373 /* This happens to make the list in reverse order,
5374 which we reverse later. */
5375 PREV_SEC (isec
) = *list
;
5381 /* See whether we can group stub sections together. Grouping stub
5382 sections may result in fewer stubs. More importantly, we need to
5383 put all .init* and .fini* stubs at the end of the .init or
5384 .fini output sections respectively, because glibc splits the
5385 _init and _fini functions into multiple parts. Putting a stub in
5386 the middle of a function is not a good idea. */
5389 group_sections (struct elf32_arm_link_hash_table
*htab
,
5390 bfd_size_type stub_group_size
,
5391 bool stubs_always_after_branch
)
5393 asection
**list
= htab
->input_list
;
5397 asection
*tail
= *list
;
5400 if (tail
== bfd_abs_section_ptr
)
5403 /* Reverse the list: we must avoid placing stubs at the
5404 beginning of the section because the beginning of the text
5405 section may be required for an interrupt vector in bare metal
5407 #define NEXT_SEC PREV_SEC
5409 while (tail
!= NULL
)
5411 /* Pop from tail. */
5412 asection
*item
= tail
;
5413 tail
= PREV_SEC (item
);
5416 NEXT_SEC (item
) = head
;
5420 while (head
!= NULL
)
5424 bfd_vma stub_group_start
= head
->output_offset
;
5425 bfd_vma end_of_next
;
5428 while (NEXT_SEC (curr
) != NULL
)
5430 next
= NEXT_SEC (curr
);
5431 end_of_next
= next
->output_offset
+ next
->size
;
5432 if (end_of_next
- stub_group_start
>= stub_group_size
)
5433 /* End of NEXT is too far from start, so stop. */
5435 /* Add NEXT to the group. */
5439 /* OK, the size from the start to the start of CURR is less
5440 than stub_group_size and thus can be handled by one stub
5441 section. (Or the head section is itself larger than
5442 stub_group_size, in which case we may be toast.)
5443 We should really be keeping track of the total size of
5444 stubs added here, as stubs contribute to the final output
5448 next
= NEXT_SEC (head
);
5449 /* Set up this stub group. */
5450 htab
->stub_group
[head
->id
].link_sec
= curr
;
5452 while (head
!= curr
&& (head
= next
) != NULL
);
5454 /* But wait, there's more! Input sections up to stub_group_size
5455 bytes after the stub section can be handled by it too. */
5456 if (!stubs_always_after_branch
)
5458 stub_group_start
= curr
->output_offset
+ curr
->size
;
5460 while (next
!= NULL
)
5462 end_of_next
= next
->output_offset
+ next
->size
;
5463 if (end_of_next
- stub_group_start
>= stub_group_size
)
5464 /* End of NEXT is too far from stubs, so stop. */
5466 /* Add NEXT to the stub group. */
5468 next
= NEXT_SEC (head
);
5469 htab
->stub_group
[head
->id
].link_sec
= curr
;
5475 while (list
++ != htab
->input_list
+ htab
->top_index
);
5477 free (htab
->input_list
);
5482 /* Comparison function for sorting/searching relocations relating to Cortex-A8
5486 a8_reloc_compare (const void *a
, const void *b
)
5488 const struct a8_erratum_reloc
*ra
= (const struct a8_erratum_reloc
*) a
;
5489 const struct a8_erratum_reloc
*rb
= (const struct a8_erratum_reloc
*) b
;
5491 if (ra
->from
< rb
->from
)
5493 else if (ra
->from
> rb
->from
)
5499 static struct elf_link_hash_entry
*find_thumb_glue (struct bfd_link_info
*,
5500 const char *, char **);
5502 /* Helper function to scan code for sequences which might trigger the Cortex-A8
5503 branch/TLB erratum. Fill in the table described by A8_FIXES_P,
5504 NUM_A8_FIXES_P, A8_FIX_TABLE_SIZE_P. Returns true if an error occurs, false
5508 cortex_a8_erratum_scan (bfd
*input_bfd
,
5509 struct bfd_link_info
*info
,
5510 struct a8_erratum_fix
**a8_fixes_p
,
5511 unsigned int *num_a8_fixes_p
,
5512 unsigned int *a8_fix_table_size_p
,
5513 struct a8_erratum_reloc
*a8_relocs
,
5514 unsigned int num_a8_relocs
,
5515 unsigned prev_num_a8_fixes
,
5516 bool *stub_changed_p
)
5519 struct elf32_arm_link_hash_table
*htab
= elf32_arm_hash_table (info
);
5520 struct a8_erratum_fix
*a8_fixes
= *a8_fixes_p
;
5521 unsigned int num_a8_fixes
= *num_a8_fixes_p
;
5522 unsigned int a8_fix_table_size
= *a8_fix_table_size_p
;
5527 for (section
= input_bfd
->sections
;
5529 section
= section
->next
)
5531 bfd_byte
*contents
= NULL
;
5532 struct _arm_elf_section_data
*sec_data
;
5536 if (elf_section_type (section
) != SHT_PROGBITS
5537 || (elf_section_flags (section
) & SHF_EXECINSTR
) == 0
5538 || (section
->flags
& SEC_EXCLUDE
) != 0
5539 || (section
->sec_info_type
== SEC_INFO_TYPE_JUST_SYMS
)
5540 || (section
->output_section
== bfd_abs_section_ptr
))
5543 base_vma
= section
->output_section
->vma
+ section
->output_offset
;
5545 if (elf_section_data (section
)->this_hdr
.contents
!= NULL
)
5546 contents
= elf_section_data (section
)->this_hdr
.contents
;
5547 else if (! bfd_malloc_and_get_section (input_bfd
, section
, &contents
))
5550 sec_data
= elf32_arm_section_data (section
);
5552 for (span
= 0; span
< sec_data
->mapcount
; span
++)
5554 unsigned int span_start
= sec_data
->map
[span
].vma
;
5555 unsigned int span_end
= (span
== sec_data
->mapcount
- 1)
5556 ? section
->size
: sec_data
->map
[span
+ 1].vma
;
5558 char span_type
= sec_data
->map
[span
].type
;
5559 bool last_was_32bit
= false, last_was_branch
= false;
5561 if (span_type
!= 't')
5564 /* Span is entirely within a single 4KB region: skip scanning. */
5565 if (((base_vma
+ span_start
) & ~0xfff)
5566 == ((base_vma
+ span_end
) & ~0xfff))
5569 /* Scan for 32-bit Thumb-2 branches which span two 4K regions, where:
5571 * The opcode is BLX.W, BL.W, B.W, Bcc.W
5572 * The branch target is in the same 4KB region as the
5573 first half of the branch.
5574 * The instruction before the branch is a 32-bit
5575 length non-branch instruction. */
5576 for (i
= span_start
; i
< span_end
;)
5578 unsigned int insn
= bfd_getl16 (&contents
[i
]);
5579 bool insn_32bit
= false, is_blx
= false, is_b
= false;
5580 bool is_bl
= false, is_bcc
= false, is_32bit_branch
;
5582 if ((insn
& 0xe000) == 0xe000 && (insn
& 0x1800) != 0x0000)
5587 /* Load the rest of the insn (in manual-friendly order). */
5588 insn
= (insn
<< 16) | bfd_getl16 (&contents
[i
+ 2]);
5590 /* Encoding T4: B<c>.W. */
5591 is_b
= (insn
& 0xf800d000) == 0xf0009000;
5592 /* Encoding T1: BL<c>.W. */
5593 is_bl
= (insn
& 0xf800d000) == 0xf000d000;
5594 /* Encoding T2: BLX<c>.W. */
5595 is_blx
= (insn
& 0xf800d000) == 0xf000c000;
5596 /* Encoding T3: B<c>.W (not permitted in IT block). */
5597 is_bcc
= (insn
& 0xf800d000) == 0xf0008000
5598 && (insn
& 0x07f00000) != 0x03800000;
5601 is_32bit_branch
= is_b
|| is_bl
|| is_blx
|| is_bcc
;
5603 if (((base_vma
+ i
) & 0xfff) == 0xffe
5607 && ! last_was_branch
)
5609 bfd_signed_vma offset
= 0;
5610 bool force_target_arm
= false;
5611 bool force_target_thumb
= false;
5613 enum elf32_arm_stub_type stub_type
= arm_stub_none
;
5614 struct a8_erratum_reloc key
, *found
;
5615 bool use_plt
= false;
5617 key
.from
= base_vma
+ i
;
5618 found
= (struct a8_erratum_reloc
*)
5619 bsearch (&key
, a8_relocs
, num_a8_relocs
,
5620 sizeof (struct a8_erratum_reloc
),
5625 char *error_message
= NULL
;
5626 struct elf_link_hash_entry
*entry
;
5628 /* We don't care about the error returned from this
5629 function, only if there is glue or not. */
5630 entry
= find_thumb_glue (info
, found
->sym_name
,
5634 found
->non_a8_stub
= true;
5636 /* Keep a simpler condition, for the sake of clarity. */
5637 if (htab
->root
.splt
!= NULL
&& found
->hash
!= NULL
5638 && found
->hash
->root
.plt
.offset
!= (bfd_vma
) -1)
5641 if (found
->r_type
== R_ARM_THM_CALL
)
5643 if (found
->branch_type
== ST_BRANCH_TO_ARM
5645 force_target_arm
= true;
5647 force_target_thumb
= true;
5651 /* Check if we have an offending branch instruction. */
5653 if (found
&& found
->non_a8_stub
)
5654 /* We've already made a stub for this instruction, e.g.
5655 it's a long branch or a Thumb->ARM stub. Assume that
5656 stub will suffice to work around the A8 erratum (see
5657 setting of always_after_branch above). */
5661 offset
= (insn
& 0x7ff) << 1;
5662 offset
|= (insn
& 0x3f0000) >> 4;
5663 offset
|= (insn
& 0x2000) ? 0x40000 : 0;
5664 offset
|= (insn
& 0x800) ? 0x80000 : 0;
5665 offset
|= (insn
& 0x4000000) ? 0x100000 : 0;
5666 if (offset
& 0x100000)
5667 offset
|= ~ ((bfd_signed_vma
) 0xfffff);
5668 stub_type
= arm_stub_a8_veneer_b_cond
;
5670 else if (is_b
|| is_bl
|| is_blx
)
5672 int s
= (insn
& 0x4000000) != 0;
5673 int j1
= (insn
& 0x2000) != 0;
5674 int j2
= (insn
& 0x800) != 0;
5678 offset
= (insn
& 0x7ff) << 1;
5679 offset
|= (insn
& 0x3ff0000) >> 4;
5683 if (offset
& 0x1000000)
5684 offset
|= ~ ((bfd_signed_vma
) 0xffffff);
5687 offset
&= ~ ((bfd_signed_vma
) 3);
5689 stub_type
= is_blx
? arm_stub_a8_veneer_blx
:
5690 is_bl
? arm_stub_a8_veneer_bl
: arm_stub_a8_veneer_b
;
5693 if (stub_type
!= arm_stub_none
)
5695 bfd_vma pc_for_insn
= base_vma
+ i
+ 4;
5697 /* The original instruction is a BL, but the target is
5698 an ARM instruction. If we were not making a stub,
5699 the BL would have been converted to a BLX. Use the
5700 BLX stub instead in that case. */
5701 if (htab
->use_blx
&& force_target_arm
5702 && stub_type
== arm_stub_a8_veneer_bl
)
5704 stub_type
= arm_stub_a8_veneer_blx
;
5708 /* Conversely, if the original instruction was
5709 BLX but the target is Thumb mode, use the BL
5711 else if (force_target_thumb
5712 && stub_type
== arm_stub_a8_veneer_blx
)
5714 stub_type
= arm_stub_a8_veneer_bl
;
5720 pc_for_insn
&= ~ ((bfd_vma
) 3);
5722 /* If we found a relocation, use the proper destination,
5723 not the offset in the (unrelocated) instruction.
5724 Note this is always done if we switched the stub type
5728 (bfd_signed_vma
) (found
->destination
- pc_for_insn
);
5730 /* If the stub will use a Thumb-mode branch to a
5731 PLT target, redirect it to the preceding Thumb
5733 if (stub_type
!= arm_stub_a8_veneer_blx
&& use_plt
)
5734 offset
-= PLT_THUMB_STUB_SIZE
;
5736 target
= pc_for_insn
+ offset
;
5738 /* The BLX stub is ARM-mode code. Adjust the offset to
5739 take the different PC value (+8 instead of +4) into
5741 if (stub_type
== arm_stub_a8_veneer_blx
)
5744 if (((base_vma
+ i
) & ~0xfff) == (target
& ~0xfff))
5746 char *stub_name
= NULL
;
5748 if (num_a8_fixes
== a8_fix_table_size
)
5750 a8_fix_table_size
*= 2;
5751 a8_fixes
= (struct a8_erratum_fix
*)
5752 bfd_realloc (a8_fixes
,
5753 sizeof (struct a8_erratum_fix
)
5754 * a8_fix_table_size
);
5757 if (num_a8_fixes
< prev_num_a8_fixes
)
5759 /* If we're doing a subsequent scan,
5760 check if we've found the same fix as
5761 before, and try and reuse the stub
5763 stub_name
= a8_fixes
[num_a8_fixes
].stub_name
;
5764 if ((a8_fixes
[num_a8_fixes
].section
!= section
)
5765 || (a8_fixes
[num_a8_fixes
].offset
!= i
))
5769 *stub_changed_p
= true;
5775 stub_name
= (char *) bfd_malloc (8 + 1 + 8 + 1);
5776 if (stub_name
!= NULL
)
5777 sprintf (stub_name
, "%x:%x", section
->id
, i
);
5780 a8_fixes
[num_a8_fixes
].input_bfd
= input_bfd
;
5781 a8_fixes
[num_a8_fixes
].section
= section
;
5782 a8_fixes
[num_a8_fixes
].offset
= i
;
5783 a8_fixes
[num_a8_fixes
].target_offset
=
5785 a8_fixes
[num_a8_fixes
].orig_insn
= insn
;
5786 a8_fixes
[num_a8_fixes
].stub_name
= stub_name
;
5787 a8_fixes
[num_a8_fixes
].stub_type
= stub_type
;
5788 a8_fixes
[num_a8_fixes
].branch_type
=
5789 is_blx
? ST_BRANCH_TO_ARM
: ST_BRANCH_TO_THUMB
;
5796 i
+= insn_32bit
? 4 : 2;
5797 last_was_32bit
= insn_32bit
;
5798 last_was_branch
= is_32bit_branch
;
5802 if (elf_section_data (section
)->this_hdr
.contents
== NULL
)
5806 *a8_fixes_p
= a8_fixes
;
5807 *num_a8_fixes_p
= num_a8_fixes
;
5808 *a8_fix_table_size_p
= a8_fix_table_size
;
5813 /* Create or update a stub entry depending on whether the stub can already be
5814 found in HTAB. The stub is identified by:
5815 - its type STUB_TYPE
5816 - its source branch (note that several can share the same stub) whose
5817 section and relocation (if any) are given by SECTION and IRELA
5819 - its target symbol whose input section, hash, name, value and branch type
5820 are given in SYM_SEC, HASH, SYM_NAME, SYM_VALUE and BRANCH_TYPE
5823 If found, the value of the stub's target symbol is updated from SYM_VALUE
5824 and *NEW_STUB is set to FALSE. Otherwise, *NEW_STUB is set to
5825 TRUE and the stub entry is initialized.
5827 Returns the stub that was created or updated, or NULL if an error
5830 static struct elf32_arm_stub_hash_entry
*
5831 elf32_arm_create_stub (struct elf32_arm_link_hash_table
*htab
,
5832 enum elf32_arm_stub_type stub_type
, asection
*section
,
5833 Elf_Internal_Rela
*irela
, asection
*sym_sec
,
5834 struct elf32_arm_link_hash_entry
*hash
, char *sym_name
,
5835 bfd_vma sym_value
, enum arm_st_branch_type branch_type
,
5838 const asection
*id_sec
;
5840 struct elf32_arm_stub_hash_entry
*stub_entry
;
5841 unsigned int r_type
;
5842 bool sym_claimed
= arm_stub_sym_claimed (stub_type
);
5844 BFD_ASSERT (stub_type
!= arm_stub_none
);
5848 stub_name
= sym_name
;
5852 BFD_ASSERT (section
);
5853 BFD_ASSERT (section
->id
<= htab
->top_id
);
5855 /* Support for grouping stub sections. */
5856 id_sec
= htab
->stub_group
[section
->id
].link_sec
;
5858 /* Get the name of this stub. */
5859 stub_name
= elf32_arm_stub_name (id_sec
, sym_sec
, hash
, irela
,
5865 stub_entry
= arm_stub_hash_lookup (&htab
->stub_hash_table
, stub_name
, false,
5867 /* The proper stub has already been created, just update its value. */
5868 if (stub_entry
!= NULL
)
5872 stub_entry
->target_value
= sym_value
;
5876 stub_entry
= elf32_arm_add_stub (stub_name
, section
, htab
, stub_type
);
5877 if (stub_entry
== NULL
)
5884 stub_entry
->target_value
= sym_value
;
5885 stub_entry
->target_section
= sym_sec
;
5886 stub_entry
->stub_type
= stub_type
;
5887 stub_entry
->h
= hash
;
5888 stub_entry
->branch_type
= branch_type
;
5891 stub_entry
->output_name
= sym_name
;
5894 if (sym_name
== NULL
)
5895 sym_name
= "unnamed";
5896 stub_entry
->output_name
= (char *)
5897 bfd_alloc (htab
->stub_bfd
, sizeof (THUMB2ARM_GLUE_ENTRY_NAME
)
5898 + strlen (sym_name
));
5899 if (stub_entry
->output_name
== NULL
)
5905 /* For historical reasons, use the existing names for ARM-to-Thumb and
5906 Thumb-to-ARM stubs. */
5907 r_type
= ELF32_R_TYPE (irela
->r_info
);
5908 if ((r_type
== (unsigned int) R_ARM_THM_CALL
5909 || r_type
== (unsigned int) R_ARM_THM_JUMP24
5910 || r_type
== (unsigned int) R_ARM_THM_JUMP19
)
5911 && branch_type
== ST_BRANCH_TO_ARM
)
5912 sprintf (stub_entry
->output_name
, THUMB2ARM_GLUE_ENTRY_NAME
, sym_name
);
5913 else if ((r_type
== (unsigned int) R_ARM_CALL
5914 || r_type
== (unsigned int) R_ARM_JUMP24
)
5915 && branch_type
== ST_BRANCH_TO_THUMB
)
5916 sprintf (stub_entry
->output_name
, ARM2THUMB_GLUE_ENTRY_NAME
, sym_name
);
5918 sprintf (stub_entry
->output_name
, STUB_ENTRY_NAME
, sym_name
);
5925 /* Scan symbols in INPUT_BFD to identify secure entry functions needing a
5926 gateway veneer to transition from non secure to secure state and create them
5929 "ARMv8-M Security Extensions: Requirements on Development Tools" document
5930 defines the conditions that govern Secure Gateway veneer creation for a
5931 given symbol <SYM> as follows:
5932 - it has function type
5933 - it has non local binding
5934 - a symbol named __acle_se_<SYM> (called special symbol) exists with the
5935 same type, binding and value as <SYM> (called normal symbol).
5936 An entry function can handle secure state transition itself in which case
5937 its special symbol would have a different value from the normal symbol.
5939 OUT_ATTR gives the output attributes, SYM_HASHES the symbol index to hash
5940 entry mapping while HTAB gives the name to hash entry mapping.
5941 *CMSE_STUB_CREATED is increased by the number of secure gateway veneer
5944 The return value gives whether a stub failed to be allocated. */
5947 cmse_scan (bfd
*input_bfd
, struct elf32_arm_link_hash_table
*htab
,
5948 obj_attribute
*out_attr
, struct elf_link_hash_entry
**sym_hashes
,
5949 int *cmse_stub_created
)
5951 const struct elf_backend_data
*bed
;
5952 Elf_Internal_Shdr
*symtab_hdr
;
5953 unsigned i
, j
, sym_count
, ext_start
;
5954 Elf_Internal_Sym
*cmse_sym
, *local_syms
;
5955 struct elf32_arm_link_hash_entry
*hash
, *cmse_hash
= NULL
;
5956 enum arm_st_branch_type branch_type
;
5957 char *sym_name
, *lsym_name
;
5960 struct elf32_arm_stub_hash_entry
*stub_entry
;
5961 bool is_v8m
, new_stub
, cmse_invalid
, ret
= true;
5963 bed
= get_elf_backend_data (input_bfd
);
5964 symtab_hdr
= &elf_tdata (input_bfd
)->symtab_hdr
;
5965 sym_count
= symtab_hdr
->sh_size
/ bed
->s
->sizeof_sym
;
5966 ext_start
= symtab_hdr
->sh_info
;
5967 is_v8m
= (out_attr
[Tag_CPU_arch
].i
>= TAG_CPU_ARCH_V8M_BASE
5968 && out_attr
[Tag_CPU_arch_profile
].i
== 'M');
5970 local_syms
= (Elf_Internal_Sym
*) symtab_hdr
->contents
;
5971 if (local_syms
== NULL
)
5972 local_syms
= bfd_elf_get_elf_syms (input_bfd
, symtab_hdr
,
5973 symtab_hdr
->sh_info
, 0, NULL
, NULL
,
5975 if (symtab_hdr
->sh_info
&& local_syms
== NULL
)
5979 for (i
= 0; i
< sym_count
; i
++)
5981 cmse_invalid
= false;
5985 cmse_sym
= &local_syms
[i
];
5986 sym_name
= bfd_elf_string_from_elf_section (input_bfd
,
5987 symtab_hdr
->sh_link
,
5989 if (!sym_name
|| !startswith (sym_name
, CMSE_PREFIX
))
5992 /* Special symbol with local binding. */
5993 cmse_invalid
= true;
5997 cmse_hash
= elf32_arm_hash_entry (sym_hashes
[i
- ext_start
]);
5998 sym_name
= (char *) cmse_hash
->root
.root
.root
.string
;
5999 if (!startswith (sym_name
, CMSE_PREFIX
))
6002 /* Special symbol has incorrect binding or type. */
6003 if ((cmse_hash
->root
.root
.type
!= bfd_link_hash_defined
6004 && cmse_hash
->root
.root
.type
!= bfd_link_hash_defweak
)
6005 || cmse_hash
->root
.type
!= STT_FUNC
)
6006 cmse_invalid
= true;
6011 _bfd_error_handler (_("%pB: special symbol `%s' only allowed for "
6012 "ARMv8-M architecture or later"),
6013 input_bfd
, sym_name
);
6014 is_v8m
= true; /* Avoid multiple warning. */
6020 _bfd_error_handler (_("%pB: invalid special symbol `%s'; it must be"
6021 " a global or weak function symbol"),
6022 input_bfd
, sym_name
);
6028 sym_name
+= strlen (CMSE_PREFIX
);
6029 hash
= (struct elf32_arm_link_hash_entry
*)
6030 elf_link_hash_lookup (&(htab
)->root
, sym_name
, false, false, true);
6032 /* No associated normal symbol or it is neither global nor weak. */
6034 || (hash
->root
.root
.type
!= bfd_link_hash_defined
6035 && hash
->root
.root
.type
!= bfd_link_hash_defweak
)
6036 || hash
->root
.type
!= STT_FUNC
)
6038 /* Initialize here to avoid warning about use of possibly
6039 uninitialized variable. */
6044 /* Searching for a normal symbol with local binding. */
6045 for (; j
< ext_start
; j
++)
6048 bfd_elf_string_from_elf_section (input_bfd
,
6049 symtab_hdr
->sh_link
,
6050 local_syms
[j
].st_name
);
6051 if (!strcmp (sym_name
, lsym_name
))
6056 if (hash
|| j
< ext_start
)
6059 (_("%pB: invalid standard symbol `%s'; it must be "
6060 "a global or weak function symbol"),
6061 input_bfd
, sym_name
);
6065 (_("%pB: absent standard symbol `%s'"), input_bfd
, sym_name
);
6071 sym_value
= hash
->root
.root
.u
.def
.value
;
6072 section
= hash
->root
.root
.u
.def
.section
;
6074 if (cmse_hash
->root
.root
.u
.def
.section
!= section
)
6077 (_("%pB: `%s' and its special symbol are in different sections"),
6078 input_bfd
, sym_name
);
6081 if (cmse_hash
->root
.root
.u
.def
.value
!= sym_value
)
6082 continue; /* Ignore: could be an entry function starting with SG. */
6084 /* If this section is a link-once section that will be discarded, then
6085 don't create any stubs. */
6086 if (section
->output_section
== NULL
)
6089 (_("%pB: entry function `%s' not output"), input_bfd
, sym_name
);
6093 if (hash
->root
.size
== 0)
6096 (_("%pB: entry function `%s' is empty"), input_bfd
, sym_name
);
6102 branch_type
= ARM_GET_SYM_BRANCH_TYPE (hash
->root
.target_internal
);
6104 = elf32_arm_create_stub (htab
, arm_stub_cmse_branch_thumb_only
,
6105 NULL
, NULL
, section
, hash
, sym_name
,
6106 sym_value
, branch_type
, &new_stub
);
6108 if (stub_entry
== NULL
)
6112 BFD_ASSERT (new_stub
);
6113 (*cmse_stub_created
)++;
6117 if (!symtab_hdr
->contents
)
6122 /* Return TRUE iff a symbol identified by its linker HASH entry is a secure
6123 code entry function, ie can be called from non secure code without using a
6127 cmse_entry_fct_p (struct elf32_arm_link_hash_entry
*hash
)
6129 bfd_byte contents
[4];
6130 uint32_t first_insn
;
6135 /* Defined symbol of function type. */
6136 if (hash
->root
.root
.type
!= bfd_link_hash_defined
6137 && hash
->root
.root
.type
!= bfd_link_hash_defweak
)
6139 if (hash
->root
.type
!= STT_FUNC
)
6142 /* Read first instruction. */
6143 section
= hash
->root
.root
.u
.def
.section
;
6144 abfd
= section
->owner
;
6145 offset
= hash
->root
.root
.u
.def
.value
- section
->vma
;
6146 if (!bfd_get_section_contents (abfd
, section
, contents
, offset
,
6150 first_insn
= bfd_get_32 (abfd
, contents
);
6152 /* Starts by SG instruction. */
6153 return first_insn
== 0xe97fe97f;
6156 /* Output the name (in symbol table) of the veneer GEN_ENTRY if it is a new
6157 secure gateway veneers (ie. the veneers was not in the input import library)
6158 and there is no output import library (GEN_INFO->out_implib_bfd is NULL. */
6161 arm_list_new_cmse_stub (struct bfd_hash_entry
*gen_entry
, void *gen_info
)
6163 struct elf32_arm_stub_hash_entry
*stub_entry
;
6164 struct bfd_link_info
*info
;
6166 /* Massage our args to the form they really have. */
6167 stub_entry
= (struct elf32_arm_stub_hash_entry
*) gen_entry
;
6168 info
= (struct bfd_link_info
*) gen_info
;
6170 if (info
->out_implib_bfd
)
6173 if (stub_entry
->stub_type
!= arm_stub_cmse_branch_thumb_only
)
6176 if (stub_entry
->stub_offset
== (bfd_vma
) -1)
6177 _bfd_error_handler (" %s", stub_entry
->output_name
);
6182 /* Set offset of each secure gateway veneers so that its address remain
6183 identical to the one in the input import library referred by
6184 HTAB->in_implib_bfd. A warning is issued for veneers that disappeared
6185 (present in input import library but absent from the executable being
6186 linked) or if new veneers appeared and there is no output import library
6187 (INFO->out_implib_bfd is NULL and *CMSE_STUB_CREATED is bigger than the
6188 number of secure gateway veneers found in the input import library.
6190 The function returns whether an error occurred. If no error occurred,
6191 *CMSE_STUB_CREATED gives the number of SG veneers created by both cmse_scan
6192 and this function and HTAB->new_cmse_stub_offset is set to the biggest
6193 veneer observed set for new veneers to be layed out after. */
6196 set_cmse_veneer_addr_from_implib (struct bfd_link_info
*info
,
6197 struct elf32_arm_link_hash_table
*htab
,
6198 int *cmse_stub_created
)
6205 asection
*stub_out_sec
;
6207 Elf_Internal_Sym
*intsym
;
6208 const char *out_sec_name
;
6209 bfd_size_type cmse_stub_size
;
6210 asymbol
**sympp
= NULL
, *sym
;
6211 struct elf32_arm_link_hash_entry
*hash
;
6212 const insn_sequence
*cmse_stub_template
;
6213 struct elf32_arm_stub_hash_entry
*stub_entry
;
6214 int cmse_stub_template_size
, new_cmse_stubs_created
= *cmse_stub_created
;
6215 bfd_vma veneer_value
, stub_offset
, next_cmse_stub_offset
;
6216 bfd_vma cmse_stub_array_start
= (bfd_vma
) -1, cmse_stub_sec_vma
= 0;
6218 /* No input secure gateway import library. */
6219 if (!htab
->in_implib_bfd
)
6222 in_implib_bfd
= htab
->in_implib_bfd
;
6223 if (!htab
->cmse_implib
)
6225 _bfd_error_handler (_("%pB: --in-implib only supported for Secure "
6226 "Gateway import libraries"), in_implib_bfd
);
6230 /* Get symbol table size. */
6231 symsize
= bfd_get_symtab_upper_bound (in_implib_bfd
);
6235 /* Read in the input secure gateway import library's symbol table. */
6236 sympp
= (asymbol
**) bfd_malloc (symsize
);
6240 symcount
= bfd_canonicalize_symtab (in_implib_bfd
, sympp
);
6247 htab
->new_cmse_stub_offset
= 0;
6249 find_stub_size_and_template (arm_stub_cmse_branch_thumb_only
,
6250 &cmse_stub_template
,
6251 &cmse_stub_template_size
);
6253 arm_dedicated_stub_output_section_name (arm_stub_cmse_branch_thumb_only
);
6255 bfd_get_section_by_name (htab
->obfd
, out_sec_name
);
6256 if (stub_out_sec
!= NULL
)
6257 cmse_stub_sec_vma
= stub_out_sec
->vma
;
6259 /* Set addresses of veneers mentionned in input secure gateway import
6260 library's symbol table. */
6261 for (i
= 0; i
< symcount
; i
++)
6265 sym_name
= (char *) bfd_asymbol_name (sym
);
6266 intsym
= &((elf_symbol_type
*) sym
)->internal_elf_sym
;
6268 if (sym
->section
!= bfd_abs_section_ptr
6269 || !(flags
& (BSF_GLOBAL
| BSF_WEAK
))
6270 || (flags
& BSF_FUNCTION
) != BSF_FUNCTION
6271 || (ARM_GET_SYM_BRANCH_TYPE (intsym
->st_target_internal
)
6272 != ST_BRANCH_TO_THUMB
))
6274 _bfd_error_handler (_("%pB: invalid import library entry: `%s'; "
6275 "symbol should be absolute, global and "
6276 "refer to Thumb functions"),
6277 in_implib_bfd
, sym_name
);
6282 veneer_value
= bfd_asymbol_value (sym
);
6283 stub_offset
= veneer_value
- cmse_stub_sec_vma
;
6284 stub_entry
= arm_stub_hash_lookup (&htab
->stub_hash_table
, sym_name
,
6286 hash
= (struct elf32_arm_link_hash_entry
*)
6287 elf_link_hash_lookup (&(htab
)->root
, sym_name
, false, false, true);
6289 /* Stub entry should have been created by cmse_scan or the symbol be of
6290 a secure function callable from non secure code. */
6291 if (!stub_entry
&& !hash
)
6296 (_("entry function `%s' disappeared from secure code"), sym_name
);
6297 hash
= (struct elf32_arm_link_hash_entry
*)
6298 elf_link_hash_lookup (&(htab
)->root
, sym_name
, true, true, true);
6300 = elf32_arm_create_stub (htab
, arm_stub_cmse_branch_thumb_only
,
6301 NULL
, NULL
, bfd_abs_section_ptr
, hash
,
6302 sym_name
, veneer_value
,
6303 ST_BRANCH_TO_THUMB
, &new_stub
);
6304 if (stub_entry
== NULL
)
6308 BFD_ASSERT (new_stub
);
6309 new_cmse_stubs_created
++;
6310 (*cmse_stub_created
)++;
6312 stub_entry
->stub_template_size
= stub_entry
->stub_size
= 0;
6313 stub_entry
->stub_offset
= stub_offset
;
6315 /* Symbol found is not callable from non secure code. */
6316 else if (!stub_entry
)
6318 if (!cmse_entry_fct_p (hash
))
6320 _bfd_error_handler (_("`%s' refers to a non entry function"),
6328 /* Only stubs for SG veneers should have been created. */
6329 BFD_ASSERT (stub_entry
->stub_type
== arm_stub_cmse_branch_thumb_only
);
6331 /* Check visibility hasn't changed. */
6332 if (!!(flags
& BSF_GLOBAL
)
6333 != (hash
->root
.root
.type
== bfd_link_hash_defined
))
6335 (_("%pB: visibility of symbol `%s' has changed"), in_implib_bfd
,
6338 stub_entry
->stub_offset
= stub_offset
;
6341 /* Size should match that of a SG veneer. */
6342 if (intsym
->st_size
!= cmse_stub_size
)
6344 _bfd_error_handler (_("%pB: incorrect size for symbol `%s'"),
6345 in_implib_bfd
, sym_name
);
6349 /* Previous veneer address is before current SG veneer section. */
6350 if (veneer_value
< cmse_stub_sec_vma
)
6352 /* Avoid offset underflow. */
6354 stub_entry
->stub_offset
= 0;
6359 /* Complain if stub offset not a multiple of stub size. */
6360 if (stub_offset
% cmse_stub_size
)
6363 (_("offset of veneer for entry function `%s' not a multiple of "
6364 "its size"), sym_name
);
6371 new_cmse_stubs_created
--;
6372 if (veneer_value
< cmse_stub_array_start
)
6373 cmse_stub_array_start
= veneer_value
;
6374 next_cmse_stub_offset
= stub_offset
+ ((cmse_stub_size
+ 7) & ~7);
6375 if (next_cmse_stub_offset
> htab
->new_cmse_stub_offset
)
6376 htab
->new_cmse_stub_offset
= next_cmse_stub_offset
;
6379 if (!info
->out_implib_bfd
&& new_cmse_stubs_created
!= 0)
6381 BFD_ASSERT (new_cmse_stubs_created
> 0);
6383 (_("new entry function(s) introduced but no output import library "
6385 bfd_hash_traverse (&htab
->stub_hash_table
, arm_list_new_cmse_stub
, info
);
6388 if (cmse_stub_array_start
!= cmse_stub_sec_vma
)
6391 (_("start address of `%s' is different from previous link"),
6401 /* Determine and set the size of the stub section for a final link.
6403 The basic idea here is to examine all the relocations looking for
6404 PC-relative calls to a target that is unreachable with a "bl"
6408 elf32_arm_size_stubs (bfd
*output_bfd
,
6410 struct bfd_link_info
*info
,
6411 bfd_signed_vma group_size
,
6412 asection
* (*add_stub_section
) (const char *, asection
*,
6415 void (*layout_sections_again
) (void))
6418 obj_attribute
*out_attr
;
6419 int cmse_stub_created
= 0;
6420 bfd_size_type stub_group_size
;
6421 bool m_profile
, stubs_always_after_branch
, first_veneer_scan
= true;
6422 struct elf32_arm_link_hash_table
*htab
= elf32_arm_hash_table (info
);
6423 struct a8_erratum_fix
*a8_fixes
= NULL
;
6424 unsigned int num_a8_fixes
= 0, a8_fix_table_size
= 10;
6425 struct a8_erratum_reloc
*a8_relocs
= NULL
;
6426 unsigned int num_a8_relocs
= 0, a8_reloc_table_size
= 10, i
;
6431 if (htab
->fix_cortex_a8
)
6433 a8_fixes
= (struct a8_erratum_fix
*)
6434 bfd_zmalloc (sizeof (struct a8_erratum_fix
) * a8_fix_table_size
);
6435 a8_relocs
= (struct a8_erratum_reloc
*)
6436 bfd_zmalloc (sizeof (struct a8_erratum_reloc
) * a8_reloc_table_size
);
6439 /* Propagate mach to stub bfd, because it may not have been
6440 finalized when we created stub_bfd. */
6441 bfd_set_arch_mach (stub_bfd
, bfd_get_arch (output_bfd
),
6442 bfd_get_mach (output_bfd
));
6444 /* Stash our params away. */
6445 htab
->stub_bfd
= stub_bfd
;
6446 htab
->add_stub_section
= add_stub_section
;
6447 htab
->layout_sections_again
= layout_sections_again
;
6448 stubs_always_after_branch
= group_size
< 0;
6450 out_attr
= elf_known_obj_attributes_proc (output_bfd
);
6451 m_profile
= out_attr
[Tag_CPU_arch_profile
].i
== 'M';
6453 /* The Cortex-A8 erratum fix depends on stubs not being in the same 4K page
6454 as the first half of a 32-bit branch straddling two 4K pages. This is a
6455 crude way of enforcing that. */
6456 if (htab
->fix_cortex_a8
)
6457 stubs_always_after_branch
= 1;
6460 stub_group_size
= -group_size
;
6462 stub_group_size
= group_size
;
6464 if (stub_group_size
== 1)
6466 /* Default values. */
6467 /* Thumb branch range is +-4MB has to be used as the default
6468 maximum size (a given section can contain both ARM and Thumb
6469 code, so the worst case has to be taken into account).
6471 This value is 24K less than that, which allows for 2025
6472 12-byte stubs. If we exceed that, then we will fail to link.
6473 The user will have to relink with an explicit group size
6475 stub_group_size
= 4170000;
6478 group_sections (htab
, stub_group_size
, stubs_always_after_branch
);
6480 /* If we're applying the cortex A8 fix, we need to determine the
6481 program header size now, because we cannot change it later --
6482 that could alter section placements. Notice the A8 erratum fix
6483 ends up requiring the section addresses to remain unchanged
6484 modulo the page size. That's something we cannot represent
6485 inside BFD, and we don't want to force the section alignment to
6486 be the page size. */
6487 if (htab
->fix_cortex_a8
)
6488 (*htab
->layout_sections_again
) ();
6493 unsigned int bfd_indx
;
6495 enum elf32_arm_stub_type stub_type
;
6496 bool stub_changed
= false;
6497 unsigned prev_num_a8_fixes
= num_a8_fixes
;
6500 for (input_bfd
= info
->input_bfds
, bfd_indx
= 0;
6502 input_bfd
= input_bfd
->link
.next
, bfd_indx
++)
6504 Elf_Internal_Shdr
*symtab_hdr
;
6506 Elf_Internal_Sym
*local_syms
= NULL
;
6508 if (!is_arm_elf (input_bfd
))
6510 if ((input_bfd
->flags
& DYNAMIC
) != 0
6511 && (elf_sym_hashes (input_bfd
) == NULL
6512 || (elf_dyn_lib_class (input_bfd
) & DYN_AS_NEEDED
) != 0))
6517 /* We'll need the symbol table in a second. */
6518 symtab_hdr
= &elf_tdata (input_bfd
)->symtab_hdr
;
6519 if (symtab_hdr
->sh_info
== 0)
6522 /* Limit scan of symbols to object file whose profile is
6523 Microcontroller to not hinder performance in the general case. */
6524 if (m_profile
&& first_veneer_scan
)
6526 struct elf_link_hash_entry
**sym_hashes
;
6528 sym_hashes
= elf_sym_hashes (input_bfd
);
6529 if (!cmse_scan (input_bfd
, htab
, out_attr
, sym_hashes
,
6530 &cmse_stub_created
))
6531 goto error_ret_free_local
;
6533 if (cmse_stub_created
!= 0)
6534 stub_changed
= true;
6537 /* Walk over each section attached to the input bfd. */
6538 for (section
= input_bfd
->sections
;
6540 section
= section
->next
)
6542 Elf_Internal_Rela
*internal_relocs
, *irelaend
, *irela
;
6544 /* If there aren't any relocs, then there's nothing more
6546 if ((section
->flags
& SEC_RELOC
) == 0
6547 || section
->reloc_count
== 0
6548 || (section
->flags
& SEC_CODE
) == 0)
6551 /* If this section is a link-once section that will be
6552 discarded, then don't create any stubs. */
6553 if (section
->output_section
== NULL
6554 || section
->output_section
->owner
!= output_bfd
)
6557 /* Get the relocs. */
6559 = _bfd_elf_link_read_relocs (input_bfd
, section
, NULL
,
6560 NULL
, info
->keep_memory
);
6561 if (internal_relocs
== NULL
)
6562 goto error_ret_free_local
;
6564 /* Now examine each relocation. */
6565 irela
= internal_relocs
;
6566 irelaend
= irela
+ section
->reloc_count
;
6567 for (; irela
< irelaend
; irela
++)
6569 unsigned int r_type
, r_indx
;
6572 bfd_vma destination
;
6573 struct elf32_arm_link_hash_entry
*hash
;
6574 const char *sym_name
;
6575 unsigned char st_type
;
6576 enum arm_st_branch_type branch_type
;
6577 bool created_stub
= false;
6579 r_type
= ELF32_R_TYPE (irela
->r_info
);
6580 r_indx
= ELF32_R_SYM (irela
->r_info
);
6582 if (r_type
>= (unsigned int) R_ARM_max
)
6584 bfd_set_error (bfd_error_bad_value
);
6585 error_ret_free_internal
:
6586 if (elf_section_data (section
)->relocs
== NULL
)
6587 free (internal_relocs
);
6589 error_ret_free_local
:
6590 if (symtab_hdr
->contents
!= (unsigned char *) local_syms
)
6596 if (r_indx
>= symtab_hdr
->sh_info
)
6597 hash
= elf32_arm_hash_entry
6598 (elf_sym_hashes (input_bfd
)
6599 [r_indx
- symtab_hdr
->sh_info
]);
6601 /* Only look for stubs on branch instructions, or
6602 non-relaxed TLSCALL */
6603 if ((r_type
!= (unsigned int) R_ARM_CALL
)
6604 && (r_type
!= (unsigned int) R_ARM_THM_CALL
)
6605 && (r_type
!= (unsigned int) R_ARM_JUMP24
)
6606 && (r_type
!= (unsigned int) R_ARM_THM_JUMP19
)
6607 && (r_type
!= (unsigned int) R_ARM_THM_XPC22
)
6608 && (r_type
!= (unsigned int) R_ARM_THM_JUMP24
)
6609 && (r_type
!= (unsigned int) R_ARM_PLT32
)
6610 && !((r_type
== (unsigned int) R_ARM_TLS_CALL
6611 || r_type
== (unsigned int) R_ARM_THM_TLS_CALL
)
6612 && r_type
== (elf32_arm_tls_transition
6614 (struct elf_link_hash_entry
*) hash
))
6615 && ((hash
? hash
->tls_type
6616 : (elf32_arm_local_got_tls_type
6617 (input_bfd
)[r_indx
]))
6618 & GOT_TLS_GDESC
) != 0))
6621 /* Now determine the call target, its name, value,
6628 if (r_type
== (unsigned int) R_ARM_TLS_CALL
6629 || r_type
== (unsigned int) R_ARM_THM_TLS_CALL
)
6631 /* A non-relaxed TLS call. The target is the
6632 plt-resident trampoline and nothing to do
6634 BFD_ASSERT (htab
->tls_trampoline
> 0);
6635 sym_sec
= htab
->root
.splt
;
6636 sym_value
= htab
->tls_trampoline
;
6639 branch_type
= ST_BRANCH_TO_ARM
;
6643 /* It's a local symbol. */
6644 Elf_Internal_Sym
*sym
;
6646 if (local_syms
== NULL
)
6649 = (Elf_Internal_Sym
*) symtab_hdr
->contents
;
6650 if (local_syms
== NULL
)
6652 = bfd_elf_get_elf_syms (input_bfd
, symtab_hdr
,
6653 symtab_hdr
->sh_info
, 0,
6655 if (local_syms
== NULL
)
6656 goto error_ret_free_internal
;
6659 sym
= local_syms
+ r_indx
;
6660 if (sym
->st_shndx
== SHN_UNDEF
)
6661 sym_sec
= bfd_und_section_ptr
;
6662 else if (sym
->st_shndx
== SHN_ABS
)
6663 sym_sec
= bfd_abs_section_ptr
;
6664 else if (sym
->st_shndx
== SHN_COMMON
)
6665 sym_sec
= bfd_com_section_ptr
;
6668 bfd_section_from_elf_index (input_bfd
, sym
->st_shndx
);
6671 /* This is an undefined symbol. It can never
6675 if (ELF_ST_TYPE (sym
->st_info
) != STT_SECTION
)
6676 sym_value
= sym
->st_value
;
6677 destination
= (sym_value
+ irela
->r_addend
6678 + sym_sec
->output_offset
6679 + sym_sec
->output_section
->vma
);
6680 st_type
= ELF_ST_TYPE (sym
->st_info
);
6682 ARM_GET_SYM_BRANCH_TYPE (sym
->st_target_internal
);
6684 = bfd_elf_string_from_elf_section (input_bfd
,
6685 symtab_hdr
->sh_link
,
6690 /* It's an external symbol. */
6691 while (hash
->root
.root
.type
== bfd_link_hash_indirect
6692 || hash
->root
.root
.type
== bfd_link_hash_warning
)
6693 hash
= ((struct elf32_arm_link_hash_entry
*)
6694 hash
->root
.root
.u
.i
.link
);
6696 if (hash
->root
.root
.type
== bfd_link_hash_defined
6697 || hash
->root
.root
.type
== bfd_link_hash_defweak
)
6699 sym_sec
= hash
->root
.root
.u
.def
.section
;
6700 sym_value
= hash
->root
.root
.u
.def
.value
;
6702 struct elf32_arm_link_hash_table
*globals
=
6703 elf32_arm_hash_table (info
);
6705 /* For a destination in a shared library,
6706 use the PLT stub as target address to
6707 decide whether a branch stub is
6710 && globals
->root
.splt
!= NULL
6712 && hash
->root
.plt
.offset
!= (bfd_vma
) -1)
6714 sym_sec
= globals
->root
.splt
;
6715 sym_value
= hash
->root
.plt
.offset
;
6716 if (sym_sec
->output_section
!= NULL
)
6717 destination
= (sym_value
6718 + sym_sec
->output_offset
6719 + sym_sec
->output_section
->vma
);
6721 else if (sym_sec
->output_section
!= NULL
)
6722 destination
= (sym_value
+ irela
->r_addend
6723 + sym_sec
->output_offset
6724 + sym_sec
->output_section
->vma
);
6726 else if ((hash
->root
.root
.type
== bfd_link_hash_undefined
)
6727 || (hash
->root
.root
.type
== bfd_link_hash_undefweak
))
6729 /* For a shared library, use the PLT stub as
6730 target address to decide whether a long
6731 branch stub is needed.
6732 For absolute code, they cannot be handled. */
6733 struct elf32_arm_link_hash_table
*globals
=
6734 elf32_arm_hash_table (info
);
6737 && globals
->root
.splt
!= NULL
6739 && hash
->root
.plt
.offset
!= (bfd_vma
) -1)
6741 sym_sec
= globals
->root
.splt
;
6742 sym_value
= hash
->root
.plt
.offset
;
6743 if (sym_sec
->output_section
!= NULL
)
6744 destination
= (sym_value
6745 + sym_sec
->output_offset
6746 + sym_sec
->output_section
->vma
);
6753 bfd_set_error (bfd_error_bad_value
);
6754 goto error_ret_free_internal
;
6756 st_type
= hash
->root
.type
;
6758 ARM_GET_SYM_BRANCH_TYPE (hash
->root
.target_internal
);
6759 sym_name
= hash
->root
.root
.root
.string
;
6765 struct elf32_arm_stub_hash_entry
*stub_entry
;
6767 /* Determine what (if any) linker stub is needed. */
6768 stub_type
= arm_type_of_stub (info
, section
, irela
,
6769 st_type
, &branch_type
,
6770 hash
, destination
, sym_sec
,
6771 input_bfd
, sym_name
);
6772 if (stub_type
== arm_stub_none
)
6775 /* We've either created a stub for this reloc already,
6776 or we are about to. */
6778 elf32_arm_create_stub (htab
, stub_type
, section
, irela
,
6780 (char *) sym_name
, sym_value
,
6781 branch_type
, &new_stub
);
6783 created_stub
= stub_entry
!= NULL
;
6785 goto error_ret_free_internal
;
6789 stub_changed
= true;
6793 /* Look for relocations which might trigger Cortex-A8
6795 if (htab
->fix_cortex_a8
6796 && (r_type
== (unsigned int) R_ARM_THM_JUMP24
6797 || r_type
== (unsigned int) R_ARM_THM_JUMP19
6798 || r_type
== (unsigned int) R_ARM_THM_CALL
6799 || r_type
== (unsigned int) R_ARM_THM_XPC22
))
6801 bfd_vma from
= section
->output_section
->vma
6802 + section
->output_offset
6805 if ((from
& 0xfff) == 0xffe)
6807 /* Found a candidate. Note we haven't checked the
6808 destination is within 4K here: if we do so (and
6809 don't create an entry in a8_relocs) we can't tell
6810 that a branch should have been relocated when
6812 if (num_a8_relocs
== a8_reloc_table_size
)
6814 a8_reloc_table_size
*= 2;
6815 a8_relocs
= (struct a8_erratum_reloc
*)
6816 bfd_realloc (a8_relocs
,
6817 sizeof (struct a8_erratum_reloc
)
6818 * a8_reloc_table_size
);
6821 a8_relocs
[num_a8_relocs
].from
= from
;
6822 a8_relocs
[num_a8_relocs
].destination
= destination
;
6823 a8_relocs
[num_a8_relocs
].r_type
= r_type
;
6824 a8_relocs
[num_a8_relocs
].branch_type
= branch_type
;
6825 a8_relocs
[num_a8_relocs
].sym_name
= sym_name
;
6826 a8_relocs
[num_a8_relocs
].non_a8_stub
= created_stub
;
6827 a8_relocs
[num_a8_relocs
].hash
= hash
;
6834 /* We're done with the internal relocs, free them. */
6835 if (elf_section_data (section
)->relocs
== NULL
)
6836 free (internal_relocs
);
6839 if (htab
->fix_cortex_a8
)
6841 /* Sort relocs which might apply to Cortex-A8 erratum. */
6842 qsort (a8_relocs
, num_a8_relocs
,
6843 sizeof (struct a8_erratum_reloc
),
6846 /* Scan for branches which might trigger Cortex-A8 erratum. */
6847 if (cortex_a8_erratum_scan (input_bfd
, info
, &a8_fixes
,
6848 &num_a8_fixes
, &a8_fix_table_size
,
6849 a8_relocs
, num_a8_relocs
,
6850 prev_num_a8_fixes
, &stub_changed
)
6852 goto error_ret_free_local
;
6855 if (local_syms
!= NULL
6856 && symtab_hdr
->contents
!= (unsigned char *) local_syms
)
6858 if (!info
->keep_memory
)
6861 symtab_hdr
->contents
= (unsigned char *) local_syms
;
6865 if (first_veneer_scan
6866 && !set_cmse_veneer_addr_from_implib (info
, htab
,
6867 &cmse_stub_created
))
6870 if (prev_num_a8_fixes
!= num_a8_fixes
)
6871 stub_changed
= true;
6876 /* OK, we've added some stubs. Find out the new size of the
6878 for (stub_sec
= htab
->stub_bfd
->sections
;
6880 stub_sec
= stub_sec
->next
)
6882 /* Ignore non-stub sections. */
6883 if (!strstr (stub_sec
->name
, STUB_SUFFIX
))
6889 /* Add new SG veneers after those already in the input import
6891 for (stub_type
= arm_stub_none
+ 1; stub_type
< max_stub_type
;
6894 bfd_vma
*start_offset_p
;
6895 asection
**stub_sec_p
;
6897 start_offset_p
= arm_new_stubs_start_offset_ptr (htab
, stub_type
);
6898 stub_sec_p
= arm_dedicated_stub_input_section_ptr (htab
, stub_type
);
6899 if (start_offset_p
== NULL
)
6902 BFD_ASSERT (stub_sec_p
!= NULL
);
6903 if (*stub_sec_p
!= NULL
)
6904 (*stub_sec_p
)->size
= *start_offset_p
;
6907 /* Compute stub section size, considering padding. */
6908 bfd_hash_traverse (&htab
->stub_hash_table
, arm_size_one_stub
, htab
);
6909 for (stub_type
= arm_stub_none
+ 1; stub_type
< max_stub_type
;
6913 asection
**stub_sec_p
;
6915 padding
= arm_dedicated_stub_section_padding (stub_type
);
6916 stub_sec_p
= arm_dedicated_stub_input_section_ptr (htab
, stub_type
);
6917 /* Skip if no stub input section or no stub section padding
6919 if ((stub_sec_p
!= NULL
&& *stub_sec_p
== NULL
) || padding
== 0)
6921 /* Stub section padding required but no dedicated section. */
6922 BFD_ASSERT (stub_sec_p
);
6924 size
= (*stub_sec_p
)->size
;
6925 size
= (size
+ padding
- 1) & ~(padding
- 1);
6926 (*stub_sec_p
)->size
= size
;
6929 /* Add Cortex-A8 erratum veneers to stub section sizes too. */
6930 if (htab
->fix_cortex_a8
)
6931 for (i
= 0; i
< num_a8_fixes
; i
++)
6933 stub_sec
= elf32_arm_create_or_find_stub_sec (NULL
,
6934 a8_fixes
[i
].section
, htab
, a8_fixes
[i
].stub_type
);
6936 if (stub_sec
== NULL
)
6940 += find_stub_size_and_template (a8_fixes
[i
].stub_type
, NULL
,
6945 /* Ask the linker to do its stuff. */
6946 (*htab
->layout_sections_again
) ();
6947 first_veneer_scan
= false;
6950 /* Add stubs for Cortex-A8 erratum fixes now. */
6951 if (htab
->fix_cortex_a8
)
6953 for (i
= 0; i
< num_a8_fixes
; i
++)
6955 struct elf32_arm_stub_hash_entry
*stub_entry
;
6956 char *stub_name
= a8_fixes
[i
].stub_name
;
6957 asection
*section
= a8_fixes
[i
].section
;
6958 unsigned int section_id
= a8_fixes
[i
].section
->id
;
6959 asection
*link_sec
= htab
->stub_group
[section_id
].link_sec
;
6960 asection
*stub_sec
= htab
->stub_group
[section_id
].stub_sec
;
6961 const insn_sequence
*template_sequence
;
6962 int template_size
, size
= 0;
6964 stub_entry
= arm_stub_hash_lookup (&htab
->stub_hash_table
, stub_name
,
6966 if (stub_entry
== NULL
)
6968 _bfd_error_handler (_("%pB: cannot create stub entry %s"),
6969 section
->owner
, stub_name
);
6973 stub_entry
->stub_sec
= stub_sec
;
6974 stub_entry
->stub_offset
= (bfd_vma
) -1;
6975 stub_entry
->id_sec
= link_sec
;
6976 stub_entry
->stub_type
= a8_fixes
[i
].stub_type
;
6977 stub_entry
->source_value
= a8_fixes
[i
].offset
;
6978 stub_entry
->target_section
= a8_fixes
[i
].section
;
6979 stub_entry
->target_value
= a8_fixes
[i
].target_offset
;
6980 stub_entry
->orig_insn
= a8_fixes
[i
].orig_insn
;
6981 stub_entry
->branch_type
= a8_fixes
[i
].branch_type
;
6983 size
= find_stub_size_and_template (a8_fixes
[i
].stub_type
,
6987 stub_entry
->stub_size
= size
;
6988 stub_entry
->stub_template
= template_sequence
;
6989 stub_entry
->stub_template_size
= template_size
;
6992 /* Stash the Cortex-A8 erratum fix array for use later in
6993 elf32_arm_write_section(). */
6994 htab
->a8_erratum_fixes
= a8_fixes
;
6995 htab
->num_a8_erratum_fixes
= num_a8_fixes
;
6999 htab
->a8_erratum_fixes
= NULL
;
7000 htab
->num_a8_erratum_fixes
= 0;
7005 /* Build all the stubs associated with the current output file. The
7006 stubs are kept in a hash table attached to the main linker hash
7007 table. We also set up the .plt entries for statically linked PIC
7008 functions here. This function is called via arm_elf_finish in the
7012 elf32_arm_build_stubs (struct bfd_link_info
*info
)
7015 struct bfd_hash_table
*table
;
7016 enum elf32_arm_stub_type stub_type
;
7017 struct elf32_arm_link_hash_table
*htab
;
7019 htab
= elf32_arm_hash_table (info
);
7023 for (stub_sec
= htab
->stub_bfd
->sections
;
7025 stub_sec
= stub_sec
->next
)
7029 /* Ignore non-stub sections. */
7030 if (!strstr (stub_sec
->name
, STUB_SUFFIX
))
7033 /* Allocate memory to hold the linker stubs. Zeroing the stub sections
7034 must at least be done for stub section requiring padding and for SG
7035 veneers to ensure that a non secure code branching to a removed SG
7036 veneer causes an error. */
7037 size
= stub_sec
->size
;
7038 stub_sec
->contents
= (unsigned char *) bfd_zalloc (htab
->stub_bfd
, size
);
7039 if (stub_sec
->contents
== NULL
&& size
!= 0)
7045 /* Add new SG veneers after those already in the input import library. */
7046 for (stub_type
= arm_stub_none
+ 1; stub_type
< max_stub_type
; stub_type
++)
7048 bfd_vma
*start_offset_p
;
7049 asection
**stub_sec_p
;
7051 start_offset_p
= arm_new_stubs_start_offset_ptr (htab
, stub_type
);
7052 stub_sec_p
= arm_dedicated_stub_input_section_ptr (htab
, stub_type
);
7053 if (start_offset_p
== NULL
)
7056 BFD_ASSERT (stub_sec_p
!= NULL
);
7057 if (*stub_sec_p
!= NULL
)
7058 (*stub_sec_p
)->size
= *start_offset_p
;
7061 /* Build the stubs as directed by the stub hash table. */
7062 table
= &htab
->stub_hash_table
;
7063 bfd_hash_traverse (table
, arm_build_one_stub
, info
);
7064 if (htab
->fix_cortex_a8
)
7066 /* Place the cortex a8 stubs last. */
7067 htab
->fix_cortex_a8
= -1;
7068 bfd_hash_traverse (table
, arm_build_one_stub
, info
);
7074 /* Locate the Thumb encoded calling stub for NAME. */
7076 static struct elf_link_hash_entry
*
7077 find_thumb_glue (struct bfd_link_info
*link_info
,
7079 char **error_message
)
7082 struct elf_link_hash_entry
*hash
;
7083 struct elf32_arm_link_hash_table
*hash_table
;
7085 /* We need a pointer to the armelf specific hash table. */
7086 hash_table
= elf32_arm_hash_table (link_info
);
7087 if (hash_table
== NULL
)
7090 tmp_name
= (char *) bfd_malloc ((bfd_size_type
) strlen (name
)
7091 + strlen (THUMB2ARM_GLUE_ENTRY_NAME
) + 1);
7093 BFD_ASSERT (tmp_name
);
7095 sprintf (tmp_name
, THUMB2ARM_GLUE_ENTRY_NAME
, name
);
7097 hash
= elf_link_hash_lookup
7098 (&(hash_table
)->root
, tmp_name
, false, false, true);
7101 && asprintf (error_message
, _("unable to find %s glue '%s' for '%s'"),
7102 "Thumb", tmp_name
, name
) == -1)
7103 *error_message
= (char *) bfd_errmsg (bfd_error_system_call
);
7110 /* Locate the ARM encoded calling stub for NAME. */
7112 static struct elf_link_hash_entry
*
7113 find_arm_glue (struct bfd_link_info
*link_info
,
7115 char **error_message
)
7118 struct elf_link_hash_entry
*myh
;
7119 struct elf32_arm_link_hash_table
*hash_table
;
7121 /* We need a pointer to the elfarm specific hash table. */
7122 hash_table
= elf32_arm_hash_table (link_info
);
7123 if (hash_table
== NULL
)
7126 tmp_name
= (char *) bfd_malloc ((bfd_size_type
) strlen (name
)
7127 + strlen (ARM2THUMB_GLUE_ENTRY_NAME
) + 1);
7128 BFD_ASSERT (tmp_name
);
7130 sprintf (tmp_name
, ARM2THUMB_GLUE_ENTRY_NAME
, name
);
7132 myh
= elf_link_hash_lookup
7133 (&(hash_table
)->root
, tmp_name
, false, false, true);
7136 && asprintf (error_message
, _("unable to find %s glue '%s' for '%s'"),
7137 "ARM", tmp_name
, name
) == -1)
7138 *error_message
= (char *) bfd_errmsg (bfd_error_system_call
);
7145 /* ARM->Thumb glue (static images):
7149 ldr r12, __func_addr
7152 .word func @ behave as if you saw a ARM_32 reloc.
7159 .word func @ behave as if you saw a ARM_32 reloc.
7161 (relocatable images)
7164 ldr r12, __func_offset
7170 #define ARM2THUMB_STATIC_GLUE_SIZE 12
7171 static const insn32 a2t1_ldr_insn
= 0xe59fc000;
7172 static const insn32 a2t2_bx_r12_insn
= 0xe12fff1c;
7173 static const insn32 a2t3_func_addr_insn
= 0x00000001;
7175 #define ARM2THUMB_V5_STATIC_GLUE_SIZE 8
7176 static const insn32 a2t1v5_ldr_insn
= 0xe51ff004;
7177 static const insn32 a2t2v5_func_addr_insn
= 0x00000001;
7179 #define ARM2THUMB_PIC_GLUE_SIZE 16
7180 static const insn32 a2t1p_ldr_insn
= 0xe59fc004;
7181 static const insn32 a2t2p_add_pc_insn
= 0xe08cc00f;
7182 static const insn32 a2t3p_bx_r12_insn
= 0xe12fff1c;
7184 /* Thumb->ARM: Thumb->(non-interworking aware) ARM
7188 __func_from_thumb: __func_from_thumb:
7190 nop ldr r6, __func_addr
7200 #define THUMB2ARM_GLUE_SIZE 8
7201 static const insn16 t2a1_bx_pc_insn
= 0x4778;
7202 static const insn16 t2a2_noop_insn
= 0x46c0;
7203 static const insn32 t2a3_b_insn
= 0xea000000;
7205 #define VFP11_ERRATUM_VENEER_SIZE 8
7206 #define STM32L4XX_ERRATUM_LDM_VENEER_SIZE 16
7207 #define STM32L4XX_ERRATUM_VLDM_VENEER_SIZE 24
7209 #define ARM_BX_VENEER_SIZE 12
7210 static const insn32 armbx1_tst_insn
= 0xe3100001;
7211 static const insn32 armbx2_moveq_insn
= 0x01a0f000;
7212 static const insn32 armbx3_bx_insn
= 0xe12fff10;
7214 #ifndef ELFARM_NABI_C_INCLUDED
7216 arm_allocate_glue_section_space (bfd
* abfd
, bfd_size_type size
, const char * name
)
7219 bfd_byte
* contents
;
7223 /* Do not include empty glue sections in the output. */
7226 s
= bfd_get_linker_section (abfd
, name
);
7228 s
->flags
|= SEC_EXCLUDE
;
7233 BFD_ASSERT (abfd
!= NULL
);
7235 s
= bfd_get_linker_section (abfd
, name
);
7236 BFD_ASSERT (s
!= NULL
);
7238 contents
= (bfd_byte
*) bfd_zalloc (abfd
, size
);
7240 BFD_ASSERT (s
->size
== size
);
7241 s
->contents
= contents
;
7245 bfd_elf32_arm_allocate_interworking_sections (struct bfd_link_info
* info
)
7247 struct elf32_arm_link_hash_table
* globals
;
7249 globals
= elf32_arm_hash_table (info
);
7250 BFD_ASSERT (globals
!= NULL
);
7252 arm_allocate_glue_section_space (globals
->bfd_of_glue_owner
,
7253 globals
->arm_glue_size
,
7254 ARM2THUMB_GLUE_SECTION_NAME
);
7256 arm_allocate_glue_section_space (globals
->bfd_of_glue_owner
,
7257 globals
->thumb_glue_size
,
7258 THUMB2ARM_GLUE_SECTION_NAME
);
7260 arm_allocate_glue_section_space (globals
->bfd_of_glue_owner
,
7261 globals
->vfp11_erratum_glue_size
,
7262 VFP11_ERRATUM_VENEER_SECTION_NAME
);
7264 arm_allocate_glue_section_space (globals
->bfd_of_glue_owner
,
7265 globals
->stm32l4xx_erratum_glue_size
,
7266 STM32L4XX_ERRATUM_VENEER_SECTION_NAME
);
7268 arm_allocate_glue_section_space (globals
->bfd_of_glue_owner
,
7269 globals
->bx_glue_size
,
7270 ARM_BX_GLUE_SECTION_NAME
);
7275 /* Allocate space and symbols for calling a Thumb function from Arm mode.
7276 returns the symbol identifying the stub. */
7278 static struct elf_link_hash_entry
*
7279 record_arm_to_thumb_glue (struct bfd_link_info
* link_info
,
7280 struct elf_link_hash_entry
* h
)
7282 const char * name
= h
->root
.root
.string
;
7285 struct elf_link_hash_entry
* myh
;
7286 struct bfd_link_hash_entry
* bh
;
7287 struct elf32_arm_link_hash_table
* globals
;
7291 globals
= elf32_arm_hash_table (link_info
);
7292 BFD_ASSERT (globals
!= NULL
);
7293 BFD_ASSERT (globals
->bfd_of_glue_owner
!= NULL
);
7295 s
= bfd_get_linker_section
7296 (globals
->bfd_of_glue_owner
, ARM2THUMB_GLUE_SECTION_NAME
);
7298 BFD_ASSERT (s
!= NULL
);
7300 tmp_name
= (char *) bfd_malloc ((bfd_size_type
) strlen (name
)
7301 + strlen (ARM2THUMB_GLUE_ENTRY_NAME
) + 1);
7302 BFD_ASSERT (tmp_name
);
7304 sprintf (tmp_name
, ARM2THUMB_GLUE_ENTRY_NAME
, name
);
7306 myh
= elf_link_hash_lookup
7307 (&(globals
)->root
, tmp_name
, false, false, true);
7311 /* We've already seen this guy. */
7316 /* The only trick here is using hash_table->arm_glue_size as the value.
7317 Even though the section isn't allocated yet, this is where we will be
7318 putting it. The +1 on the value marks that the stub has not been
7319 output yet - not that it is a Thumb function. */
7321 val
= globals
->arm_glue_size
+ 1;
7322 _bfd_generic_link_add_one_symbol (link_info
, globals
->bfd_of_glue_owner
,
7323 tmp_name
, BSF_GLOBAL
, s
, val
,
7324 NULL
, true, false, &bh
);
7326 myh
= (struct elf_link_hash_entry
*) bh
;
7327 myh
->type
= ELF_ST_INFO (STB_LOCAL
, STT_FUNC
);
7328 myh
->forced_local
= 1;
7332 if (bfd_link_pic (link_info
)
7333 || globals
->root
.is_relocatable_executable
7334 || globals
->pic_veneer
)
7335 size
= ARM2THUMB_PIC_GLUE_SIZE
;
7336 else if (globals
->use_blx
)
7337 size
= ARM2THUMB_V5_STATIC_GLUE_SIZE
;
7339 size
= ARM2THUMB_STATIC_GLUE_SIZE
;
7342 globals
->arm_glue_size
+= size
;
7347 /* Allocate space for ARMv4 BX veneers. */
7350 record_arm_bx_glue (struct bfd_link_info
* link_info
, int reg
)
7353 struct elf32_arm_link_hash_table
*globals
;
7355 struct elf_link_hash_entry
*myh
;
7356 struct bfd_link_hash_entry
*bh
;
7359 /* BX PC does not need a veneer. */
7363 globals
= elf32_arm_hash_table (link_info
);
7364 BFD_ASSERT (globals
!= NULL
);
7365 BFD_ASSERT (globals
->bfd_of_glue_owner
!= NULL
);
7367 /* Check if this veneer has already been allocated. */
7368 if (globals
->bx_glue_offset
[reg
])
7371 s
= bfd_get_linker_section
7372 (globals
->bfd_of_glue_owner
, ARM_BX_GLUE_SECTION_NAME
);
7374 BFD_ASSERT (s
!= NULL
);
7376 /* Add symbol for veneer. */
7378 bfd_malloc ((bfd_size_type
) strlen (ARM_BX_GLUE_ENTRY_NAME
) + 1);
7379 BFD_ASSERT (tmp_name
);
7381 sprintf (tmp_name
, ARM_BX_GLUE_ENTRY_NAME
, reg
);
7383 myh
= elf_link_hash_lookup
7384 (&(globals
)->root
, tmp_name
, false, false, false);
7386 BFD_ASSERT (myh
== NULL
);
7389 val
= globals
->bx_glue_size
;
7390 _bfd_generic_link_add_one_symbol (link_info
, globals
->bfd_of_glue_owner
,
7391 tmp_name
, BSF_FUNCTION
| BSF_LOCAL
, s
, val
,
7392 NULL
, true, false, &bh
);
7394 myh
= (struct elf_link_hash_entry
*) bh
;
7395 myh
->type
= ELF_ST_INFO (STB_LOCAL
, STT_FUNC
);
7396 myh
->forced_local
= 1;
7398 s
->size
+= ARM_BX_VENEER_SIZE
;
7399 globals
->bx_glue_offset
[reg
] = globals
->bx_glue_size
| 2;
7400 globals
->bx_glue_size
+= ARM_BX_VENEER_SIZE
;
7404 /* Add an entry to the code/data map for section SEC. */
7407 elf32_arm_section_map_add (asection
*sec
, char type
, bfd_vma vma
)
7409 struct _arm_elf_section_data
*sec_data
= elf32_arm_section_data (sec
);
7410 unsigned int newidx
;
7412 if (sec_data
->map
== NULL
)
7414 sec_data
->map
= (elf32_arm_section_map
*)
7415 bfd_malloc (sizeof (elf32_arm_section_map
));
7416 sec_data
->mapcount
= 0;
7417 sec_data
->mapsize
= 1;
7420 newidx
= sec_data
->mapcount
++;
7422 if (sec_data
->mapcount
> sec_data
->mapsize
)
7424 sec_data
->mapsize
*= 2;
7425 sec_data
->map
= (elf32_arm_section_map
*)
7426 bfd_realloc_or_free (sec_data
->map
, sec_data
->mapsize
7427 * sizeof (elf32_arm_section_map
));
7432 sec_data
->map
[newidx
].vma
= vma
;
7433 sec_data
->map
[newidx
].type
= type
;
7438 /* Record information about a VFP11 denorm-erratum veneer. Only ARM-mode
7439 veneers are handled for now. */
7442 record_vfp11_erratum_veneer (struct bfd_link_info
*link_info
,
7443 elf32_vfp11_erratum_list
*branch
,
7445 asection
*branch_sec
,
7446 unsigned int offset
)
7449 struct elf32_arm_link_hash_table
*hash_table
;
7451 struct elf_link_hash_entry
*myh
;
7452 struct bfd_link_hash_entry
*bh
;
7454 struct _arm_elf_section_data
*sec_data
;
7455 elf32_vfp11_erratum_list
*newerr
;
7457 hash_table
= elf32_arm_hash_table (link_info
);
7458 BFD_ASSERT (hash_table
!= NULL
);
7459 BFD_ASSERT (hash_table
->bfd_of_glue_owner
!= NULL
);
7461 s
= bfd_get_linker_section
7462 (hash_table
->bfd_of_glue_owner
, VFP11_ERRATUM_VENEER_SECTION_NAME
);
7464 sec_data
= elf32_arm_section_data (s
);
7466 BFD_ASSERT (s
!= NULL
);
7468 tmp_name
= (char *) bfd_malloc ((bfd_size_type
) strlen
7469 (VFP11_ERRATUM_VENEER_ENTRY_NAME
) + 10);
7470 BFD_ASSERT (tmp_name
);
7472 sprintf (tmp_name
, VFP11_ERRATUM_VENEER_ENTRY_NAME
,
7473 hash_table
->num_vfp11_fixes
);
7475 myh
= elf_link_hash_lookup
7476 (&(hash_table
)->root
, tmp_name
, false, false, false);
7478 BFD_ASSERT (myh
== NULL
);
7481 val
= hash_table
->vfp11_erratum_glue_size
;
7482 _bfd_generic_link_add_one_symbol (link_info
, hash_table
->bfd_of_glue_owner
,
7483 tmp_name
, BSF_FUNCTION
| BSF_LOCAL
, s
, val
,
7484 NULL
, true, false, &bh
);
7486 myh
= (struct elf_link_hash_entry
*) bh
;
7487 myh
->type
= ELF_ST_INFO (STB_LOCAL
, STT_FUNC
);
7488 myh
->forced_local
= 1;
7490 /* Link veneer back to calling location. */
7491 sec_data
->erratumcount
+= 1;
7492 newerr
= (elf32_vfp11_erratum_list
*)
7493 bfd_zmalloc (sizeof (elf32_vfp11_erratum_list
));
7495 newerr
->type
= VFP11_ERRATUM_ARM_VENEER
;
7497 newerr
->u
.v
.branch
= branch
;
7498 newerr
->u
.v
.id
= hash_table
->num_vfp11_fixes
;
7499 branch
->u
.b
.veneer
= newerr
;
7501 newerr
->next
= sec_data
->erratumlist
;
7502 sec_data
->erratumlist
= newerr
;
7504 /* A symbol for the return from the veneer. */
7505 sprintf (tmp_name
, VFP11_ERRATUM_VENEER_ENTRY_NAME
"_r",
7506 hash_table
->num_vfp11_fixes
);
7508 myh
= elf_link_hash_lookup
7509 (&(hash_table
)->root
, tmp_name
, false, false, false);
7516 _bfd_generic_link_add_one_symbol (link_info
, branch_bfd
, tmp_name
, BSF_LOCAL
,
7517 branch_sec
, val
, NULL
, true, false, &bh
);
7519 myh
= (struct elf_link_hash_entry
*) bh
;
7520 myh
->type
= ELF_ST_INFO (STB_LOCAL
, STT_FUNC
);
7521 myh
->forced_local
= 1;
7525 /* Generate a mapping symbol for the veneer section, and explicitly add an
7526 entry for that symbol to the code/data map for the section. */
7527 if (hash_table
->vfp11_erratum_glue_size
== 0)
7530 /* FIXME: Creates an ARM symbol. Thumb mode will need attention if it
7531 ever requires this erratum fix. */
7532 _bfd_generic_link_add_one_symbol (link_info
,
7533 hash_table
->bfd_of_glue_owner
, "$a",
7534 BSF_LOCAL
, s
, 0, NULL
,
7537 myh
= (struct elf_link_hash_entry
*) bh
;
7538 myh
->type
= ELF_ST_INFO (STB_LOCAL
, STT_NOTYPE
);
7539 myh
->forced_local
= 1;
7541 /* The elf32_arm_init_maps function only cares about symbols from input
7542 BFDs. We must make a note of this generated mapping symbol
7543 ourselves so that code byteswapping works properly in
7544 elf32_arm_write_section. */
7545 elf32_arm_section_map_add (s
, 'a', 0);
7548 s
->size
+= VFP11_ERRATUM_VENEER_SIZE
;
7549 hash_table
->vfp11_erratum_glue_size
+= VFP11_ERRATUM_VENEER_SIZE
;
7550 hash_table
->num_vfp11_fixes
++;
7552 /* The offset of the veneer. */
7556 /* Record information about a STM32L4XX STM erratum veneer. Only THUMB-mode
7557 veneers need to be handled because used only in Cortex-M. */
7560 record_stm32l4xx_erratum_veneer (struct bfd_link_info
*link_info
,
7561 elf32_stm32l4xx_erratum_list
*branch
,
7563 asection
*branch_sec
,
7564 unsigned int offset
,
7565 bfd_size_type veneer_size
)
7568 struct elf32_arm_link_hash_table
*hash_table
;
7570 struct elf_link_hash_entry
*myh
;
7571 struct bfd_link_hash_entry
*bh
;
7573 struct _arm_elf_section_data
*sec_data
;
7574 elf32_stm32l4xx_erratum_list
*newerr
;
7576 hash_table
= elf32_arm_hash_table (link_info
);
7577 BFD_ASSERT (hash_table
!= NULL
);
7578 BFD_ASSERT (hash_table
->bfd_of_glue_owner
!= NULL
);
7580 s
= bfd_get_linker_section
7581 (hash_table
->bfd_of_glue_owner
, STM32L4XX_ERRATUM_VENEER_SECTION_NAME
);
7583 BFD_ASSERT (s
!= NULL
);
7585 sec_data
= elf32_arm_section_data (s
);
7587 tmp_name
= (char *) bfd_malloc ((bfd_size_type
) strlen
7588 (STM32L4XX_ERRATUM_VENEER_ENTRY_NAME
) + 10);
7589 BFD_ASSERT (tmp_name
);
7591 sprintf (tmp_name
, STM32L4XX_ERRATUM_VENEER_ENTRY_NAME
,
7592 hash_table
->num_stm32l4xx_fixes
);
7594 myh
= elf_link_hash_lookup
7595 (&(hash_table
)->root
, tmp_name
, false, false, false);
7597 BFD_ASSERT (myh
== NULL
);
7600 val
= hash_table
->stm32l4xx_erratum_glue_size
;
7601 _bfd_generic_link_add_one_symbol (link_info
, hash_table
->bfd_of_glue_owner
,
7602 tmp_name
, BSF_FUNCTION
| BSF_LOCAL
, s
, val
,
7603 NULL
, true, false, &bh
);
7605 myh
= (struct elf_link_hash_entry
*) bh
;
7606 myh
->type
= ELF_ST_INFO (STB_LOCAL
, STT_FUNC
);
7607 myh
->forced_local
= 1;
7609 /* Link veneer back to calling location. */
7610 sec_data
->stm32l4xx_erratumcount
+= 1;
7611 newerr
= (elf32_stm32l4xx_erratum_list
*)
7612 bfd_zmalloc (sizeof (elf32_stm32l4xx_erratum_list
));
7614 newerr
->type
= STM32L4XX_ERRATUM_VENEER
;
7616 newerr
->u
.v
.branch
= branch
;
7617 newerr
->u
.v
.id
= hash_table
->num_stm32l4xx_fixes
;
7618 branch
->u
.b
.veneer
= newerr
;
7620 newerr
->next
= sec_data
->stm32l4xx_erratumlist
;
7621 sec_data
->stm32l4xx_erratumlist
= newerr
;
7623 /* A symbol for the return from the veneer. */
7624 sprintf (tmp_name
, STM32L4XX_ERRATUM_VENEER_ENTRY_NAME
"_r",
7625 hash_table
->num_stm32l4xx_fixes
);
7627 myh
= elf_link_hash_lookup
7628 (&(hash_table
)->root
, tmp_name
, false, false, false);
7635 _bfd_generic_link_add_one_symbol (link_info
, branch_bfd
, tmp_name
, BSF_LOCAL
,
7636 branch_sec
, val
, NULL
, true, false, &bh
);
7638 myh
= (struct elf_link_hash_entry
*) bh
;
7639 myh
->type
= ELF_ST_INFO (STB_LOCAL
, STT_FUNC
);
7640 myh
->forced_local
= 1;
7644 /* Generate a mapping symbol for the veneer section, and explicitly add an
7645 entry for that symbol to the code/data map for the section. */
7646 if (hash_table
->stm32l4xx_erratum_glue_size
== 0)
7649 /* Creates a THUMB symbol since there is no other choice. */
7650 _bfd_generic_link_add_one_symbol (link_info
,
7651 hash_table
->bfd_of_glue_owner
, "$t",
7652 BSF_LOCAL
, s
, 0, NULL
,
7655 myh
= (struct elf_link_hash_entry
*) bh
;
7656 myh
->type
= ELF_ST_INFO (STB_LOCAL
, STT_NOTYPE
);
7657 myh
->forced_local
= 1;
7659 /* The elf32_arm_init_maps function only cares about symbols from input
7660 BFDs. We must make a note of this generated mapping symbol
7661 ourselves so that code byteswapping works properly in
7662 elf32_arm_write_section. */
7663 elf32_arm_section_map_add (s
, 't', 0);
7666 s
->size
+= veneer_size
;
7667 hash_table
->stm32l4xx_erratum_glue_size
+= veneer_size
;
7668 hash_table
->num_stm32l4xx_fixes
++;
7670 /* The offset of the veneer. */
7674 #define ARM_GLUE_SECTION_FLAGS \
7675 (SEC_ALLOC | SEC_LOAD | SEC_HAS_CONTENTS | SEC_IN_MEMORY | SEC_CODE \
7676 | SEC_READONLY | SEC_LINKER_CREATED)
7678 /* Create a fake section for use by the ARM backend of the linker. */
7681 arm_make_glue_section (bfd
* abfd
, const char * name
)
7685 sec
= bfd_get_linker_section (abfd
, name
);
7690 sec
= bfd_make_section_anyway_with_flags (abfd
, name
, ARM_GLUE_SECTION_FLAGS
);
7693 || !bfd_set_section_alignment (sec
, 2))
7696 /* Set the gc mark to prevent the section from being removed by garbage
7697 collection, despite the fact that no relocs refer to this section. */
7703 /* Set size of .plt entries. This function is called from the
7704 linker scripts in ld/emultempl/{armelf}.em. */
7707 bfd_elf32_arm_use_long_plt (void)
7709 elf32_arm_use_long_plt_entry
= true;
7712 /* Add the glue sections to ABFD. This function is called from the
7713 linker scripts in ld/emultempl/{armelf}.em. */
7716 bfd_elf32_arm_add_glue_sections_to_bfd (bfd
*abfd
,
7717 struct bfd_link_info
*info
)
7719 struct elf32_arm_link_hash_table
*globals
= elf32_arm_hash_table (info
);
7720 bool dostm32l4xx
= globals
7721 && globals
->stm32l4xx_fix
!= BFD_ARM_STM32L4XX_FIX_NONE
;
7724 /* If we are only performing a partial
7725 link do not bother adding the glue. */
7726 if (bfd_link_relocatable (info
))
7729 addglue
= arm_make_glue_section (abfd
, ARM2THUMB_GLUE_SECTION_NAME
)
7730 && arm_make_glue_section (abfd
, THUMB2ARM_GLUE_SECTION_NAME
)
7731 && arm_make_glue_section (abfd
, VFP11_ERRATUM_VENEER_SECTION_NAME
)
7732 && arm_make_glue_section (abfd
, ARM_BX_GLUE_SECTION_NAME
);
7738 && arm_make_glue_section (abfd
, STM32L4XX_ERRATUM_VENEER_SECTION_NAME
);
7741 /* Mark output sections of veneers needing a dedicated one with SEC_KEEP. This
7742 ensures they are not marked for deletion by
7743 strip_excluded_output_sections () when veneers are going to be created
7744 later. Not doing so would trigger assert on empty section size in
7745 lang_size_sections_1 (). */
7748 bfd_elf32_arm_keep_private_stub_output_sections (struct bfd_link_info
*info
)
7750 enum elf32_arm_stub_type stub_type
;
7752 /* If we are only performing a partial
7753 link do not bother adding the glue. */
7754 if (bfd_link_relocatable (info
))
7757 for (stub_type
= arm_stub_none
+ 1; stub_type
< max_stub_type
; stub_type
++)
7760 const char *out_sec_name
;
7762 if (!arm_dedicated_stub_output_section_required (stub_type
))
7765 out_sec_name
= arm_dedicated_stub_output_section_name (stub_type
);
7766 out_sec
= bfd_get_section_by_name (info
->output_bfd
, out_sec_name
);
7767 if (out_sec
!= NULL
)
7768 out_sec
->flags
|= SEC_KEEP
;
7772 /* Select a BFD to be used to hold the sections used by the glue code.
7773 This function is called from the linker scripts in ld/emultempl/
7777 bfd_elf32_arm_get_bfd_for_interworking (bfd
*abfd
, struct bfd_link_info
*info
)
7779 struct elf32_arm_link_hash_table
*globals
;
7781 /* If we are only performing a partial link
7782 do not bother getting a bfd to hold the glue. */
7783 if (bfd_link_relocatable (info
))
7786 /* Make sure we don't attach the glue sections to a dynamic object. */
7787 BFD_ASSERT (!(abfd
->flags
& DYNAMIC
));
7789 globals
= elf32_arm_hash_table (info
);
7790 BFD_ASSERT (globals
!= NULL
);
7792 if (globals
->bfd_of_glue_owner
!= NULL
)
7795 /* Save the bfd for later use. */
7796 globals
->bfd_of_glue_owner
= abfd
;
7802 check_use_blx (struct elf32_arm_link_hash_table
*globals
)
7806 cpu_arch
= bfd_elf_get_obj_attr_int (globals
->obfd
, OBJ_ATTR_PROC
,
7809 if (globals
->fix_arm1176
)
7811 if (cpu_arch
== TAG_CPU_ARCH_V6T2
|| cpu_arch
> TAG_CPU_ARCH_V6K
)
7812 globals
->use_blx
= 1;
7816 if (cpu_arch
> TAG_CPU_ARCH_V4T
)
7817 globals
->use_blx
= 1;
7822 bfd_elf32_arm_process_before_allocation (bfd
*abfd
,
7823 struct bfd_link_info
*link_info
)
7825 Elf_Internal_Shdr
*symtab_hdr
;
7826 Elf_Internal_Rela
*internal_relocs
= NULL
;
7827 Elf_Internal_Rela
*irel
, *irelend
;
7828 bfd_byte
*contents
= NULL
;
7831 struct elf32_arm_link_hash_table
*globals
;
7833 /* If we are only performing a partial link do not bother
7834 to construct any glue. */
7835 if (bfd_link_relocatable (link_info
))
7838 /* Here we have a bfd that is to be included on the link. We have a
7839 hook to do reloc rummaging, before section sizes are nailed down. */
7840 globals
= elf32_arm_hash_table (link_info
);
7841 BFD_ASSERT (globals
!= NULL
);
7843 check_use_blx (globals
);
7845 if (globals
->byteswap_code
&& !bfd_big_endian (abfd
))
7847 _bfd_error_handler (_("%pB: BE8 images only valid in big-endian mode"),
7852 /* PR 5398: If we have not decided to include any loadable sections in
7853 the output then we will not have a glue owner bfd. This is OK, it
7854 just means that there is nothing else for us to do here. */
7855 if (globals
->bfd_of_glue_owner
== NULL
)
7858 /* Rummage around all the relocs and map the glue vectors. */
7859 sec
= abfd
->sections
;
7864 for (; sec
!= NULL
; sec
= sec
->next
)
7866 if (sec
->reloc_count
== 0)
7869 if ((sec
->flags
& SEC_EXCLUDE
) != 0)
7872 symtab_hdr
= & elf_symtab_hdr (abfd
);
7874 /* Load the relocs. */
7876 = _bfd_elf_link_read_relocs (abfd
, sec
, NULL
, NULL
, false);
7878 if (internal_relocs
== NULL
)
7881 irelend
= internal_relocs
+ sec
->reloc_count
;
7882 for (irel
= internal_relocs
; irel
< irelend
; irel
++)
7885 unsigned long r_index
;
7887 struct elf_link_hash_entry
*h
;
7889 r_type
= ELF32_R_TYPE (irel
->r_info
);
7890 r_index
= ELF32_R_SYM (irel
->r_info
);
7892 /* These are the only relocation types we care about. */
7893 if ( r_type
!= R_ARM_PC24
7894 && (r_type
!= R_ARM_V4BX
|| globals
->fix_v4bx
< 2))
7897 /* Get the section contents if we haven't done so already. */
7898 if (contents
== NULL
)
7900 /* Get cached copy if it exists. */
7901 if (elf_section_data (sec
)->this_hdr
.contents
!= NULL
)
7902 contents
= elf_section_data (sec
)->this_hdr
.contents
;
7905 /* Go get them off disk. */
7906 if (! bfd_malloc_and_get_section (abfd
, sec
, &contents
))
7911 if (r_type
== R_ARM_V4BX
)
7915 reg
= bfd_get_32 (abfd
, contents
+ irel
->r_offset
) & 0xf;
7916 record_arm_bx_glue (link_info
, reg
);
7920 /* If the relocation is not against a symbol it cannot concern us. */
7923 /* We don't care about local symbols. */
7924 if (r_index
< symtab_hdr
->sh_info
)
7927 /* This is an external symbol. */
7928 r_index
-= symtab_hdr
->sh_info
;
7929 h
= (struct elf_link_hash_entry
*)
7930 elf_sym_hashes (abfd
)[r_index
];
7932 /* If the relocation is against a static symbol it must be within
7933 the current section and so cannot be a cross ARM/Thumb relocation. */
7937 /* If the call will go through a PLT entry then we do not need
7939 if (globals
->root
.splt
!= NULL
&& h
->plt
.offset
!= (bfd_vma
) -1)
7945 /* This one is a call from arm code. We need to look up
7946 the target of the call. If it is a thumb target, we
7948 if (ARM_GET_SYM_BRANCH_TYPE (h
->target_internal
)
7949 == ST_BRANCH_TO_THUMB
)
7950 record_arm_to_thumb_glue (link_info
, h
);
7958 if (elf_section_data (sec
)->this_hdr
.contents
!= contents
)
7962 if (elf_section_data (sec
)->relocs
!= internal_relocs
)
7963 free (internal_relocs
);
7964 internal_relocs
= NULL
;
7970 if (elf_section_data (sec
)->this_hdr
.contents
!= contents
)
7972 if (elf_section_data (sec
)->relocs
!= internal_relocs
)
7973 free (internal_relocs
);
7980 /* Initialise maps of ARM/Thumb/data for input BFDs. */
7983 bfd_elf32_arm_init_maps (bfd
*abfd
)
7985 Elf_Internal_Sym
*isymbuf
;
7986 Elf_Internal_Shdr
*hdr
;
7987 unsigned int i
, localsyms
;
7989 /* PR 7093: Make sure that we are dealing with an arm elf binary. */
7990 if (! is_arm_elf (abfd
))
7993 if ((abfd
->flags
& DYNAMIC
) != 0)
7996 hdr
= & elf_symtab_hdr (abfd
);
7997 localsyms
= hdr
->sh_info
;
7999 /* Obtain a buffer full of symbols for this BFD. The hdr->sh_info field
8000 should contain the number of local symbols, which should come before any
8001 global symbols. Mapping symbols are always local. */
8002 isymbuf
= bfd_elf_get_elf_syms (abfd
, hdr
, localsyms
, 0, NULL
, NULL
,
8005 /* No internal symbols read? Skip this BFD. */
8006 if (isymbuf
== NULL
)
8009 for (i
= 0; i
< localsyms
; i
++)
8011 Elf_Internal_Sym
*isym
= &isymbuf
[i
];
8012 asection
*sec
= bfd_section_from_elf_index (abfd
, isym
->st_shndx
);
8016 && ELF_ST_BIND (isym
->st_info
) == STB_LOCAL
)
8018 name
= bfd_elf_string_from_elf_section (abfd
,
8019 hdr
->sh_link
, isym
->st_name
);
8021 if (bfd_is_arm_special_symbol_name (name
,
8022 BFD_ARM_SPECIAL_SYM_TYPE_MAP
))
8023 elf32_arm_section_map_add (sec
, name
[1], isym
->st_value
);
8029 /* Auto-select enabling of Cortex-A8 erratum fix if the user didn't explicitly
8030 say what they wanted. */
8033 bfd_elf32_arm_set_cortex_a8_fix (bfd
*obfd
, struct bfd_link_info
*link_info
)
8035 struct elf32_arm_link_hash_table
*globals
= elf32_arm_hash_table (link_info
);
8036 obj_attribute
*out_attr
= elf_known_obj_attributes_proc (obfd
);
8038 if (globals
== NULL
)
8041 if (globals
->fix_cortex_a8
== -1)
8043 /* Turn on Cortex-A8 erratum workaround for ARMv7-A. */
8044 if (out_attr
[Tag_CPU_arch
].i
== TAG_CPU_ARCH_V7
8045 && (out_attr
[Tag_CPU_arch_profile
].i
== 'A'
8046 || out_attr
[Tag_CPU_arch_profile
].i
== 0))
8047 globals
->fix_cortex_a8
= 1;
8049 globals
->fix_cortex_a8
= 0;
8055 bfd_elf32_arm_set_vfp11_fix (bfd
*obfd
, struct bfd_link_info
*link_info
)
8057 struct elf32_arm_link_hash_table
*globals
= elf32_arm_hash_table (link_info
);
8058 obj_attribute
*out_attr
= elf_known_obj_attributes_proc (obfd
);
8060 if (globals
== NULL
)
8062 /* We assume that ARMv7+ does not need the VFP11 denorm erratum fix. */
8063 if (out_attr
[Tag_CPU_arch
].i
>= TAG_CPU_ARCH_V7
)
8065 switch (globals
->vfp11_fix
)
8067 case BFD_ARM_VFP11_FIX_DEFAULT
:
8068 case BFD_ARM_VFP11_FIX_NONE
:
8069 globals
->vfp11_fix
= BFD_ARM_VFP11_FIX_NONE
;
8073 /* Give a warning, but do as the user requests anyway. */
8074 _bfd_error_handler (_("%pB: warning: selected VFP11 erratum "
8075 "workaround is not necessary for target architecture"), obfd
);
8078 else if (globals
->vfp11_fix
== BFD_ARM_VFP11_FIX_DEFAULT
)
8079 /* For earlier architectures, we might need the workaround, but do not
8080 enable it by default. If users is running with broken hardware, they
8081 must enable the erratum fix explicitly. */
8082 globals
->vfp11_fix
= BFD_ARM_VFP11_FIX_NONE
;
8086 bfd_elf32_arm_set_stm32l4xx_fix (bfd
*obfd
, struct bfd_link_info
*link_info
)
8088 struct elf32_arm_link_hash_table
*globals
= elf32_arm_hash_table (link_info
);
8089 obj_attribute
*out_attr
= elf_known_obj_attributes_proc (obfd
);
8091 if (globals
== NULL
)
8094 /* We assume only Cortex-M4 may require the fix. */
8095 if (out_attr
[Tag_CPU_arch
].i
!= TAG_CPU_ARCH_V7E_M
8096 || out_attr
[Tag_CPU_arch_profile
].i
!= 'M')
8098 if (globals
->stm32l4xx_fix
!= BFD_ARM_STM32L4XX_FIX_NONE
)
8099 /* Give a warning, but do as the user requests anyway. */
8101 (_("%pB: warning: selected STM32L4XX erratum "
8102 "workaround is not necessary for target architecture"), obfd
);
8106 enum bfd_arm_vfp11_pipe
8114 /* Return a VFP register number. This is encoded as RX:X for single-precision
8115 registers, or X:RX for double-precision registers, where RX is the group of
8116 four bits in the instruction encoding and X is the single extension bit.
8117 RX and X fields are specified using their lowest (starting) bit. The return
8120 0...31: single-precision registers s0...s31
8121 32...63: double-precision registers d0...d31.
8123 Although X should be zero for VFP11 (encoding d0...d15 only), we might
8124 encounter VFP3 instructions, so we allow the full range for DP registers. */
8127 bfd_arm_vfp11_regno (unsigned int insn
, bool is_double
, unsigned int rx
,
8131 return (((insn
>> rx
) & 0xf) | (((insn
>> x
) & 1) << 4)) + 32;
8133 return (((insn
>> rx
) & 0xf) << 1) | ((insn
>> x
) & 1);
8136 /* Set bits in *WMASK according to a register number REG as encoded by
8137 bfd_arm_vfp11_regno(). Ignore d16-d31. */
8140 bfd_arm_vfp11_write_mask (unsigned int *wmask
, unsigned int reg
)
8145 *wmask
|= 3 << ((reg
- 32) * 2);
8148 /* Return TRUE if WMASK overwrites anything in REGS. */
8151 bfd_arm_vfp11_antidependency (unsigned int wmask
, int *regs
, int numregs
)
8155 for (i
= 0; i
< numregs
; i
++)
8157 unsigned int reg
= regs
[i
];
8159 if (reg
< 32 && (wmask
& (1 << reg
)) != 0)
8167 if ((wmask
& (3 << (reg
* 2))) != 0)
8174 /* In this function, we're interested in two things: finding input registers
8175 for VFP data-processing instructions, and finding the set of registers which
8176 arbitrary VFP instructions may write to. We use a 32-bit unsigned int to
8177 hold the written set, so FLDM etc. are easy to deal with (we're only
8178 interested in 32 SP registers or 16 dp registers, due to the VFP version
8179 implemented by the chip in question). DP registers are marked by setting
8180 both SP registers in the write mask). */
8182 static enum bfd_arm_vfp11_pipe
8183 bfd_arm_vfp11_insn_decode (unsigned int insn
, unsigned int *destmask
, int *regs
,
8186 enum bfd_arm_vfp11_pipe vpipe
= VFP11_BAD
;
8187 bool is_double
= ((insn
& 0xf00) == 0xb00) ? 1 : 0;
8189 if ((insn
& 0x0f000e10) == 0x0e000a00) /* A data-processing insn. */
8192 unsigned int fd
= bfd_arm_vfp11_regno (insn
, is_double
, 12, 22);
8193 unsigned int fm
= bfd_arm_vfp11_regno (insn
, is_double
, 0, 5);
8195 pqrs
= ((insn
& 0x00800000) >> 20)
8196 | ((insn
& 0x00300000) >> 19)
8197 | ((insn
& 0x00000040) >> 6);
8201 case 0: /* fmac[sd]. */
8202 case 1: /* fnmac[sd]. */
8203 case 2: /* fmsc[sd]. */
8204 case 3: /* fnmsc[sd]. */
8206 bfd_arm_vfp11_write_mask (destmask
, fd
);
8208 regs
[1] = bfd_arm_vfp11_regno (insn
, is_double
, 16, 7); /* Fn. */
8213 case 4: /* fmul[sd]. */
8214 case 5: /* fnmul[sd]. */
8215 case 6: /* fadd[sd]. */
8216 case 7: /* fsub[sd]. */
8220 case 8: /* fdiv[sd]. */
8223 bfd_arm_vfp11_write_mask (destmask
, fd
);
8224 regs
[0] = bfd_arm_vfp11_regno (insn
, is_double
, 16, 7); /* Fn. */
8229 case 15: /* extended opcode. */
8231 unsigned int extn
= ((insn
>> 15) & 0x1e)
8232 | ((insn
>> 7) & 1);
8236 case 0: /* fcpy[sd]. */
8237 case 1: /* fabs[sd]. */
8238 case 2: /* fneg[sd]. */
8239 case 8: /* fcmp[sd]. */
8240 case 9: /* fcmpe[sd]. */
8241 case 10: /* fcmpz[sd]. */
8242 case 11: /* fcmpez[sd]. */
8243 case 16: /* fuito[sd]. */
8244 case 17: /* fsito[sd]. */
8245 case 24: /* ftoui[sd]. */
8246 case 25: /* ftouiz[sd]. */
8247 case 26: /* ftosi[sd]. */
8248 case 27: /* ftosiz[sd]. */
8249 /* These instructions will not bounce due to underflow. */
8254 case 3: /* fsqrt[sd]. */
8255 /* fsqrt cannot underflow, but it can (perhaps) overwrite
8256 registers to cause the erratum in previous instructions. */
8257 bfd_arm_vfp11_write_mask (destmask
, fd
);
8261 case 15: /* fcvt{ds,sd}. */
8265 bfd_arm_vfp11_write_mask (destmask
, fd
);
8267 /* Only FCVTSD can underflow. */
8268 if ((insn
& 0x100) != 0)
8287 /* Two-register transfer. */
8288 else if ((insn
& 0x0fe00ed0) == 0x0c400a10)
8290 unsigned int fm
= bfd_arm_vfp11_regno (insn
, is_double
, 0, 5);
8292 if ((insn
& 0x100000) == 0)
8295 bfd_arm_vfp11_write_mask (destmask
, fm
);
8298 bfd_arm_vfp11_write_mask (destmask
, fm
);
8299 bfd_arm_vfp11_write_mask (destmask
, fm
+ 1);
8305 else if ((insn
& 0x0e100e00) == 0x0c100a00) /* A load insn. */
8307 int fd
= bfd_arm_vfp11_regno (insn
, is_double
, 12, 22);
8308 unsigned int puw
= ((insn
>> 21) & 0x1) | (((insn
>> 23) & 3) << 1);
8312 case 0: /* Two-reg transfer. We should catch these above. */
8315 case 2: /* fldm[sdx]. */
8319 unsigned int i
, offset
= insn
& 0xff;
8324 for (i
= fd
; i
< fd
+ offset
; i
++)
8325 bfd_arm_vfp11_write_mask (destmask
, i
);
8329 case 4: /* fld[sd]. */
8331 bfd_arm_vfp11_write_mask (destmask
, fd
);
8340 /* Single-register transfer. Note L==0. */
8341 else if ((insn
& 0x0f100e10) == 0x0e000a10)
8343 unsigned int opcode
= (insn
>> 21) & 7;
8344 unsigned int fn
= bfd_arm_vfp11_regno (insn
, is_double
, 16, 7);
8348 case 0: /* fmsr/fmdlr. */
8349 case 1: /* fmdhr. */
8350 /* Mark fmdhr and fmdlr as writing to the whole of the DP
8351 destination register. I don't know if this is exactly right,
8352 but it is the conservative choice. */
8353 bfd_arm_vfp11_write_mask (destmask
, fn
);
8367 static int elf32_arm_compare_mapping (const void * a
, const void * b
);
8370 /* Look for potentially-troublesome code sequences which might trigger the
8371 VFP11 denormal/antidependency erratum. See, e.g., the ARM1136 errata sheet
8372 (available from ARM) for details of the erratum. A short version is
8373 described in ld.texinfo. */
8376 bfd_elf32_arm_vfp11_erratum_scan (bfd
*abfd
, struct bfd_link_info
*link_info
)
8379 bfd_byte
*contents
= NULL
;
8381 int regs
[3], numregs
= 0;
8382 struct elf32_arm_link_hash_table
*globals
= elf32_arm_hash_table (link_info
);
8383 int use_vector
= (globals
->vfp11_fix
== BFD_ARM_VFP11_FIX_VECTOR
);
8385 if (globals
== NULL
)
8388 /* We use a simple FSM to match troublesome VFP11 instruction sequences.
8389 The states transition as follows:
8391 0 -> 1 (vector) or 0 -> 2 (scalar)
8392 A VFP FMAC-pipeline instruction has been seen. Fill
8393 regs[0]..regs[numregs-1] with its input operands. Remember this
8394 instruction in 'first_fmac'.
8397 Any instruction, except for a VFP instruction which overwrites
8402 A VFP instruction has been seen which overwrites any of regs[*].
8403 We must make a veneer! Reset state to 0 before examining next
8407 If we fail to match anything in state 2, reset to state 0 and reset
8408 the instruction pointer to the instruction after 'first_fmac'.
8410 If the VFP11 vector mode is in use, there must be at least two unrelated
8411 instructions between anti-dependent VFP11 instructions to properly avoid
8412 triggering the erratum, hence the use of the extra state 1. */
8414 /* If we are only performing a partial link do not bother
8415 to construct any glue. */
8416 if (bfd_link_relocatable (link_info
))
8419 /* Skip if this bfd does not correspond to an ELF image. */
8420 if (! is_arm_elf (abfd
))
8423 /* We should have chosen a fix type by the time we get here. */
8424 BFD_ASSERT (globals
->vfp11_fix
!= BFD_ARM_VFP11_FIX_DEFAULT
);
8426 if (globals
->vfp11_fix
== BFD_ARM_VFP11_FIX_NONE
)
8429 /* Skip this BFD if it corresponds to an executable or dynamic object. */
8430 if ((abfd
->flags
& (EXEC_P
| DYNAMIC
)) != 0)
8433 for (sec
= abfd
->sections
; sec
!= NULL
; sec
= sec
->next
)
8435 unsigned int i
, span
, first_fmac
= 0, veneer_of_insn
= 0;
8436 struct _arm_elf_section_data
*sec_data
;
8438 /* If we don't have executable progbits, we're not interested in this
8439 section. Also skip if section is to be excluded. */
8440 if (elf_section_type (sec
) != SHT_PROGBITS
8441 || (elf_section_flags (sec
) & SHF_EXECINSTR
) == 0
8442 || (sec
->flags
& SEC_EXCLUDE
) != 0
8443 || sec
->sec_info_type
== SEC_INFO_TYPE_JUST_SYMS
8444 || sec
->output_section
== bfd_abs_section_ptr
8445 || strcmp (sec
->name
, VFP11_ERRATUM_VENEER_SECTION_NAME
) == 0)
8448 sec_data
= elf32_arm_section_data (sec
);
8450 if (sec_data
->mapcount
== 0)
8453 if (elf_section_data (sec
)->this_hdr
.contents
!= NULL
)
8454 contents
= elf_section_data (sec
)->this_hdr
.contents
;
8455 else if (! bfd_malloc_and_get_section (abfd
, sec
, &contents
))
8458 qsort (sec_data
->map
, sec_data
->mapcount
, sizeof (elf32_arm_section_map
),
8459 elf32_arm_compare_mapping
);
8461 for (span
= 0; span
< sec_data
->mapcount
; span
++)
8463 unsigned int span_start
= sec_data
->map
[span
].vma
;
8464 unsigned int span_end
= (span
== sec_data
->mapcount
- 1)
8465 ? sec
->size
: sec_data
->map
[span
+ 1].vma
;
8466 char span_type
= sec_data
->map
[span
].type
;
8468 /* FIXME: Only ARM mode is supported at present. We may need to
8469 support Thumb-2 mode also at some point. */
8470 if (span_type
!= 'a')
8473 for (i
= span_start
; i
< span_end
;)
8475 unsigned int next_i
= i
+ 4;
8476 unsigned int insn
= bfd_big_endian (abfd
)
8477 ? (((unsigned) contents
[i
] << 24)
8478 | (contents
[i
+ 1] << 16)
8479 | (contents
[i
+ 2] << 8)
8481 : (((unsigned) contents
[i
+ 3] << 24)
8482 | (contents
[i
+ 2] << 16)
8483 | (contents
[i
+ 1] << 8)
8485 unsigned int writemask
= 0;
8486 enum bfd_arm_vfp11_pipe vpipe
;
8491 vpipe
= bfd_arm_vfp11_insn_decode (insn
, &writemask
, regs
,
8493 /* I'm assuming the VFP11 erratum can trigger with denorm
8494 operands on either the FMAC or the DS pipeline. This might
8495 lead to slightly overenthusiastic veneer insertion. */
8496 if (vpipe
== VFP11_FMAC
|| vpipe
== VFP11_DS
)
8498 state
= use_vector
? 1 : 2;
8500 veneer_of_insn
= insn
;
8506 int other_regs
[3], other_numregs
;
8507 vpipe
= bfd_arm_vfp11_insn_decode (insn
, &writemask
,
8510 if (vpipe
!= VFP11_BAD
8511 && bfd_arm_vfp11_antidependency (writemask
, regs
,
8521 int other_regs
[3], other_numregs
;
8522 vpipe
= bfd_arm_vfp11_insn_decode (insn
, &writemask
,
8525 if (vpipe
!= VFP11_BAD
8526 && bfd_arm_vfp11_antidependency (writemask
, regs
,
8532 next_i
= first_fmac
+ 4;
8538 abort (); /* Should be unreachable. */
8543 elf32_vfp11_erratum_list
*newerr
=(elf32_vfp11_erratum_list
*)
8544 bfd_zmalloc (sizeof (elf32_vfp11_erratum_list
));
8546 elf32_arm_section_data (sec
)->erratumcount
+= 1;
8548 newerr
->u
.b
.vfp_insn
= veneer_of_insn
;
8553 newerr
->type
= VFP11_ERRATUM_BRANCH_TO_ARM_VENEER
;
8560 record_vfp11_erratum_veneer (link_info
, newerr
, abfd
, sec
,
8565 newerr
->next
= sec_data
->erratumlist
;
8566 sec_data
->erratumlist
= newerr
;
8575 if (elf_section_data (sec
)->this_hdr
.contents
!= contents
)
8583 if (elf_section_data (sec
)->this_hdr
.contents
!= contents
)
8589 /* Find virtual-memory addresses for VFP11 erratum veneers and return locations
8590 after sections have been laid out, using specially-named symbols. */
8593 bfd_elf32_arm_vfp11_fix_veneer_locations (bfd
*abfd
,
8594 struct bfd_link_info
*link_info
)
8597 struct elf32_arm_link_hash_table
*globals
;
8600 if (bfd_link_relocatable (link_info
))
8603 /* Skip if this bfd does not correspond to an ELF image. */
8604 if (! is_arm_elf (abfd
))
8607 globals
= elf32_arm_hash_table (link_info
);
8608 if (globals
== NULL
)
8611 tmp_name
= (char *) bfd_malloc ((bfd_size_type
) strlen
8612 (VFP11_ERRATUM_VENEER_ENTRY_NAME
) + 10);
8613 BFD_ASSERT (tmp_name
);
8615 for (sec
= abfd
->sections
; sec
!= NULL
; sec
= sec
->next
)
8617 struct _arm_elf_section_data
*sec_data
= elf32_arm_section_data (sec
);
8618 elf32_vfp11_erratum_list
*errnode
= sec_data
->erratumlist
;
8620 for (; errnode
!= NULL
; errnode
= errnode
->next
)
8622 struct elf_link_hash_entry
*myh
;
8625 switch (errnode
->type
)
8627 case VFP11_ERRATUM_BRANCH_TO_ARM_VENEER
:
8628 case VFP11_ERRATUM_BRANCH_TO_THUMB_VENEER
:
8629 /* Find veneer symbol. */
8630 sprintf (tmp_name
, VFP11_ERRATUM_VENEER_ENTRY_NAME
,
8631 errnode
->u
.b
.veneer
->u
.v
.id
);
8633 myh
= elf_link_hash_lookup
8634 (&(globals
)->root
, tmp_name
, false, false, true);
8637 _bfd_error_handler (_("%pB: unable to find %s veneer `%s'"),
8638 abfd
, "VFP11", tmp_name
);
8640 vma
= myh
->root
.u
.def
.section
->output_section
->vma
8641 + myh
->root
.u
.def
.section
->output_offset
8642 + myh
->root
.u
.def
.value
;
8644 errnode
->u
.b
.veneer
->vma
= vma
;
8647 case VFP11_ERRATUM_ARM_VENEER
:
8648 case VFP11_ERRATUM_THUMB_VENEER
:
8649 /* Find return location. */
8650 sprintf (tmp_name
, VFP11_ERRATUM_VENEER_ENTRY_NAME
"_r",
8653 myh
= elf_link_hash_lookup
8654 (&(globals
)->root
, tmp_name
, false, false, true);
8657 _bfd_error_handler (_("%pB: unable to find %s veneer `%s'"),
8658 abfd
, "VFP11", tmp_name
);
8660 vma
= myh
->root
.u
.def
.section
->output_section
->vma
8661 + myh
->root
.u
.def
.section
->output_offset
8662 + myh
->root
.u
.def
.value
;
8664 errnode
->u
.v
.branch
->vma
= vma
;
8676 /* Find virtual-memory addresses for STM32L4XX erratum veneers and
8677 return locations after sections have been laid out, using
8678 specially-named symbols. */
8681 bfd_elf32_arm_stm32l4xx_fix_veneer_locations (bfd
*abfd
,
8682 struct bfd_link_info
*link_info
)
8685 struct elf32_arm_link_hash_table
*globals
;
8688 if (bfd_link_relocatable (link_info
))
8691 /* Skip if this bfd does not correspond to an ELF image. */
8692 if (! is_arm_elf (abfd
))
8695 globals
= elf32_arm_hash_table (link_info
);
8696 if (globals
== NULL
)
8699 tmp_name
= (char *) bfd_malloc ((bfd_size_type
) strlen
8700 (STM32L4XX_ERRATUM_VENEER_ENTRY_NAME
) + 10);
8701 BFD_ASSERT (tmp_name
);
8703 for (sec
= abfd
->sections
; sec
!= NULL
; sec
= sec
->next
)
8705 struct _arm_elf_section_data
*sec_data
= elf32_arm_section_data (sec
);
8706 elf32_stm32l4xx_erratum_list
*errnode
= sec_data
->stm32l4xx_erratumlist
;
8708 for (; errnode
!= NULL
; errnode
= errnode
->next
)
8710 struct elf_link_hash_entry
*myh
;
8713 switch (errnode
->type
)
8715 case STM32L4XX_ERRATUM_BRANCH_TO_VENEER
:
8716 /* Find veneer symbol. */
8717 sprintf (tmp_name
, STM32L4XX_ERRATUM_VENEER_ENTRY_NAME
,
8718 errnode
->u
.b
.veneer
->u
.v
.id
);
8720 myh
= elf_link_hash_lookup
8721 (&(globals
)->root
, tmp_name
, false, false, true);
8724 _bfd_error_handler (_("%pB: unable to find %s veneer `%s'"),
8725 abfd
, "STM32L4XX", tmp_name
);
8727 vma
= myh
->root
.u
.def
.section
->output_section
->vma
8728 + myh
->root
.u
.def
.section
->output_offset
8729 + myh
->root
.u
.def
.value
;
8731 errnode
->u
.b
.veneer
->vma
= vma
;
8734 case STM32L4XX_ERRATUM_VENEER
:
8735 /* Find return location. */
8736 sprintf (tmp_name
, STM32L4XX_ERRATUM_VENEER_ENTRY_NAME
"_r",
8739 myh
= elf_link_hash_lookup
8740 (&(globals
)->root
, tmp_name
, false, false, true);
8743 _bfd_error_handler (_("%pB: unable to find %s veneer `%s'"),
8744 abfd
, "STM32L4XX", tmp_name
);
8746 vma
= myh
->root
.u
.def
.section
->output_section
->vma
8747 + myh
->root
.u
.def
.section
->output_offset
8748 + myh
->root
.u
.def
.value
;
8750 errnode
->u
.v
.branch
->vma
= vma
;
8763 is_thumb2_ldmia (const insn32 insn
)
8765 /* Encoding T2: LDM<c>.W <Rn>{!},<registers>
8766 1110 - 1000 - 10W1 - rrrr - PM (0) l - llll - llll - llll. */
8767 return (insn
& 0xffd02000) == 0xe8900000;
8771 is_thumb2_ldmdb (const insn32 insn
)
8773 /* Encoding T1: LDMDB<c> <Rn>{!},<registers>
8774 1110 - 1001 - 00W1 - rrrr - PM (0) l - llll - llll - llll. */
8775 return (insn
& 0xffd02000) == 0xe9100000;
8779 is_thumb2_vldm (const insn32 insn
)
8781 /* A6.5 Extension register load or store instruction
8783 We look for SP 32-bit and DP 64-bit registers.
8784 Encoding T1 VLDM{mode}<c> <Rn>{!}, <list>
8785 <list> is consecutive 64-bit registers
8786 1110 - 110P - UDW1 - rrrr - vvvv - 1011 - iiii - iiii
8787 Encoding T2 VLDM{mode}<c> <Rn>{!}, <list>
8788 <list> is consecutive 32-bit registers
8789 1110 - 110P - UDW1 - rrrr - vvvv - 1010 - iiii - iiii
8790 if P==0 && U==1 && W==1 && Rn=1101 VPOP
8791 if PUW=010 || PUW=011 || PUW=101 VLDM. */
8793 (((insn
& 0xfe100f00) == 0xec100b00) ||
8794 ((insn
& 0xfe100f00) == 0xec100a00))
8795 && /* (IA without !). */
8796 (((((insn
<< 7) >> 28) & 0xd) == 0x4)
8797 /* (IA with !), includes VPOP (when reg number is SP). */
8798 || ((((insn
<< 7) >> 28) & 0xd) == 0x5)
8800 || ((((insn
<< 7) >> 28) & 0xd) == 0x9));
8803 /* STM STM32L4XX erratum : This function assumes that it receives an LDM or
8805 - computes the number and the mode of memory accesses
8806 - decides if the replacement should be done:
8807 . replaces only if > 8-word accesses
8808 . or (testing purposes only) replaces all accesses. */
8811 stm32l4xx_need_create_replacing_stub (const insn32 insn
,
8812 bfd_arm_stm32l4xx_fix stm32l4xx_fix
)
8816 /* The field encoding the register list is the same for both LDMIA
8817 and LDMDB encodings. */
8818 if (is_thumb2_ldmia (insn
) || is_thumb2_ldmdb (insn
))
8819 nb_words
= elf32_arm_popcount (insn
& 0x0000ffff);
8820 else if (is_thumb2_vldm (insn
))
8821 nb_words
= (insn
& 0xff);
8823 /* DEFAULT mode accounts for the real bug condition situation,
8824 ALL mode inserts stubs for each LDM/VLDM instruction (testing). */
8825 return (stm32l4xx_fix
== BFD_ARM_STM32L4XX_FIX_DEFAULT
8827 : stm32l4xx_fix
== BFD_ARM_STM32L4XX_FIX_ALL
);
8830 /* Look for potentially-troublesome code sequences which might trigger
8831 the STM STM32L4XX erratum. */
8834 bfd_elf32_arm_stm32l4xx_erratum_scan (bfd
*abfd
,
8835 struct bfd_link_info
*link_info
)
8838 bfd_byte
*contents
= NULL
;
8839 struct elf32_arm_link_hash_table
*globals
= elf32_arm_hash_table (link_info
);
8841 if (globals
== NULL
)
8844 /* If we are only performing a partial link do not bother
8845 to construct any glue. */
8846 if (bfd_link_relocatable (link_info
))
8849 /* Skip if this bfd does not correspond to an ELF image. */
8850 if (! is_arm_elf (abfd
))
8853 if (globals
->stm32l4xx_fix
== BFD_ARM_STM32L4XX_FIX_NONE
)
8856 /* Skip this BFD if it corresponds to an executable or dynamic object. */
8857 if ((abfd
->flags
& (EXEC_P
| DYNAMIC
)) != 0)
8860 for (sec
= abfd
->sections
; sec
!= NULL
; sec
= sec
->next
)
8862 unsigned int i
, span
;
8863 struct _arm_elf_section_data
*sec_data
;
8865 /* If we don't have executable progbits, we're not interested in this
8866 section. Also skip if section is to be excluded. */
8867 if (elf_section_type (sec
) != SHT_PROGBITS
8868 || (elf_section_flags (sec
) & SHF_EXECINSTR
) == 0
8869 || (sec
->flags
& SEC_EXCLUDE
) != 0
8870 || sec
->sec_info_type
== SEC_INFO_TYPE_JUST_SYMS
8871 || sec
->output_section
== bfd_abs_section_ptr
8872 || strcmp (sec
->name
, STM32L4XX_ERRATUM_VENEER_SECTION_NAME
) == 0)
8875 sec_data
= elf32_arm_section_data (sec
);
8877 if (sec_data
->mapcount
== 0)
8880 if (elf_section_data (sec
)->this_hdr
.contents
!= NULL
)
8881 contents
= elf_section_data (sec
)->this_hdr
.contents
;
8882 else if (! bfd_malloc_and_get_section (abfd
, sec
, &contents
))
8885 qsort (sec_data
->map
, sec_data
->mapcount
, sizeof (elf32_arm_section_map
),
8886 elf32_arm_compare_mapping
);
8888 for (span
= 0; span
< sec_data
->mapcount
; span
++)
8890 unsigned int span_start
= sec_data
->map
[span
].vma
;
8891 unsigned int span_end
= (span
== sec_data
->mapcount
- 1)
8892 ? sec
->size
: sec_data
->map
[span
+ 1].vma
;
8893 char span_type
= sec_data
->map
[span
].type
;
8894 int itblock_current_pos
= 0;
8896 /* Only Thumb2 mode need be supported with this CM4 specific
8897 code, we should not encounter any arm mode eg span_type
8899 if (span_type
!= 't')
8902 for (i
= span_start
; i
< span_end
;)
8904 unsigned int insn
= bfd_get_16 (abfd
, &contents
[i
]);
8905 bool insn_32bit
= false;
8906 bool is_ldm
= false;
8907 bool is_vldm
= false;
8908 bool is_not_last_in_it_block
= false;
8910 /* The first 16-bits of all 32-bit thumb2 instructions start
8911 with opcode[15..13]=0b111 and the encoded op1 can be anything
8912 except opcode[12..11]!=0b00.
8913 See 32-bit Thumb instruction encoding. */
8914 if ((insn
& 0xe000) == 0xe000 && (insn
& 0x1800) != 0x0000)
8917 /* Compute the predicate that tells if the instruction
8918 is concerned by the IT block
8919 - Creates an error if there is a ldm that is not
8920 last in the IT block thus cannot be replaced
8921 - Otherwise we can create a branch at the end of the
8922 IT block, it will be controlled naturally by IT
8923 with the proper pseudo-predicate
8924 - So the only interesting predicate is the one that
8925 tells that we are not on the last item of an IT
8927 if (itblock_current_pos
!= 0)
8928 is_not_last_in_it_block
= !!--itblock_current_pos
;
8932 /* Load the rest of the insn (in manual-friendly order). */
8933 insn
= (insn
<< 16) | bfd_get_16 (abfd
, &contents
[i
+ 2]);
8934 is_ldm
= is_thumb2_ldmia (insn
) || is_thumb2_ldmdb (insn
);
8935 is_vldm
= is_thumb2_vldm (insn
);
8937 /* Veneers are created for (v)ldm depending on
8938 option flags and memory accesses conditions; but
8939 if the instruction is not the last instruction of
8940 an IT block, we cannot create a jump there, so we
8942 if ((is_ldm
|| is_vldm
)
8943 && stm32l4xx_need_create_replacing_stub
8944 (insn
, globals
->stm32l4xx_fix
))
8946 if (is_not_last_in_it_block
)
8949 /* xgettext:c-format */
8950 (_("%pB(%pA+%#x): error: multiple load detected"
8951 " in non-last IT block instruction:"
8952 " STM32L4XX veneer cannot be generated; "
8953 "use gcc option -mrestrict-it to generate"
8954 " only one instruction per IT block"),
8959 elf32_stm32l4xx_erratum_list
*newerr
=
8960 (elf32_stm32l4xx_erratum_list
*)
8962 (sizeof (elf32_stm32l4xx_erratum_list
));
8964 elf32_arm_section_data (sec
)
8965 ->stm32l4xx_erratumcount
+= 1;
8966 newerr
->u
.b
.insn
= insn
;
8967 /* We create only thumb branches. */
8969 STM32L4XX_ERRATUM_BRANCH_TO_VENEER
;
8970 record_stm32l4xx_erratum_veneer
8971 (link_info
, newerr
, abfd
, sec
,
8974 STM32L4XX_ERRATUM_LDM_VENEER_SIZE
:
8975 STM32L4XX_ERRATUM_VLDM_VENEER_SIZE
);
8977 newerr
->next
= sec_data
->stm32l4xx_erratumlist
;
8978 sec_data
->stm32l4xx_erratumlist
= newerr
;
8985 IT blocks are only encoded in T1
8986 Encoding T1: IT{x{y{z}}} <firstcond>
8987 1 0 1 1 - 1 1 1 1 - firstcond - mask
8988 if mask = '0000' then see 'related encodings'
8989 We don't deal with UNPREDICTABLE, just ignore these.
8990 There can be no nested IT blocks so an IT block
8991 is naturally a new one for which it is worth
8992 computing its size. */
8993 bool is_newitblock
= ((insn
& 0xff00) == 0xbf00)
8994 && ((insn
& 0x000f) != 0x0000);
8995 /* If we have a new IT block we compute its size. */
8998 /* Compute the number of instructions controlled
8999 by the IT block, it will be used to decide
9000 whether we are inside an IT block or not. */
9001 unsigned int mask
= insn
& 0x000f;
9002 itblock_current_pos
= 4 - ctz (mask
);
9006 i
+= insn_32bit
? 4 : 2;
9010 if (elf_section_data (sec
)->this_hdr
.contents
!= contents
)
9018 if (elf_section_data (sec
)->this_hdr
.contents
!= contents
)
9024 /* Set target relocation values needed during linking. */
9027 bfd_elf32_arm_set_target_params (struct bfd
*output_bfd
,
9028 struct bfd_link_info
*link_info
,
9029 struct elf32_arm_params
*params
)
9031 struct elf32_arm_link_hash_table
*globals
;
9033 globals
= elf32_arm_hash_table (link_info
);
9034 if (globals
== NULL
)
9037 globals
->target1_is_rel
= params
->target1_is_rel
;
9038 if (globals
->fdpic_p
)
9039 globals
->target2_reloc
= R_ARM_GOT32
;
9040 else if (strcmp (params
->target2_type
, "rel") == 0)
9041 globals
->target2_reloc
= R_ARM_REL32
;
9042 else if (strcmp (params
->target2_type
, "abs") == 0)
9043 globals
->target2_reloc
= R_ARM_ABS32
;
9044 else if (strcmp (params
->target2_type
, "got-rel") == 0)
9045 globals
->target2_reloc
= R_ARM_GOT_PREL
;
9048 _bfd_error_handler (_("invalid TARGET2 relocation type '%s'"),
9049 params
->target2_type
);
9051 globals
->fix_v4bx
= params
->fix_v4bx
;
9052 globals
->use_blx
|= params
->use_blx
;
9053 globals
->vfp11_fix
= params
->vfp11_denorm_fix
;
9054 globals
->stm32l4xx_fix
= params
->stm32l4xx_fix
;
9055 if (globals
->fdpic_p
)
9056 globals
->pic_veneer
= 1;
9058 globals
->pic_veneer
= params
->pic_veneer
;
9059 globals
->fix_cortex_a8
= params
->fix_cortex_a8
;
9060 globals
->fix_arm1176
= params
->fix_arm1176
;
9061 globals
->cmse_implib
= params
->cmse_implib
;
9062 globals
->in_implib_bfd
= params
->in_implib_bfd
;
9064 BFD_ASSERT (is_arm_elf (output_bfd
));
9065 elf_arm_tdata (output_bfd
)->no_enum_size_warning
9066 = params
->no_enum_size_warning
;
9067 elf_arm_tdata (output_bfd
)->no_wchar_size_warning
9068 = params
->no_wchar_size_warning
;
9071 /* Replace the target offset of a Thumb bl or b.w instruction. */
9074 insert_thumb_branch (bfd
*abfd
, long int offset
, bfd_byte
*insn
)
9080 BFD_ASSERT ((offset
& 1) == 0);
9082 upper
= bfd_get_16 (abfd
, insn
);
9083 lower
= bfd_get_16 (abfd
, insn
+ 2);
9084 reloc_sign
= (offset
< 0) ? 1 : 0;
9085 upper
= (upper
& ~(bfd_vma
) 0x7ff)
9086 | ((offset
>> 12) & 0x3ff)
9087 | (reloc_sign
<< 10);
9088 lower
= (lower
& ~(bfd_vma
) 0x2fff)
9089 | (((!((offset
>> 23) & 1)) ^ reloc_sign
) << 13)
9090 | (((!((offset
>> 22) & 1)) ^ reloc_sign
) << 11)
9091 | ((offset
>> 1) & 0x7ff);
9092 bfd_put_16 (abfd
, upper
, insn
);
9093 bfd_put_16 (abfd
, lower
, insn
+ 2);
9096 /* Thumb code calling an ARM function. */
9099 elf32_thumb_to_arm_stub (struct bfd_link_info
* info
,
9103 asection
* input_section
,
9104 bfd_byte
* hit_data
,
9107 bfd_signed_vma addend
,
9109 char **error_message
)
9113 long int ret_offset
;
9114 struct elf_link_hash_entry
* myh
;
9115 struct elf32_arm_link_hash_table
* globals
;
9117 myh
= find_thumb_glue (info
, name
, error_message
);
9121 globals
= elf32_arm_hash_table (info
);
9122 BFD_ASSERT (globals
!= NULL
);
9123 BFD_ASSERT (globals
->bfd_of_glue_owner
!= NULL
);
9125 my_offset
= myh
->root
.u
.def
.value
;
9127 s
= bfd_get_linker_section (globals
->bfd_of_glue_owner
,
9128 THUMB2ARM_GLUE_SECTION_NAME
);
9130 BFD_ASSERT (s
!= NULL
);
9131 BFD_ASSERT (s
->contents
!= NULL
);
9132 BFD_ASSERT (s
->output_section
!= NULL
);
9134 if ((my_offset
& 0x01) == 0x01)
9137 && sym_sec
->owner
!= NULL
9138 && !INTERWORK_FLAG (sym_sec
->owner
))
9141 (_("%pB(%s): warning: interworking not enabled;"
9142 " first occurrence: %pB: %s call to %s"),
9143 sym_sec
->owner
, name
, input_bfd
, "Thumb", "ARM");
9149 myh
->root
.u
.def
.value
= my_offset
;
9151 put_thumb_insn (globals
, output_bfd
, (bfd_vma
) t2a1_bx_pc_insn
,
9152 s
->contents
+ my_offset
);
9154 put_thumb_insn (globals
, output_bfd
, (bfd_vma
) t2a2_noop_insn
,
9155 s
->contents
+ my_offset
+ 2);
9158 /* Address of destination of the stub. */
9159 ((bfd_signed_vma
) val
)
9161 /* Offset from the start of the current section
9162 to the start of the stubs. */
9164 /* Offset of the start of this stub from the start of the stubs. */
9166 /* Address of the start of the current section. */
9167 + s
->output_section
->vma
)
9168 /* The branch instruction is 4 bytes into the stub. */
9170 /* ARM branches work from the pc of the instruction + 8. */
9173 put_arm_insn (globals
, output_bfd
,
9174 (bfd_vma
) t2a3_b_insn
| ((ret_offset
>> 2) & 0x00FFFFFF),
9175 s
->contents
+ my_offset
+ 4);
9178 BFD_ASSERT (my_offset
<= globals
->thumb_glue_size
);
9180 /* Now go back and fix up the original BL insn to point to here. */
9182 /* Address of where the stub is located. */
9183 (s
->output_section
->vma
+ s
->output_offset
+ my_offset
)
9184 /* Address of where the BL is located. */
9185 - (input_section
->output_section
->vma
+ input_section
->output_offset
9187 /* Addend in the relocation. */
9189 /* Biassing for PC-relative addressing. */
9192 insert_thumb_branch (input_bfd
, ret_offset
, hit_data
- input_section
->vma
);
9197 /* Populate an Arm to Thumb stub. Returns the stub symbol. */
9199 static struct elf_link_hash_entry
*
9200 elf32_arm_create_thumb_stub (struct bfd_link_info
* info
,
9207 char ** error_message
)
9210 long int ret_offset
;
9211 struct elf_link_hash_entry
* myh
;
9212 struct elf32_arm_link_hash_table
* globals
;
9214 myh
= find_arm_glue (info
, name
, error_message
);
9218 globals
= elf32_arm_hash_table (info
);
9219 BFD_ASSERT (globals
!= NULL
);
9220 BFD_ASSERT (globals
->bfd_of_glue_owner
!= NULL
);
9222 my_offset
= myh
->root
.u
.def
.value
;
9224 if ((my_offset
& 0x01) == 0x01)
9227 && sym_sec
->owner
!= NULL
9228 && !INTERWORK_FLAG (sym_sec
->owner
))
9231 (_("%pB(%s): warning: interworking not enabled;"
9232 " first occurrence: %pB: %s call to %s"),
9233 sym_sec
->owner
, name
, input_bfd
, "ARM", "Thumb");
9237 myh
->root
.u
.def
.value
= my_offset
;
9239 if (bfd_link_pic (info
)
9240 || globals
->root
.is_relocatable_executable
9241 || globals
->pic_veneer
)
9243 /* For relocatable objects we can't use absolute addresses,
9244 so construct the address from a relative offset. */
9245 /* TODO: If the offset is small it's probably worth
9246 constructing the address with adds. */
9247 put_arm_insn (globals
, output_bfd
, (bfd_vma
) a2t1p_ldr_insn
,
9248 s
->contents
+ my_offset
);
9249 put_arm_insn (globals
, output_bfd
, (bfd_vma
) a2t2p_add_pc_insn
,
9250 s
->contents
+ my_offset
+ 4);
9251 put_arm_insn (globals
, output_bfd
, (bfd_vma
) a2t3p_bx_r12_insn
,
9252 s
->contents
+ my_offset
+ 8);
9253 /* Adjust the offset by 4 for the position of the add,
9254 and 8 for the pipeline offset. */
9255 ret_offset
= (val
- (s
->output_offset
9256 + s
->output_section
->vma
9259 bfd_put_32 (output_bfd
, ret_offset
,
9260 s
->contents
+ my_offset
+ 12);
9262 else if (globals
->use_blx
)
9264 put_arm_insn (globals
, output_bfd
, (bfd_vma
) a2t1v5_ldr_insn
,
9265 s
->contents
+ my_offset
);
9267 /* It's a thumb address. Add the low order bit. */
9268 bfd_put_32 (output_bfd
, val
| a2t2v5_func_addr_insn
,
9269 s
->contents
+ my_offset
+ 4);
9273 put_arm_insn (globals
, output_bfd
, (bfd_vma
) a2t1_ldr_insn
,
9274 s
->contents
+ my_offset
);
9276 put_arm_insn (globals
, output_bfd
, (bfd_vma
) a2t2_bx_r12_insn
,
9277 s
->contents
+ my_offset
+ 4);
9279 /* It's a thumb address. Add the low order bit. */
9280 bfd_put_32 (output_bfd
, val
| a2t3_func_addr_insn
,
9281 s
->contents
+ my_offset
+ 8);
9287 BFD_ASSERT (my_offset
<= globals
->arm_glue_size
);
9292 /* Arm code calling a Thumb function. */
9295 elf32_arm_to_thumb_stub (struct bfd_link_info
* info
,
9299 asection
* input_section
,
9300 bfd_byte
* hit_data
,
9303 bfd_signed_vma addend
,
9305 char **error_message
)
9307 unsigned long int tmp
;
9310 long int ret_offset
;
9311 struct elf_link_hash_entry
* myh
;
9312 struct elf32_arm_link_hash_table
* globals
;
9314 globals
= elf32_arm_hash_table (info
);
9315 BFD_ASSERT (globals
!= NULL
);
9316 BFD_ASSERT (globals
->bfd_of_glue_owner
!= NULL
);
9318 s
= bfd_get_linker_section (globals
->bfd_of_glue_owner
,
9319 ARM2THUMB_GLUE_SECTION_NAME
);
9320 BFD_ASSERT (s
!= NULL
);
9321 BFD_ASSERT (s
->contents
!= NULL
);
9322 BFD_ASSERT (s
->output_section
!= NULL
);
9324 myh
= elf32_arm_create_thumb_stub (info
, name
, input_bfd
, output_bfd
,
9325 sym_sec
, val
, s
, error_message
);
9329 my_offset
= myh
->root
.u
.def
.value
;
9330 tmp
= bfd_get_32 (input_bfd
, hit_data
);
9331 tmp
= tmp
& 0xFF000000;
9333 /* Somehow these are both 4 too far, so subtract 8. */
9334 ret_offset
= (s
->output_offset
9336 + s
->output_section
->vma
9337 - (input_section
->output_offset
9338 + input_section
->output_section
->vma
9342 tmp
= tmp
| ((ret_offset
>> 2) & 0x00FFFFFF);
9344 bfd_put_32 (output_bfd
, (bfd_vma
) tmp
, hit_data
- input_section
->vma
);
9349 /* Populate Arm stub for an exported Thumb function. */
9352 elf32_arm_to_thumb_export_stub (struct elf_link_hash_entry
*h
, void * inf
)
9354 struct bfd_link_info
* info
= (struct bfd_link_info
*) inf
;
9356 struct elf_link_hash_entry
* myh
;
9357 struct elf32_arm_link_hash_entry
*eh
;
9358 struct elf32_arm_link_hash_table
* globals
;
9361 char *error_message
;
9363 eh
= elf32_arm_hash_entry (h
);
9364 /* Allocate stubs for exported Thumb functions on v4t. */
9365 if (eh
->export_glue
== NULL
)
9368 globals
= elf32_arm_hash_table (info
);
9369 BFD_ASSERT (globals
!= NULL
);
9370 BFD_ASSERT (globals
->bfd_of_glue_owner
!= NULL
);
9372 s
= bfd_get_linker_section (globals
->bfd_of_glue_owner
,
9373 ARM2THUMB_GLUE_SECTION_NAME
);
9374 BFD_ASSERT (s
!= NULL
);
9375 BFD_ASSERT (s
->contents
!= NULL
);
9376 BFD_ASSERT (s
->output_section
!= NULL
);
9378 sec
= eh
->export_glue
->root
.u
.def
.section
;
9380 BFD_ASSERT (sec
->output_section
!= NULL
);
9382 val
= eh
->export_glue
->root
.u
.def
.value
+ sec
->output_offset
9383 + sec
->output_section
->vma
;
9385 myh
= elf32_arm_create_thumb_stub (info
, h
->root
.root
.string
,
9386 h
->root
.u
.def
.section
->owner
,
9387 globals
->obfd
, sec
, val
, s
,
9393 /* Populate ARMv4 BX veneers. Returns the absolute adress of the veneer. */
9396 elf32_arm_bx_glue (struct bfd_link_info
* info
, int reg
)
9401 struct elf32_arm_link_hash_table
*globals
;
9403 globals
= elf32_arm_hash_table (info
);
9404 BFD_ASSERT (globals
!= NULL
);
9405 BFD_ASSERT (globals
->bfd_of_glue_owner
!= NULL
);
9407 s
= bfd_get_linker_section (globals
->bfd_of_glue_owner
,
9408 ARM_BX_GLUE_SECTION_NAME
);
9409 BFD_ASSERT (s
!= NULL
);
9410 BFD_ASSERT (s
->contents
!= NULL
);
9411 BFD_ASSERT (s
->output_section
!= NULL
);
9413 BFD_ASSERT (globals
->bx_glue_offset
[reg
] & 2);
9415 glue_addr
= globals
->bx_glue_offset
[reg
] & ~(bfd_vma
)3;
9417 if ((globals
->bx_glue_offset
[reg
] & 1) == 0)
9419 p
= s
->contents
+ glue_addr
;
9420 bfd_put_32 (globals
->obfd
, armbx1_tst_insn
+ (reg
<< 16), p
);
9421 bfd_put_32 (globals
->obfd
, armbx2_moveq_insn
+ reg
, p
+ 4);
9422 bfd_put_32 (globals
->obfd
, armbx3_bx_insn
+ reg
, p
+ 8);
9423 globals
->bx_glue_offset
[reg
] |= 1;
9426 return glue_addr
+ s
->output_section
->vma
+ s
->output_offset
;
9429 /* Generate Arm stubs for exported Thumb symbols. */
9431 elf32_arm_begin_write_processing (bfd
*abfd ATTRIBUTE_UNUSED
,
9432 struct bfd_link_info
*link_info
)
9434 struct elf32_arm_link_hash_table
* globals
;
9436 if (link_info
== NULL
)
9437 /* Ignore this if we are not called by the ELF backend linker. */
9440 globals
= elf32_arm_hash_table (link_info
);
9441 if (globals
== NULL
)
9444 /* If blx is available then exported Thumb symbols are OK and there is
9446 if (globals
->use_blx
)
9449 elf_link_hash_traverse (&globals
->root
, elf32_arm_to_thumb_export_stub
,
9453 /* Reserve space for COUNT dynamic relocations in relocation selection
9457 elf32_arm_allocate_dynrelocs (struct bfd_link_info
*info
, asection
*sreloc
,
9458 bfd_size_type count
)
9460 struct elf32_arm_link_hash_table
*htab
;
9462 htab
= elf32_arm_hash_table (info
);
9463 BFD_ASSERT (htab
->root
.dynamic_sections_created
);
9466 sreloc
->size
+= RELOC_SIZE (htab
) * count
;
9469 /* Reserve space for COUNT R_ARM_IRELATIVE relocations. If the link is
9470 dynamic, the relocations should go in SRELOC, otherwise they should
9471 go in the special .rel.iplt section. */
9474 elf32_arm_allocate_irelocs (struct bfd_link_info
*info
, asection
*sreloc
,
9475 bfd_size_type count
)
9477 struct elf32_arm_link_hash_table
*htab
;
9479 htab
= elf32_arm_hash_table (info
);
9480 if (!htab
->root
.dynamic_sections_created
)
9481 htab
->root
.irelplt
->size
+= RELOC_SIZE (htab
) * count
;
9484 BFD_ASSERT (sreloc
!= NULL
);
9485 sreloc
->size
+= RELOC_SIZE (htab
) * count
;
9489 /* Add relocation REL to the end of relocation section SRELOC. */
9492 elf32_arm_add_dynreloc (bfd
*output_bfd
, struct bfd_link_info
*info
,
9493 asection
*sreloc
, Elf_Internal_Rela
*rel
)
9496 struct elf32_arm_link_hash_table
*htab
;
9498 htab
= elf32_arm_hash_table (info
);
9499 if (!htab
->root
.dynamic_sections_created
9500 && ELF32_R_TYPE (rel
->r_info
) == R_ARM_IRELATIVE
)
9501 sreloc
= htab
->root
.irelplt
;
9504 loc
= sreloc
->contents
;
9505 loc
+= sreloc
->reloc_count
++ * RELOC_SIZE (htab
);
9506 if (sreloc
->reloc_count
* RELOC_SIZE (htab
) > sreloc
->size
)
9508 SWAP_RELOC_OUT (htab
) (output_bfd
, rel
, loc
);
9511 /* Allocate room for a PLT entry described by ROOT_PLT and ARM_PLT.
9512 IS_IPLT_ENTRY says whether the entry belongs to .iplt rather than
9516 elf32_arm_allocate_plt_entry (struct bfd_link_info
*info
,
9518 union gotplt_union
*root_plt
,
9519 struct arm_plt_info
*arm_plt
)
9521 struct elf32_arm_link_hash_table
*htab
;
9525 htab
= elf32_arm_hash_table (info
);
9529 splt
= htab
->root
.iplt
;
9530 sgotplt
= htab
->root
.igotplt
;
9532 /* NaCl uses a special first entry in .iplt too. */
9533 if (htab
->root
.target_os
== is_nacl
&& splt
->size
== 0)
9534 splt
->size
+= htab
->plt_header_size
;
9536 /* Allocate room for an R_ARM_IRELATIVE relocation in .rel.iplt. */
9537 elf32_arm_allocate_irelocs (info
, htab
->root
.irelplt
, 1);
9541 splt
= htab
->root
.splt
;
9542 sgotplt
= htab
->root
.sgotplt
;
9546 /* Allocate room for R_ARM_FUNCDESC_VALUE. */
9547 /* For lazy binding, relocations will be put into .rel.plt, in
9548 .rel.got otherwise. */
9549 /* FIXME: today we don't support lazy binding so put it in .rel.got */
9550 if (info
->flags
& DF_BIND_NOW
)
9551 elf32_arm_allocate_dynrelocs (info
, htab
->root
.srelgot
, 1);
9553 elf32_arm_allocate_dynrelocs (info
, htab
->root
.srelplt
, 1);
9557 /* Allocate room for an R_JUMP_SLOT relocation in .rel.plt. */
9558 elf32_arm_allocate_dynrelocs (info
, htab
->root
.srelplt
, 1);
9561 /* If this is the first .plt entry, make room for the special
9563 if (splt
->size
== 0)
9564 splt
->size
+= htab
->plt_header_size
;
9566 htab
->next_tls_desc_index
++;
9569 /* Allocate the PLT entry itself, including any leading Thumb stub. */
9570 if (elf32_arm_plt_needs_thumb_stub_p (info
, arm_plt
))
9571 splt
->size
+= PLT_THUMB_STUB_SIZE
;
9572 root_plt
->offset
= splt
->size
;
9573 splt
->size
+= htab
->plt_entry_size
;
9575 /* We also need to make an entry in the .got.plt section, which
9576 will be placed in the .got section by the linker script. */
9578 arm_plt
->got_offset
= sgotplt
->size
;
9580 arm_plt
->got_offset
= sgotplt
->size
- 8 * htab
->num_tls_desc
;
9582 /* Function descriptor takes 64 bits in GOT. */
9589 arm_movw_immediate (bfd_vma value
)
9591 return (value
& 0x00000fff) | ((value
& 0x0000f000) << 4);
9595 arm_movt_immediate (bfd_vma value
)
9597 return ((value
& 0x0fff0000) >> 16) | ((value
& 0xf0000000) >> 12);
9600 /* Fill in a PLT entry and its associated GOT slot. If DYNINDX == -1,
9601 the entry lives in .iplt and resolves to (*SYM_VALUE)().
9602 Otherwise, DYNINDX is the index of the symbol in the dynamic
9603 symbol table and SYM_VALUE is undefined.
9605 ROOT_PLT points to the offset of the PLT entry from the start of its
9606 section (.iplt or .plt). ARM_PLT points to the symbol's ARM-specific
9607 bookkeeping information.
9609 Returns FALSE if there was a problem. */
9612 elf32_arm_populate_plt_entry (bfd
*output_bfd
, struct bfd_link_info
*info
,
9613 union gotplt_union
*root_plt
,
9614 struct arm_plt_info
*arm_plt
,
9615 int dynindx
, bfd_vma sym_value
)
9617 struct elf32_arm_link_hash_table
*htab
;
9623 Elf_Internal_Rela rel
;
9624 bfd_vma got_header_size
;
9626 htab
= elf32_arm_hash_table (info
);
9628 /* Pick the appropriate sections and sizes. */
9631 splt
= htab
->root
.iplt
;
9632 sgot
= htab
->root
.igotplt
;
9633 srel
= htab
->root
.irelplt
;
9635 /* There are no reserved entries in .igot.plt, and no special
9636 first entry in .iplt. */
9637 got_header_size
= 0;
9641 splt
= htab
->root
.splt
;
9642 sgot
= htab
->root
.sgotplt
;
9643 srel
= htab
->root
.srelplt
;
9645 got_header_size
= get_elf_backend_data (output_bfd
)->got_header_size
;
9647 BFD_ASSERT (splt
!= NULL
&& srel
!= NULL
);
9649 bfd_vma got_offset
, got_address
, plt_address
;
9650 bfd_vma got_displacement
, initial_got_entry
;
9653 BFD_ASSERT (sgot
!= NULL
);
9655 /* Get the offset into the .(i)got.plt table of the entry that
9656 corresponds to this function. */
9657 got_offset
= (arm_plt
->got_offset
& -2);
9659 /* Get the index in the procedure linkage table which
9660 corresponds to this symbol. This is the index of this symbol
9661 in all the symbols for which we are making plt entries.
9662 After the reserved .got.plt entries, all symbols appear in
9663 the same order as in .plt. */
9665 /* Function descriptor takes 8 bytes. */
9666 plt_index
= (got_offset
- got_header_size
) / 8;
9668 plt_index
= (got_offset
- got_header_size
) / 4;
9670 /* Calculate the address of the GOT entry. */
9671 got_address
= (sgot
->output_section
->vma
9672 + sgot
->output_offset
9675 /* ...and the address of the PLT entry. */
9676 plt_address
= (splt
->output_section
->vma
9677 + splt
->output_offset
9678 + root_plt
->offset
);
9680 ptr
= splt
->contents
+ root_plt
->offset
;
9681 if (htab
->root
.target_os
== is_vxworks
&& bfd_link_pic (info
))
9686 for (i
= 0; i
!= htab
->plt_entry_size
/ 4; i
++, ptr
+= 4)
9688 val
= elf32_arm_vxworks_shared_plt_entry
[i
];
9690 val
|= got_address
- sgot
->output_section
->vma
;
9692 val
|= plt_index
* RELOC_SIZE (htab
);
9693 if (i
== 2 || i
== 5)
9694 bfd_put_32 (output_bfd
, val
, ptr
);
9696 put_arm_insn (htab
, output_bfd
, val
, ptr
);
9699 else if (htab
->root
.target_os
== is_vxworks
)
9704 for (i
= 0; i
!= htab
->plt_entry_size
/ 4; i
++, ptr
+= 4)
9706 val
= elf32_arm_vxworks_exec_plt_entry
[i
];
9710 val
|= 0xffffff & -((root_plt
->offset
+ i
* 4 + 8) >> 2);
9712 val
|= plt_index
* RELOC_SIZE (htab
);
9713 if (i
== 2 || i
== 5)
9714 bfd_put_32 (output_bfd
, val
, ptr
);
9716 put_arm_insn (htab
, output_bfd
, val
, ptr
);
9719 loc
= (htab
->srelplt2
->contents
9720 + (plt_index
* 2 + 1) * RELOC_SIZE (htab
));
9722 /* Create the .rela.plt.unloaded R_ARM_ABS32 relocation
9723 referencing the GOT for this PLT entry. */
9724 rel
.r_offset
= plt_address
+ 8;
9725 rel
.r_info
= ELF32_R_INFO (htab
->root
.hgot
->indx
, R_ARM_ABS32
);
9726 rel
.r_addend
= got_offset
;
9727 SWAP_RELOC_OUT (htab
) (output_bfd
, &rel
, loc
);
9728 loc
+= RELOC_SIZE (htab
);
9730 /* Create the R_ARM_ABS32 relocation referencing the
9731 beginning of the PLT for this GOT entry. */
9732 rel
.r_offset
= got_address
;
9733 rel
.r_info
= ELF32_R_INFO (htab
->root
.hplt
->indx
, R_ARM_ABS32
);
9735 SWAP_RELOC_OUT (htab
) (output_bfd
, &rel
, loc
);
9737 else if (htab
->root
.target_os
== is_nacl
)
9739 /* Calculate the displacement between the PLT slot and the
9740 common tail that's part of the special initial PLT slot. */
9741 int32_t tail_displacement
9742 = ((splt
->output_section
->vma
+ splt
->output_offset
9743 + ARM_NACL_PLT_TAIL_OFFSET
)
9744 - (plt_address
+ htab
->plt_entry_size
+ 4));
9745 BFD_ASSERT ((tail_displacement
& 3) == 0);
9746 tail_displacement
>>= 2;
9748 BFD_ASSERT ((tail_displacement
& 0xff000000) == 0
9749 || (-tail_displacement
& 0xff000000) == 0);
9751 /* Calculate the displacement between the PLT slot and the entry
9752 in the GOT. The offset accounts for the value produced by
9753 adding to pc in the penultimate instruction of the PLT stub. */
9754 got_displacement
= (got_address
9755 - (plt_address
+ htab
->plt_entry_size
));
9757 /* NaCl does not support interworking at all. */
9758 BFD_ASSERT (!elf32_arm_plt_needs_thumb_stub_p (info
, arm_plt
));
9760 put_arm_insn (htab
, output_bfd
,
9761 elf32_arm_nacl_plt_entry
[0]
9762 | arm_movw_immediate (got_displacement
),
9764 put_arm_insn (htab
, output_bfd
,
9765 elf32_arm_nacl_plt_entry
[1]
9766 | arm_movt_immediate (got_displacement
),
9768 put_arm_insn (htab
, output_bfd
,
9769 elf32_arm_nacl_plt_entry
[2],
9771 put_arm_insn (htab
, output_bfd
,
9772 elf32_arm_nacl_plt_entry
[3]
9773 | (tail_displacement
& 0x00ffffff),
9776 else if (htab
->fdpic_p
)
9778 const bfd_vma
*plt_entry
= using_thumb_only (htab
)
9779 ? elf32_arm_fdpic_thumb_plt_entry
9780 : elf32_arm_fdpic_plt_entry
;
9782 /* Fill-up Thumb stub if needed. */
9783 if (elf32_arm_plt_needs_thumb_stub_p (info
, arm_plt
))
9785 put_thumb_insn (htab
, output_bfd
,
9786 elf32_arm_plt_thumb_stub
[0], ptr
- 4);
9787 put_thumb_insn (htab
, output_bfd
,
9788 elf32_arm_plt_thumb_stub
[1], ptr
- 2);
9790 /* As we are using 32 bit instructions even for the Thumb
9791 version, we have to use 'put_arm_insn' instead of
9792 'put_thumb_insn'. */
9793 put_arm_insn (htab
, output_bfd
, plt_entry
[0], ptr
+ 0);
9794 put_arm_insn (htab
, output_bfd
, plt_entry
[1], ptr
+ 4);
9795 put_arm_insn (htab
, output_bfd
, plt_entry
[2], ptr
+ 8);
9796 put_arm_insn (htab
, output_bfd
, plt_entry
[3], ptr
+ 12);
9797 bfd_put_32 (output_bfd
, got_offset
, ptr
+ 16);
9799 if (!(info
->flags
& DF_BIND_NOW
))
9801 /* funcdesc_value_reloc_offset. */
9802 bfd_put_32 (output_bfd
,
9803 htab
->root
.srelplt
->reloc_count
* RELOC_SIZE (htab
),
9805 put_arm_insn (htab
, output_bfd
, plt_entry
[6], ptr
+ 24);
9806 put_arm_insn (htab
, output_bfd
, plt_entry
[7], ptr
+ 28);
9807 put_arm_insn (htab
, output_bfd
, plt_entry
[8], ptr
+ 32);
9808 put_arm_insn (htab
, output_bfd
, plt_entry
[9], ptr
+ 36);
9811 else if (using_thumb_only (htab
))
9813 /* PR ld/16017: Generate thumb only PLT entries. */
9814 if (!using_thumb2 (htab
))
9816 /* FIXME: We ought to be able to generate thumb-1 PLT
9818 _bfd_error_handler (_("%pB: warning: thumb-1 mode PLT generation not currently supported"),
9823 /* Calculate the displacement between the PLT slot and the entry in
9824 the GOT. The 12-byte offset accounts for the value produced by
9825 adding to pc in the 3rd instruction of the PLT stub. */
9826 got_displacement
= got_address
- (plt_address
+ 12);
9828 /* As we are using 32 bit instructions we have to use 'put_arm_insn'
9829 instead of 'put_thumb_insn'. */
9830 put_arm_insn (htab
, output_bfd
,
9831 elf32_thumb2_plt_entry
[0]
9832 | ((got_displacement
& 0x000000ff) << 16)
9833 | ((got_displacement
& 0x00000700) << 20)
9834 | ((got_displacement
& 0x00000800) >> 1)
9835 | ((got_displacement
& 0x0000f000) >> 12),
9837 put_arm_insn (htab
, output_bfd
,
9838 elf32_thumb2_plt_entry
[1]
9839 | ((got_displacement
& 0x00ff0000) )
9840 | ((got_displacement
& 0x07000000) << 4)
9841 | ((got_displacement
& 0x08000000) >> 17)
9842 | ((got_displacement
& 0xf0000000) >> 28),
9844 put_arm_insn (htab
, output_bfd
,
9845 elf32_thumb2_plt_entry
[2],
9847 put_arm_insn (htab
, output_bfd
,
9848 elf32_thumb2_plt_entry
[3],
9853 /* Calculate the displacement between the PLT slot and the
9854 entry in the GOT. The eight-byte offset accounts for the
9855 value produced by adding to pc in the first instruction
9857 got_displacement
= got_address
- (plt_address
+ 8);
9859 if (elf32_arm_plt_needs_thumb_stub_p (info
, arm_plt
))
9861 put_thumb_insn (htab
, output_bfd
,
9862 elf32_arm_plt_thumb_stub
[0], ptr
- 4);
9863 put_thumb_insn (htab
, output_bfd
,
9864 elf32_arm_plt_thumb_stub
[1], ptr
- 2);
9867 if (!elf32_arm_use_long_plt_entry
)
9869 BFD_ASSERT ((got_displacement
& 0xf0000000) == 0);
9871 put_arm_insn (htab
, output_bfd
,
9872 elf32_arm_plt_entry_short
[0]
9873 | ((got_displacement
& 0x0ff00000) >> 20),
9875 put_arm_insn (htab
, output_bfd
,
9876 elf32_arm_plt_entry_short
[1]
9877 | ((got_displacement
& 0x000ff000) >> 12),
9879 put_arm_insn (htab
, output_bfd
,
9880 elf32_arm_plt_entry_short
[2]
9881 | (got_displacement
& 0x00000fff),
9883 #ifdef FOUR_WORD_PLT
9884 bfd_put_32 (output_bfd
, elf32_arm_plt_entry_short
[3], ptr
+ 12);
9889 put_arm_insn (htab
, output_bfd
,
9890 elf32_arm_plt_entry_long
[0]
9891 | ((got_displacement
& 0xf0000000) >> 28),
9893 put_arm_insn (htab
, output_bfd
,
9894 elf32_arm_plt_entry_long
[1]
9895 | ((got_displacement
& 0x0ff00000) >> 20),
9897 put_arm_insn (htab
, output_bfd
,
9898 elf32_arm_plt_entry_long
[2]
9899 | ((got_displacement
& 0x000ff000) >> 12),
9901 put_arm_insn (htab
, output_bfd
,
9902 elf32_arm_plt_entry_long
[3]
9903 | (got_displacement
& 0x00000fff),
9908 /* Fill in the entry in the .rel(a).(i)plt section. */
9909 rel
.r_offset
= got_address
;
9913 /* .igot.plt entries use IRELATIVE relocations against SYM_VALUE.
9914 The dynamic linker or static executable then calls SYM_VALUE
9915 to determine the correct run-time value of the .igot.plt entry. */
9916 rel
.r_info
= ELF32_R_INFO (0, R_ARM_IRELATIVE
);
9917 initial_got_entry
= sym_value
;
9921 /* For FDPIC we will have to resolve a R_ARM_FUNCDESC_VALUE
9922 used by PLT entry. */
9925 rel
.r_info
= ELF32_R_INFO (dynindx
, R_ARM_FUNCDESC_VALUE
);
9926 initial_got_entry
= 0;
9930 rel
.r_info
= ELF32_R_INFO (dynindx
, R_ARM_JUMP_SLOT
);
9931 initial_got_entry
= (splt
->output_section
->vma
9932 + splt
->output_offset
);
9935 When thumb only we need to set the LSB for any address that
9936 will be used with an interworking branch instruction. */
9937 if (using_thumb_only (htab
))
9938 initial_got_entry
|= 1;
9942 /* Fill in the entry in the global offset table. */
9943 bfd_put_32 (output_bfd
, initial_got_entry
,
9944 sgot
->contents
+ got_offset
);
9946 if (htab
->fdpic_p
&& !(info
->flags
& DF_BIND_NOW
))
9948 /* Setup initial funcdesc value. */
9949 /* FIXME: we don't support lazy binding because there is a
9950 race condition between both words getting written and
9951 some other thread attempting to read them. The ARM
9952 architecture does not have an atomic 64 bit load/store
9953 instruction that could be used to prevent it; it is
9954 recommended that threaded FDPIC applications run with the
9955 LD_BIND_NOW environment variable set. */
9956 bfd_put_32 (output_bfd
, plt_address
+ 0x18,
9957 sgot
->contents
+ got_offset
);
9958 bfd_put_32 (output_bfd
, -1 /*TODO*/,
9959 sgot
->contents
+ got_offset
+ 4);
9963 elf32_arm_add_dynreloc (output_bfd
, info
, srel
, &rel
);
9968 /* For FDPIC we put PLT relocationss into .rel.got when not
9969 lazy binding otherwise we put them in .rel.plt. For now,
9970 we don't support lazy binding so put it in .rel.got. */
9971 if (info
->flags
& DF_BIND_NOW
)
9972 elf32_arm_add_dynreloc (output_bfd
, info
, htab
->root
.srelgot
, &rel
);
9974 elf32_arm_add_dynreloc (output_bfd
, info
, htab
->root
.srelplt
, &rel
);
9978 loc
= srel
->contents
+ plt_index
* RELOC_SIZE (htab
);
9979 SWAP_RELOC_OUT (htab
) (output_bfd
, &rel
, loc
);
9986 /* Some relocations map to different relocations depending on the
9987 target. Return the real relocation. */
9990 arm_real_reloc_type (struct elf32_arm_link_hash_table
* globals
,
9996 if (globals
->target1_is_rel
)
10001 case R_ARM_TARGET2
:
10002 return globals
->target2_reloc
;
10009 /* Return the base VMA address which should be subtracted from real addresses
10010 when resolving @dtpoff relocation.
10011 This is PT_TLS segment p_vaddr. */
10014 dtpoff_base (struct bfd_link_info
*info
)
10016 /* If tls_sec is NULL, we should have signalled an error already. */
10017 if (elf_hash_table (info
)->tls_sec
== NULL
)
10019 return elf_hash_table (info
)->tls_sec
->vma
;
10022 /* Return the relocation value for @tpoff relocation
10023 if STT_TLS virtual address is ADDRESS. */
10026 tpoff (struct bfd_link_info
*info
, bfd_vma address
)
10028 struct elf_link_hash_table
*htab
= elf_hash_table (info
);
10031 /* If tls_sec is NULL, we should have signalled an error already. */
10032 if (htab
->tls_sec
== NULL
)
10034 base
= align_power ((bfd_vma
) TCB_SIZE
, htab
->tls_sec
->alignment_power
);
10035 return address
- htab
->tls_sec
->vma
+ base
;
10038 /* Perform an R_ARM_ABS12 relocation on the field pointed to by DATA.
10039 VALUE is the relocation value. */
10041 static bfd_reloc_status_type
10042 elf32_arm_abs12_reloc (bfd
*abfd
, void *data
, bfd_vma value
)
10045 return bfd_reloc_overflow
;
10047 value
|= bfd_get_32 (abfd
, data
) & 0xfffff000;
10048 bfd_put_32 (abfd
, value
, data
);
10049 return bfd_reloc_ok
;
10052 /* Handle TLS relaxations. Relaxing is possible for symbols that use
10053 R_ARM_GOTDESC, R_ARM_{,THM_}TLS_CALL or
10054 R_ARM_{,THM_}TLS_DESCSEQ relocations, during a static link.
10056 Return bfd_reloc_ok if we're done, bfd_reloc_continue if the caller
10057 is to then call final_link_relocate. Return other values in the
10060 FIXME:When --emit-relocs is in effect, we'll emit relocs describing
10061 the pre-relaxed code. It would be nice if the relocs were updated
10062 to match the optimization. */
10064 static bfd_reloc_status_type
10065 elf32_arm_tls_relax (struct elf32_arm_link_hash_table
*globals
,
10066 bfd
*input_bfd
, asection
*input_sec
, bfd_byte
*contents
,
10067 Elf_Internal_Rela
*rel
, unsigned long is_local
)
10069 unsigned long insn
;
10071 switch (ELF32_R_TYPE (rel
->r_info
))
10074 return bfd_reloc_notsupported
;
10076 case R_ARM_TLS_GOTDESC
:
10081 insn
= bfd_get_32 (input_bfd
, contents
+ rel
->r_offset
);
10083 insn
-= 5; /* THUMB */
10085 insn
-= 8; /* ARM */
10087 bfd_put_32 (input_bfd
, insn
, contents
+ rel
->r_offset
);
10088 return bfd_reloc_continue
;
10090 case R_ARM_THM_TLS_DESCSEQ
:
10092 insn
= bfd_get_16 (input_bfd
, contents
+ rel
->r_offset
);
10093 if ((insn
& 0xff78) == 0x4478) /* add rx, pc */
10097 bfd_put_16 (input_bfd
, 0x46c0, contents
+ rel
->r_offset
);
10099 else if ((insn
& 0xffc0) == 0x6840) /* ldr rx,[ry,#4] */
10103 bfd_put_16 (input_bfd
, 0x46c0, contents
+ rel
->r_offset
);
10106 bfd_put_16 (input_bfd
, insn
& 0xf83f, contents
+ rel
->r_offset
);
10108 else if ((insn
& 0xff87) == 0x4780) /* blx rx */
10112 bfd_put_16 (input_bfd
, 0x46c0, contents
+ rel
->r_offset
);
10115 bfd_put_16 (input_bfd
, 0x4600 | (insn
& 0x78),
10116 contents
+ rel
->r_offset
);
10120 if ((insn
& 0xf000) == 0xf000 || (insn
& 0xf800) == 0xe800)
10121 /* It's a 32 bit instruction, fetch the rest of it for
10122 error generation. */
10123 insn
= (insn
<< 16)
10124 | bfd_get_16 (input_bfd
, contents
+ rel
->r_offset
+ 2);
10126 /* xgettext:c-format */
10127 (_("%pB(%pA+%#" PRIx64
"): "
10128 "unexpected %s instruction '%#lx' in TLS trampoline"),
10129 input_bfd
, input_sec
, (uint64_t) rel
->r_offset
,
10131 return bfd_reloc_notsupported
;
10135 case R_ARM_TLS_DESCSEQ
:
10137 insn
= bfd_get_32 (input_bfd
, contents
+ rel
->r_offset
);
10138 if ((insn
& 0xffff0ff0) == 0xe08f0000) /* add rx,pc,ry */
10142 bfd_put_32 (input_bfd
, 0xe1a00000 | (insn
& 0xffff),
10143 contents
+ rel
->r_offset
);
10145 else if ((insn
& 0xfff00fff) == 0xe5900004) /* ldr rx,[ry,#4]*/
10149 bfd_put_32 (input_bfd
, 0xe1a00000, contents
+ rel
->r_offset
);
10152 bfd_put_32 (input_bfd
, insn
& 0xfffff000,
10153 contents
+ rel
->r_offset
);
10155 else if ((insn
& 0xfffffff0) == 0xe12fff30) /* blx rx */
10159 bfd_put_32 (input_bfd
, 0xe1a00000, contents
+ rel
->r_offset
);
10162 bfd_put_32 (input_bfd
, 0xe1a00000 | (insn
& 0xf),
10163 contents
+ rel
->r_offset
);
10168 /* xgettext:c-format */
10169 (_("%pB(%pA+%#" PRIx64
"): "
10170 "unexpected %s instruction '%#lx' in TLS trampoline"),
10171 input_bfd
, input_sec
, (uint64_t) rel
->r_offset
,
10173 return bfd_reloc_notsupported
;
10177 case R_ARM_TLS_CALL
:
10178 /* GD->IE relaxation, turn the instruction into 'nop' or
10179 'ldr r0, [pc,r0]' */
10180 insn
= is_local
? 0xe1a00000 : 0xe79f0000;
10181 bfd_put_32 (input_bfd
, insn
, contents
+ rel
->r_offset
);
10184 case R_ARM_THM_TLS_CALL
:
10185 /* GD->IE relaxation. */
10187 /* add r0,pc; ldr r0, [r0] */
10189 else if (using_thumb2 (globals
))
10196 bfd_put_16 (input_bfd
, insn
>> 16, contents
+ rel
->r_offset
);
10197 bfd_put_16 (input_bfd
, insn
& 0xffff, contents
+ rel
->r_offset
+ 2);
10200 return bfd_reloc_ok
;
10203 /* For a given value of n, calculate the value of G_n as required to
10204 deal with group relocations. We return it in the form of an
10205 encoded constant-and-rotation, together with the final residual. If n is
10206 specified as less than zero, then final_residual is filled with the
10207 input value and no further action is performed. */
10210 calculate_group_reloc_mask (bfd_vma value
, int n
, bfd_vma
*final_residual
)
10214 bfd_vma encoded_g_n
= 0;
10215 bfd_vma residual
= value
; /* Also known as Y_n. */
10217 for (current_n
= 0; current_n
<= n
; current_n
++)
10221 /* Calculate which part of the value to mask. */
10228 /* Determine the most significant bit in the residual and
10229 align the resulting value to a 2-bit boundary. */
10230 for (msb
= 30; msb
>= 0; msb
-= 2)
10231 if (residual
& (3u << msb
))
10234 /* The desired shift is now (msb - 6), or zero, whichever
10241 /* Calculate g_n in 32-bit as well as encoded constant+rotation form. */
10242 g_n
= residual
& (0xff << shift
);
10243 encoded_g_n
= (g_n
>> shift
)
10244 | ((g_n
<= 0xff ? 0 : (32 - shift
) / 2) << 8);
10246 /* Calculate the residual for the next time around. */
10250 *final_residual
= residual
;
10252 return encoded_g_n
;
10255 /* Given an ARM instruction, determine whether it is an ADD or a SUB.
10256 Returns 1 if it is an ADD, -1 if it is a SUB, and 0 otherwise. */
10259 identify_add_or_sub (bfd_vma insn
)
10261 int opcode
= insn
& 0x1e00000;
10263 if (opcode
== 1 << 23) /* ADD */
10266 if (opcode
== 1 << 22) /* SUB */
10272 /* Perform a relocation as part of a final link. */
10274 static bfd_reloc_status_type
10275 elf32_arm_final_link_relocate (reloc_howto_type
* howto
,
10278 asection
* input_section
,
10279 bfd_byte
* contents
,
10280 Elf_Internal_Rela
* rel
,
10282 struct bfd_link_info
* info
,
10283 asection
* sym_sec
,
10284 const char * sym_name
,
10285 unsigned char st_type
,
10286 enum arm_st_branch_type branch_type
,
10287 struct elf_link_hash_entry
* h
,
10288 bool * unresolved_reloc_p
,
10289 char ** error_message
)
10291 unsigned long r_type
= howto
->type
;
10292 unsigned long r_symndx
;
10293 bfd_byte
* hit_data
= contents
+ rel
->r_offset
;
10294 bfd_vma
* local_got_offsets
;
10295 bfd_vma
* local_tlsdesc_gotents
;
10298 asection
* sreloc
= NULL
;
10299 asection
* srelgot
;
10301 bfd_signed_vma signed_addend
;
10302 unsigned char dynreloc_st_type
;
10303 bfd_vma dynreloc_value
;
10304 struct elf32_arm_link_hash_table
* globals
;
10305 struct elf32_arm_link_hash_entry
*eh
;
10306 union gotplt_union
*root_plt
;
10307 struct arm_plt_info
*arm_plt
;
10308 bfd_vma plt_offset
;
10309 bfd_vma gotplt_offset
;
10310 bool has_iplt_entry
;
10311 bool resolved_to_zero
;
10313 globals
= elf32_arm_hash_table (info
);
10314 if (globals
== NULL
)
10315 return bfd_reloc_notsupported
;
10317 BFD_ASSERT (is_arm_elf (input_bfd
));
10318 BFD_ASSERT (howto
!= NULL
);
10320 /* Some relocation types map to different relocations depending on the
10321 target. We pick the right one here. */
10322 r_type
= arm_real_reloc_type (globals
, r_type
);
10324 /* It is possible to have linker relaxations on some TLS access
10325 models. Update our information here. */
10326 r_type
= elf32_arm_tls_transition (info
, r_type
, h
);
10328 if (r_type
!= howto
->type
)
10329 howto
= elf32_arm_howto_from_type (r_type
);
10331 eh
= (struct elf32_arm_link_hash_entry
*) h
;
10332 sgot
= globals
->root
.sgot
;
10333 local_got_offsets
= elf_local_got_offsets (input_bfd
);
10334 local_tlsdesc_gotents
= elf32_arm_local_tlsdesc_gotent (input_bfd
);
10336 if (globals
->root
.dynamic_sections_created
)
10337 srelgot
= globals
->root
.srelgot
;
10341 r_symndx
= ELF32_R_SYM (rel
->r_info
);
10343 if (globals
->use_rel
)
10347 switch (howto
->size
)
10349 case 0: addend
= bfd_get_8 (input_bfd
, hit_data
); break;
10350 case 1: addend
= bfd_get_16 (input_bfd
, hit_data
); break;
10351 case 2: addend
= bfd_get_32 (input_bfd
, hit_data
); break;
10352 default: addend
= 0; break;
10354 /* Note: the addend and signed_addend calculated here are
10355 incorrect for any split field. */
10356 addend
&= howto
->src_mask
;
10357 sign
= howto
->src_mask
& ~(howto
->src_mask
>> 1);
10358 signed_addend
= (addend
^ sign
) - sign
;
10359 signed_addend
= (bfd_vma
) signed_addend
<< howto
->rightshift
;
10360 addend
<<= howto
->rightshift
;
10363 addend
= signed_addend
= rel
->r_addend
;
10365 /* ST_BRANCH_TO_ARM is nonsense to thumb-only targets when we
10366 are resolving a function call relocation. */
10367 if (using_thumb_only (globals
)
10368 && (r_type
== R_ARM_THM_CALL
10369 || r_type
== R_ARM_THM_JUMP24
)
10370 && branch_type
== ST_BRANCH_TO_ARM
)
10371 branch_type
= ST_BRANCH_TO_THUMB
;
10373 /* Record the symbol information that should be used in dynamic
10375 dynreloc_st_type
= st_type
;
10376 dynreloc_value
= value
;
10377 if (branch_type
== ST_BRANCH_TO_THUMB
)
10378 dynreloc_value
|= 1;
10380 /* Find out whether the symbol has a PLT. Set ST_VALUE, BRANCH_TYPE and
10381 VALUE appropriately for relocations that we resolve at link time. */
10382 has_iplt_entry
= false;
10383 if (elf32_arm_get_plt_info (input_bfd
, globals
, eh
, r_symndx
, &root_plt
,
10385 && root_plt
->offset
!= (bfd_vma
) -1)
10387 plt_offset
= root_plt
->offset
;
10388 gotplt_offset
= arm_plt
->got_offset
;
10390 if (h
== NULL
|| eh
->is_iplt
)
10392 has_iplt_entry
= true;
10393 splt
= globals
->root
.iplt
;
10395 /* Populate .iplt entries here, because not all of them will
10396 be seen by finish_dynamic_symbol. The lower bit is set if
10397 we have already populated the entry. */
10398 if (plt_offset
& 1)
10402 if (elf32_arm_populate_plt_entry (output_bfd
, info
, root_plt
, arm_plt
,
10403 -1, dynreloc_value
))
10404 root_plt
->offset
|= 1;
10406 return bfd_reloc_notsupported
;
10409 /* Static relocations always resolve to the .iplt entry. */
10410 st_type
= STT_FUNC
;
10411 value
= (splt
->output_section
->vma
10412 + splt
->output_offset
10414 branch_type
= ST_BRANCH_TO_ARM
;
10416 /* If there are non-call relocations that resolve to the .iplt
10417 entry, then all dynamic ones must too. */
10418 if (arm_plt
->noncall_refcount
!= 0)
10420 dynreloc_st_type
= st_type
;
10421 dynreloc_value
= value
;
10425 /* We populate the .plt entry in finish_dynamic_symbol. */
10426 splt
= globals
->root
.splt
;
10431 plt_offset
= (bfd_vma
) -1;
10432 gotplt_offset
= (bfd_vma
) -1;
10435 resolved_to_zero
= (h
!= NULL
10436 && UNDEFWEAK_NO_DYNAMIC_RELOC (info
, h
));
10441 /* We don't need to find a value for this symbol. It's just a
10443 *unresolved_reloc_p
= false;
10444 return bfd_reloc_ok
;
10447 if (globals
->root
.target_os
!= is_vxworks
)
10448 return elf32_arm_abs12_reloc (input_bfd
, hit_data
, value
+ addend
);
10449 /* Fall through. */
10453 case R_ARM_ABS32_NOI
:
10455 case R_ARM_REL32_NOI
:
10461 /* Handle relocations which should use the PLT entry. ABS32/REL32
10462 will use the symbol's value, which may point to a PLT entry, but we
10463 don't need to handle that here. If we created a PLT entry, all
10464 branches in this object should go to it, except if the PLT is too
10465 far away, in which case a long branch stub should be inserted. */
10466 if ((r_type
!= R_ARM_ABS32
&& r_type
!= R_ARM_REL32
10467 && r_type
!= R_ARM_ABS32_NOI
&& r_type
!= R_ARM_REL32_NOI
10468 && r_type
!= R_ARM_CALL
10469 && r_type
!= R_ARM_JUMP24
10470 && r_type
!= R_ARM_PLT32
)
10471 && plt_offset
!= (bfd_vma
) -1)
10473 /* If we've created a .plt section, and assigned a PLT entry
10474 to this function, it must either be a STT_GNU_IFUNC reference
10475 or not be known to bind locally. In other cases, we should
10476 have cleared the PLT entry by now. */
10477 BFD_ASSERT (has_iplt_entry
|| !SYMBOL_CALLS_LOCAL (info
, h
));
10479 value
= (splt
->output_section
->vma
10480 + splt
->output_offset
10482 *unresolved_reloc_p
= false;
10483 return _bfd_final_link_relocate (howto
, input_bfd
, input_section
,
10484 contents
, rel
->r_offset
, value
,
10488 /* When generating a shared object or relocatable executable, these
10489 relocations are copied into the output file to be resolved at
10491 if ((bfd_link_pic (info
)
10492 || globals
->root
.is_relocatable_executable
10493 || globals
->fdpic_p
)
10494 && (input_section
->flags
& SEC_ALLOC
)
10495 && !(globals
->root
.target_os
== is_vxworks
10496 && strcmp (input_section
->output_section
->name
,
10498 && ((r_type
!= R_ARM_REL32
&& r_type
!= R_ARM_REL32_NOI
)
10499 || !SYMBOL_CALLS_LOCAL (info
, h
))
10500 && !(input_bfd
== globals
->stub_bfd
10501 && strstr (input_section
->name
, STUB_SUFFIX
))
10503 || (ELF_ST_VISIBILITY (h
->other
) == STV_DEFAULT
10504 && !resolved_to_zero
)
10505 || h
->root
.type
!= bfd_link_hash_undefweak
)
10506 && r_type
!= R_ARM_PC24
10507 && r_type
!= R_ARM_CALL
10508 && r_type
!= R_ARM_JUMP24
10509 && r_type
!= R_ARM_PREL31
10510 && r_type
!= R_ARM_PLT32
)
10512 Elf_Internal_Rela outrel
;
10513 bool skip
, relocate
;
10516 if ((r_type
== R_ARM_REL32
|| r_type
== R_ARM_REL32_NOI
)
10517 && !h
->def_regular
)
10519 char *v
= _("shared object");
10521 if (bfd_link_executable (info
))
10522 v
= _("PIE executable");
10525 (_("%pB: relocation %s against external or undefined symbol `%s'"
10526 " can not be used when making a %s; recompile with -fPIC"), input_bfd
,
10527 elf32_arm_howto_table_1
[r_type
].name
, h
->root
.root
.string
, v
);
10528 return bfd_reloc_notsupported
;
10531 *unresolved_reloc_p
= false;
10533 if (sreloc
== NULL
&& globals
->root
.dynamic_sections_created
)
10535 sreloc
= _bfd_elf_get_dynamic_reloc_section (input_bfd
, input_section
,
10536 ! globals
->use_rel
);
10538 if (sreloc
== NULL
)
10539 return bfd_reloc_notsupported
;
10545 outrel
.r_addend
= addend
;
10547 _bfd_elf_section_offset (output_bfd
, info
, input_section
,
10549 if (outrel
.r_offset
== (bfd_vma
) -1)
10551 else if (outrel
.r_offset
== (bfd_vma
) -2)
10552 skip
= true, relocate
= true;
10553 outrel
.r_offset
+= (input_section
->output_section
->vma
10554 + input_section
->output_offset
);
10557 memset (&outrel
, 0, sizeof outrel
);
10559 && h
->dynindx
!= -1
10560 && (!bfd_link_pic (info
)
10561 || !(bfd_link_pie (info
)
10562 || SYMBOLIC_BIND (info
, h
))
10563 || !h
->def_regular
))
10564 outrel
.r_info
= ELF32_R_INFO (h
->dynindx
, r_type
);
10569 /* This symbol is local, or marked to become local. */
10570 BFD_ASSERT (r_type
== R_ARM_ABS32
|| r_type
== R_ARM_ABS32_NOI
10571 || (globals
->fdpic_p
&& !bfd_link_pic (info
)));
10572 /* On SVR4-ish systems, the dynamic loader cannot
10573 relocate the text and data segments independently,
10574 so the symbol does not matter. */
10576 if (dynreloc_st_type
== STT_GNU_IFUNC
)
10577 /* We have an STT_GNU_IFUNC symbol that doesn't resolve
10578 to the .iplt entry. Instead, every non-call reference
10579 must use an R_ARM_IRELATIVE relocation to obtain the
10580 correct run-time address. */
10581 outrel
.r_info
= ELF32_R_INFO (symbol
, R_ARM_IRELATIVE
);
10582 else if (globals
->fdpic_p
&& !bfd_link_pic (info
))
10585 outrel
.r_info
= ELF32_R_INFO (symbol
, R_ARM_RELATIVE
);
10586 if (globals
->use_rel
)
10589 outrel
.r_addend
+= dynreloc_value
;
10593 arm_elf_add_rofixup (output_bfd
, globals
->srofixup
, outrel
.r_offset
);
10595 elf32_arm_add_dynreloc (output_bfd
, info
, sreloc
, &outrel
);
10597 /* If this reloc is against an external symbol, we do not want to
10598 fiddle with the addend. Otherwise, we need to include the symbol
10599 value so that it becomes an addend for the dynamic reloc. */
10601 return bfd_reloc_ok
;
10603 return _bfd_final_link_relocate (howto
, input_bfd
, input_section
,
10604 contents
, rel
->r_offset
,
10605 dynreloc_value
, (bfd_vma
) 0);
10607 else switch (r_type
)
10610 return elf32_arm_abs12_reloc (input_bfd
, hit_data
, value
+ addend
);
10612 case R_ARM_XPC25
: /* Arm BLX instruction. */
10615 case R_ARM_PC24
: /* Arm B/BL instruction. */
10618 struct elf32_arm_stub_hash_entry
*stub_entry
= NULL
;
10620 if (r_type
== R_ARM_XPC25
)
10622 /* Check for Arm calling Arm function. */
10623 /* FIXME: Should we translate the instruction into a BL
10624 instruction instead ? */
10625 if (branch_type
!= ST_BRANCH_TO_THUMB
)
10627 (_("\%pB: warning: %s BLX instruction targets"
10628 " %s function '%s'"),
10630 "ARM", h
? h
->root
.root
.string
: "(local)");
10632 else if (r_type
== R_ARM_PC24
)
10634 /* Check for Arm calling Thumb function. */
10635 if (branch_type
== ST_BRANCH_TO_THUMB
)
10637 if (elf32_arm_to_thumb_stub (info
, sym_name
, input_bfd
,
10638 output_bfd
, input_section
,
10639 hit_data
, sym_sec
, rel
->r_offset
,
10640 signed_addend
, value
,
10642 return bfd_reloc_ok
;
10644 return bfd_reloc_dangerous
;
10648 /* Check if a stub has to be inserted because the
10649 destination is too far or we are changing mode. */
10650 if ( r_type
== R_ARM_CALL
10651 || r_type
== R_ARM_JUMP24
10652 || r_type
== R_ARM_PLT32
)
10654 enum elf32_arm_stub_type stub_type
= arm_stub_none
;
10655 struct elf32_arm_link_hash_entry
*hash
;
10657 hash
= (struct elf32_arm_link_hash_entry
*) h
;
10658 stub_type
= arm_type_of_stub (info
, input_section
, rel
,
10659 st_type
, &branch_type
,
10660 hash
, value
, sym_sec
,
10661 input_bfd
, sym_name
);
10663 if (stub_type
!= arm_stub_none
)
10665 /* The target is out of reach, so redirect the
10666 branch to the local stub for this function. */
10667 stub_entry
= elf32_arm_get_stub_entry (input_section
,
10672 if (stub_entry
!= NULL
)
10673 value
= (stub_entry
->stub_offset
10674 + stub_entry
->stub_sec
->output_offset
10675 + stub_entry
->stub_sec
->output_section
->vma
);
10677 if (plt_offset
!= (bfd_vma
) -1)
10678 *unresolved_reloc_p
= false;
10683 /* If the call goes through a PLT entry, make sure to
10684 check distance to the right destination address. */
10685 if (plt_offset
!= (bfd_vma
) -1)
10687 value
= (splt
->output_section
->vma
10688 + splt
->output_offset
10690 *unresolved_reloc_p
= false;
10691 /* The PLT entry is in ARM mode, regardless of the
10692 target function. */
10693 branch_type
= ST_BRANCH_TO_ARM
;
10698 /* The ARM ELF ABI says that this reloc is computed as: S - P + A
10700 S is the address of the symbol in the relocation.
10701 P is address of the instruction being relocated.
10702 A is the addend (extracted from the instruction) in bytes.
10704 S is held in 'value'.
10705 P is the base address of the section containing the
10706 instruction plus the offset of the reloc into that
10708 (input_section->output_section->vma +
10709 input_section->output_offset +
10711 A is the addend, converted into bytes, ie:
10712 (signed_addend * 4)
10714 Note: None of these operations have knowledge of the pipeline
10715 size of the processor, thus it is up to the assembler to
10716 encode this information into the addend. */
10717 value
-= (input_section
->output_section
->vma
10718 + input_section
->output_offset
);
10719 value
-= rel
->r_offset
;
10720 value
+= signed_addend
;
10722 signed_addend
= value
;
10723 signed_addend
>>= howto
->rightshift
;
10725 /* A branch to an undefined weak symbol is turned into a jump to
10726 the next instruction unless a PLT entry will be created.
10727 Do the same for local undefined symbols (but not for STN_UNDEF).
10728 The jump to the next instruction is optimized as a NOP depending
10729 on the architecture. */
10730 if (h
? (h
->root
.type
== bfd_link_hash_undefweak
10731 && plt_offset
== (bfd_vma
) -1)
10732 : r_symndx
!= STN_UNDEF
&& bfd_is_und_section (sym_sec
))
10734 value
= (bfd_get_32 (input_bfd
, hit_data
) & 0xf0000000);
10736 if (arch_has_arm_nop (globals
))
10737 value
|= 0x0320f000;
10739 value
|= 0x01a00000; /* Using pre-UAL nop: mov r0, r0. */
10743 /* Perform a signed range check. */
10744 if ( signed_addend
> ((bfd_signed_vma
) (howto
->dst_mask
>> 1))
10745 || signed_addend
< - ((bfd_signed_vma
) ((howto
->dst_mask
+ 1) >> 1)))
10746 return bfd_reloc_overflow
;
10748 addend
= (value
& 2);
10750 value
= (signed_addend
& howto
->dst_mask
)
10751 | (bfd_get_32 (input_bfd
, hit_data
) & (~ howto
->dst_mask
));
10753 if (r_type
== R_ARM_CALL
)
10755 /* Set the H bit in the BLX instruction. */
10756 if (branch_type
== ST_BRANCH_TO_THUMB
)
10759 value
|= (1 << 24);
10761 value
&= ~(bfd_vma
)(1 << 24);
10764 /* Select the correct instruction (BL or BLX). */
10765 /* Only if we are not handling a BL to a stub. In this
10766 case, mode switching is performed by the stub. */
10767 if (branch_type
== ST_BRANCH_TO_THUMB
&& !stub_entry
)
10768 value
|= (1 << 28);
10769 else if (stub_entry
|| branch_type
!= ST_BRANCH_UNKNOWN
)
10771 value
&= ~(bfd_vma
)(1 << 28);
10772 value
|= (1 << 24);
10781 if (branch_type
== ST_BRANCH_TO_THUMB
)
10785 case R_ARM_ABS32_NOI
:
10791 if (branch_type
== ST_BRANCH_TO_THUMB
)
10793 value
-= (input_section
->output_section
->vma
10794 + input_section
->output_offset
+ rel
->r_offset
);
10797 case R_ARM_REL32_NOI
:
10799 value
-= (input_section
->output_section
->vma
10800 + input_section
->output_offset
+ rel
->r_offset
);
10804 value
-= (input_section
->output_section
->vma
10805 + input_section
->output_offset
+ rel
->r_offset
);
10806 value
+= signed_addend
;
10807 if (! h
|| h
->root
.type
!= bfd_link_hash_undefweak
)
10809 /* Check for overflow. */
10810 if ((value
^ (value
>> 1)) & (1 << 30))
10811 return bfd_reloc_overflow
;
10813 value
&= 0x7fffffff;
10814 value
|= (bfd_get_32 (input_bfd
, hit_data
) & 0x80000000);
10815 if (branch_type
== ST_BRANCH_TO_THUMB
)
10820 bfd_put_32 (input_bfd
, value
, hit_data
);
10821 return bfd_reloc_ok
;
10826 /* There is no way to tell whether the user intended to use a signed or
10827 unsigned addend. When checking for overflow we accept either,
10828 as specified by the AAELF. */
10829 if ((long) value
> 0xff || (long) value
< -0x80)
10830 return bfd_reloc_overflow
;
10832 bfd_put_8 (input_bfd
, value
, hit_data
);
10833 return bfd_reloc_ok
;
10838 /* See comment for R_ARM_ABS8. */
10839 if ((long) value
> 0xffff || (long) value
< -0x8000)
10840 return bfd_reloc_overflow
;
10842 bfd_put_16 (input_bfd
, value
, hit_data
);
10843 return bfd_reloc_ok
;
10845 case R_ARM_THM_ABS5
:
10846 /* Support ldr and str instructions for the thumb. */
10847 if (globals
->use_rel
)
10849 /* Need to refetch addend. */
10850 addend
= bfd_get_16 (input_bfd
, hit_data
) & howto
->src_mask
;
10851 /* ??? Need to determine shift amount from operand size. */
10852 addend
>>= howto
->rightshift
;
10856 /* ??? Isn't value unsigned? */
10857 if ((long) value
> 0x1f || (long) value
< -0x10)
10858 return bfd_reloc_overflow
;
10860 /* ??? Value needs to be properly shifted into place first. */
10861 value
|= bfd_get_16 (input_bfd
, hit_data
) & 0xf83f;
10862 bfd_put_16 (input_bfd
, value
, hit_data
);
10863 return bfd_reloc_ok
;
10865 case R_ARM_THM_ALU_PREL_11_0
:
10866 /* Corresponds to: addw.w reg, pc, #offset (and similarly for subw). */
10869 bfd_signed_vma relocation
;
10871 insn
= (bfd_get_16 (input_bfd
, hit_data
) << 16)
10872 | bfd_get_16 (input_bfd
, hit_data
+ 2);
10874 if (globals
->use_rel
)
10876 signed_addend
= (insn
& 0xff) | ((insn
& 0x7000) >> 4)
10877 | ((insn
& (1 << 26)) >> 15);
10878 if (insn
& 0xf00000)
10879 signed_addend
= -signed_addend
;
10882 relocation
= value
+ signed_addend
;
10883 relocation
-= Pa (input_section
->output_section
->vma
10884 + input_section
->output_offset
10887 /* PR 21523: Use an absolute value. The user of this reloc will
10888 have already selected an ADD or SUB insn appropriately. */
10889 value
= llabs (relocation
);
10891 if (value
>= 0x1000)
10892 return bfd_reloc_overflow
;
10894 /* Destination is Thumb. Force bit 0 to 1 to reflect this. */
10895 if (branch_type
== ST_BRANCH_TO_THUMB
)
10898 insn
= (insn
& 0xfb0f8f00) | (value
& 0xff)
10899 | ((value
& 0x700) << 4)
10900 | ((value
& 0x800) << 15);
10901 if (relocation
< 0)
10904 bfd_put_16 (input_bfd
, insn
>> 16, hit_data
);
10905 bfd_put_16 (input_bfd
, insn
& 0xffff, hit_data
+ 2);
10907 return bfd_reloc_ok
;
10910 case R_ARM_THM_PC8
:
10911 /* PR 10073: This reloc is not generated by the GNU toolchain,
10912 but it is supported for compatibility with third party libraries
10913 generated by other compilers, specifically the ARM/IAR. */
10916 bfd_signed_vma relocation
;
10918 insn
= bfd_get_16 (input_bfd
, hit_data
);
10920 if (globals
->use_rel
)
10921 addend
= ((((insn
& 0x00ff) << 2) + 4) & 0x3ff) -4;
10923 relocation
= value
+ addend
;
10924 relocation
-= Pa (input_section
->output_section
->vma
10925 + input_section
->output_offset
10928 value
= relocation
;
10930 /* We do not check for overflow of this reloc. Although strictly
10931 speaking this is incorrect, it appears to be necessary in order
10932 to work with IAR generated relocs. Since GCC and GAS do not
10933 generate R_ARM_THM_PC8 relocs, the lack of a check should not be
10934 a problem for them. */
10937 insn
= (insn
& 0xff00) | (value
>> 2);
10939 bfd_put_16 (input_bfd
, insn
, hit_data
);
10941 return bfd_reloc_ok
;
10944 case R_ARM_THM_PC12
:
10945 /* Corresponds to: ldr.w reg, [pc, #offset]. */
10948 bfd_signed_vma relocation
;
10950 insn
= (bfd_get_16 (input_bfd
, hit_data
) << 16)
10951 | bfd_get_16 (input_bfd
, hit_data
+ 2);
10953 if (globals
->use_rel
)
10955 signed_addend
= insn
& 0xfff;
10956 if (!(insn
& (1 << 23)))
10957 signed_addend
= -signed_addend
;
10960 relocation
= value
+ signed_addend
;
10961 relocation
-= Pa (input_section
->output_section
->vma
10962 + input_section
->output_offset
10965 value
= relocation
;
10967 if (value
>= 0x1000)
10968 return bfd_reloc_overflow
;
10970 insn
= (insn
& 0xff7ff000) | value
;
10971 if (relocation
>= 0)
10974 bfd_put_16 (input_bfd
, insn
>> 16, hit_data
);
10975 bfd_put_16 (input_bfd
, insn
& 0xffff, hit_data
+ 2);
10977 return bfd_reloc_ok
;
10980 case R_ARM_THM_XPC22
:
10981 case R_ARM_THM_CALL
:
10982 case R_ARM_THM_JUMP24
:
10983 /* Thumb BL (branch long instruction). */
10985 bfd_vma relocation
;
10986 bfd_vma reloc_sign
;
10987 bool overflow
= false;
10988 bfd_vma upper_insn
= bfd_get_16 (input_bfd
, hit_data
);
10989 bfd_vma lower_insn
= bfd_get_16 (input_bfd
, hit_data
+ 2);
10990 bfd_signed_vma reloc_signed_max
;
10991 bfd_signed_vma reloc_signed_min
;
10993 bfd_signed_vma signed_check
;
10995 const int thumb2
= using_thumb2 (globals
);
10996 const int thumb2_bl
= using_thumb2_bl (globals
);
10998 /* A branch to an undefined weak symbol is turned into a jump to
10999 the next instruction unless a PLT entry will be created.
11000 The jump to the next instruction is optimized as a NOP.W for
11001 Thumb-2 enabled architectures. */
11002 if (h
&& h
->root
.type
== bfd_link_hash_undefweak
11003 && plt_offset
== (bfd_vma
) -1)
11007 bfd_put_16 (input_bfd
, 0xf3af, hit_data
);
11008 bfd_put_16 (input_bfd
, 0x8000, hit_data
+ 2);
11012 bfd_put_16 (input_bfd
, 0xe000, hit_data
);
11013 bfd_put_16 (input_bfd
, 0xbf00, hit_data
+ 2);
11015 return bfd_reloc_ok
;
11018 /* Fetch the addend. We use the Thumb-2 encoding (backwards compatible
11019 with Thumb-1) involving the J1 and J2 bits. */
11020 if (globals
->use_rel
)
11022 bfd_vma s
= (upper_insn
& (1 << 10)) >> 10;
11023 bfd_vma upper
= upper_insn
& 0x3ff;
11024 bfd_vma lower
= lower_insn
& 0x7ff;
11025 bfd_vma j1
= (lower_insn
& (1 << 13)) >> 13;
11026 bfd_vma j2
= (lower_insn
& (1 << 11)) >> 11;
11027 bfd_vma i1
= j1
^ s
? 0 : 1;
11028 bfd_vma i2
= j2
^ s
? 0 : 1;
11030 addend
= (i1
<< 23) | (i2
<< 22) | (upper
<< 12) | (lower
<< 1);
11032 addend
= (addend
| ((s
? 0 : 1) << 24)) - (1 << 24);
11034 signed_addend
= addend
;
11037 if (r_type
== R_ARM_THM_XPC22
)
11039 /* Check for Thumb to Thumb call. */
11040 /* FIXME: Should we translate the instruction into a BL
11041 instruction instead ? */
11042 if (branch_type
== ST_BRANCH_TO_THUMB
)
11044 (_("%pB: warning: %s BLX instruction targets"
11045 " %s function '%s'"),
11046 input_bfd
, "Thumb",
11047 "Thumb", h
? h
->root
.root
.string
: "(local)");
11051 /* If it is not a call to Thumb, assume call to Arm.
11052 If it is a call relative to a section name, then it is not a
11053 function call at all, but rather a long jump. Calls through
11054 the PLT do not require stubs. */
11055 if (branch_type
== ST_BRANCH_TO_ARM
&& plt_offset
== (bfd_vma
) -1)
11057 if (globals
->use_blx
&& r_type
== R_ARM_THM_CALL
)
11059 /* Convert BL to BLX. */
11060 lower_insn
= (lower_insn
& ~0x1000) | 0x0800;
11062 else if (( r_type
!= R_ARM_THM_CALL
)
11063 && (r_type
!= R_ARM_THM_JUMP24
))
11065 if (elf32_thumb_to_arm_stub
11066 (info
, sym_name
, input_bfd
, output_bfd
, input_section
,
11067 hit_data
, sym_sec
, rel
->r_offset
, signed_addend
, value
,
11069 return bfd_reloc_ok
;
11071 return bfd_reloc_dangerous
;
11074 else if (branch_type
== ST_BRANCH_TO_THUMB
11075 && globals
->use_blx
11076 && r_type
== R_ARM_THM_CALL
)
11078 /* Make sure this is a BL. */
11079 lower_insn
|= 0x1800;
11083 enum elf32_arm_stub_type stub_type
= arm_stub_none
;
11084 if (r_type
== R_ARM_THM_CALL
|| r_type
== R_ARM_THM_JUMP24
)
11086 /* Check if a stub has to be inserted because the destination
11088 struct elf32_arm_stub_hash_entry
*stub_entry
;
11089 struct elf32_arm_link_hash_entry
*hash
;
11091 hash
= (struct elf32_arm_link_hash_entry
*) h
;
11093 stub_type
= arm_type_of_stub (info
, input_section
, rel
,
11094 st_type
, &branch_type
,
11095 hash
, value
, sym_sec
,
11096 input_bfd
, sym_name
);
11098 if (stub_type
!= arm_stub_none
)
11100 /* The target is out of reach or we are changing modes, so
11101 redirect the branch to the local stub for this
11103 stub_entry
= elf32_arm_get_stub_entry (input_section
,
11107 if (stub_entry
!= NULL
)
11109 value
= (stub_entry
->stub_offset
11110 + stub_entry
->stub_sec
->output_offset
11111 + stub_entry
->stub_sec
->output_section
->vma
);
11113 if (plt_offset
!= (bfd_vma
) -1)
11114 *unresolved_reloc_p
= false;
11117 /* If this call becomes a call to Arm, force BLX. */
11118 if (globals
->use_blx
&& (r_type
== R_ARM_THM_CALL
))
11121 && !arm_stub_is_thumb (stub_entry
->stub_type
))
11122 || branch_type
!= ST_BRANCH_TO_THUMB
)
11123 lower_insn
= (lower_insn
& ~0x1000) | 0x0800;
11128 /* Handle calls via the PLT. */
11129 if (stub_type
== arm_stub_none
&& plt_offset
!= (bfd_vma
) -1)
11131 value
= (splt
->output_section
->vma
11132 + splt
->output_offset
11135 if (globals
->use_blx
11136 && r_type
== R_ARM_THM_CALL
11137 && ! using_thumb_only (globals
))
11139 /* If the Thumb BLX instruction is available, convert
11140 the BL to a BLX instruction to call the ARM-mode
11142 lower_insn
= (lower_insn
& ~0x1000) | 0x0800;
11143 branch_type
= ST_BRANCH_TO_ARM
;
11147 if (! using_thumb_only (globals
))
11148 /* Target the Thumb stub before the ARM PLT entry. */
11149 value
-= PLT_THUMB_STUB_SIZE
;
11150 branch_type
= ST_BRANCH_TO_THUMB
;
11152 *unresolved_reloc_p
= false;
11155 relocation
= value
+ signed_addend
;
11157 relocation
-= (input_section
->output_section
->vma
11158 + input_section
->output_offset
11161 check
= relocation
>> howto
->rightshift
;
11163 /* If this is a signed value, the rightshift just dropped
11164 leading 1 bits (assuming twos complement). */
11165 if ((bfd_signed_vma
) relocation
>= 0)
11166 signed_check
= check
;
11168 signed_check
= check
| ~((bfd_vma
) -1 >> howto
->rightshift
);
11170 /* Calculate the permissable maximum and minimum values for
11171 this relocation according to whether we're relocating for
11173 bitsize
= howto
->bitsize
;
11176 reloc_signed_max
= (1 << (bitsize
- 1)) - 1;
11177 reloc_signed_min
= ~reloc_signed_max
;
11179 /* Assumes two's complement. */
11180 if (signed_check
> reloc_signed_max
|| signed_check
< reloc_signed_min
)
11183 if ((lower_insn
& 0x5000) == 0x4000)
11184 /* For a BLX instruction, make sure that the relocation is rounded up
11185 to a word boundary. This follows the semantics of the instruction
11186 which specifies that bit 1 of the target address will come from bit
11187 1 of the base address. */
11188 relocation
= (relocation
+ 2) & ~ 3;
11190 /* Put RELOCATION back into the insn. Assumes two's complement.
11191 We use the Thumb-2 encoding, which is safe even if dealing with
11192 a Thumb-1 instruction by virtue of our overflow check above. */
11193 reloc_sign
= (signed_check
< 0) ? 1 : 0;
11194 upper_insn
= (upper_insn
& ~(bfd_vma
) 0x7ff)
11195 | ((relocation
>> 12) & 0x3ff)
11196 | (reloc_sign
<< 10);
11197 lower_insn
= (lower_insn
& ~(bfd_vma
) 0x2fff)
11198 | (((!((relocation
>> 23) & 1)) ^ reloc_sign
) << 13)
11199 | (((!((relocation
>> 22) & 1)) ^ reloc_sign
) << 11)
11200 | ((relocation
>> 1) & 0x7ff);
11202 /* Put the relocated value back in the object file: */
11203 bfd_put_16 (input_bfd
, upper_insn
, hit_data
);
11204 bfd_put_16 (input_bfd
, lower_insn
, hit_data
+ 2);
11206 return (overflow
? bfd_reloc_overflow
: bfd_reloc_ok
);
11210 case R_ARM_THM_JUMP19
:
11211 /* Thumb32 conditional branch instruction. */
11213 bfd_vma relocation
;
11214 bool overflow
= false;
11215 bfd_vma upper_insn
= bfd_get_16 (input_bfd
, hit_data
);
11216 bfd_vma lower_insn
= bfd_get_16 (input_bfd
, hit_data
+ 2);
11217 bfd_signed_vma reloc_signed_max
= 0xffffe;
11218 bfd_signed_vma reloc_signed_min
= -0x100000;
11219 bfd_signed_vma signed_check
;
11220 enum elf32_arm_stub_type stub_type
= arm_stub_none
;
11221 struct elf32_arm_stub_hash_entry
*stub_entry
;
11222 struct elf32_arm_link_hash_entry
*hash
;
11224 /* Need to refetch the addend, reconstruct the top three bits,
11225 and squish the two 11 bit pieces together. */
11226 if (globals
->use_rel
)
11228 bfd_vma S
= (upper_insn
& 0x0400) >> 10;
11229 bfd_vma upper
= (upper_insn
& 0x003f);
11230 bfd_vma J1
= (lower_insn
& 0x2000) >> 13;
11231 bfd_vma J2
= (lower_insn
& 0x0800) >> 11;
11232 bfd_vma lower
= (lower_insn
& 0x07ff);
11236 upper
|= (!S
) << 8;
11237 upper
-= 0x0100; /* Sign extend. */
11239 addend
= (upper
<< 12) | (lower
<< 1);
11240 signed_addend
= addend
;
11243 /* Handle calls via the PLT. */
11244 if (plt_offset
!= (bfd_vma
) -1)
11246 value
= (splt
->output_section
->vma
11247 + splt
->output_offset
11249 /* Target the Thumb stub before the ARM PLT entry. */
11250 value
-= PLT_THUMB_STUB_SIZE
;
11251 *unresolved_reloc_p
= false;
11254 hash
= (struct elf32_arm_link_hash_entry
*)h
;
11256 stub_type
= arm_type_of_stub (info
, input_section
, rel
,
11257 st_type
, &branch_type
,
11258 hash
, value
, sym_sec
,
11259 input_bfd
, sym_name
);
11260 if (stub_type
!= arm_stub_none
)
11262 stub_entry
= elf32_arm_get_stub_entry (input_section
,
11266 if (stub_entry
!= NULL
)
11268 value
= (stub_entry
->stub_offset
11269 + stub_entry
->stub_sec
->output_offset
11270 + stub_entry
->stub_sec
->output_section
->vma
);
11274 relocation
= value
+ signed_addend
;
11275 relocation
-= (input_section
->output_section
->vma
11276 + input_section
->output_offset
11278 signed_check
= (bfd_signed_vma
) relocation
;
11280 if (signed_check
> reloc_signed_max
|| signed_check
< reloc_signed_min
)
11283 /* Put RELOCATION back into the insn. */
11285 bfd_vma S
= (relocation
& 0x00100000) >> 20;
11286 bfd_vma J2
= (relocation
& 0x00080000) >> 19;
11287 bfd_vma J1
= (relocation
& 0x00040000) >> 18;
11288 bfd_vma hi
= (relocation
& 0x0003f000) >> 12;
11289 bfd_vma lo
= (relocation
& 0x00000ffe) >> 1;
11291 upper_insn
= (upper_insn
& 0xfbc0) | (S
<< 10) | hi
;
11292 lower_insn
= (lower_insn
& 0xd000) | (J1
<< 13) | (J2
<< 11) | lo
;
11295 /* Put the relocated value back in the object file: */
11296 bfd_put_16 (input_bfd
, upper_insn
, hit_data
);
11297 bfd_put_16 (input_bfd
, lower_insn
, hit_data
+ 2);
11299 return (overflow
? bfd_reloc_overflow
: bfd_reloc_ok
);
11302 case R_ARM_THM_JUMP11
:
11303 case R_ARM_THM_JUMP8
:
11304 case R_ARM_THM_JUMP6
:
11305 /* Thumb B (branch) instruction). */
11307 bfd_signed_vma relocation
;
11308 bfd_signed_vma reloc_signed_max
= (1 << (howto
->bitsize
- 1)) - 1;
11309 bfd_signed_vma reloc_signed_min
= ~ reloc_signed_max
;
11310 bfd_signed_vma signed_check
;
11312 /* CZB cannot jump backward. */
11313 if (r_type
== R_ARM_THM_JUMP6
)
11315 reloc_signed_min
= 0;
11316 if (globals
->use_rel
)
11317 signed_addend
= ((addend
& 0x200) >> 3) | ((addend
& 0xf8) >> 2);
11320 relocation
= value
+ signed_addend
;
11322 relocation
-= (input_section
->output_section
->vma
11323 + input_section
->output_offset
11326 relocation
>>= howto
->rightshift
;
11327 signed_check
= relocation
;
11329 if (r_type
== R_ARM_THM_JUMP6
)
11330 relocation
= ((relocation
& 0x0020) << 4) | ((relocation
& 0x001f) << 3);
11332 relocation
&= howto
->dst_mask
;
11333 relocation
|= (bfd_get_16 (input_bfd
, hit_data
) & (~ howto
->dst_mask
));
11335 bfd_put_16 (input_bfd
, relocation
, hit_data
);
11337 /* Assumes two's complement. */
11338 if (signed_check
> reloc_signed_max
|| signed_check
< reloc_signed_min
)
11339 return bfd_reloc_overflow
;
11341 return bfd_reloc_ok
;
11344 case R_ARM_ALU_PCREL7_0
:
11345 case R_ARM_ALU_PCREL15_8
:
11346 case R_ARM_ALU_PCREL23_15
:
11349 bfd_vma relocation
;
11351 insn
= bfd_get_32 (input_bfd
, hit_data
);
11352 if (globals
->use_rel
)
11354 /* Extract the addend. */
11355 addend
= (insn
& 0xff) << ((insn
& 0xf00) >> 7);
11356 signed_addend
= addend
;
11358 relocation
= value
+ signed_addend
;
11360 relocation
-= (input_section
->output_section
->vma
11361 + input_section
->output_offset
11363 insn
= (insn
& ~0xfff)
11364 | ((howto
->bitpos
<< 7) & 0xf00)
11365 | ((relocation
>> howto
->bitpos
) & 0xff);
11366 bfd_put_32 (input_bfd
, value
, hit_data
);
11368 return bfd_reloc_ok
;
11370 case R_ARM_GNU_VTINHERIT
:
11371 case R_ARM_GNU_VTENTRY
:
11372 return bfd_reloc_ok
;
11374 case R_ARM_GOTOFF32
:
11375 /* Relocation is relative to the start of the
11376 global offset table. */
11378 BFD_ASSERT (sgot
!= NULL
);
11380 return bfd_reloc_notsupported
;
11382 /* If we are addressing a Thumb function, we need to adjust the
11383 address by one, so that attempts to call the function pointer will
11384 correctly interpret it as Thumb code. */
11385 if (branch_type
== ST_BRANCH_TO_THUMB
)
11388 /* Note that sgot->output_offset is not involved in this
11389 calculation. We always want the start of .got. If we
11390 define _GLOBAL_OFFSET_TABLE in a different way, as is
11391 permitted by the ABI, we might have to change this
11393 value
-= sgot
->output_section
->vma
;
11394 return _bfd_final_link_relocate (howto
, input_bfd
, input_section
,
11395 contents
, rel
->r_offset
, value
,
11399 /* Use global offset table as symbol value. */
11400 BFD_ASSERT (sgot
!= NULL
);
11403 return bfd_reloc_notsupported
;
11405 *unresolved_reloc_p
= false;
11406 value
= sgot
->output_section
->vma
;
11407 return _bfd_final_link_relocate (howto
, input_bfd
, input_section
,
11408 contents
, rel
->r_offset
, value
,
11412 case R_ARM_GOT_PREL
:
11413 /* Relocation is to the entry for this symbol in the
11414 global offset table. */
11416 return bfd_reloc_notsupported
;
11418 if (dynreloc_st_type
== STT_GNU_IFUNC
11419 && plt_offset
!= (bfd_vma
) -1
11420 && (h
== NULL
|| SYMBOL_REFERENCES_LOCAL (info
, h
)))
11422 /* We have a relocation against a locally-binding STT_GNU_IFUNC
11423 symbol, and the relocation resolves directly to the runtime
11424 target rather than to the .iplt entry. This means that any
11425 .got entry would be the same value as the .igot.plt entry,
11426 so there's no point creating both. */
11427 sgot
= globals
->root
.igotplt
;
11428 value
= sgot
->output_offset
+ gotplt_offset
;
11430 else if (h
!= NULL
)
11434 off
= h
->got
.offset
;
11435 BFD_ASSERT (off
!= (bfd_vma
) -1);
11436 if ((off
& 1) != 0)
11438 /* We have already processsed one GOT relocation against
11441 if (globals
->root
.dynamic_sections_created
11442 && !SYMBOL_REFERENCES_LOCAL (info
, h
))
11443 *unresolved_reloc_p
= false;
11447 Elf_Internal_Rela outrel
;
11450 if (((h
->dynindx
!= -1) || globals
->fdpic_p
)
11451 && !SYMBOL_REFERENCES_LOCAL (info
, h
))
11453 /* If the symbol doesn't resolve locally in a static
11454 object, we have an undefined reference. If the
11455 symbol doesn't resolve locally in a dynamic object,
11456 it should be resolved by the dynamic linker. */
11457 if (globals
->root
.dynamic_sections_created
)
11459 outrel
.r_info
= ELF32_R_INFO (h
->dynindx
, R_ARM_GLOB_DAT
);
11460 *unresolved_reloc_p
= false;
11464 outrel
.r_addend
= 0;
11468 if (dynreloc_st_type
== STT_GNU_IFUNC
)
11469 outrel
.r_info
= ELF32_R_INFO (0, R_ARM_IRELATIVE
);
11470 else if (bfd_link_pic (info
)
11471 && !UNDEFWEAK_NO_DYNAMIC_RELOC (info
, h
))
11472 outrel
.r_info
= ELF32_R_INFO (0, R_ARM_RELATIVE
);
11476 if (globals
->fdpic_p
)
11479 outrel
.r_addend
= dynreloc_value
;
11482 /* The GOT entry is initialized to zero by default.
11483 See if we should install a different value. */
11484 if (outrel
.r_addend
!= 0
11485 && (globals
->use_rel
|| outrel
.r_info
== 0))
11487 bfd_put_32 (output_bfd
, outrel
.r_addend
,
11488 sgot
->contents
+ off
);
11489 outrel
.r_addend
= 0;
11493 arm_elf_add_rofixup (output_bfd
,
11494 elf32_arm_hash_table (info
)->srofixup
,
11495 sgot
->output_section
->vma
11496 + sgot
->output_offset
+ off
);
11498 else if (outrel
.r_info
!= 0)
11500 outrel
.r_offset
= (sgot
->output_section
->vma
11501 + sgot
->output_offset
11503 elf32_arm_add_dynreloc (output_bfd
, info
, srelgot
, &outrel
);
11506 h
->got
.offset
|= 1;
11508 value
= sgot
->output_offset
+ off
;
11514 BFD_ASSERT (local_got_offsets
!= NULL
11515 && local_got_offsets
[r_symndx
] != (bfd_vma
) -1);
11517 off
= local_got_offsets
[r_symndx
];
11519 /* The offset must always be a multiple of 4. We use the
11520 least significant bit to record whether we have already
11521 generated the necessary reloc. */
11522 if ((off
& 1) != 0)
11526 Elf_Internal_Rela outrel
;
11529 if (dynreloc_st_type
== STT_GNU_IFUNC
)
11530 outrel
.r_info
= ELF32_R_INFO (0, R_ARM_IRELATIVE
);
11531 else if (bfd_link_pic (info
))
11532 outrel
.r_info
= ELF32_R_INFO (0, R_ARM_RELATIVE
);
11536 if (globals
->fdpic_p
)
11540 /* The GOT entry is initialized to zero by default.
11541 See if we should install a different value. */
11542 if (globals
->use_rel
|| outrel
.r_info
== 0)
11543 bfd_put_32 (output_bfd
, dynreloc_value
, sgot
->contents
+ off
);
11546 arm_elf_add_rofixup (output_bfd
,
11548 sgot
->output_section
->vma
11549 + sgot
->output_offset
+ off
);
11551 else if (outrel
.r_info
!= 0)
11553 outrel
.r_addend
= addend
+ dynreloc_value
;
11554 outrel
.r_offset
= (sgot
->output_section
->vma
11555 + sgot
->output_offset
11557 elf32_arm_add_dynreloc (output_bfd
, info
, srelgot
, &outrel
);
11560 local_got_offsets
[r_symndx
] |= 1;
11563 value
= sgot
->output_offset
+ off
;
11565 if (r_type
!= R_ARM_GOT32
)
11566 value
+= sgot
->output_section
->vma
;
11568 return _bfd_final_link_relocate (howto
, input_bfd
, input_section
,
11569 contents
, rel
->r_offset
, value
,
11572 case R_ARM_TLS_LDO32
:
11573 value
= value
- dtpoff_base (info
);
11575 return _bfd_final_link_relocate (howto
, input_bfd
, input_section
,
11576 contents
, rel
->r_offset
, value
,
11579 case R_ARM_TLS_LDM32
:
11580 case R_ARM_TLS_LDM32_FDPIC
:
11587 off
= globals
->tls_ldm_got
.offset
;
11589 if ((off
& 1) != 0)
11593 /* If we don't know the module number, create a relocation
11595 if (bfd_link_dll (info
))
11597 Elf_Internal_Rela outrel
;
11599 if (srelgot
== NULL
)
11602 outrel
.r_addend
= 0;
11603 outrel
.r_offset
= (sgot
->output_section
->vma
11604 + sgot
->output_offset
+ off
);
11605 outrel
.r_info
= ELF32_R_INFO (0, R_ARM_TLS_DTPMOD32
);
11607 if (globals
->use_rel
)
11608 bfd_put_32 (output_bfd
, outrel
.r_addend
,
11609 sgot
->contents
+ off
);
11611 elf32_arm_add_dynreloc (output_bfd
, info
, srelgot
, &outrel
);
11614 bfd_put_32 (output_bfd
, 1, sgot
->contents
+ off
);
11616 globals
->tls_ldm_got
.offset
|= 1;
11619 if (r_type
== R_ARM_TLS_LDM32_FDPIC
)
11621 bfd_put_32 (output_bfd
,
11622 globals
->root
.sgot
->output_offset
+ off
,
11623 contents
+ rel
->r_offset
);
11625 return bfd_reloc_ok
;
11629 value
= sgot
->output_section
->vma
+ sgot
->output_offset
+ off
11630 - (input_section
->output_section
->vma
11631 + input_section
->output_offset
+ rel
->r_offset
);
11633 return _bfd_final_link_relocate (howto
, input_bfd
, input_section
,
11634 contents
, rel
->r_offset
, value
,
11639 case R_ARM_TLS_CALL
:
11640 case R_ARM_THM_TLS_CALL
:
11641 case R_ARM_TLS_GD32
:
11642 case R_ARM_TLS_GD32_FDPIC
:
11643 case R_ARM_TLS_IE32
:
11644 case R_ARM_TLS_IE32_FDPIC
:
11645 case R_ARM_TLS_GOTDESC
:
11646 case R_ARM_TLS_DESCSEQ
:
11647 case R_ARM_THM_TLS_DESCSEQ
:
11649 bfd_vma off
, offplt
;
11653 BFD_ASSERT (sgot
!= NULL
);
11658 dyn
= globals
->root
.dynamic_sections_created
;
11659 if (WILL_CALL_FINISH_DYNAMIC_SYMBOL (dyn
,
11660 bfd_link_pic (info
),
11662 && (!bfd_link_pic (info
)
11663 || !SYMBOL_REFERENCES_LOCAL (info
, h
)))
11665 *unresolved_reloc_p
= false;
11668 off
= h
->got
.offset
;
11669 offplt
= elf32_arm_hash_entry (h
)->tlsdesc_got
;
11670 tls_type
= ((struct elf32_arm_link_hash_entry
*) h
)->tls_type
;
11674 BFD_ASSERT (local_got_offsets
!= NULL
);
11676 if (r_symndx
>= elf32_arm_num_entries (input_bfd
))
11678 _bfd_error_handler (_("\
11679 %pB: expected symbol index in range 0..%lu but found local symbol with index %lu"),
11681 (unsigned long) elf32_arm_num_entries (input_bfd
),
11685 off
= local_got_offsets
[r_symndx
];
11686 offplt
= local_tlsdesc_gotents
[r_symndx
];
11687 tls_type
= elf32_arm_local_got_tls_type (input_bfd
)[r_symndx
];
11690 /* Linker relaxations happens from one of the
11691 R_ARM_{GOTDESC,CALL,DESCSEQ} relocations to IE or LE. */
11692 if (ELF32_R_TYPE (rel
->r_info
) != r_type
)
11693 tls_type
= GOT_TLS_IE
;
11695 BFD_ASSERT (tls_type
!= GOT_UNKNOWN
);
11697 if ((off
& 1) != 0)
11701 bool need_relocs
= false;
11702 Elf_Internal_Rela outrel
;
11705 /* The GOT entries have not been initialized yet. Do it
11706 now, and emit any relocations. If both an IE GOT and a
11707 GD GOT are necessary, we emit the GD first. */
11709 if ((bfd_link_dll (info
) || indx
!= 0)
11711 || (ELF_ST_VISIBILITY (h
->other
) == STV_DEFAULT
11712 && !resolved_to_zero
)
11713 || h
->root
.type
!= bfd_link_hash_undefweak
))
11715 need_relocs
= true;
11716 BFD_ASSERT (srelgot
!= NULL
);
11719 if (tls_type
& GOT_TLS_GDESC
)
11723 /* We should have relaxed, unless this is an undefined
11725 BFD_ASSERT ((h
&& (h
->root
.type
== bfd_link_hash_undefweak
))
11726 || bfd_link_dll (info
));
11727 BFD_ASSERT (globals
->sgotplt_jump_table_size
+ offplt
+ 8
11728 <= globals
->root
.sgotplt
->size
);
11730 outrel
.r_addend
= 0;
11731 outrel
.r_offset
= (globals
->root
.sgotplt
->output_section
->vma
11732 + globals
->root
.sgotplt
->output_offset
11734 + globals
->sgotplt_jump_table_size
);
11736 outrel
.r_info
= ELF32_R_INFO (indx
, R_ARM_TLS_DESC
);
11737 sreloc
= globals
->root
.srelplt
;
11738 loc
= sreloc
->contents
;
11739 loc
+= globals
->next_tls_desc_index
++ * RELOC_SIZE (globals
);
11740 BFD_ASSERT (loc
+ RELOC_SIZE (globals
)
11741 <= sreloc
->contents
+ sreloc
->size
);
11743 SWAP_RELOC_OUT (globals
) (output_bfd
, &outrel
, loc
);
11745 /* For globals, the first word in the relocation gets
11746 the relocation index and the top bit set, or zero,
11747 if we're binding now. For locals, it gets the
11748 symbol's offset in the tls section. */
11749 bfd_put_32 (output_bfd
,
11750 !h
? value
- elf_hash_table (info
)->tls_sec
->vma
11751 : info
->flags
& DF_BIND_NOW
? 0
11752 : 0x80000000 | ELF32_R_SYM (outrel
.r_info
),
11753 globals
->root
.sgotplt
->contents
+ offplt
11754 + globals
->sgotplt_jump_table_size
);
11756 /* Second word in the relocation is always zero. */
11757 bfd_put_32 (output_bfd
, 0,
11758 globals
->root
.sgotplt
->contents
+ offplt
11759 + globals
->sgotplt_jump_table_size
+ 4);
11761 if (tls_type
& GOT_TLS_GD
)
11765 outrel
.r_addend
= 0;
11766 outrel
.r_offset
= (sgot
->output_section
->vma
11767 + sgot
->output_offset
11769 outrel
.r_info
= ELF32_R_INFO (indx
, R_ARM_TLS_DTPMOD32
);
11771 if (globals
->use_rel
)
11772 bfd_put_32 (output_bfd
, outrel
.r_addend
,
11773 sgot
->contents
+ cur_off
);
11775 elf32_arm_add_dynreloc (output_bfd
, info
, srelgot
, &outrel
);
11778 bfd_put_32 (output_bfd
, value
- dtpoff_base (info
),
11779 sgot
->contents
+ cur_off
+ 4);
11782 outrel
.r_addend
= 0;
11783 outrel
.r_info
= ELF32_R_INFO (indx
,
11784 R_ARM_TLS_DTPOFF32
);
11785 outrel
.r_offset
+= 4;
11787 if (globals
->use_rel
)
11788 bfd_put_32 (output_bfd
, outrel
.r_addend
,
11789 sgot
->contents
+ cur_off
+ 4);
11791 elf32_arm_add_dynreloc (output_bfd
, info
,
11797 /* If we are not emitting relocations for a
11798 general dynamic reference, then we must be in a
11799 static link or an executable link with the
11800 symbol binding locally. Mark it as belonging
11801 to module 1, the executable. */
11802 bfd_put_32 (output_bfd
, 1,
11803 sgot
->contents
+ cur_off
);
11804 bfd_put_32 (output_bfd
, value
- dtpoff_base (info
),
11805 sgot
->contents
+ cur_off
+ 4);
11811 if (tls_type
& GOT_TLS_IE
)
11816 outrel
.r_addend
= value
- dtpoff_base (info
);
11818 outrel
.r_addend
= 0;
11819 outrel
.r_offset
= (sgot
->output_section
->vma
11820 + sgot
->output_offset
11822 outrel
.r_info
= ELF32_R_INFO (indx
, R_ARM_TLS_TPOFF32
);
11824 if (globals
->use_rel
)
11825 bfd_put_32 (output_bfd
, outrel
.r_addend
,
11826 sgot
->contents
+ cur_off
);
11828 elf32_arm_add_dynreloc (output_bfd
, info
, srelgot
, &outrel
);
11831 bfd_put_32 (output_bfd
, tpoff (info
, value
),
11832 sgot
->contents
+ cur_off
);
11837 h
->got
.offset
|= 1;
11839 local_got_offsets
[r_symndx
] |= 1;
11842 if ((tls_type
& GOT_TLS_GD
) && r_type
!= R_ARM_TLS_GD32
&& r_type
!= R_ARM_TLS_GD32_FDPIC
)
11844 else if (tls_type
& GOT_TLS_GDESC
)
11847 if (ELF32_R_TYPE (rel
->r_info
) == R_ARM_TLS_CALL
11848 || ELF32_R_TYPE (rel
->r_info
) == R_ARM_THM_TLS_CALL
)
11850 bfd_signed_vma offset
;
11851 /* TLS stubs are arm mode. The original symbol is a
11852 data object, so branch_type is bogus. */
11853 branch_type
= ST_BRANCH_TO_ARM
;
11854 enum elf32_arm_stub_type stub_type
11855 = arm_type_of_stub (info
, input_section
, rel
,
11856 st_type
, &branch_type
,
11857 (struct elf32_arm_link_hash_entry
*)h
,
11858 globals
->tls_trampoline
, globals
->root
.splt
,
11859 input_bfd
, sym_name
);
11861 if (stub_type
!= arm_stub_none
)
11863 struct elf32_arm_stub_hash_entry
*stub_entry
11864 = elf32_arm_get_stub_entry
11865 (input_section
, globals
->root
.splt
, 0, rel
,
11866 globals
, stub_type
);
11867 offset
= (stub_entry
->stub_offset
11868 + stub_entry
->stub_sec
->output_offset
11869 + stub_entry
->stub_sec
->output_section
->vma
);
11872 offset
= (globals
->root
.splt
->output_section
->vma
11873 + globals
->root
.splt
->output_offset
11874 + globals
->tls_trampoline
);
11876 if (ELF32_R_TYPE (rel
->r_info
) == R_ARM_TLS_CALL
)
11878 unsigned long inst
;
11880 offset
-= (input_section
->output_section
->vma
11881 + input_section
->output_offset
11882 + rel
->r_offset
+ 8);
11884 inst
= offset
>> 2;
11885 inst
&= 0x00ffffff;
11886 value
= inst
| (globals
->use_blx
? 0xfa000000 : 0xeb000000);
11890 /* Thumb blx encodes the offset in a complicated
11892 unsigned upper_insn
, lower_insn
;
11895 offset
-= (input_section
->output_section
->vma
11896 + input_section
->output_offset
11897 + rel
->r_offset
+ 4);
11899 if (stub_type
!= arm_stub_none
11900 && arm_stub_is_thumb (stub_type
))
11902 lower_insn
= 0xd000;
11906 lower_insn
= 0xc000;
11907 /* Round up the offset to a word boundary. */
11908 offset
= (offset
+ 2) & ~2;
11912 upper_insn
= (0xf000
11913 | ((offset
>> 12) & 0x3ff)
11915 lower_insn
|= (((!((offset
>> 23) & 1)) ^ neg
) << 13)
11916 | (((!((offset
>> 22) & 1)) ^ neg
) << 11)
11917 | ((offset
>> 1) & 0x7ff);
11918 bfd_put_16 (input_bfd
, upper_insn
, hit_data
);
11919 bfd_put_16 (input_bfd
, lower_insn
, hit_data
+ 2);
11920 return bfd_reloc_ok
;
11923 /* These relocations needs special care, as besides the fact
11924 they point somewhere in .gotplt, the addend must be
11925 adjusted accordingly depending on the type of instruction
11927 else if ((r_type
== R_ARM_TLS_GOTDESC
) && (tls_type
& GOT_TLS_GDESC
))
11929 unsigned long data
, insn
;
11932 data
= bfd_get_signed_32 (input_bfd
, hit_data
);
11938 insn
= bfd_get_16 (input_bfd
, contents
+ rel
->r_offset
- data
);
11939 if ((insn
& 0xf000) == 0xf000 || (insn
& 0xf800) == 0xe800)
11940 insn
= (insn
<< 16)
11941 | bfd_get_16 (input_bfd
,
11942 contents
+ rel
->r_offset
- data
+ 2);
11943 if ((insn
& 0xf800c000) == 0xf000c000)
11946 else if ((insn
& 0xffffff00) == 0x4400)
11952 /* xgettext:c-format */
11953 (_("%pB(%pA+%#" PRIx64
"): "
11954 "unexpected %s instruction '%#lx' "
11955 "referenced by TLS_GOTDESC"),
11956 input_bfd
, input_section
, (uint64_t) rel
->r_offset
,
11958 return bfd_reloc_notsupported
;
11963 insn
= bfd_get_32 (input_bfd
, contents
+ rel
->r_offset
- data
);
11965 switch (insn
>> 24)
11967 case 0xeb: /* bl */
11968 case 0xfa: /* blx */
11972 case 0xe0: /* add */
11978 /* xgettext:c-format */
11979 (_("%pB(%pA+%#" PRIx64
"): "
11980 "unexpected %s instruction '%#lx' "
11981 "referenced by TLS_GOTDESC"),
11982 input_bfd
, input_section
, (uint64_t) rel
->r_offset
,
11984 return bfd_reloc_notsupported
;
11988 value
+= ((globals
->root
.sgotplt
->output_section
->vma
11989 + globals
->root
.sgotplt
->output_offset
+ off
)
11990 - (input_section
->output_section
->vma
11991 + input_section
->output_offset
11993 + globals
->sgotplt_jump_table_size
);
11996 value
= ((globals
->root
.sgot
->output_section
->vma
11997 + globals
->root
.sgot
->output_offset
+ off
)
11998 - (input_section
->output_section
->vma
11999 + input_section
->output_offset
+ rel
->r_offset
));
12001 if (globals
->fdpic_p
&& (r_type
== R_ARM_TLS_GD32_FDPIC
||
12002 r_type
== R_ARM_TLS_IE32_FDPIC
))
12004 /* For FDPIC relocations, resolve to the offset of the GOT
12005 entry from the start of GOT. */
12006 bfd_put_32 (output_bfd
,
12007 globals
->root
.sgot
->output_offset
+ off
,
12008 contents
+ rel
->r_offset
);
12010 return bfd_reloc_ok
;
12014 return _bfd_final_link_relocate (howto
, input_bfd
, input_section
,
12015 contents
, rel
->r_offset
, value
,
12020 case R_ARM_TLS_LE32
:
12021 if (bfd_link_dll (info
))
12024 /* xgettext:c-format */
12025 (_("%pB(%pA+%#" PRIx64
"): %s relocation not permitted "
12026 "in shared object"),
12027 input_bfd
, input_section
, (uint64_t) rel
->r_offset
, howto
->name
);
12028 return bfd_reloc_notsupported
;
12031 value
= tpoff (info
, value
);
12033 return _bfd_final_link_relocate (howto
, input_bfd
, input_section
,
12034 contents
, rel
->r_offset
, value
,
12038 if (globals
->fix_v4bx
)
12040 bfd_vma insn
= bfd_get_32 (input_bfd
, hit_data
);
12042 /* Ensure that we have a BX instruction. */
12043 BFD_ASSERT ((insn
& 0x0ffffff0) == 0x012fff10);
12045 if (globals
->fix_v4bx
== 2 && (insn
& 0xf) != 0xf)
12047 /* Branch to veneer. */
12049 glue_addr
= elf32_arm_bx_glue (info
, insn
& 0xf);
12050 glue_addr
-= input_section
->output_section
->vma
12051 + input_section
->output_offset
12052 + rel
->r_offset
+ 8;
12053 insn
= (insn
& 0xf0000000) | 0x0a000000
12054 | ((glue_addr
>> 2) & 0x00ffffff);
12058 /* Preserve Rm (lowest four bits) and the condition code
12059 (highest four bits). Other bits encode MOV PC,Rm. */
12060 insn
= (insn
& 0xf000000f) | 0x01a0f000;
12063 bfd_put_32 (input_bfd
, insn
, hit_data
);
12065 return bfd_reloc_ok
;
12067 case R_ARM_MOVW_ABS_NC
:
12068 case R_ARM_MOVT_ABS
:
12069 case R_ARM_MOVW_PREL_NC
:
12070 case R_ARM_MOVT_PREL
:
12071 /* Until we properly support segment-base-relative addressing then
12072 we assume the segment base to be zero, as for the group relocations.
12073 Thus R_ARM_MOVW_BREL_NC has the same semantics as R_ARM_MOVW_ABS_NC
12074 and R_ARM_MOVT_BREL has the same semantics as R_ARM_MOVT_ABS. */
12075 case R_ARM_MOVW_BREL_NC
:
12076 case R_ARM_MOVW_BREL
:
12077 case R_ARM_MOVT_BREL
:
12079 bfd_vma insn
= bfd_get_32 (input_bfd
, hit_data
);
12081 if (globals
->use_rel
)
12083 addend
= ((insn
>> 4) & 0xf000) | (insn
& 0xfff);
12084 signed_addend
= (addend
^ 0x8000) - 0x8000;
12087 value
+= signed_addend
;
12089 if (r_type
== R_ARM_MOVW_PREL_NC
|| r_type
== R_ARM_MOVT_PREL
)
12090 value
-= (input_section
->output_section
->vma
12091 + input_section
->output_offset
+ rel
->r_offset
);
12093 if (r_type
== R_ARM_MOVW_BREL
&& value
>= 0x10000)
12094 return bfd_reloc_overflow
;
12096 if (branch_type
== ST_BRANCH_TO_THUMB
)
12099 if (r_type
== R_ARM_MOVT_ABS
|| r_type
== R_ARM_MOVT_PREL
12100 || r_type
== R_ARM_MOVT_BREL
)
12103 insn
&= 0xfff0f000;
12104 insn
|= value
& 0xfff;
12105 insn
|= (value
& 0xf000) << 4;
12106 bfd_put_32 (input_bfd
, insn
, hit_data
);
12108 return bfd_reloc_ok
;
12110 case R_ARM_THM_MOVW_ABS_NC
:
12111 case R_ARM_THM_MOVT_ABS
:
12112 case R_ARM_THM_MOVW_PREL_NC
:
12113 case R_ARM_THM_MOVT_PREL
:
12114 /* Until we properly support segment-base-relative addressing then
12115 we assume the segment base to be zero, as for the above relocations.
12116 Thus R_ARM_THM_MOVW_BREL_NC has the same semantics as
12117 R_ARM_THM_MOVW_ABS_NC and R_ARM_THM_MOVT_BREL has the same semantics
12118 as R_ARM_THM_MOVT_ABS. */
12119 case R_ARM_THM_MOVW_BREL_NC
:
12120 case R_ARM_THM_MOVW_BREL
:
12121 case R_ARM_THM_MOVT_BREL
:
12125 insn
= bfd_get_16 (input_bfd
, hit_data
) << 16;
12126 insn
|= bfd_get_16 (input_bfd
, hit_data
+ 2);
12128 if (globals
->use_rel
)
12130 addend
= ((insn
>> 4) & 0xf000)
12131 | ((insn
>> 15) & 0x0800)
12132 | ((insn
>> 4) & 0x0700)
12134 signed_addend
= (addend
^ 0x8000) - 0x8000;
12137 value
+= signed_addend
;
12139 if (r_type
== R_ARM_THM_MOVW_PREL_NC
|| r_type
== R_ARM_THM_MOVT_PREL
)
12140 value
-= (input_section
->output_section
->vma
12141 + input_section
->output_offset
+ rel
->r_offset
);
12143 if (r_type
== R_ARM_THM_MOVW_BREL
&& value
>= 0x10000)
12144 return bfd_reloc_overflow
;
12146 if (branch_type
== ST_BRANCH_TO_THUMB
)
12149 if (r_type
== R_ARM_THM_MOVT_ABS
|| r_type
== R_ARM_THM_MOVT_PREL
12150 || r_type
== R_ARM_THM_MOVT_BREL
)
12153 insn
&= 0xfbf08f00;
12154 insn
|= (value
& 0xf000) << 4;
12155 insn
|= (value
& 0x0800) << 15;
12156 insn
|= (value
& 0x0700) << 4;
12157 insn
|= (value
& 0x00ff);
12159 bfd_put_16 (input_bfd
, insn
>> 16, hit_data
);
12160 bfd_put_16 (input_bfd
, insn
& 0xffff, hit_data
+ 2);
12162 return bfd_reloc_ok
;
12164 case R_ARM_ALU_PC_G0_NC
:
12165 case R_ARM_ALU_PC_G1_NC
:
12166 case R_ARM_ALU_PC_G0
:
12167 case R_ARM_ALU_PC_G1
:
12168 case R_ARM_ALU_PC_G2
:
12169 case R_ARM_ALU_SB_G0_NC
:
12170 case R_ARM_ALU_SB_G1_NC
:
12171 case R_ARM_ALU_SB_G0
:
12172 case R_ARM_ALU_SB_G1
:
12173 case R_ARM_ALU_SB_G2
:
12175 bfd_vma insn
= bfd_get_32 (input_bfd
, hit_data
);
12176 bfd_vma pc
= input_section
->output_section
->vma
12177 + input_section
->output_offset
+ rel
->r_offset
;
12178 /* sb is the origin of the *segment* containing the symbol. */
12179 bfd_vma sb
= sym_sec
? sym_sec
->output_section
->vma
: 0;
12182 bfd_signed_vma signed_value
;
12185 /* Determine which group of bits to select. */
12188 case R_ARM_ALU_PC_G0_NC
:
12189 case R_ARM_ALU_PC_G0
:
12190 case R_ARM_ALU_SB_G0_NC
:
12191 case R_ARM_ALU_SB_G0
:
12195 case R_ARM_ALU_PC_G1_NC
:
12196 case R_ARM_ALU_PC_G1
:
12197 case R_ARM_ALU_SB_G1_NC
:
12198 case R_ARM_ALU_SB_G1
:
12202 case R_ARM_ALU_PC_G2
:
12203 case R_ARM_ALU_SB_G2
:
12211 /* If REL, extract the addend from the insn. If RELA, it will
12212 have already been fetched for us. */
12213 if (globals
->use_rel
)
12216 bfd_vma constant
= insn
& 0xff;
12217 bfd_vma rotation
= (insn
& 0xf00) >> 8;
12220 signed_addend
= constant
;
12223 /* Compensate for the fact that in the instruction, the
12224 rotation is stored in multiples of 2 bits. */
12227 /* Rotate "constant" right by "rotation" bits. */
12228 signed_addend
= (constant
>> rotation
) |
12229 (constant
<< (8 * sizeof (bfd_vma
) - rotation
));
12232 /* Determine if the instruction is an ADD or a SUB.
12233 (For REL, this determines the sign of the addend.) */
12234 negative
= identify_add_or_sub (insn
);
12238 /* xgettext:c-format */
12239 (_("%pB(%pA+%#" PRIx64
"): only ADD or SUB instructions "
12240 "are allowed for ALU group relocations"),
12241 input_bfd
, input_section
, (uint64_t) rel
->r_offset
);
12242 return bfd_reloc_overflow
;
12245 signed_addend
*= negative
;
12248 /* Compute the value (X) to go in the place. */
12249 if (r_type
== R_ARM_ALU_PC_G0_NC
12250 || r_type
== R_ARM_ALU_PC_G1_NC
12251 || r_type
== R_ARM_ALU_PC_G0
12252 || r_type
== R_ARM_ALU_PC_G1
12253 || r_type
== R_ARM_ALU_PC_G2
)
12255 signed_value
= value
- pc
+ signed_addend
;
12257 /* Section base relative. */
12258 signed_value
= value
- sb
+ signed_addend
;
12260 /* If the target symbol is a Thumb function, then set the
12261 Thumb bit in the address. */
12262 if (branch_type
== ST_BRANCH_TO_THUMB
)
12265 /* Calculate the value of the relevant G_n, in encoded
12266 constant-with-rotation format. */
12267 g_n
= calculate_group_reloc_mask (signed_value
< 0 ? - signed_value
: signed_value
,
12270 /* Check for overflow if required. */
12271 if ((r_type
== R_ARM_ALU_PC_G0
12272 || r_type
== R_ARM_ALU_PC_G1
12273 || r_type
== R_ARM_ALU_PC_G2
12274 || r_type
== R_ARM_ALU_SB_G0
12275 || r_type
== R_ARM_ALU_SB_G1
12276 || r_type
== R_ARM_ALU_SB_G2
) && residual
!= 0)
12279 /* xgettext:c-format */
12280 (_("%pB(%pA+%#" PRIx64
"): overflow whilst "
12281 "splitting %#" PRIx64
" for group relocation %s"),
12282 input_bfd
, input_section
, (uint64_t) rel
->r_offset
,
12283 (uint64_t) (signed_value
< 0 ? -signed_value
: signed_value
),
12285 return bfd_reloc_overflow
;
12288 /* Mask out the value and the ADD/SUB part of the opcode; take care
12289 not to destroy the S bit. */
12290 insn
&= 0xff1ff000;
12292 /* Set the opcode according to whether the value to go in the
12293 place is negative. */
12294 if (signed_value
< 0)
12299 /* Encode the offset. */
12302 bfd_put_32 (input_bfd
, insn
, hit_data
);
12304 return bfd_reloc_ok
;
12306 case R_ARM_LDR_PC_G0
:
12307 case R_ARM_LDR_PC_G1
:
12308 case R_ARM_LDR_PC_G2
:
12309 case R_ARM_LDR_SB_G0
:
12310 case R_ARM_LDR_SB_G1
:
12311 case R_ARM_LDR_SB_G2
:
12313 bfd_vma insn
= bfd_get_32 (input_bfd
, hit_data
);
12314 bfd_vma pc
= input_section
->output_section
->vma
12315 + input_section
->output_offset
+ rel
->r_offset
;
12316 /* sb is the origin of the *segment* containing the symbol. */
12317 bfd_vma sb
= sym_sec
? sym_sec
->output_section
->vma
: 0;
12319 bfd_signed_vma signed_value
;
12322 /* Determine which groups of bits to calculate. */
12325 case R_ARM_LDR_PC_G0
:
12326 case R_ARM_LDR_SB_G0
:
12330 case R_ARM_LDR_PC_G1
:
12331 case R_ARM_LDR_SB_G1
:
12335 case R_ARM_LDR_PC_G2
:
12336 case R_ARM_LDR_SB_G2
:
12344 /* If REL, extract the addend from the insn. If RELA, it will
12345 have already been fetched for us. */
12346 if (globals
->use_rel
)
12348 int negative
= (insn
& (1 << 23)) ? 1 : -1;
12349 signed_addend
= negative
* (insn
& 0xfff);
12352 /* Compute the value (X) to go in the place. */
12353 if (r_type
== R_ARM_LDR_PC_G0
12354 || r_type
== R_ARM_LDR_PC_G1
12355 || r_type
== R_ARM_LDR_PC_G2
)
12357 signed_value
= value
- pc
+ signed_addend
;
12359 /* Section base relative. */
12360 signed_value
= value
- sb
+ signed_addend
;
12362 /* Calculate the value of the relevant G_{n-1} to obtain
12363 the residual at that stage. */
12364 calculate_group_reloc_mask (signed_value
< 0 ? - signed_value
: signed_value
,
12365 group
- 1, &residual
);
12367 /* Check for overflow. */
12368 if (residual
>= 0x1000)
12371 /* xgettext:c-format */
12372 (_("%pB(%pA+%#" PRIx64
"): overflow whilst "
12373 "splitting %#" PRIx64
" for group relocation %s"),
12374 input_bfd
, input_section
, (uint64_t) rel
->r_offset
,
12375 (uint64_t) (signed_value
< 0 ? -signed_value
: signed_value
),
12377 return bfd_reloc_overflow
;
12380 /* Mask out the value and U bit. */
12381 insn
&= 0xff7ff000;
12383 /* Set the U bit if the value to go in the place is non-negative. */
12384 if (signed_value
>= 0)
12387 /* Encode the offset. */
12390 bfd_put_32 (input_bfd
, insn
, hit_data
);
12392 return bfd_reloc_ok
;
12394 case R_ARM_LDRS_PC_G0
:
12395 case R_ARM_LDRS_PC_G1
:
12396 case R_ARM_LDRS_PC_G2
:
12397 case R_ARM_LDRS_SB_G0
:
12398 case R_ARM_LDRS_SB_G1
:
12399 case R_ARM_LDRS_SB_G2
:
12401 bfd_vma insn
= bfd_get_32 (input_bfd
, hit_data
);
12402 bfd_vma pc
= input_section
->output_section
->vma
12403 + input_section
->output_offset
+ rel
->r_offset
;
12404 /* sb is the origin of the *segment* containing the symbol. */
12405 bfd_vma sb
= sym_sec
? sym_sec
->output_section
->vma
: 0;
12407 bfd_signed_vma signed_value
;
12410 /* Determine which groups of bits to calculate. */
12413 case R_ARM_LDRS_PC_G0
:
12414 case R_ARM_LDRS_SB_G0
:
12418 case R_ARM_LDRS_PC_G1
:
12419 case R_ARM_LDRS_SB_G1
:
12423 case R_ARM_LDRS_PC_G2
:
12424 case R_ARM_LDRS_SB_G2
:
12432 /* If REL, extract the addend from the insn. If RELA, it will
12433 have already been fetched for us. */
12434 if (globals
->use_rel
)
12436 int negative
= (insn
& (1 << 23)) ? 1 : -1;
12437 signed_addend
= negative
* (((insn
& 0xf00) >> 4) + (insn
& 0xf));
12440 /* Compute the value (X) to go in the place. */
12441 if (r_type
== R_ARM_LDRS_PC_G0
12442 || r_type
== R_ARM_LDRS_PC_G1
12443 || r_type
== R_ARM_LDRS_PC_G2
)
12445 signed_value
= value
- pc
+ signed_addend
;
12447 /* Section base relative. */
12448 signed_value
= value
- sb
+ signed_addend
;
12450 /* Calculate the value of the relevant G_{n-1} to obtain
12451 the residual at that stage. */
12452 calculate_group_reloc_mask (signed_value
< 0 ? - signed_value
: signed_value
,
12453 group
- 1, &residual
);
12455 /* Check for overflow. */
12456 if (residual
>= 0x100)
12459 /* xgettext:c-format */
12460 (_("%pB(%pA+%#" PRIx64
"): overflow whilst "
12461 "splitting %#" PRIx64
" for group relocation %s"),
12462 input_bfd
, input_section
, (uint64_t) rel
->r_offset
,
12463 (uint64_t) (signed_value
< 0 ? -signed_value
: signed_value
),
12465 return bfd_reloc_overflow
;
12468 /* Mask out the value and U bit. */
12469 insn
&= 0xff7ff0f0;
12471 /* Set the U bit if the value to go in the place is non-negative. */
12472 if (signed_value
>= 0)
12475 /* Encode the offset. */
12476 insn
|= ((residual
& 0xf0) << 4) | (residual
& 0xf);
12478 bfd_put_32 (input_bfd
, insn
, hit_data
);
12480 return bfd_reloc_ok
;
12482 case R_ARM_LDC_PC_G0
:
12483 case R_ARM_LDC_PC_G1
:
12484 case R_ARM_LDC_PC_G2
:
12485 case R_ARM_LDC_SB_G0
:
12486 case R_ARM_LDC_SB_G1
:
12487 case R_ARM_LDC_SB_G2
:
12489 bfd_vma insn
= bfd_get_32 (input_bfd
, hit_data
);
12490 bfd_vma pc
= input_section
->output_section
->vma
12491 + input_section
->output_offset
+ rel
->r_offset
;
12492 /* sb is the origin of the *segment* containing the symbol. */
12493 bfd_vma sb
= sym_sec
? sym_sec
->output_section
->vma
: 0;
12495 bfd_signed_vma signed_value
;
12498 /* Determine which groups of bits to calculate. */
12501 case R_ARM_LDC_PC_G0
:
12502 case R_ARM_LDC_SB_G0
:
12506 case R_ARM_LDC_PC_G1
:
12507 case R_ARM_LDC_SB_G1
:
12511 case R_ARM_LDC_PC_G2
:
12512 case R_ARM_LDC_SB_G2
:
12520 /* If REL, extract the addend from the insn. If RELA, it will
12521 have already been fetched for us. */
12522 if (globals
->use_rel
)
12524 int negative
= (insn
& (1 << 23)) ? 1 : -1;
12525 signed_addend
= negative
* ((insn
& 0xff) << 2);
12528 /* Compute the value (X) to go in the place. */
12529 if (r_type
== R_ARM_LDC_PC_G0
12530 || r_type
== R_ARM_LDC_PC_G1
12531 || r_type
== R_ARM_LDC_PC_G2
)
12533 signed_value
= value
- pc
+ signed_addend
;
12535 /* Section base relative. */
12536 signed_value
= value
- sb
+ signed_addend
;
12538 /* Calculate the value of the relevant G_{n-1} to obtain
12539 the residual at that stage. */
12540 calculate_group_reloc_mask (signed_value
< 0 ? - signed_value
: signed_value
,
12541 group
- 1, &residual
);
12543 /* Check for overflow. (The absolute value to go in the place must be
12544 divisible by four and, after having been divided by four, must
12545 fit in eight bits.) */
12546 if ((residual
& 0x3) != 0 || residual
>= 0x400)
12549 /* xgettext:c-format */
12550 (_("%pB(%pA+%#" PRIx64
"): overflow whilst "
12551 "splitting %#" PRIx64
" for group relocation %s"),
12552 input_bfd
, input_section
, (uint64_t) rel
->r_offset
,
12553 (uint64_t) (signed_value
< 0 ? -signed_value
: signed_value
),
12555 return bfd_reloc_overflow
;
12558 /* Mask out the value and U bit. */
12559 insn
&= 0xff7fff00;
12561 /* Set the U bit if the value to go in the place is non-negative. */
12562 if (signed_value
>= 0)
12565 /* Encode the offset. */
12566 insn
|= residual
>> 2;
12568 bfd_put_32 (input_bfd
, insn
, hit_data
);
12570 return bfd_reloc_ok
;
12572 case R_ARM_THM_ALU_ABS_G0_NC
:
12573 case R_ARM_THM_ALU_ABS_G1_NC
:
12574 case R_ARM_THM_ALU_ABS_G2_NC
:
12575 case R_ARM_THM_ALU_ABS_G3_NC
:
12577 const int shift_array
[4] = {0, 8, 16, 24};
12578 bfd_vma insn
= bfd_get_16 (input_bfd
, hit_data
);
12579 bfd_vma addr
= value
;
12580 int shift
= shift_array
[r_type
- R_ARM_THM_ALU_ABS_G0_NC
];
12582 /* Compute address. */
12583 if (globals
->use_rel
)
12584 signed_addend
= insn
& 0xff;
12585 addr
+= signed_addend
;
12586 if (branch_type
== ST_BRANCH_TO_THUMB
)
12588 /* Clean imm8 insn. */
12590 /* And update with correct part of address. */
12591 insn
|= (addr
>> shift
) & 0xff;
12593 bfd_put_16 (input_bfd
, insn
, hit_data
);
12596 *unresolved_reloc_p
= false;
12597 return bfd_reloc_ok
;
12599 case R_ARM_GOTOFFFUNCDESC
:
12603 struct fdpic_local
*local_fdpic_cnts
= elf32_arm_local_fdpic_cnts (input_bfd
);
12604 int dynindx
= elf_section_data (sym_sec
->output_section
)->dynindx
;
12606 if (r_symndx
>= elf32_arm_num_entries (input_bfd
))
12608 * error_message
= _("local symbol index too big");
12609 return bfd_reloc_dangerous
;
12612 int offset
= local_fdpic_cnts
[r_symndx
].funcdesc_offset
& ~1;
12613 bfd_vma addr
= dynreloc_value
- sym_sec
->output_section
->vma
;
12616 if (bfd_link_pic (info
) && dynindx
== 0)
12618 * error_message
= _("no dynamic index information available");
12619 return bfd_reloc_dangerous
;
12622 /* Resolve relocation. */
12623 bfd_put_32 (output_bfd
, (offset
+ sgot
->output_offset
)
12624 , contents
+ rel
->r_offset
);
12625 /* Emit R_ARM_FUNCDESC_VALUE or two fixups on funcdesc if
12627 arm_elf_fill_funcdesc (output_bfd
, info
,
12628 &local_fdpic_cnts
[r_symndx
].funcdesc_offset
,
12629 dynindx
, offset
, addr
, dynreloc_value
, seg
);
12634 int offset
= eh
->fdpic_cnts
.funcdesc_offset
& ~1;
12638 /* For static binaries, sym_sec can be null. */
12641 dynindx
= elf_section_data (sym_sec
->output_section
)->dynindx
;
12642 addr
= dynreloc_value
- sym_sec
->output_section
->vma
;
12650 if (bfd_link_pic (info
) && dynindx
== 0)
12652 * error_message
= _("no dynamic index information available");
12653 return bfd_reloc_dangerous
;
12656 /* This case cannot occur since funcdesc is allocated by
12657 the dynamic loader so we cannot resolve the relocation. */
12658 if (h
->dynindx
!= -1)
12660 * error_message
= _("invalid dynamic index");
12661 return bfd_reloc_dangerous
;
12664 /* Resolve relocation. */
12665 bfd_put_32 (output_bfd
, (offset
+ sgot
->output_offset
),
12666 contents
+ rel
->r_offset
);
12667 /* Emit R_ARM_FUNCDESC_VALUE on funcdesc if not done yet. */
12668 arm_elf_fill_funcdesc (output_bfd
, info
,
12669 &eh
->fdpic_cnts
.funcdesc_offset
,
12670 dynindx
, offset
, addr
, dynreloc_value
, seg
);
12673 *unresolved_reloc_p
= false;
12674 return bfd_reloc_ok
;
12676 case R_ARM_GOTFUNCDESC
:
12680 Elf_Internal_Rela outrel
;
12682 /* Resolve relocation. */
12683 bfd_put_32 (output_bfd
, ((eh
->fdpic_cnts
.gotfuncdesc_offset
& ~1)
12684 + sgot
->output_offset
),
12685 contents
+ rel
->r_offset
);
12686 /* Add funcdesc and associated R_ARM_FUNCDESC_VALUE. */
12687 if (h
->dynindx
== -1)
12690 int offset
= eh
->fdpic_cnts
.funcdesc_offset
& ~1;
12694 /* For static binaries sym_sec can be null. */
12697 dynindx
= elf_section_data (sym_sec
->output_section
)->dynindx
;
12698 addr
= dynreloc_value
- sym_sec
->output_section
->vma
;
12706 /* Emit R_ARM_FUNCDESC_VALUE on funcdesc if not done yet. */
12707 arm_elf_fill_funcdesc (output_bfd
, info
,
12708 &eh
->fdpic_cnts
.funcdesc_offset
,
12709 dynindx
, offset
, addr
, dynreloc_value
, seg
);
12712 /* Add a dynamic relocation on GOT entry if not already done. */
12713 if ((eh
->fdpic_cnts
.gotfuncdesc_offset
& 1) == 0)
12715 if (h
->dynindx
== -1)
12717 outrel
.r_info
= ELF32_R_INFO (0, R_ARM_RELATIVE
);
12718 if (h
->root
.type
== bfd_link_hash_undefweak
)
12719 bfd_put_32 (output_bfd
, 0, sgot
->contents
12720 + (eh
->fdpic_cnts
.gotfuncdesc_offset
& ~1));
12722 bfd_put_32 (output_bfd
, sgot
->output_section
->vma
12723 + sgot
->output_offset
12724 + (eh
->fdpic_cnts
.funcdesc_offset
& ~1),
12726 + (eh
->fdpic_cnts
.gotfuncdesc_offset
& ~1));
12730 outrel
.r_info
= ELF32_R_INFO (h
->dynindx
, R_ARM_FUNCDESC
);
12732 outrel
.r_offset
= sgot
->output_section
->vma
12733 + sgot
->output_offset
12734 + (eh
->fdpic_cnts
.gotfuncdesc_offset
& ~1);
12735 outrel
.r_addend
= 0;
12736 if (h
->dynindx
== -1 && !bfd_link_pic (info
))
12737 if (h
->root
.type
== bfd_link_hash_undefweak
)
12738 arm_elf_add_rofixup (output_bfd
, globals
->srofixup
, -1);
12740 arm_elf_add_rofixup (output_bfd
, globals
->srofixup
,
12743 elf32_arm_add_dynreloc (output_bfd
, info
, srelgot
, &outrel
);
12744 eh
->fdpic_cnts
.gotfuncdesc_offset
|= 1;
12749 /* Such relocation on static function should not have been
12750 emitted by the compiler. */
12751 return bfd_reloc_notsupported
;
12754 *unresolved_reloc_p
= false;
12755 return bfd_reloc_ok
;
12757 case R_ARM_FUNCDESC
:
12761 struct fdpic_local
*local_fdpic_cnts
= elf32_arm_local_fdpic_cnts (input_bfd
);
12762 Elf_Internal_Rela outrel
;
12763 int dynindx
= elf_section_data (sym_sec
->output_section
)->dynindx
;
12765 if (r_symndx
>= elf32_arm_num_entries (input_bfd
))
12767 * error_message
= _("local symbol index too big");
12768 return bfd_reloc_dangerous
;
12771 int offset
= local_fdpic_cnts
[r_symndx
].funcdesc_offset
& ~1;
12772 bfd_vma addr
= dynreloc_value
- sym_sec
->output_section
->vma
;
12775 if (bfd_link_pic (info
) && dynindx
== 0)
12777 * error_message
= _("dynamic index information not available");
12778 return bfd_reloc_dangerous
;
12781 /* Replace static FUNCDESC relocation with a
12782 R_ARM_RELATIVE dynamic relocation or with a rofixup for
12784 outrel
.r_info
= ELF32_R_INFO (0, R_ARM_RELATIVE
);
12785 outrel
.r_offset
= input_section
->output_section
->vma
12786 + input_section
->output_offset
+ rel
->r_offset
;
12787 outrel
.r_addend
= 0;
12788 if (bfd_link_pic (info
))
12789 elf32_arm_add_dynreloc (output_bfd
, info
, srelgot
, &outrel
);
12791 arm_elf_add_rofixup (output_bfd
, globals
->srofixup
, outrel
.r_offset
);
12793 bfd_put_32 (input_bfd
, sgot
->output_section
->vma
12794 + sgot
->output_offset
+ offset
, hit_data
);
12796 /* Emit R_ARM_FUNCDESC_VALUE on funcdesc if not done yet. */
12797 arm_elf_fill_funcdesc (output_bfd
, info
,
12798 &local_fdpic_cnts
[r_symndx
].funcdesc_offset
,
12799 dynindx
, offset
, addr
, dynreloc_value
, seg
);
12803 if (h
->dynindx
== -1)
12806 int offset
= eh
->fdpic_cnts
.funcdesc_offset
& ~1;
12809 Elf_Internal_Rela outrel
;
12811 /* For static binaries sym_sec can be null. */
12814 dynindx
= elf_section_data (sym_sec
->output_section
)->dynindx
;
12815 addr
= dynreloc_value
- sym_sec
->output_section
->vma
;
12823 if (bfd_link_pic (info
) && dynindx
== 0)
12826 /* Replace static FUNCDESC relocation with a
12827 R_ARM_RELATIVE dynamic relocation. */
12828 outrel
.r_info
= ELF32_R_INFO (0, R_ARM_RELATIVE
);
12829 outrel
.r_offset
= input_section
->output_section
->vma
12830 + input_section
->output_offset
+ rel
->r_offset
;
12831 outrel
.r_addend
= 0;
12832 if (bfd_link_pic (info
))
12833 elf32_arm_add_dynreloc (output_bfd
, info
, srelgot
, &outrel
);
12835 arm_elf_add_rofixup (output_bfd
, globals
->srofixup
, outrel
.r_offset
);
12837 bfd_put_32 (input_bfd
, sgot
->output_section
->vma
12838 + sgot
->output_offset
+ offset
, hit_data
);
12840 /* Emit R_ARM_FUNCDESC_VALUE on funcdesc if not done yet. */
12841 arm_elf_fill_funcdesc (output_bfd
, info
,
12842 &eh
->fdpic_cnts
.funcdesc_offset
,
12843 dynindx
, offset
, addr
, dynreloc_value
, seg
);
12847 Elf_Internal_Rela outrel
;
12849 /* Add a dynamic relocation. */
12850 outrel
.r_info
= ELF32_R_INFO (h
->dynindx
, R_ARM_FUNCDESC
);
12851 outrel
.r_offset
= input_section
->output_section
->vma
12852 + input_section
->output_offset
+ rel
->r_offset
;
12853 outrel
.r_addend
= 0;
12854 elf32_arm_add_dynreloc (output_bfd
, info
, srelgot
, &outrel
);
12858 *unresolved_reloc_p
= false;
12859 return bfd_reloc_ok
;
12861 case R_ARM_THM_BF16
:
12863 bfd_vma relocation
;
12864 bfd_vma upper_insn
= bfd_get_16 (input_bfd
, hit_data
);
12865 bfd_vma lower_insn
= bfd_get_16 (input_bfd
, hit_data
+ 2);
12867 if (globals
->use_rel
)
12869 bfd_vma immA
= (upper_insn
& 0x001f);
12870 bfd_vma immB
= (lower_insn
& 0x07fe) >> 1;
12871 bfd_vma immC
= (lower_insn
& 0x0800) >> 11;
12872 addend
= (immA
<< 12);
12873 addend
|= (immB
<< 2);
12874 addend
|= (immC
<< 1);
12877 signed_addend
= (addend
& 0x10000) ? addend
- (1 << 17) : addend
;
12880 relocation
= value
+ signed_addend
;
12881 relocation
-= (input_section
->output_section
->vma
12882 + input_section
->output_offset
12885 /* Put RELOCATION back into the insn. */
12887 bfd_vma immA
= (relocation
& 0x0001f000) >> 12;
12888 bfd_vma immB
= (relocation
& 0x00000ffc) >> 2;
12889 bfd_vma immC
= (relocation
& 0x00000002) >> 1;
12891 upper_insn
= (upper_insn
& 0xffe0) | immA
;
12892 lower_insn
= (lower_insn
& 0xf001) | (immC
<< 11) | (immB
<< 1);
12895 /* Put the relocated value back in the object file: */
12896 bfd_put_16 (input_bfd
, upper_insn
, hit_data
);
12897 bfd_put_16 (input_bfd
, lower_insn
, hit_data
+ 2);
12899 return bfd_reloc_ok
;
12902 case R_ARM_THM_BF12
:
12904 bfd_vma relocation
;
12905 bfd_vma upper_insn
= bfd_get_16 (input_bfd
, hit_data
);
12906 bfd_vma lower_insn
= bfd_get_16 (input_bfd
, hit_data
+ 2);
12908 if (globals
->use_rel
)
12910 bfd_vma immA
= (upper_insn
& 0x0001);
12911 bfd_vma immB
= (lower_insn
& 0x07fe) >> 1;
12912 bfd_vma immC
= (lower_insn
& 0x0800) >> 11;
12913 addend
= (immA
<< 12);
12914 addend
|= (immB
<< 2);
12915 addend
|= (immC
<< 1);
12918 addend
= (addend
& 0x1000) ? addend
- (1 << 13) : addend
;
12919 signed_addend
= addend
;
12922 relocation
= value
+ signed_addend
;
12923 relocation
-= (input_section
->output_section
->vma
12924 + input_section
->output_offset
12927 /* Put RELOCATION back into the insn. */
12929 bfd_vma immA
= (relocation
& 0x00001000) >> 12;
12930 bfd_vma immB
= (relocation
& 0x00000ffc) >> 2;
12931 bfd_vma immC
= (relocation
& 0x00000002) >> 1;
12933 upper_insn
= (upper_insn
& 0xfffe) | immA
;
12934 lower_insn
= (lower_insn
& 0xf001) | (immC
<< 11) | (immB
<< 1);
12937 /* Put the relocated value back in the object file: */
12938 bfd_put_16 (input_bfd
, upper_insn
, hit_data
);
12939 bfd_put_16 (input_bfd
, lower_insn
, hit_data
+ 2);
12941 return bfd_reloc_ok
;
12944 case R_ARM_THM_BF18
:
12946 bfd_vma relocation
;
12947 bfd_vma upper_insn
= bfd_get_16 (input_bfd
, hit_data
);
12948 bfd_vma lower_insn
= bfd_get_16 (input_bfd
, hit_data
+ 2);
12950 if (globals
->use_rel
)
12952 bfd_vma immA
= (upper_insn
& 0x007f);
12953 bfd_vma immB
= (lower_insn
& 0x07fe) >> 1;
12954 bfd_vma immC
= (lower_insn
& 0x0800) >> 11;
12955 addend
= (immA
<< 12);
12956 addend
|= (immB
<< 2);
12957 addend
|= (immC
<< 1);
12960 addend
= (addend
& 0x40000) ? addend
- (1 << 19) : addend
;
12961 signed_addend
= addend
;
12964 relocation
= value
+ signed_addend
;
12965 relocation
-= (input_section
->output_section
->vma
12966 + input_section
->output_offset
12969 /* Put RELOCATION back into the insn. */
12971 bfd_vma immA
= (relocation
& 0x0007f000) >> 12;
12972 bfd_vma immB
= (relocation
& 0x00000ffc) >> 2;
12973 bfd_vma immC
= (relocation
& 0x00000002) >> 1;
12975 upper_insn
= (upper_insn
& 0xff80) | immA
;
12976 lower_insn
= (lower_insn
& 0xf001) | (immC
<< 11) | (immB
<< 1);
12979 /* Put the relocated value back in the object file: */
12980 bfd_put_16 (input_bfd
, upper_insn
, hit_data
);
12981 bfd_put_16 (input_bfd
, lower_insn
, hit_data
+ 2);
12983 return bfd_reloc_ok
;
12987 return bfd_reloc_notsupported
;
12991 /* Add INCREMENT to the reloc (of type HOWTO) at ADDRESS. */
12993 arm_add_to_rel (bfd
* abfd
,
12994 bfd_byte
* address
,
12995 reloc_howto_type
* howto
,
12996 bfd_signed_vma increment
)
12998 bfd_signed_vma addend
;
13000 if (howto
->type
== R_ARM_THM_CALL
13001 || howto
->type
== R_ARM_THM_JUMP24
)
13003 int upper_insn
, lower_insn
;
13006 upper_insn
= bfd_get_16 (abfd
, address
);
13007 lower_insn
= bfd_get_16 (abfd
, address
+ 2);
13008 upper
= upper_insn
& 0x7ff;
13009 lower
= lower_insn
& 0x7ff;
13011 addend
= (upper
<< 12) | (lower
<< 1);
13012 addend
+= increment
;
13015 upper_insn
= (upper_insn
& 0xf800) | ((addend
>> 11) & 0x7ff);
13016 lower_insn
= (lower_insn
& 0xf800) | (addend
& 0x7ff);
13018 bfd_put_16 (abfd
, (bfd_vma
) upper_insn
, address
);
13019 bfd_put_16 (abfd
, (bfd_vma
) lower_insn
, address
+ 2);
13025 contents
= bfd_get_32 (abfd
, address
);
13027 /* Get the (signed) value from the instruction. */
13028 addend
= contents
& howto
->src_mask
;
13029 if (addend
& ((howto
->src_mask
+ 1) >> 1))
13031 bfd_signed_vma mask
;
13034 mask
&= ~ howto
->src_mask
;
13038 /* Add in the increment, (which is a byte value). */
13039 switch (howto
->type
)
13042 addend
+= increment
;
13049 addend
<<= howto
->size
;
13050 addend
+= increment
;
13052 /* Should we check for overflow here ? */
13054 /* Drop any undesired bits. */
13055 addend
>>= howto
->rightshift
;
13059 contents
= (contents
& ~ howto
->dst_mask
) | (addend
& howto
->dst_mask
);
13061 bfd_put_32 (abfd
, contents
, address
);
13065 #define IS_ARM_TLS_RELOC(R_TYPE) \
13066 ((R_TYPE) == R_ARM_TLS_GD32 \
13067 || (R_TYPE) == R_ARM_TLS_GD32_FDPIC \
13068 || (R_TYPE) == R_ARM_TLS_LDO32 \
13069 || (R_TYPE) == R_ARM_TLS_LDM32 \
13070 || (R_TYPE) == R_ARM_TLS_LDM32_FDPIC \
13071 || (R_TYPE) == R_ARM_TLS_DTPOFF32 \
13072 || (R_TYPE) == R_ARM_TLS_DTPMOD32 \
13073 || (R_TYPE) == R_ARM_TLS_TPOFF32 \
13074 || (R_TYPE) == R_ARM_TLS_LE32 \
13075 || (R_TYPE) == R_ARM_TLS_IE32 \
13076 || (R_TYPE) == R_ARM_TLS_IE32_FDPIC \
13077 || IS_ARM_TLS_GNU_RELOC (R_TYPE))
13079 /* Specific set of relocations for the gnu tls dialect. */
13080 #define IS_ARM_TLS_GNU_RELOC(R_TYPE) \
13081 ((R_TYPE) == R_ARM_TLS_GOTDESC \
13082 || (R_TYPE) == R_ARM_TLS_CALL \
13083 || (R_TYPE) == R_ARM_THM_TLS_CALL \
13084 || (R_TYPE) == R_ARM_TLS_DESCSEQ \
13085 || (R_TYPE) == R_ARM_THM_TLS_DESCSEQ)
13087 /* Relocate an ARM ELF section. */
13090 elf32_arm_relocate_section (bfd
* output_bfd
,
13091 struct bfd_link_info
* info
,
13093 asection
* input_section
,
13094 bfd_byte
* contents
,
13095 Elf_Internal_Rela
* relocs
,
13096 Elf_Internal_Sym
* local_syms
,
13097 asection
** local_sections
)
13099 Elf_Internal_Shdr
*symtab_hdr
;
13100 struct elf_link_hash_entry
**sym_hashes
;
13101 Elf_Internal_Rela
*rel
;
13102 Elf_Internal_Rela
*relend
;
13104 struct elf32_arm_link_hash_table
* globals
;
13106 globals
= elf32_arm_hash_table (info
);
13107 if (globals
== NULL
)
13110 symtab_hdr
= & elf_symtab_hdr (input_bfd
);
13111 sym_hashes
= elf_sym_hashes (input_bfd
);
13114 relend
= relocs
+ input_section
->reloc_count
;
13115 for (; rel
< relend
; rel
++)
13118 reloc_howto_type
* howto
;
13119 unsigned long r_symndx
;
13120 Elf_Internal_Sym
* sym
;
13122 struct elf_link_hash_entry
* h
;
13123 bfd_vma relocation
;
13124 bfd_reloc_status_type r
;
13127 bool unresolved_reloc
= false;
13128 char *error_message
= NULL
;
13130 r_symndx
= ELF32_R_SYM (rel
->r_info
);
13131 r_type
= ELF32_R_TYPE (rel
->r_info
);
13132 r_type
= arm_real_reloc_type (globals
, r_type
);
13134 if ( r_type
== R_ARM_GNU_VTENTRY
13135 || r_type
== R_ARM_GNU_VTINHERIT
)
13138 howto
= bfd_reloc
.howto
= elf32_arm_howto_from_type (r_type
);
13141 return _bfd_unrecognized_reloc (input_bfd
, input_section
, r_type
);
13147 if (r_symndx
< symtab_hdr
->sh_info
)
13149 sym
= local_syms
+ r_symndx
;
13150 sym_type
= ELF32_ST_TYPE (sym
->st_info
);
13151 sec
= local_sections
[r_symndx
];
13153 /* An object file might have a reference to a local
13154 undefined symbol. This is a daft object file, but we
13155 should at least do something about it. V4BX & NONE
13156 relocations do not use the symbol and are explicitly
13157 allowed to use the undefined symbol, so allow those.
13158 Likewise for relocations against STN_UNDEF. */
13159 if (r_type
!= R_ARM_V4BX
13160 && r_type
!= R_ARM_NONE
13161 && r_symndx
!= STN_UNDEF
13162 && bfd_is_und_section (sec
)
13163 && ELF_ST_BIND (sym
->st_info
) != STB_WEAK
)
13164 (*info
->callbacks
->undefined_symbol
)
13165 (info
, bfd_elf_string_from_elf_section
13166 (input_bfd
, symtab_hdr
->sh_link
, sym
->st_name
),
13167 input_bfd
, input_section
,
13168 rel
->r_offset
, true);
13170 if (globals
->use_rel
)
13172 relocation
= (sec
->output_section
->vma
13173 + sec
->output_offset
13175 if (!bfd_link_relocatable (info
)
13176 && (sec
->flags
& SEC_MERGE
)
13177 && ELF_ST_TYPE (sym
->st_info
) == STT_SECTION
)
13180 bfd_vma addend
, value
;
13184 case R_ARM_MOVW_ABS_NC
:
13185 case R_ARM_MOVT_ABS
:
13186 value
= bfd_get_32 (input_bfd
, contents
+ rel
->r_offset
);
13187 addend
= ((value
& 0xf0000) >> 4) | (value
& 0xfff);
13188 addend
= (addend
^ 0x8000) - 0x8000;
13191 case R_ARM_THM_MOVW_ABS_NC
:
13192 case R_ARM_THM_MOVT_ABS
:
13193 value
= bfd_get_16 (input_bfd
, contents
+ rel
->r_offset
)
13195 value
|= bfd_get_16 (input_bfd
,
13196 contents
+ rel
->r_offset
+ 2);
13197 addend
= ((value
& 0xf7000) >> 4) | (value
& 0xff)
13198 | ((value
& 0x04000000) >> 15);
13199 addend
= (addend
^ 0x8000) - 0x8000;
13203 if (howto
->rightshift
13204 || (howto
->src_mask
& (howto
->src_mask
+ 1)))
13207 /* xgettext:c-format */
13208 (_("%pB(%pA+%#" PRIx64
"): "
13209 "%s relocation against SEC_MERGE section"),
13210 input_bfd
, input_section
,
13211 (uint64_t) rel
->r_offset
, howto
->name
);
13215 value
= bfd_get_32 (input_bfd
, contents
+ rel
->r_offset
);
13217 /* Get the (signed) value from the instruction. */
13218 addend
= value
& howto
->src_mask
;
13219 if (addend
& ((howto
->src_mask
+ 1) >> 1))
13221 bfd_signed_vma mask
;
13224 mask
&= ~ howto
->src_mask
;
13232 _bfd_elf_rel_local_sym (output_bfd
, sym
, &msec
, addend
)
13234 addend
+= msec
->output_section
->vma
+ msec
->output_offset
;
13236 /* Cases here must match those in the preceding
13237 switch statement. */
13240 case R_ARM_MOVW_ABS_NC
:
13241 case R_ARM_MOVT_ABS
:
13242 value
= (value
& 0xfff0f000) | ((addend
& 0xf000) << 4)
13243 | (addend
& 0xfff);
13244 bfd_put_32 (input_bfd
, value
, contents
+ rel
->r_offset
);
13247 case R_ARM_THM_MOVW_ABS_NC
:
13248 case R_ARM_THM_MOVT_ABS
:
13249 value
= (value
& 0xfbf08f00) | ((addend
& 0xf700) << 4)
13250 | (addend
& 0xff) | ((addend
& 0x0800) << 15);
13251 bfd_put_16 (input_bfd
, value
>> 16,
13252 contents
+ rel
->r_offset
);
13253 bfd_put_16 (input_bfd
, value
,
13254 contents
+ rel
->r_offset
+ 2);
13258 value
= (value
& ~ howto
->dst_mask
)
13259 | (addend
& howto
->dst_mask
);
13260 bfd_put_32 (input_bfd
, value
, contents
+ rel
->r_offset
);
13266 relocation
= _bfd_elf_rela_local_sym (output_bfd
, sym
, &sec
, rel
);
13270 bool warned
, ignored
;
13272 RELOC_FOR_GLOBAL_SYMBOL (info
, input_bfd
, input_section
, rel
,
13273 r_symndx
, symtab_hdr
, sym_hashes
,
13274 h
, sec
, relocation
,
13275 unresolved_reloc
, warned
, ignored
);
13277 sym_type
= h
->type
;
13280 if (sec
!= NULL
&& discarded_section (sec
))
13281 RELOC_AGAINST_DISCARDED_SECTION (info
, input_bfd
, input_section
,
13282 rel
, 1, relend
, howto
, 0, contents
);
13284 if (bfd_link_relocatable (info
))
13286 /* This is a relocatable link. We don't have to change
13287 anything, unless the reloc is against a section symbol,
13288 in which case we have to adjust according to where the
13289 section symbol winds up in the output section. */
13290 if (sym
!= NULL
&& ELF_ST_TYPE (sym
->st_info
) == STT_SECTION
)
13292 if (globals
->use_rel
)
13293 arm_add_to_rel (input_bfd
, contents
+ rel
->r_offset
,
13294 howto
, (bfd_signed_vma
) sec
->output_offset
);
13296 rel
->r_addend
+= sec
->output_offset
;
13302 name
= h
->root
.root
.string
;
13305 name
= (bfd_elf_string_from_elf_section
13306 (input_bfd
, symtab_hdr
->sh_link
, sym
->st_name
));
13307 if (name
== NULL
|| *name
== '\0')
13308 name
= bfd_section_name (sec
);
13311 if (r_symndx
!= STN_UNDEF
13312 && r_type
!= R_ARM_NONE
13314 || h
->root
.type
== bfd_link_hash_defined
13315 || h
->root
.type
== bfd_link_hash_defweak
)
13316 && IS_ARM_TLS_RELOC (r_type
) != (sym_type
== STT_TLS
))
13319 ((sym_type
== STT_TLS
13320 /* xgettext:c-format */
13321 ? _("%pB(%pA+%#" PRIx64
"): %s used with TLS symbol %s")
13322 /* xgettext:c-format */
13323 : _("%pB(%pA+%#" PRIx64
"): %s used with non-TLS symbol %s")),
13326 (uint64_t) rel
->r_offset
,
13331 /* We call elf32_arm_final_link_relocate unless we're completely
13332 done, i.e., the relaxation produced the final output we want,
13333 and we won't let anybody mess with it. Also, we have to do
13334 addend adjustments in case of a R_ARM_TLS_GOTDESC relocation
13335 both in relaxed and non-relaxed cases. */
13336 if ((elf32_arm_tls_transition (info
, r_type
, h
) != (unsigned)r_type
)
13337 || (IS_ARM_TLS_GNU_RELOC (r_type
)
13338 && !((h
? elf32_arm_hash_entry (h
)->tls_type
:
13339 elf32_arm_local_got_tls_type (input_bfd
)[r_symndx
])
13342 r
= elf32_arm_tls_relax (globals
, input_bfd
, input_section
,
13343 contents
, rel
, h
== NULL
);
13344 /* This may have been marked unresolved because it came from
13345 a shared library. But we've just dealt with that. */
13346 unresolved_reloc
= 0;
13349 r
= bfd_reloc_continue
;
13351 if (r
== bfd_reloc_continue
)
13353 unsigned char branch_type
=
13354 h
? ARM_GET_SYM_BRANCH_TYPE (h
->target_internal
)
13355 : ARM_GET_SYM_BRANCH_TYPE (sym
->st_target_internal
);
13357 r
= elf32_arm_final_link_relocate (howto
, input_bfd
, output_bfd
,
13358 input_section
, contents
, rel
,
13359 relocation
, info
, sec
, name
,
13360 sym_type
, branch_type
, h
,
13365 /* Dynamic relocs are not propagated for SEC_DEBUGGING sections
13366 because such sections are not SEC_ALLOC and thus ld.so will
13367 not process them. */
13368 if (unresolved_reloc
13369 && !((input_section
->flags
& SEC_DEBUGGING
) != 0
13371 && _bfd_elf_section_offset (output_bfd
, info
, input_section
,
13372 rel
->r_offset
) != (bfd_vma
) -1)
13375 /* xgettext:c-format */
13376 (_("%pB(%pA+%#" PRIx64
"): "
13377 "unresolvable %s relocation against symbol `%s'"),
13380 (uint64_t) rel
->r_offset
,
13382 h
->root
.root
.string
);
13386 if (r
!= bfd_reloc_ok
)
13390 case bfd_reloc_overflow
:
13391 /* If the overflowing reloc was to an undefined symbol,
13392 we have already printed one error message and there
13393 is no point complaining again. */
13394 if (!h
|| h
->root
.type
!= bfd_link_hash_undefined
)
13395 (*info
->callbacks
->reloc_overflow
)
13396 (info
, (h
? &h
->root
: NULL
), name
, howto
->name
,
13397 (bfd_vma
) 0, input_bfd
, input_section
, rel
->r_offset
);
13400 case bfd_reloc_undefined
:
13401 (*info
->callbacks
->undefined_symbol
)
13402 (info
, name
, input_bfd
, input_section
, rel
->r_offset
, true);
13405 case bfd_reloc_outofrange
:
13406 error_message
= _("out of range");
13409 case bfd_reloc_notsupported
:
13410 error_message
= _("unsupported relocation");
13413 case bfd_reloc_dangerous
:
13414 /* error_message should already be set. */
13418 error_message
= _("unknown error");
13419 /* Fall through. */
13422 BFD_ASSERT (error_message
!= NULL
);
13423 (*info
->callbacks
->reloc_dangerous
)
13424 (info
, error_message
, input_bfd
, input_section
, rel
->r_offset
);
13433 /* Add a new unwind edit to the list described by HEAD, TAIL. If TINDEX is zero,
13434 adds the edit to the start of the list. (The list must be built in order of
13435 ascending TINDEX: the function's callers are primarily responsible for
13436 maintaining that condition). */
13439 add_unwind_table_edit (arm_unwind_table_edit
**head
,
13440 arm_unwind_table_edit
**tail
,
13441 arm_unwind_edit_type type
,
13442 asection
*linked_section
,
13443 unsigned int tindex
)
13445 arm_unwind_table_edit
*new_edit
= (arm_unwind_table_edit
*)
13446 xmalloc (sizeof (arm_unwind_table_edit
));
13448 new_edit
->type
= type
;
13449 new_edit
->linked_section
= linked_section
;
13450 new_edit
->index
= tindex
;
13454 new_edit
->next
= NULL
;
13457 (*tail
)->next
= new_edit
;
13459 (*tail
) = new_edit
;
13462 (*head
) = new_edit
;
13466 new_edit
->next
= *head
;
13475 static _arm_elf_section_data
*get_arm_elf_section_data (asection
*);
13477 /* Increase the size of EXIDX_SEC by ADJUST bytes. ADJUST mau be negative. */
13480 adjust_exidx_size (asection
*exidx_sec
, int adjust
)
13484 if (!exidx_sec
->rawsize
)
13485 exidx_sec
->rawsize
= exidx_sec
->size
;
13487 bfd_set_section_size (exidx_sec
, exidx_sec
->size
+ adjust
);
13488 out_sec
= exidx_sec
->output_section
;
13489 /* Adjust size of output section. */
13490 bfd_set_section_size (out_sec
, out_sec
->size
+ adjust
);
13493 /* Insert an EXIDX_CANTUNWIND marker at the end of a section. */
13496 insert_cantunwind_after (asection
*text_sec
, asection
*exidx_sec
)
13498 struct _arm_elf_section_data
*exidx_arm_data
;
13500 exidx_arm_data
= get_arm_elf_section_data (exidx_sec
);
13501 add_unwind_table_edit
13502 (&exidx_arm_data
->u
.exidx
.unwind_edit_list
,
13503 &exidx_arm_data
->u
.exidx
.unwind_edit_tail
,
13504 INSERT_EXIDX_CANTUNWIND_AT_END
, text_sec
, UINT_MAX
);
13506 exidx_arm_data
->additional_reloc_count
++;
13508 adjust_exidx_size (exidx_sec
, 8);
13511 /* Scan .ARM.exidx tables, and create a list describing edits which should be
13512 made to those tables, such that:
13514 1. Regions without unwind data are marked with EXIDX_CANTUNWIND entries.
13515 2. Duplicate entries are merged together (EXIDX_CANTUNWIND, or unwind
13516 codes which have been inlined into the index).
13518 If MERGE_EXIDX_ENTRIES is false, duplicate entries are not merged.
13520 The edits are applied when the tables are written
13521 (in elf32_arm_write_section). */
13524 elf32_arm_fix_exidx_coverage (asection
**text_section_order
,
13525 unsigned int num_text_sections
,
13526 struct bfd_link_info
*info
,
13527 bool merge_exidx_entries
)
13530 unsigned int last_second_word
= 0, i
;
13531 asection
*last_exidx_sec
= NULL
;
13532 asection
*last_text_sec
= NULL
;
13533 int last_unwind_type
= -1;
13535 /* Walk over all EXIDX sections, and create backlinks from the corrsponding
13537 for (inp
= info
->input_bfds
; inp
!= NULL
; inp
= inp
->link
.next
)
13541 for (sec
= inp
->sections
; sec
!= NULL
; sec
= sec
->next
)
13543 struct bfd_elf_section_data
*elf_sec
= elf_section_data (sec
);
13544 Elf_Internal_Shdr
*hdr
= &elf_sec
->this_hdr
;
13546 if (!hdr
|| hdr
->sh_type
!= SHT_ARM_EXIDX
)
13549 if (elf_sec
->linked_to
)
13551 Elf_Internal_Shdr
*linked_hdr
13552 = &elf_section_data (elf_sec
->linked_to
)->this_hdr
;
13553 struct _arm_elf_section_data
*linked_sec_arm_data
13554 = get_arm_elf_section_data (linked_hdr
->bfd_section
);
13556 if (linked_sec_arm_data
== NULL
)
13559 /* Link this .ARM.exidx section back from the text section it
13561 linked_sec_arm_data
->u
.text
.arm_exidx_sec
= sec
;
13566 /* Walk all text sections in order of increasing VMA. Eilminate duplicate
13567 index table entries (EXIDX_CANTUNWIND and inlined unwind opcodes),
13568 and add EXIDX_CANTUNWIND entries for sections with no unwind table data. */
13570 for (i
= 0; i
< num_text_sections
; i
++)
13572 asection
*sec
= text_section_order
[i
];
13573 asection
*exidx_sec
;
13574 struct _arm_elf_section_data
*arm_data
= get_arm_elf_section_data (sec
);
13575 struct _arm_elf_section_data
*exidx_arm_data
;
13576 bfd_byte
*contents
= NULL
;
13577 int deleted_exidx_bytes
= 0;
13579 arm_unwind_table_edit
*unwind_edit_head
= NULL
;
13580 arm_unwind_table_edit
*unwind_edit_tail
= NULL
;
13581 Elf_Internal_Shdr
*hdr
;
13584 if (arm_data
== NULL
)
13587 exidx_sec
= arm_data
->u
.text
.arm_exidx_sec
;
13588 if (exidx_sec
== NULL
)
13590 /* Section has no unwind data. */
13591 if (last_unwind_type
== 0 || !last_exidx_sec
)
13594 /* Ignore zero sized sections. */
13595 if (sec
->size
== 0)
13598 insert_cantunwind_after (last_text_sec
, last_exidx_sec
);
13599 last_unwind_type
= 0;
13603 /* Skip /DISCARD/ sections. */
13604 if (bfd_is_abs_section (exidx_sec
->output_section
))
13607 hdr
= &elf_section_data (exidx_sec
)->this_hdr
;
13608 if (hdr
->sh_type
!= SHT_ARM_EXIDX
)
13611 exidx_arm_data
= get_arm_elf_section_data (exidx_sec
);
13612 if (exidx_arm_data
== NULL
)
13615 ibfd
= exidx_sec
->owner
;
13617 if (hdr
->contents
!= NULL
)
13618 contents
= hdr
->contents
;
13619 else if (! bfd_malloc_and_get_section (ibfd
, exidx_sec
, &contents
))
13623 if (last_unwind_type
> 0)
13625 unsigned int first_word
= bfd_get_32 (ibfd
, contents
);
13626 /* Add cantunwind if first unwind item does not match section
13628 if (first_word
!= sec
->vma
)
13630 insert_cantunwind_after (last_text_sec
, last_exidx_sec
);
13631 last_unwind_type
= 0;
13635 for (j
= 0; j
< hdr
->sh_size
; j
+= 8)
13637 unsigned int second_word
= bfd_get_32 (ibfd
, contents
+ j
+ 4);
13641 /* An EXIDX_CANTUNWIND entry. */
13642 if (second_word
== 1)
13644 if (last_unwind_type
== 0)
13648 /* Inlined unwinding data. Merge if equal to previous. */
13649 else if ((second_word
& 0x80000000) != 0)
13651 if (merge_exidx_entries
13652 && last_second_word
== second_word
&& last_unwind_type
== 1)
13655 last_second_word
= second_word
;
13657 /* Normal table entry. In theory we could merge these too,
13658 but duplicate entries are likely to be much less common. */
13662 if (elide
&& !bfd_link_relocatable (info
))
13664 add_unwind_table_edit (&unwind_edit_head
, &unwind_edit_tail
,
13665 DELETE_EXIDX_ENTRY
, NULL
, j
/ 8);
13667 deleted_exidx_bytes
+= 8;
13670 last_unwind_type
= unwind_type
;
13673 /* Free contents if we allocated it ourselves. */
13674 if (contents
!= hdr
->contents
)
13677 /* Record edits to be applied later (in elf32_arm_write_section). */
13678 exidx_arm_data
->u
.exidx
.unwind_edit_list
= unwind_edit_head
;
13679 exidx_arm_data
->u
.exidx
.unwind_edit_tail
= unwind_edit_tail
;
13681 if (deleted_exidx_bytes
> 0)
13682 adjust_exidx_size (exidx_sec
, - deleted_exidx_bytes
);
13684 last_exidx_sec
= exidx_sec
;
13685 last_text_sec
= sec
;
13688 /* Add terminating CANTUNWIND entry. */
13689 if (!bfd_link_relocatable (info
) && last_exidx_sec
13690 && last_unwind_type
!= 0)
13691 insert_cantunwind_after (last_text_sec
, last_exidx_sec
);
13697 elf32_arm_output_glue_section (struct bfd_link_info
*info
, bfd
*obfd
,
13698 bfd
*ibfd
, const char *name
)
13700 asection
*sec
, *osec
;
13702 sec
= bfd_get_linker_section (ibfd
, name
);
13703 if (sec
== NULL
|| (sec
->flags
& SEC_EXCLUDE
) != 0)
13706 osec
= sec
->output_section
;
13707 if (elf32_arm_write_section (obfd
, info
, sec
, sec
->contents
))
13710 if (! bfd_set_section_contents (obfd
, osec
, sec
->contents
,
13711 sec
->output_offset
, sec
->size
))
13718 elf32_arm_final_link (bfd
*abfd
, struct bfd_link_info
*info
)
13720 struct elf32_arm_link_hash_table
*globals
= elf32_arm_hash_table (info
);
13721 asection
*sec
, *osec
;
13723 if (globals
== NULL
)
13726 /* Invoke the regular ELF backend linker to do all the work. */
13727 if (!bfd_elf_final_link (abfd
, info
))
13730 /* Process stub sections (eg BE8 encoding, ...). */
13731 struct elf32_arm_link_hash_table
*htab
= elf32_arm_hash_table (info
);
13733 for (i
=0; i
<htab
->top_id
; i
++)
13735 sec
= htab
->stub_group
[i
].stub_sec
;
13736 /* Only process it once, in its link_sec slot. */
13737 if (sec
&& i
== htab
->stub_group
[i
].link_sec
->id
)
13739 osec
= sec
->output_section
;
13740 elf32_arm_write_section (abfd
, info
, sec
, sec
->contents
);
13741 if (! bfd_set_section_contents (abfd
, osec
, sec
->contents
,
13742 sec
->output_offset
, sec
->size
))
13747 /* Write out any glue sections now that we have created all the
13749 if (globals
->bfd_of_glue_owner
!= NULL
)
13751 if (! elf32_arm_output_glue_section (info
, abfd
,
13752 globals
->bfd_of_glue_owner
,
13753 ARM2THUMB_GLUE_SECTION_NAME
))
13756 if (! elf32_arm_output_glue_section (info
, abfd
,
13757 globals
->bfd_of_glue_owner
,
13758 THUMB2ARM_GLUE_SECTION_NAME
))
13761 if (! elf32_arm_output_glue_section (info
, abfd
,
13762 globals
->bfd_of_glue_owner
,
13763 VFP11_ERRATUM_VENEER_SECTION_NAME
))
13766 if (! elf32_arm_output_glue_section (info
, abfd
,
13767 globals
->bfd_of_glue_owner
,
13768 STM32L4XX_ERRATUM_VENEER_SECTION_NAME
))
13771 if (! elf32_arm_output_glue_section (info
, abfd
,
13772 globals
->bfd_of_glue_owner
,
13773 ARM_BX_GLUE_SECTION_NAME
))
13780 /* Return a best guess for the machine number based on the attributes. */
13782 static unsigned int
13783 bfd_arm_get_mach_from_attributes (bfd
* abfd
)
13785 int arch
= bfd_elf_get_obj_attr_int (abfd
, OBJ_ATTR_PROC
, Tag_CPU_arch
);
13789 case TAG_CPU_ARCH_PRE_V4
: return bfd_mach_arm_3M
;
13790 case TAG_CPU_ARCH_V4
: return bfd_mach_arm_4
;
13791 case TAG_CPU_ARCH_V4T
: return bfd_mach_arm_4T
;
13792 case TAG_CPU_ARCH_V5T
: return bfd_mach_arm_5T
;
13794 case TAG_CPU_ARCH_V5TE
:
13798 BFD_ASSERT (Tag_CPU_name
< NUM_KNOWN_OBJ_ATTRIBUTES
);
13799 name
= elf_known_obj_attributes (abfd
) [OBJ_ATTR_PROC
][Tag_CPU_name
].s
;
13803 if (strcmp (name
, "IWMMXT2") == 0)
13804 return bfd_mach_arm_iWMMXt2
;
13806 if (strcmp (name
, "IWMMXT") == 0)
13807 return bfd_mach_arm_iWMMXt
;
13809 if (strcmp (name
, "XSCALE") == 0)
13813 BFD_ASSERT (Tag_WMMX_arch
< NUM_KNOWN_OBJ_ATTRIBUTES
);
13814 wmmx
= elf_known_obj_attributes (abfd
) [OBJ_ATTR_PROC
][Tag_WMMX_arch
].i
;
13817 case 1: return bfd_mach_arm_iWMMXt
;
13818 case 2: return bfd_mach_arm_iWMMXt2
;
13819 default: return bfd_mach_arm_XScale
;
13824 return bfd_mach_arm_5TE
;
13827 case TAG_CPU_ARCH_V5TEJ
:
13828 return bfd_mach_arm_5TEJ
;
13829 case TAG_CPU_ARCH_V6
:
13830 return bfd_mach_arm_6
;
13831 case TAG_CPU_ARCH_V6KZ
:
13832 return bfd_mach_arm_6KZ
;
13833 case TAG_CPU_ARCH_V6T2
:
13834 return bfd_mach_arm_6T2
;
13835 case TAG_CPU_ARCH_V6K
:
13836 return bfd_mach_arm_6K
;
13837 case TAG_CPU_ARCH_V7
:
13838 return bfd_mach_arm_7
;
13839 case TAG_CPU_ARCH_V6_M
:
13840 return bfd_mach_arm_6M
;
13841 case TAG_CPU_ARCH_V6S_M
:
13842 return bfd_mach_arm_6SM
;
13843 case TAG_CPU_ARCH_V7E_M
:
13844 return bfd_mach_arm_7EM
;
13845 case TAG_CPU_ARCH_V8
:
13846 return bfd_mach_arm_8
;
13847 case TAG_CPU_ARCH_V8R
:
13848 return bfd_mach_arm_8R
;
13849 case TAG_CPU_ARCH_V8M_BASE
:
13850 return bfd_mach_arm_8M_BASE
;
13851 case TAG_CPU_ARCH_V8M_MAIN
:
13852 return bfd_mach_arm_8M_MAIN
;
13853 case TAG_CPU_ARCH_V8_1M_MAIN
:
13854 return bfd_mach_arm_8_1M_MAIN
;
13857 /* Force entry to be added for any new known Tag_CPU_arch value. */
13858 BFD_ASSERT (arch
> MAX_TAG_CPU_ARCH
);
13860 /* Unknown Tag_CPU_arch value. */
13861 return bfd_mach_arm_unknown
;
13865 /* Set the right machine number. */
13868 elf32_arm_object_p (bfd
*abfd
)
13872 mach
= bfd_arm_get_mach_from_notes (abfd
, ARM_NOTE_SECTION
);
13874 if (mach
== bfd_mach_arm_unknown
)
13876 if (elf_elfheader (abfd
)->e_flags
& EF_ARM_MAVERICK_FLOAT
)
13877 mach
= bfd_mach_arm_ep9312
;
13879 mach
= bfd_arm_get_mach_from_attributes (abfd
);
13882 bfd_default_set_arch_mach (abfd
, bfd_arch_arm
, mach
);
13886 /* Function to keep ARM specific flags in the ELF header. */
13889 elf32_arm_set_private_flags (bfd
*abfd
, flagword flags
)
13891 if (elf_flags_init (abfd
)
13892 && elf_elfheader (abfd
)->e_flags
!= flags
)
13894 if (EF_ARM_EABI_VERSION (flags
) == EF_ARM_EABI_UNKNOWN
)
13896 if (flags
& EF_ARM_INTERWORK
)
13898 (_("warning: not setting interworking flag of %pB since it has already been specified as non-interworking"),
13902 (_("warning: clearing the interworking flag of %pB due to outside request"),
13908 elf_elfheader (abfd
)->e_flags
= flags
;
13909 elf_flags_init (abfd
) = true;
13915 /* Copy backend specific data from one object module to another. */
13918 elf32_arm_copy_private_bfd_data (bfd
*ibfd
, bfd
*obfd
)
13921 flagword out_flags
;
13923 if (! is_arm_elf (ibfd
) || ! is_arm_elf (obfd
))
13926 in_flags
= elf_elfheader (ibfd
)->e_flags
;
13927 out_flags
= elf_elfheader (obfd
)->e_flags
;
13929 if (elf_flags_init (obfd
)
13930 && EF_ARM_EABI_VERSION (out_flags
) == EF_ARM_EABI_UNKNOWN
13931 && in_flags
!= out_flags
)
13933 /* Cannot mix APCS26 and APCS32 code. */
13934 if ((in_flags
& EF_ARM_APCS_26
) != (out_flags
& EF_ARM_APCS_26
))
13937 /* Cannot mix float APCS and non-float APCS code. */
13938 if ((in_flags
& EF_ARM_APCS_FLOAT
) != (out_flags
& EF_ARM_APCS_FLOAT
))
13941 /* If the src and dest have different interworking flags
13942 then turn off the interworking bit. */
13943 if ((in_flags
& EF_ARM_INTERWORK
) != (out_flags
& EF_ARM_INTERWORK
))
13945 if (out_flags
& EF_ARM_INTERWORK
)
13947 (_("warning: clearing the interworking flag of %pB because non-interworking code in %pB has been linked with it"),
13950 in_flags
&= ~EF_ARM_INTERWORK
;
13953 /* Likewise for PIC, though don't warn for this case. */
13954 if ((in_flags
& EF_ARM_PIC
) != (out_flags
& EF_ARM_PIC
))
13955 in_flags
&= ~EF_ARM_PIC
;
13958 elf_elfheader (obfd
)->e_flags
= in_flags
;
13959 elf_flags_init (obfd
) = true;
13961 return _bfd_elf_copy_private_bfd_data (ibfd
, obfd
);
13964 /* Values for Tag_ABI_PCS_R9_use. */
13973 /* Values for Tag_ABI_PCS_RW_data. */
13976 AEABI_PCS_RW_data_absolute
,
13977 AEABI_PCS_RW_data_PCrel
,
13978 AEABI_PCS_RW_data_SBrel
,
13979 AEABI_PCS_RW_data_unused
13982 /* Values for Tag_ABI_enum_size. */
13988 AEABI_enum_forced_wide
13991 /* Determine whether an object attribute tag takes an integer, a
13995 elf32_arm_obj_attrs_arg_type (int tag
)
13997 if (tag
== Tag_compatibility
)
13998 return ATTR_TYPE_FLAG_INT_VAL
| ATTR_TYPE_FLAG_STR_VAL
;
13999 else if (tag
== Tag_nodefaults
)
14000 return ATTR_TYPE_FLAG_INT_VAL
| ATTR_TYPE_FLAG_NO_DEFAULT
;
14001 else if (tag
== Tag_CPU_raw_name
|| tag
== Tag_CPU_name
)
14002 return ATTR_TYPE_FLAG_STR_VAL
;
14004 return ATTR_TYPE_FLAG_INT_VAL
;
14006 return (tag
& 1) != 0 ? ATTR_TYPE_FLAG_STR_VAL
: ATTR_TYPE_FLAG_INT_VAL
;
14009 /* The ABI defines that Tag_conformance should be emitted first, and that
14010 Tag_nodefaults should be second (if either is defined). This sets those
14011 two positions, and bumps up the position of all the remaining tags to
14014 elf32_arm_obj_attrs_order (int num
)
14016 if (num
== LEAST_KNOWN_OBJ_ATTRIBUTE
)
14017 return Tag_conformance
;
14018 if (num
== LEAST_KNOWN_OBJ_ATTRIBUTE
+ 1)
14019 return Tag_nodefaults
;
14020 if ((num
- 2) < Tag_nodefaults
)
14022 if ((num
- 1) < Tag_conformance
)
14027 /* Attribute numbers >=64 (mod 128) can be safely ignored. */
14029 elf32_arm_obj_attrs_handle_unknown (bfd
*abfd
, int tag
)
14031 if ((tag
& 127) < 64)
14034 (_("%pB: unknown mandatory EABI object attribute %d"),
14036 bfd_set_error (bfd_error_bad_value
);
14042 (_("warning: %pB: unknown EABI object attribute %d"),
14048 /* Read the architecture from the Tag_also_compatible_with attribute, if any.
14049 Returns -1 if no architecture could be read. */
14052 get_secondary_compatible_arch (bfd
*abfd
)
14054 obj_attribute
*attr
=
14055 &elf_known_obj_attributes_proc (abfd
)[Tag_also_compatible_with
];
14057 /* Note: the tag and its argument below are uleb128 values, though
14058 currently-defined values fit in one byte for each. */
14060 && attr
->s
[0] == Tag_CPU_arch
14061 && (attr
->s
[1] & 128) != 128
14062 && attr
->s
[2] == 0)
14065 /* This tag is "safely ignorable", so don't complain if it looks funny. */
14069 /* Set, or unset, the architecture of the Tag_also_compatible_with attribute.
14070 The tag is removed if ARCH is -1. */
14073 set_secondary_compatible_arch (bfd
*abfd
, int arch
)
14075 obj_attribute
*attr
=
14076 &elf_known_obj_attributes_proc (abfd
)[Tag_also_compatible_with
];
14084 /* Note: the tag and its argument below are uleb128 values, though
14085 currently-defined values fit in one byte for each. */
14087 attr
->s
= (char *) bfd_alloc (abfd
, 3);
14088 attr
->s
[0] = Tag_CPU_arch
;
14093 /* Combine two values for Tag_CPU_arch, taking secondary compatibility tags
14097 tag_cpu_arch_combine (bfd
*ibfd
, int oldtag
, int *secondary_compat_out
,
14098 int newtag
, int secondary_compat
)
14100 #define T(X) TAG_CPU_ARCH_##X
14101 int tagl
, tagh
, result
;
14104 T(V6T2
), /* PRE_V4. */
14106 T(V6T2
), /* V4T. */
14107 T(V6T2
), /* V5T. */
14108 T(V6T2
), /* V5TE. */
14109 T(V6T2
), /* V5TEJ. */
14112 T(V6T2
) /* V6T2. */
14116 T(V6K
), /* PRE_V4. */
14120 T(V6K
), /* V5TE. */
14121 T(V6K
), /* V5TEJ. */
14123 T(V6KZ
), /* V6KZ. */
14129 T(V7
), /* PRE_V4. */
14134 T(V7
), /* V5TEJ. */
14147 T(V6K
), /* V5TE. */
14148 T(V6K
), /* V5TEJ. */
14150 T(V6KZ
), /* V6KZ. */
14154 T(V6_M
) /* V6_M. */
14156 const int v6s_m
[] =
14162 T(V6K
), /* V5TE. */
14163 T(V6K
), /* V5TEJ. */
14165 T(V6KZ
), /* V6KZ. */
14169 T(V6S_M
), /* V6_M. */
14170 T(V6S_M
) /* V6S_M. */
14172 const int v7e_m
[] =
14176 T(V7E_M
), /* V4T. */
14177 T(V7E_M
), /* V5T. */
14178 T(V7E_M
), /* V5TE. */
14179 T(V7E_M
), /* V5TEJ. */
14180 T(V7E_M
), /* V6. */
14181 T(V7E_M
), /* V6KZ. */
14182 T(V7E_M
), /* V6T2. */
14183 T(V7E_M
), /* V6K. */
14184 T(V7E_M
), /* V7. */
14185 T(V7E_M
), /* V6_M. */
14186 T(V7E_M
), /* V6S_M. */
14187 T(V7E_M
) /* V7E_M. */
14191 T(V8
), /* PRE_V4. */
14196 T(V8
), /* V5TEJ. */
14203 T(V8
), /* V6S_M. */
14204 T(V8
), /* V7E_M. */
14209 T(V8R
), /* PRE_V4. */
14213 T(V8R
), /* V5TE. */
14214 T(V8R
), /* V5TEJ. */
14216 T(V8R
), /* V6KZ. */
14217 T(V8R
), /* V6T2. */
14220 T(V8R
), /* V6_M. */
14221 T(V8R
), /* V6S_M. */
14222 T(V8R
), /* V7E_M. */
14226 const int v8m_baseline
[] =
14239 T(V8M_BASE
), /* V6_M. */
14240 T(V8M_BASE
), /* V6S_M. */
14244 T(V8M_BASE
) /* V8-M BASELINE. */
14246 const int v8m_mainline
[] =
14258 T(V8M_MAIN
), /* V7. */
14259 T(V8M_MAIN
), /* V6_M. */
14260 T(V8M_MAIN
), /* V6S_M. */
14261 T(V8M_MAIN
), /* V7E_M. */
14264 T(V8M_MAIN
), /* V8-M BASELINE. */
14265 T(V8M_MAIN
) /* V8-M MAINLINE. */
14267 const int v8_1m_mainline
[] =
14279 T(V8_1M_MAIN
), /* V7. */
14280 T(V8_1M_MAIN
), /* V6_M. */
14281 T(V8_1M_MAIN
), /* V6S_M. */
14282 T(V8_1M_MAIN
), /* V7E_M. */
14285 T(V8_1M_MAIN
), /* V8-M BASELINE. */
14286 T(V8_1M_MAIN
), /* V8-M MAINLINE. */
14287 -1, /* Unused (18). */
14288 -1, /* Unused (19). */
14289 -1, /* Unused (20). */
14290 T(V8_1M_MAIN
) /* V8.1-M MAINLINE. */
14292 const int v4t_plus_v6_m
[] =
14298 T(V5TE
), /* V5TE. */
14299 T(V5TEJ
), /* V5TEJ. */
14301 T(V6KZ
), /* V6KZ. */
14302 T(V6T2
), /* V6T2. */
14305 T(V6_M
), /* V6_M. */
14306 T(V6S_M
), /* V6S_M. */
14307 T(V7E_M
), /* V7E_M. */
14310 T(V8M_BASE
), /* V8-M BASELINE. */
14311 T(V8M_MAIN
), /* V8-M MAINLINE. */
14312 -1, /* Unused (18). */
14313 -1, /* Unused (19). */
14314 -1, /* Unused (20). */
14315 T(V8_1M_MAIN
), /* V8.1-M MAINLINE. */
14316 T(V4T_PLUS_V6_M
) /* V4T plus V6_M. */
14318 const int *comb
[] =
14334 /* Pseudo-architecture. */
14338 /* Check we've not got a higher architecture than we know about. */
14340 if (oldtag
> MAX_TAG_CPU_ARCH
|| newtag
> MAX_TAG_CPU_ARCH
)
14342 _bfd_error_handler (_("error: %pB: unknown CPU architecture"), ibfd
);
14346 /* Override old tag if we have a Tag_also_compatible_with on the output. */
14348 if ((oldtag
== T(V6_M
) && *secondary_compat_out
== T(V4T
))
14349 || (oldtag
== T(V4T
) && *secondary_compat_out
== T(V6_M
)))
14350 oldtag
= T(V4T_PLUS_V6_M
);
14352 /* And override the new tag if we have a Tag_also_compatible_with on the
14355 if ((newtag
== T(V6_M
) && secondary_compat
== T(V4T
))
14356 || (newtag
== T(V4T
) && secondary_compat
== T(V6_M
)))
14357 newtag
= T(V4T_PLUS_V6_M
);
14359 tagl
= (oldtag
< newtag
) ? oldtag
: newtag
;
14360 result
= tagh
= (oldtag
> newtag
) ? oldtag
: newtag
;
14362 /* Architectures before V6KZ add features monotonically. */
14363 if (tagh
<= TAG_CPU_ARCH_V6KZ
)
14366 result
= comb
[tagh
- T(V6T2
)] ? comb
[tagh
- T(V6T2
)][tagl
] : -1;
14368 /* Use Tag_CPU_arch == V4T and Tag_also_compatible_with (Tag_CPU_arch V6_M)
14369 as the canonical version. */
14370 if (result
== T(V4T_PLUS_V6_M
))
14373 *secondary_compat_out
= T(V6_M
);
14376 *secondary_compat_out
= -1;
14380 _bfd_error_handler (_("error: %pB: conflicting CPU architectures %d/%d"),
14381 ibfd
, oldtag
, newtag
);
14389 /* Query attributes object to see if integer divide instructions may be
14390 present in an object. */
14392 elf32_arm_attributes_accept_div (const obj_attribute
*attr
)
14394 int arch
= attr
[Tag_CPU_arch
].i
;
14395 int profile
= attr
[Tag_CPU_arch_profile
].i
;
14397 switch (attr
[Tag_DIV_use
].i
)
14400 /* Integer divide allowed if instruction contained in archetecture. */
14401 if (arch
== TAG_CPU_ARCH_V7
&& (profile
== 'R' || profile
== 'M'))
14403 else if (arch
>= TAG_CPU_ARCH_V7E_M
)
14409 /* Integer divide explicitly prohibited. */
14413 /* Unrecognised case - treat as allowing divide everywhere. */
14415 /* Integer divide allowed in ARM state. */
14420 /* Query attributes object to see if integer divide instructions are
14421 forbidden to be in the object. This is not the inverse of
14422 elf32_arm_attributes_accept_div. */
14424 elf32_arm_attributes_forbid_div (const obj_attribute
*attr
)
14426 return attr
[Tag_DIV_use
].i
== 1;
14429 /* Merge EABI object attributes from IBFD into OBFD. Raise an error if there
14430 are conflicting attributes. */
14433 elf32_arm_merge_eabi_attributes (bfd
*ibfd
, struct bfd_link_info
*info
)
14435 bfd
*obfd
= info
->output_bfd
;
14436 obj_attribute
*in_attr
;
14437 obj_attribute
*out_attr
;
14438 /* Some tags have 0 = don't care, 1 = strong requirement,
14439 2 = weak requirement. */
14440 static const int order_021
[3] = {0, 2, 1};
14442 bool result
= true;
14443 const char *sec_name
= get_elf_backend_data (ibfd
)->obj_attrs_section
;
14445 /* Skip the linker stubs file. This preserves previous behavior
14446 of accepting unknown attributes in the first input file - but
14448 if (ibfd
->flags
& BFD_LINKER_CREATED
)
14451 /* Skip any input that hasn't attribute section.
14452 This enables to link object files without attribute section with
14454 if (bfd_get_section_by_name (ibfd
, sec_name
) == NULL
)
14457 if (!elf_known_obj_attributes_proc (obfd
)[0].i
)
14459 /* This is the first object. Copy the attributes. */
14460 _bfd_elf_copy_obj_attributes (ibfd
, obfd
);
14462 out_attr
= elf_known_obj_attributes_proc (obfd
);
14464 /* Use the Tag_null value to indicate the attributes have been
14468 /* We do not output objects with Tag_MPextension_use_legacy - we move
14469 the attribute's value to Tag_MPextension_use. */
14470 if (out_attr
[Tag_MPextension_use_legacy
].i
!= 0)
14472 if (out_attr
[Tag_MPextension_use
].i
!= 0
14473 && out_attr
[Tag_MPextension_use_legacy
].i
14474 != out_attr
[Tag_MPextension_use
].i
)
14477 (_("Error: %pB has both the current and legacy "
14478 "Tag_MPextension_use attributes"), ibfd
);
14482 out_attr
[Tag_MPextension_use
] =
14483 out_attr
[Tag_MPextension_use_legacy
];
14484 out_attr
[Tag_MPextension_use_legacy
].type
= 0;
14485 out_attr
[Tag_MPextension_use_legacy
].i
= 0;
14491 in_attr
= elf_known_obj_attributes_proc (ibfd
);
14492 out_attr
= elf_known_obj_attributes_proc (obfd
);
14493 /* This needs to happen before Tag_ABI_FP_number_model is merged. */
14494 if (in_attr
[Tag_ABI_VFP_args
].i
!= out_attr
[Tag_ABI_VFP_args
].i
)
14496 /* Ignore mismatches if the object doesn't use floating point or is
14497 floating point ABI independent. */
14498 if (out_attr
[Tag_ABI_FP_number_model
].i
== AEABI_FP_number_model_none
14499 || (in_attr
[Tag_ABI_FP_number_model
].i
!= AEABI_FP_number_model_none
14500 && out_attr
[Tag_ABI_VFP_args
].i
== AEABI_VFP_args_compatible
))
14501 out_attr
[Tag_ABI_VFP_args
].i
= in_attr
[Tag_ABI_VFP_args
].i
;
14502 else if (in_attr
[Tag_ABI_FP_number_model
].i
!= AEABI_FP_number_model_none
14503 && in_attr
[Tag_ABI_VFP_args
].i
!= AEABI_VFP_args_compatible
)
14506 (_("error: %pB uses VFP register arguments, %pB does not"),
14507 in_attr
[Tag_ABI_VFP_args
].i
? ibfd
: obfd
,
14508 in_attr
[Tag_ABI_VFP_args
].i
? obfd
: ibfd
);
14513 for (i
= LEAST_KNOWN_OBJ_ATTRIBUTE
; i
< NUM_KNOWN_OBJ_ATTRIBUTES
; i
++)
14515 /* Merge this attribute with existing attributes. */
14518 case Tag_CPU_raw_name
:
14520 /* These are merged after Tag_CPU_arch. */
14523 case Tag_ABI_optimization_goals
:
14524 case Tag_ABI_FP_optimization_goals
:
14525 /* Use the first value seen. */
14530 int secondary_compat
= -1, secondary_compat_out
= -1;
14531 unsigned int saved_out_attr
= out_attr
[i
].i
;
14533 static const char *name_table
[] =
14535 /* These aren't real CPU names, but we can't guess
14536 that from the architecture version alone. */
14552 "ARM v8-M.baseline",
14553 "ARM v8-M.mainline",
14556 /* Merge Tag_CPU_arch and Tag_also_compatible_with. */
14557 secondary_compat
= get_secondary_compatible_arch (ibfd
);
14558 secondary_compat_out
= get_secondary_compatible_arch (obfd
);
14559 arch_attr
= tag_cpu_arch_combine (ibfd
, out_attr
[i
].i
,
14560 &secondary_compat_out
,
14564 /* Return with error if failed to merge. */
14565 if (arch_attr
== -1)
14568 out_attr
[i
].i
= arch_attr
;
14570 set_secondary_compatible_arch (obfd
, secondary_compat_out
);
14572 /* Merge Tag_CPU_name and Tag_CPU_raw_name. */
14573 if (out_attr
[i
].i
== saved_out_attr
)
14574 ; /* Leave the names alone. */
14575 else if (out_attr
[i
].i
== in_attr
[i
].i
)
14577 /* The output architecture has been changed to match the
14578 input architecture. Use the input names. */
14579 out_attr
[Tag_CPU_name
].s
= in_attr
[Tag_CPU_name
].s
14580 ? _bfd_elf_attr_strdup (obfd
, in_attr
[Tag_CPU_name
].s
)
14582 out_attr
[Tag_CPU_raw_name
].s
= in_attr
[Tag_CPU_raw_name
].s
14583 ? _bfd_elf_attr_strdup (obfd
, in_attr
[Tag_CPU_raw_name
].s
)
14588 out_attr
[Tag_CPU_name
].s
= NULL
;
14589 out_attr
[Tag_CPU_raw_name
].s
= NULL
;
14592 /* If we still don't have a value for Tag_CPU_name,
14593 make one up now. Tag_CPU_raw_name remains blank. */
14594 if (out_attr
[Tag_CPU_name
].s
== NULL
14595 && out_attr
[i
].i
< ARRAY_SIZE (name_table
))
14596 out_attr
[Tag_CPU_name
].s
=
14597 _bfd_elf_attr_strdup (obfd
, name_table
[out_attr
[i
].i
]);
14601 case Tag_ARM_ISA_use
:
14602 case Tag_THUMB_ISA_use
:
14603 case Tag_WMMX_arch
:
14604 case Tag_Advanced_SIMD_arch
:
14605 /* ??? Do Advanced_SIMD (NEON) and WMMX conflict? */
14606 case Tag_ABI_FP_rounding
:
14607 case Tag_ABI_FP_exceptions
:
14608 case Tag_ABI_FP_user_exceptions
:
14609 case Tag_ABI_FP_number_model
:
14610 case Tag_FP_HP_extension
:
14611 case Tag_CPU_unaligned_access
:
14613 case Tag_MPextension_use
:
14615 /* Use the largest value specified. */
14616 if (in_attr
[i
].i
> out_attr
[i
].i
)
14617 out_attr
[i
].i
= in_attr
[i
].i
;
14620 case Tag_ABI_align_preserved
:
14621 case Tag_ABI_PCS_RO_data
:
14622 /* Use the smallest value specified. */
14623 if (in_attr
[i
].i
< out_attr
[i
].i
)
14624 out_attr
[i
].i
= in_attr
[i
].i
;
14627 case Tag_ABI_align_needed
:
14628 if ((in_attr
[i
].i
> 0 || out_attr
[i
].i
> 0)
14629 && (in_attr
[Tag_ABI_align_preserved
].i
== 0
14630 || out_attr
[Tag_ABI_align_preserved
].i
== 0))
14632 /* This error message should be enabled once all non-conformant
14633 binaries in the toolchain have had the attributes set
14636 (_("error: %pB: 8-byte data alignment conflicts with %pB"),
14640 /* Fall through. */
14641 case Tag_ABI_FP_denormal
:
14642 case Tag_ABI_PCS_GOT_use
:
14643 /* Use the "greatest" from the sequence 0, 2, 1, or the largest
14644 value if greater than 2 (for future-proofing). */
14645 if ((in_attr
[i
].i
> 2 && in_attr
[i
].i
> out_attr
[i
].i
)
14646 || (in_attr
[i
].i
<= 2 && out_attr
[i
].i
<= 2
14647 && order_021
[in_attr
[i
].i
] > order_021
[out_attr
[i
].i
]))
14648 out_attr
[i
].i
= in_attr
[i
].i
;
14651 case Tag_Virtualization_use
:
14652 /* The virtualization tag effectively stores two bits of
14653 information: the intended use of TrustZone (in bit 0), and the
14654 intended use of Virtualization (in bit 1). */
14655 if (out_attr
[i
].i
== 0)
14656 out_attr
[i
].i
= in_attr
[i
].i
;
14657 else if (in_attr
[i
].i
!= 0
14658 && in_attr
[i
].i
!= out_attr
[i
].i
)
14660 if (in_attr
[i
].i
<= 3 && out_attr
[i
].i
<= 3)
14665 (_("error: %pB: unable to merge virtualization attributes "
14673 case Tag_CPU_arch_profile
:
14674 if (out_attr
[i
].i
!= in_attr
[i
].i
)
14676 /* 0 will merge with anything.
14677 'A' and 'S' merge to 'A'.
14678 'R' and 'S' merge to 'R'.
14679 'M' and 'A|R|S' is an error. */
14680 if (out_attr
[i
].i
== 0
14681 || (out_attr
[i
].i
== 'S'
14682 && (in_attr
[i
].i
== 'A' || in_attr
[i
].i
== 'R')))
14683 out_attr
[i
].i
= in_attr
[i
].i
;
14684 else if (in_attr
[i
].i
== 0
14685 || (in_attr
[i
].i
== 'S'
14686 && (out_attr
[i
].i
== 'A' || out_attr
[i
].i
== 'R')))
14687 ; /* Do nothing. */
14691 (_("error: %pB: conflicting architecture profiles %c/%c"),
14693 in_attr
[i
].i
? in_attr
[i
].i
: '0',
14694 out_attr
[i
].i
? out_attr
[i
].i
: '0');
14700 case Tag_DSP_extension
:
14701 /* No need to change output value if any of:
14702 - pre (<=) ARMv5T input architecture (do not have DSP)
14703 - M input profile not ARMv7E-M and do not have DSP. */
14704 if (in_attr
[Tag_CPU_arch
].i
<= 3
14705 || (in_attr
[Tag_CPU_arch_profile
].i
== 'M'
14706 && in_attr
[Tag_CPU_arch
].i
!= 13
14707 && in_attr
[i
].i
== 0))
14708 ; /* Do nothing. */
14709 /* Output value should be 0 if DSP part of architecture, ie.
14710 - post (>=) ARMv5te architecture output
14711 - A, R or S profile output or ARMv7E-M output architecture. */
14712 else if (out_attr
[Tag_CPU_arch
].i
>= 4
14713 && (out_attr
[Tag_CPU_arch_profile
].i
== 'A'
14714 || out_attr
[Tag_CPU_arch_profile
].i
== 'R'
14715 || out_attr
[Tag_CPU_arch_profile
].i
== 'S'
14716 || out_attr
[Tag_CPU_arch
].i
== 13))
14718 /* Otherwise, DSP instructions are added and not part of output
14726 /* Tag_ABI_HardFP_use is handled along with Tag_FP_arch since
14727 the meaning of Tag_ABI_HardFP_use depends on Tag_FP_arch
14728 when it's 0. It might mean absence of FP hardware if
14729 Tag_FP_arch is zero. */
14731 #define VFP_VERSION_COUNT 9
14732 static const struct
14736 } vfp_versions
[VFP_VERSION_COUNT
] =
14752 /* If the output has no requirement about FP hardware,
14753 follow the requirement of the input. */
14754 if (out_attr
[i
].i
== 0)
14756 /* This assert is still reasonable, we shouldn't
14757 produce the suspicious build attribute
14758 combination (See below for in_attr). */
14759 BFD_ASSERT (out_attr
[Tag_ABI_HardFP_use
].i
== 0);
14760 out_attr
[i
].i
= in_attr
[i
].i
;
14761 out_attr
[Tag_ABI_HardFP_use
].i
14762 = in_attr
[Tag_ABI_HardFP_use
].i
;
14765 /* If the input has no requirement about FP hardware, do
14767 else if (in_attr
[i
].i
== 0)
14769 /* We used to assert that Tag_ABI_HardFP_use was
14770 zero here, but we should never assert when
14771 consuming an object file that has suspicious
14772 build attributes. The single precision variant
14773 of 'no FP architecture' is still 'no FP
14774 architecture', so we just ignore the tag in this
14779 /* Both the input and the output have nonzero Tag_FP_arch.
14780 So Tag_ABI_HardFP_use is implied by Tag_FP_arch when it's zero. */
14782 /* If both the input and the output have zero Tag_ABI_HardFP_use,
14784 if (in_attr
[Tag_ABI_HardFP_use
].i
== 0
14785 && out_attr
[Tag_ABI_HardFP_use
].i
== 0)
14787 /* If the input and the output have different Tag_ABI_HardFP_use,
14788 the combination of them is 0 (implied by Tag_FP_arch). */
14789 else if (in_attr
[Tag_ABI_HardFP_use
].i
14790 != out_attr
[Tag_ABI_HardFP_use
].i
)
14791 out_attr
[Tag_ABI_HardFP_use
].i
= 0;
14793 /* Now we can handle Tag_FP_arch. */
14795 /* Values of VFP_VERSION_COUNT or more aren't defined, so just
14796 pick the biggest. */
14797 if (in_attr
[i
].i
>= VFP_VERSION_COUNT
14798 && in_attr
[i
].i
> out_attr
[i
].i
)
14800 out_attr
[i
] = in_attr
[i
];
14803 /* The output uses the superset of input features
14804 (ISA version) and registers. */
14805 ver
= vfp_versions
[in_attr
[i
].i
].ver
;
14806 if (ver
< vfp_versions
[out_attr
[i
].i
].ver
)
14807 ver
= vfp_versions
[out_attr
[i
].i
].ver
;
14808 regs
= vfp_versions
[in_attr
[i
].i
].regs
;
14809 if (regs
< vfp_versions
[out_attr
[i
].i
].regs
)
14810 regs
= vfp_versions
[out_attr
[i
].i
].regs
;
14811 /* This assumes all possible supersets are also a valid
14813 for (newval
= VFP_VERSION_COUNT
- 1; newval
> 0; newval
--)
14815 if (regs
== vfp_versions
[newval
].regs
14816 && ver
== vfp_versions
[newval
].ver
)
14819 out_attr
[i
].i
= newval
;
14822 case Tag_PCS_config
:
14823 if (out_attr
[i
].i
== 0)
14824 out_attr
[i
].i
= in_attr
[i
].i
;
14825 else if (in_attr
[i
].i
!= 0 && out_attr
[i
].i
!= in_attr
[i
].i
)
14827 /* It's sometimes ok to mix different configs, so this is only
14830 (_("warning: %pB: conflicting platform configuration"), ibfd
);
14833 case Tag_ABI_PCS_R9_use
:
14834 if (in_attr
[i
].i
!= out_attr
[i
].i
14835 && out_attr
[i
].i
!= AEABI_R9_unused
14836 && in_attr
[i
].i
!= AEABI_R9_unused
)
14839 (_("error: %pB: conflicting use of R9"), ibfd
);
14842 if (out_attr
[i
].i
== AEABI_R9_unused
)
14843 out_attr
[i
].i
= in_attr
[i
].i
;
14845 case Tag_ABI_PCS_RW_data
:
14846 if (in_attr
[i
].i
== AEABI_PCS_RW_data_SBrel
14847 && out_attr
[Tag_ABI_PCS_R9_use
].i
!= AEABI_R9_SB
14848 && out_attr
[Tag_ABI_PCS_R9_use
].i
!= AEABI_R9_unused
)
14851 (_("error: %pB: SB relative addressing conflicts with use of R9"),
14855 /* Use the smallest value specified. */
14856 if (in_attr
[i
].i
< out_attr
[i
].i
)
14857 out_attr
[i
].i
= in_attr
[i
].i
;
14859 case Tag_ABI_PCS_wchar_t
:
14860 if (out_attr
[i
].i
&& in_attr
[i
].i
&& out_attr
[i
].i
!= in_attr
[i
].i
14861 && !elf_arm_tdata (obfd
)->no_wchar_size_warning
)
14864 (_("warning: %pB uses %u-byte wchar_t yet the output is to use %u-byte wchar_t; use of wchar_t values across objects may fail"),
14865 ibfd
, in_attr
[i
].i
, out_attr
[i
].i
);
14867 else if (in_attr
[i
].i
&& !out_attr
[i
].i
)
14868 out_attr
[i
].i
= in_attr
[i
].i
;
14870 case Tag_ABI_enum_size
:
14871 if (in_attr
[i
].i
!= AEABI_enum_unused
)
14873 if (out_attr
[i
].i
== AEABI_enum_unused
14874 || out_attr
[i
].i
== AEABI_enum_forced_wide
)
14876 /* The existing object is compatible with anything.
14877 Use whatever requirements the new object has. */
14878 out_attr
[i
].i
= in_attr
[i
].i
;
14880 else if (in_attr
[i
].i
!= AEABI_enum_forced_wide
14881 && out_attr
[i
].i
!= in_attr
[i
].i
14882 && !elf_arm_tdata (obfd
)->no_enum_size_warning
)
14884 static const char *aeabi_enum_names
[] =
14885 { "", "variable-size", "32-bit", "" };
14886 const char *in_name
=
14887 in_attr
[i
].i
< ARRAY_SIZE (aeabi_enum_names
)
14888 ? aeabi_enum_names
[in_attr
[i
].i
]
14890 const char *out_name
=
14891 out_attr
[i
].i
< ARRAY_SIZE (aeabi_enum_names
)
14892 ? aeabi_enum_names
[out_attr
[i
].i
]
14895 (_("warning: %pB uses %s enums yet the output is to use %s enums; use of enum values across objects may fail"),
14896 ibfd
, in_name
, out_name
);
14900 case Tag_ABI_VFP_args
:
14903 case Tag_ABI_WMMX_args
:
14904 if (in_attr
[i
].i
!= out_attr
[i
].i
)
14907 (_("error: %pB uses iWMMXt register arguments, %pB does not"),
14912 case Tag_compatibility
:
14913 /* Merged in target-independent code. */
14915 case Tag_ABI_HardFP_use
:
14916 /* This is handled along with Tag_FP_arch. */
14918 case Tag_ABI_FP_16bit_format
:
14919 if (in_attr
[i
].i
!= 0 && out_attr
[i
].i
!= 0)
14921 if (in_attr
[i
].i
!= out_attr
[i
].i
)
14924 (_("error: fp16 format mismatch between %pB and %pB"),
14929 if (in_attr
[i
].i
!= 0)
14930 out_attr
[i
].i
= in_attr
[i
].i
;
14934 /* A value of zero on input means that the divide instruction may
14935 be used if available in the base architecture as specified via
14936 Tag_CPU_arch and Tag_CPU_arch_profile. A value of 1 means that
14937 the user did not want divide instructions. A value of 2
14938 explicitly means that divide instructions were allowed in ARM
14939 and Thumb state. */
14940 if (in_attr
[i
].i
== out_attr
[i
].i
)
14941 /* Do nothing. */ ;
14942 else if (elf32_arm_attributes_forbid_div (in_attr
)
14943 && !elf32_arm_attributes_accept_div (out_attr
))
14945 else if (elf32_arm_attributes_forbid_div (out_attr
)
14946 && elf32_arm_attributes_accept_div (in_attr
))
14947 out_attr
[i
].i
= in_attr
[i
].i
;
14948 else if (in_attr
[i
].i
== 2)
14949 out_attr
[i
].i
= in_attr
[i
].i
;
14952 case Tag_MPextension_use_legacy
:
14953 /* We don't output objects with Tag_MPextension_use_legacy - we
14954 move the value to Tag_MPextension_use. */
14955 if (in_attr
[i
].i
!= 0 && in_attr
[Tag_MPextension_use
].i
!= 0)
14957 if (in_attr
[Tag_MPextension_use
].i
!= in_attr
[i
].i
)
14960 (_("%pB has both the current and legacy "
14961 "Tag_MPextension_use attributes"),
14967 if (in_attr
[i
].i
> out_attr
[Tag_MPextension_use
].i
)
14968 out_attr
[Tag_MPextension_use
] = in_attr
[i
];
14972 case Tag_nodefaults
:
14973 /* This tag is set if it exists, but the value is unused (and is
14974 typically zero). We don't actually need to do anything here -
14975 the merge happens automatically when the type flags are merged
14978 case Tag_also_compatible_with
:
14979 /* Already done in Tag_CPU_arch. */
14981 case Tag_conformance
:
14982 /* Keep the attribute if it matches. Throw it away otherwise.
14983 No attribute means no claim to conform. */
14984 if (!in_attr
[i
].s
|| !out_attr
[i
].s
14985 || strcmp (in_attr
[i
].s
, out_attr
[i
].s
) != 0)
14986 out_attr
[i
].s
= NULL
;
14991 = result
&& _bfd_elf_merge_unknown_attribute_low (ibfd
, obfd
, i
);
14994 /* If out_attr was copied from in_attr then it won't have a type yet. */
14995 if (in_attr
[i
].type
&& !out_attr
[i
].type
)
14996 out_attr
[i
].type
= in_attr
[i
].type
;
14999 /* Merge Tag_compatibility attributes and any common GNU ones. */
15000 if (!_bfd_elf_merge_object_attributes (ibfd
, info
))
15003 /* Check for any attributes not known on ARM. */
15004 result
&= _bfd_elf_merge_unknown_attribute_list (ibfd
, obfd
);
15010 /* Return TRUE if the two EABI versions are incompatible. */
15013 elf32_arm_versions_compatible (unsigned iver
, unsigned over
)
15015 /* v4 and v5 are the same spec before and after it was released,
15016 so allow mixing them. */
15017 if ((iver
== EF_ARM_EABI_VER4
&& over
== EF_ARM_EABI_VER5
)
15018 || (iver
== EF_ARM_EABI_VER5
&& over
== EF_ARM_EABI_VER4
))
15021 return (iver
== over
);
15024 /* Merge backend specific data from an object file to the output
15025 object file when linking. */
15028 elf32_arm_merge_private_bfd_data (bfd
*, struct bfd_link_info
*);
15030 /* Display the flags field. */
15033 elf32_arm_print_private_bfd_data (bfd
*abfd
, void * ptr
)
15035 FILE * file
= (FILE *) ptr
;
15036 unsigned long flags
;
15038 BFD_ASSERT (abfd
!= NULL
&& ptr
!= NULL
);
15040 /* Print normal ELF private data. */
15041 _bfd_elf_print_private_bfd_data (abfd
, ptr
);
15043 flags
= elf_elfheader (abfd
)->e_flags
;
15044 /* Ignore init flag - it may not be set, despite the flags field
15045 containing valid data. */
15047 fprintf (file
, _("private flags = 0x%lx:"), elf_elfheader (abfd
)->e_flags
);
15049 switch (EF_ARM_EABI_VERSION (flags
))
15051 case EF_ARM_EABI_UNKNOWN
:
15052 /* The following flag bits are GNU extensions and not part of the
15053 official ARM ELF extended ABI. Hence they are only decoded if
15054 the EABI version is not set. */
15055 if (flags
& EF_ARM_INTERWORK
)
15056 fprintf (file
, _(" [interworking enabled]"));
15058 if (flags
& EF_ARM_APCS_26
)
15059 fprintf (file
, " [APCS-26]");
15061 fprintf (file
, " [APCS-32]");
15063 if (flags
& EF_ARM_VFP_FLOAT
)
15064 fprintf (file
, _(" [VFP float format]"));
15065 else if (flags
& EF_ARM_MAVERICK_FLOAT
)
15066 fprintf (file
, _(" [Maverick float format]"));
15068 fprintf (file
, _(" [FPA float format]"));
15070 if (flags
& EF_ARM_APCS_FLOAT
)
15071 fprintf (file
, _(" [floats passed in float registers]"));
15073 if (flags
& EF_ARM_PIC
)
15074 fprintf (file
, _(" [position independent]"));
15076 if (flags
& EF_ARM_NEW_ABI
)
15077 fprintf (file
, _(" [new ABI]"));
15079 if (flags
& EF_ARM_OLD_ABI
)
15080 fprintf (file
, _(" [old ABI]"));
15082 if (flags
& EF_ARM_SOFT_FLOAT
)
15083 fprintf (file
, _(" [software FP]"));
15085 flags
&= ~(EF_ARM_INTERWORK
| EF_ARM_APCS_26
| EF_ARM_APCS_FLOAT
15086 | EF_ARM_PIC
| EF_ARM_NEW_ABI
| EF_ARM_OLD_ABI
15087 | EF_ARM_SOFT_FLOAT
| EF_ARM_VFP_FLOAT
15088 | EF_ARM_MAVERICK_FLOAT
);
15091 case EF_ARM_EABI_VER1
:
15092 fprintf (file
, _(" [Version1 EABI]"));
15094 if (flags
& EF_ARM_SYMSARESORTED
)
15095 fprintf (file
, _(" [sorted symbol table]"));
15097 fprintf (file
, _(" [unsorted symbol table]"));
15099 flags
&= ~ EF_ARM_SYMSARESORTED
;
15102 case EF_ARM_EABI_VER2
:
15103 fprintf (file
, _(" [Version2 EABI]"));
15105 if (flags
& EF_ARM_SYMSARESORTED
)
15106 fprintf (file
, _(" [sorted symbol table]"));
15108 fprintf (file
, _(" [unsorted symbol table]"));
15110 if (flags
& EF_ARM_DYNSYMSUSESEGIDX
)
15111 fprintf (file
, _(" [dynamic symbols use segment index]"));
15113 if (flags
& EF_ARM_MAPSYMSFIRST
)
15114 fprintf (file
, _(" [mapping symbols precede others]"));
15116 flags
&= ~(EF_ARM_SYMSARESORTED
| EF_ARM_DYNSYMSUSESEGIDX
15117 | EF_ARM_MAPSYMSFIRST
);
15120 case EF_ARM_EABI_VER3
:
15121 fprintf (file
, _(" [Version3 EABI]"));
15124 case EF_ARM_EABI_VER4
:
15125 fprintf (file
, _(" [Version4 EABI]"));
15128 case EF_ARM_EABI_VER5
:
15129 fprintf (file
, _(" [Version5 EABI]"));
15131 if (flags
& EF_ARM_ABI_FLOAT_SOFT
)
15132 fprintf (file
, _(" [soft-float ABI]"));
15134 if (flags
& EF_ARM_ABI_FLOAT_HARD
)
15135 fprintf (file
, _(" [hard-float ABI]"));
15137 flags
&= ~(EF_ARM_ABI_FLOAT_SOFT
| EF_ARM_ABI_FLOAT_HARD
);
15140 if (flags
& EF_ARM_BE8
)
15141 fprintf (file
, _(" [BE8]"));
15143 if (flags
& EF_ARM_LE8
)
15144 fprintf (file
, _(" [LE8]"));
15146 flags
&= ~(EF_ARM_LE8
| EF_ARM_BE8
);
15150 fprintf (file
, _(" <EABI version unrecognised>"));
15154 flags
&= ~ EF_ARM_EABIMASK
;
15156 if (flags
& EF_ARM_RELEXEC
)
15157 fprintf (file
, _(" [relocatable executable]"));
15159 if (flags
& EF_ARM_PIC
)
15160 fprintf (file
, _(" [position independent]"));
15162 if (elf_elfheader (abfd
)->e_ident
[EI_OSABI
] == ELFOSABI_ARM_FDPIC
)
15163 fprintf (file
, _(" [FDPIC ABI supplement]"));
15165 flags
&= ~ (EF_ARM_RELEXEC
| EF_ARM_PIC
);
15168 fprintf (file
, _(" <Unrecognised flag bits set>"));
15170 fputc ('\n', file
);
15176 elf32_arm_get_symbol_type (Elf_Internal_Sym
* elf_sym
, int type
)
15178 switch (ELF_ST_TYPE (elf_sym
->st_info
))
15180 case STT_ARM_TFUNC
:
15181 return ELF_ST_TYPE (elf_sym
->st_info
);
15183 case STT_ARM_16BIT
:
15184 /* If the symbol is not an object, return the STT_ARM_16BIT flag.
15185 This allows us to distinguish between data used by Thumb instructions
15186 and non-data (which is probably code) inside Thumb regions of an
15188 if (type
!= STT_OBJECT
&& type
!= STT_TLS
)
15189 return ELF_ST_TYPE (elf_sym
->st_info
);
15200 elf32_arm_gc_mark_hook (asection
*sec
,
15201 struct bfd_link_info
*info
,
15202 Elf_Internal_Rela
*rel
,
15203 struct elf_link_hash_entry
*h
,
15204 Elf_Internal_Sym
*sym
)
15207 switch (ELF32_R_TYPE (rel
->r_info
))
15209 case R_ARM_GNU_VTINHERIT
:
15210 case R_ARM_GNU_VTENTRY
:
15214 return _bfd_elf_gc_mark_hook (sec
, info
, rel
, h
, sym
);
15217 /* Look through the relocs for a section during the first phase. */
15220 elf32_arm_check_relocs (bfd
*abfd
, struct bfd_link_info
*info
,
15221 asection
*sec
, const Elf_Internal_Rela
*relocs
)
15223 Elf_Internal_Shdr
*symtab_hdr
;
15224 struct elf_link_hash_entry
**sym_hashes
;
15225 const Elf_Internal_Rela
*rel
;
15226 const Elf_Internal_Rela
*rel_end
;
15229 struct elf32_arm_link_hash_table
*htab
;
15231 bool may_become_dynamic_p
;
15232 bool may_need_local_target_p
;
15233 unsigned long nsyms
;
15235 if (bfd_link_relocatable (info
))
15238 BFD_ASSERT (is_arm_elf (abfd
));
15240 htab
= elf32_arm_hash_table (info
);
15246 /* Create dynamic sections for relocatable executables so that we can
15247 copy relocations. */
15248 if (htab
->root
.is_relocatable_executable
15249 && ! htab
->root
.dynamic_sections_created
)
15251 if (! _bfd_elf_link_create_dynamic_sections (abfd
, info
))
15255 if (htab
->root
.dynobj
== NULL
)
15256 htab
->root
.dynobj
= abfd
;
15257 if (!create_ifunc_sections (info
))
15260 dynobj
= htab
->root
.dynobj
;
15262 symtab_hdr
= & elf_symtab_hdr (abfd
);
15263 sym_hashes
= elf_sym_hashes (abfd
);
15264 nsyms
= NUM_SHDR_ENTRIES (symtab_hdr
);
15266 rel_end
= relocs
+ sec
->reloc_count
;
15267 for (rel
= relocs
; rel
< rel_end
; rel
++)
15269 Elf_Internal_Sym
*isym
;
15270 struct elf_link_hash_entry
*h
;
15271 struct elf32_arm_link_hash_entry
*eh
;
15272 unsigned int r_symndx
;
15275 r_symndx
= ELF32_R_SYM (rel
->r_info
);
15276 r_type
= ELF32_R_TYPE (rel
->r_info
);
15277 r_type
= arm_real_reloc_type (htab
, r_type
);
15279 if (r_symndx
>= nsyms
15280 /* PR 9934: It is possible to have relocations that do not
15281 refer to symbols, thus it is also possible to have an
15282 object file containing relocations but no symbol table. */
15283 && (r_symndx
> STN_UNDEF
|| nsyms
> 0))
15285 _bfd_error_handler (_("%pB: bad symbol index: %d"), abfd
,
15294 if (r_symndx
< symtab_hdr
->sh_info
)
15296 /* A local symbol. */
15297 isym
= bfd_sym_from_r_symndx (&htab
->root
.sym_cache
,
15304 h
= sym_hashes
[r_symndx
- symtab_hdr
->sh_info
];
15305 while (h
->root
.type
== bfd_link_hash_indirect
15306 || h
->root
.type
== bfd_link_hash_warning
)
15307 h
= (struct elf_link_hash_entry
*) h
->root
.u
.i
.link
;
15311 eh
= (struct elf32_arm_link_hash_entry
*) h
;
15313 call_reloc_p
= false;
15314 may_become_dynamic_p
= false;
15315 may_need_local_target_p
= false;
15317 /* Could be done earlier, if h were already available. */
15318 r_type
= elf32_arm_tls_transition (info
, r_type
, h
);
15321 case R_ARM_GOTOFFFUNCDESC
:
15325 if (!elf32_arm_allocate_local_sym_info (abfd
))
15327 if (r_symndx
>= elf32_arm_num_entries (abfd
))
15329 elf32_arm_local_fdpic_cnts (abfd
) [r_symndx
].gotofffuncdesc_cnt
+= 1;
15330 elf32_arm_local_fdpic_cnts (abfd
) [r_symndx
].funcdesc_offset
= -1;
15334 eh
->fdpic_cnts
.gotofffuncdesc_cnt
++;
15339 case R_ARM_GOTFUNCDESC
:
15343 /* Such a relocation is not supposed to be generated
15344 by gcc on a static function. */
15345 /* Anyway if needed it could be handled. */
15350 eh
->fdpic_cnts
.gotfuncdesc_cnt
++;
15355 case R_ARM_FUNCDESC
:
15359 if (!elf32_arm_allocate_local_sym_info (abfd
))
15361 if (r_symndx
>= elf32_arm_num_entries (abfd
))
15363 elf32_arm_local_fdpic_cnts (abfd
) [r_symndx
].funcdesc_cnt
+= 1;
15364 elf32_arm_local_fdpic_cnts (abfd
) [r_symndx
].funcdesc_offset
= -1;
15368 eh
->fdpic_cnts
.funcdesc_cnt
++;
15374 case R_ARM_GOT_PREL
:
15375 case R_ARM_TLS_GD32
:
15376 case R_ARM_TLS_GD32_FDPIC
:
15377 case R_ARM_TLS_IE32
:
15378 case R_ARM_TLS_IE32_FDPIC
:
15379 case R_ARM_TLS_GOTDESC
:
15380 case R_ARM_TLS_DESCSEQ
:
15381 case R_ARM_THM_TLS_DESCSEQ
:
15382 case R_ARM_TLS_CALL
:
15383 case R_ARM_THM_TLS_CALL
:
15384 /* This symbol requires a global offset table entry. */
15386 int tls_type
, old_tls_type
;
15390 case R_ARM_TLS_GD32
: tls_type
= GOT_TLS_GD
; break;
15391 case R_ARM_TLS_GD32_FDPIC
: tls_type
= GOT_TLS_GD
; break;
15393 case R_ARM_TLS_IE32
: tls_type
= GOT_TLS_IE
; break;
15394 case R_ARM_TLS_IE32_FDPIC
: tls_type
= GOT_TLS_IE
; break;
15396 case R_ARM_TLS_GOTDESC
:
15397 case R_ARM_TLS_CALL
: case R_ARM_THM_TLS_CALL
:
15398 case R_ARM_TLS_DESCSEQ
: case R_ARM_THM_TLS_DESCSEQ
:
15399 tls_type
= GOT_TLS_GDESC
; break;
15401 default: tls_type
= GOT_NORMAL
; break;
15404 if (!bfd_link_executable (info
) && (tls_type
& GOT_TLS_IE
))
15405 info
->flags
|= DF_STATIC_TLS
;
15410 old_tls_type
= elf32_arm_hash_entry (h
)->tls_type
;
15414 /* This is a global offset table entry for a local symbol. */
15415 if (!elf32_arm_allocate_local_sym_info (abfd
))
15417 if (r_symndx
>= elf32_arm_num_entries (abfd
))
15419 _bfd_error_handler (_("%pB: bad symbol index: %d"), abfd
,
15424 elf_local_got_refcounts (abfd
)[r_symndx
] += 1;
15425 old_tls_type
= elf32_arm_local_got_tls_type (abfd
) [r_symndx
];
15428 /* If a variable is accessed with both tls methods, two
15429 slots may be created. */
15430 if (GOT_TLS_GD_ANY_P (old_tls_type
)
15431 && GOT_TLS_GD_ANY_P (tls_type
))
15432 tls_type
|= old_tls_type
;
15434 /* We will already have issued an error message if there
15435 is a TLS/non-TLS mismatch, based on the symbol
15436 type. So just combine any TLS types needed. */
15437 if (old_tls_type
!= GOT_UNKNOWN
&& old_tls_type
!= GOT_NORMAL
15438 && tls_type
!= GOT_NORMAL
)
15439 tls_type
|= old_tls_type
;
15441 /* If the symbol is accessed in both IE and GDESC
15442 method, we're able to relax. Turn off the GDESC flag,
15443 without messing up with any other kind of tls types
15444 that may be involved. */
15445 if ((tls_type
& GOT_TLS_IE
) && (tls_type
& GOT_TLS_GDESC
))
15446 tls_type
&= ~GOT_TLS_GDESC
;
15448 if (old_tls_type
!= tls_type
)
15451 elf32_arm_hash_entry (h
)->tls_type
= tls_type
;
15453 elf32_arm_local_got_tls_type (abfd
) [r_symndx
] = tls_type
;
15456 /* Fall through. */
15458 case R_ARM_TLS_LDM32
:
15459 case R_ARM_TLS_LDM32_FDPIC
:
15460 if (r_type
== R_ARM_TLS_LDM32
|| r_type
== R_ARM_TLS_LDM32_FDPIC
)
15461 htab
->tls_ldm_got
.refcount
++;
15462 /* Fall through. */
15464 case R_ARM_GOTOFF32
:
15466 if (htab
->root
.sgot
== NULL
15467 && !create_got_section (htab
->root
.dynobj
, info
))
15476 case R_ARM_THM_CALL
:
15477 case R_ARM_THM_JUMP24
:
15478 case R_ARM_THM_JUMP19
:
15479 call_reloc_p
= true;
15480 may_need_local_target_p
= true;
15484 /* VxWorks uses dynamic R_ARM_ABS12 relocations for
15485 ldr __GOTT_INDEX__ offsets. */
15486 if (htab
->root
.target_os
!= is_vxworks
)
15488 may_need_local_target_p
= true;
15491 else goto jump_over
;
15493 /* Fall through. */
15495 case R_ARM_MOVW_ABS_NC
:
15496 case R_ARM_MOVT_ABS
:
15497 case R_ARM_THM_MOVW_ABS_NC
:
15498 case R_ARM_THM_MOVT_ABS
:
15499 if (bfd_link_pic (info
))
15502 (_("%pB: relocation %s against `%s' can not be used when making a shared object; recompile with -fPIC"),
15503 abfd
, elf32_arm_howto_table_1
[r_type
].name
,
15504 (h
) ? h
->root
.root
.string
: "a local symbol");
15505 bfd_set_error (bfd_error_bad_value
);
15509 /* Fall through. */
15511 case R_ARM_ABS32_NOI
:
15513 if (h
!= NULL
&& bfd_link_executable (info
))
15515 h
->pointer_equality_needed
= 1;
15517 /* Fall through. */
15519 case R_ARM_REL32_NOI
:
15520 case R_ARM_MOVW_PREL_NC
:
15521 case R_ARM_MOVT_PREL
:
15522 case R_ARM_THM_MOVW_PREL_NC
:
15523 case R_ARM_THM_MOVT_PREL
:
15525 /* Should the interworking branches be listed here? */
15526 if ((bfd_link_pic (info
) || htab
->root
.is_relocatable_executable
15528 && (sec
->flags
& SEC_ALLOC
) != 0)
15531 && elf32_arm_howto_from_type (r_type
)->pc_relative
)
15533 /* In shared libraries and relocatable executables,
15534 we treat local relative references as calls;
15535 see the related SYMBOL_CALLS_LOCAL code in
15536 allocate_dynrelocs. */
15537 call_reloc_p
= true;
15538 may_need_local_target_p
= true;
15541 /* We are creating a shared library or relocatable
15542 executable, and this is a reloc against a global symbol,
15543 or a non-PC-relative reloc against a local symbol.
15544 We may need to copy the reloc into the output. */
15545 may_become_dynamic_p
= true;
15548 may_need_local_target_p
= true;
15551 /* This relocation describes the C++ object vtable hierarchy.
15552 Reconstruct it for later use during GC. */
15553 case R_ARM_GNU_VTINHERIT
:
15554 if (!bfd_elf_gc_record_vtinherit (abfd
, sec
, h
, rel
->r_offset
))
15558 /* This relocation describes which C++ vtable entries are actually
15559 used. Record for later use during GC. */
15560 case R_ARM_GNU_VTENTRY
:
15561 if (!bfd_elf_gc_record_vtentry (abfd
, sec
, h
, rel
->r_offset
))
15569 /* We may need a .plt entry if the function this reloc
15570 refers to is in a different object, regardless of the
15571 symbol's type. We can't tell for sure yet, because
15572 something later might force the symbol local. */
15574 else if (may_need_local_target_p
)
15575 /* If this reloc is in a read-only section, we might
15576 need a copy reloc. We can't check reliably at this
15577 stage whether the section is read-only, as input
15578 sections have not yet been mapped to output sections.
15579 Tentatively set the flag for now, and correct in
15580 adjust_dynamic_symbol. */
15581 h
->non_got_ref
= 1;
15584 if (may_need_local_target_p
15585 && (h
!= NULL
|| ELF32_ST_TYPE (isym
->st_info
) == STT_GNU_IFUNC
))
15587 union gotplt_union
*root_plt
;
15588 struct arm_plt_info
*arm_plt
;
15589 struct arm_local_iplt_info
*local_iplt
;
15593 root_plt
= &h
->plt
;
15594 arm_plt
= &eh
->plt
;
15598 local_iplt
= elf32_arm_create_local_iplt (abfd
, r_symndx
);
15599 if (local_iplt
== NULL
)
15601 root_plt
= &local_iplt
->root
;
15602 arm_plt
= &local_iplt
->arm
;
15605 /* If the symbol is a function that doesn't bind locally,
15606 this relocation will need a PLT entry. */
15607 if (root_plt
->refcount
!= -1)
15608 root_plt
->refcount
+= 1;
15611 arm_plt
->noncall_refcount
++;
15613 /* It's too early to use htab->use_blx here, so we have to
15614 record possible blx references separately from
15615 relocs that definitely need a thumb stub. */
15617 if (r_type
== R_ARM_THM_CALL
)
15618 arm_plt
->maybe_thumb_refcount
+= 1;
15620 if (r_type
== R_ARM_THM_JUMP24
15621 || r_type
== R_ARM_THM_JUMP19
)
15622 arm_plt
->thumb_refcount
+= 1;
15625 if (may_become_dynamic_p
)
15627 struct elf_dyn_relocs
*p
, **head
;
15629 /* Create a reloc section in dynobj. */
15630 if (sreloc
== NULL
)
15632 sreloc
= _bfd_elf_make_dynamic_reloc_section
15633 (sec
, dynobj
, 2, abfd
, ! htab
->use_rel
);
15635 if (sreloc
== NULL
)
15639 /* If this is a global symbol, count the number of
15640 relocations we need for this symbol. */
15642 head
= &h
->dyn_relocs
;
15645 head
= elf32_arm_get_local_dynreloc_list (abfd
, r_symndx
, isym
);
15651 if (p
== NULL
|| p
->sec
!= sec
)
15653 size_t amt
= sizeof *p
;
15655 p
= (struct elf_dyn_relocs
*) bfd_alloc (htab
->root
.dynobj
, amt
);
15665 if (elf32_arm_howto_from_type (r_type
)->pc_relative
)
15668 if (h
== NULL
&& htab
->fdpic_p
&& !bfd_link_pic (info
)
15669 && r_type
!= R_ARM_ABS32
&& r_type
!= R_ARM_ABS32_NOI
)
15671 /* Here we only support R_ARM_ABS32 and R_ARM_ABS32_NOI
15672 that will become rofixup. */
15673 /* This is due to the fact that we suppose all will become rofixup. */
15675 (_("FDPIC does not yet support %s relocation"
15676 " to become dynamic for executable"),
15677 elf32_arm_howto_table_1
[r_type
].name
);
15687 elf32_arm_update_relocs (asection
*o
,
15688 struct bfd_elf_section_reloc_data
*reldata
)
15690 void (*swap_in
) (bfd
*, const bfd_byte
*, Elf_Internal_Rela
*);
15691 void (*swap_out
) (bfd
*, const Elf_Internal_Rela
*, bfd_byte
*);
15692 const struct elf_backend_data
*bed
;
15693 _arm_elf_section_data
*eado
;
15694 struct bfd_link_order
*p
;
15695 bfd_byte
*erela_head
, *erela
;
15696 Elf_Internal_Rela
*irela_head
, *irela
;
15697 Elf_Internal_Shdr
*rel_hdr
;
15699 unsigned int count
;
15701 eado
= get_arm_elf_section_data (o
);
15703 if (!eado
|| eado
->elf
.this_hdr
.sh_type
!= SHT_ARM_EXIDX
)
15707 bed
= get_elf_backend_data (abfd
);
15708 rel_hdr
= reldata
->hdr
;
15710 if (rel_hdr
->sh_entsize
== bed
->s
->sizeof_rel
)
15712 swap_in
= bed
->s
->swap_reloc_in
;
15713 swap_out
= bed
->s
->swap_reloc_out
;
15715 else if (rel_hdr
->sh_entsize
== bed
->s
->sizeof_rela
)
15717 swap_in
= bed
->s
->swap_reloca_in
;
15718 swap_out
= bed
->s
->swap_reloca_out
;
15723 erela_head
= rel_hdr
->contents
;
15724 irela_head
= (Elf_Internal_Rela
*) bfd_zmalloc
15725 ((NUM_SHDR_ENTRIES (rel_hdr
) + 1) * sizeof (*irela_head
));
15727 erela
= erela_head
;
15728 irela
= irela_head
;
15731 for (p
= o
->map_head
.link_order
; p
; p
= p
->next
)
15733 if (p
->type
== bfd_section_reloc_link_order
15734 || p
->type
== bfd_symbol_reloc_link_order
)
15736 (*swap_in
) (abfd
, erela
, irela
);
15737 erela
+= rel_hdr
->sh_entsize
;
15741 else if (p
->type
== bfd_indirect_link_order
)
15743 struct bfd_elf_section_reloc_data
*input_reldata
;
15744 arm_unwind_table_edit
*edit_list
, *edit_tail
;
15745 _arm_elf_section_data
*eadi
;
15750 i
= p
->u
.indirect
.section
;
15752 eadi
= get_arm_elf_section_data (i
);
15753 edit_list
= eadi
->u
.exidx
.unwind_edit_list
;
15754 edit_tail
= eadi
->u
.exidx
.unwind_edit_tail
;
15755 offset
= i
->output_offset
;
15757 if (eadi
->elf
.rel
.hdr
&&
15758 eadi
->elf
.rel
.hdr
->sh_entsize
== rel_hdr
->sh_entsize
)
15759 input_reldata
= &eadi
->elf
.rel
;
15760 else if (eadi
->elf
.rela
.hdr
&&
15761 eadi
->elf
.rela
.hdr
->sh_entsize
== rel_hdr
->sh_entsize
)
15762 input_reldata
= &eadi
->elf
.rela
;
15768 for (j
= 0; j
< NUM_SHDR_ENTRIES (input_reldata
->hdr
); j
++)
15770 arm_unwind_table_edit
*edit_node
, *edit_next
;
15772 bfd_vma reloc_index
;
15774 (*swap_in
) (abfd
, erela
, irela
);
15775 reloc_index
= (irela
->r_offset
- offset
) / 8;
15778 edit_node
= edit_list
;
15779 for (edit_next
= edit_list
;
15780 edit_next
&& edit_next
->index
<= reloc_index
;
15781 edit_next
= edit_node
->next
)
15784 edit_node
= edit_next
;
15787 if (edit_node
->type
!= DELETE_EXIDX_ENTRY
15788 || edit_node
->index
!= reloc_index
)
15790 irela
->r_offset
-= bias
* 8;
15795 erela
+= rel_hdr
->sh_entsize
;
15798 if (edit_tail
->type
== INSERT_EXIDX_CANTUNWIND_AT_END
)
15800 /* New relocation entity. */
15801 asection
*text_sec
= edit_tail
->linked_section
;
15802 asection
*text_out
= text_sec
->output_section
;
15803 bfd_vma exidx_offset
= offset
+ i
->size
- 8;
15805 irela
->r_addend
= 0;
15806 irela
->r_offset
= exidx_offset
;
15807 irela
->r_info
= ELF32_R_INFO
15808 (text_out
->target_index
, R_ARM_PREL31
);
15815 for (j
= 0; j
< NUM_SHDR_ENTRIES (input_reldata
->hdr
); j
++)
15817 (*swap_in
) (abfd
, erela
, irela
);
15818 erela
+= rel_hdr
->sh_entsize
;
15822 count
+= NUM_SHDR_ENTRIES (input_reldata
->hdr
);
15827 reldata
->count
= count
;
15828 rel_hdr
->sh_size
= count
* rel_hdr
->sh_entsize
;
15830 erela
= erela_head
;
15831 irela
= irela_head
;
15834 (*swap_out
) (abfd
, irela
, erela
);
15835 erela
+= rel_hdr
->sh_entsize
;
15842 /* Hashes are no longer valid. */
15843 free (reldata
->hashes
);
15844 reldata
->hashes
= NULL
;
15847 /* Unwinding tables are not referenced directly. This pass marks them as
15848 required if the corresponding code section is marked. Similarly, ARMv8-M
15849 secure entry functions can only be referenced by SG veneers which are
15850 created after the GC process. They need to be marked in case they reside in
15851 their own section (as would be the case if code was compiled with
15852 -ffunction-sections). */
15855 elf32_arm_gc_mark_extra_sections (struct bfd_link_info
*info
,
15856 elf_gc_mark_hook_fn gc_mark_hook
)
15859 Elf_Internal_Shdr
**elf_shdrp
;
15860 asection
*cmse_sec
;
15861 obj_attribute
*out_attr
;
15862 Elf_Internal_Shdr
*symtab_hdr
;
15863 unsigned i
, sym_count
, ext_start
;
15864 const struct elf_backend_data
*bed
;
15865 struct elf_link_hash_entry
**sym_hashes
;
15866 struct elf32_arm_link_hash_entry
*cmse_hash
;
15867 bool again
, is_v8m
, first_bfd_browse
= true;
15868 bool debug_sec_need_to_be_marked
= false;
15871 _bfd_elf_gc_mark_extra_sections (info
, gc_mark_hook
);
15873 out_attr
= elf_known_obj_attributes_proc (info
->output_bfd
);
15874 is_v8m
= out_attr
[Tag_CPU_arch
].i
>= TAG_CPU_ARCH_V8M_BASE
15875 && out_attr
[Tag_CPU_arch_profile
].i
== 'M';
15877 /* Marking EH data may cause additional code sections to be marked,
15878 requiring multiple passes. */
15883 for (sub
= info
->input_bfds
; sub
!= NULL
; sub
= sub
->link
.next
)
15887 if (! is_arm_elf (sub
))
15890 elf_shdrp
= elf_elfsections (sub
);
15891 for (o
= sub
->sections
; o
!= NULL
; o
= o
->next
)
15893 Elf_Internal_Shdr
*hdr
;
15895 hdr
= &elf_section_data (o
)->this_hdr
;
15896 if (hdr
->sh_type
== SHT_ARM_EXIDX
15898 && hdr
->sh_link
< elf_numsections (sub
)
15900 && elf_shdrp
[hdr
->sh_link
]->bfd_section
->gc_mark
)
15903 if (!_bfd_elf_gc_mark (info
, o
, gc_mark_hook
))
15908 /* Mark section holding ARMv8-M secure entry functions. We mark all
15909 of them so no need for a second browsing. */
15910 if (is_v8m
&& first_bfd_browse
)
15912 sym_hashes
= elf_sym_hashes (sub
);
15913 bed
= get_elf_backend_data (sub
);
15914 symtab_hdr
= &elf_tdata (sub
)->symtab_hdr
;
15915 sym_count
= symtab_hdr
->sh_size
/ bed
->s
->sizeof_sym
;
15916 ext_start
= symtab_hdr
->sh_info
;
15918 /* Scan symbols. */
15919 for (i
= ext_start
; i
< sym_count
; i
++)
15921 cmse_hash
= elf32_arm_hash_entry (sym_hashes
[i
- ext_start
]);
15923 /* Assume it is a special symbol. If not, cmse_scan will
15924 warn about it and user can do something about it. */
15925 if (startswith (cmse_hash
->root
.root
.root
.string
,
15928 cmse_sec
= cmse_hash
->root
.root
.u
.def
.section
;
15929 if (!cmse_sec
->gc_mark
15930 && !_bfd_elf_gc_mark (info
, cmse_sec
, gc_mark_hook
))
15932 /* The debug sections related to these secure entry
15933 functions are marked on enabling below flag. */
15934 debug_sec_need_to_be_marked
= true;
15938 if (debug_sec_need_to_be_marked
)
15940 /* Looping over all the sections of the object file containing
15941 Armv8-M secure entry functions and marking all the debug
15943 for (isec
= sub
->sections
; isec
!= NULL
; isec
= isec
->next
)
15945 /* If not a debug sections, skip it. */
15946 if (!isec
->gc_mark
&& (isec
->flags
& SEC_DEBUGGING
))
15947 isec
->gc_mark
= 1 ;
15949 debug_sec_need_to_be_marked
= false;
15953 first_bfd_browse
= false;
15959 /* Treat mapping symbols as special target symbols. */
15962 elf32_arm_is_target_special_symbol (bfd
* abfd ATTRIBUTE_UNUSED
, asymbol
* sym
)
15964 return bfd_is_arm_special_symbol_name (sym
->name
,
15965 BFD_ARM_SPECIAL_SYM_TYPE_ANY
);
15968 /* If the ELF symbol SYM might be a function in SEC, return the
15969 function size and set *CODE_OFF to the function's entry point,
15970 otherwise return zero. */
15972 static bfd_size_type
15973 elf32_arm_maybe_function_sym (const asymbol
*sym
, asection
*sec
,
15976 bfd_size_type size
;
15977 elf_symbol_type
* elf_sym
= (elf_symbol_type
*) sym
;
15979 if ((sym
->flags
& (BSF_SECTION_SYM
| BSF_FILE
| BSF_OBJECT
15980 | BSF_THREAD_LOCAL
| BSF_RELC
| BSF_SRELC
)) != 0
15981 || sym
->section
!= sec
)
15984 size
= (sym
->flags
& BSF_SYNTHETIC
) ? 0 : elf_sym
->internal_elf_sym
.st_size
;
15986 if (!(sym
->flags
& BSF_SYNTHETIC
))
15987 switch (ELF_ST_TYPE (elf_sym
->internal_elf_sym
.st_info
))
15990 /* Ignore symbols created by the annobin plugin for gcc and clang.
15991 These symbols are hidden, local, notype and have a size of 0. */
15993 && sym
->flags
& BSF_LOCAL
15994 && ELF_ST_VISIBILITY (elf_sym
->internal_elf_sym
.st_other
) == STV_HIDDEN
)
15996 /* Fall through. */
15998 case STT_ARM_TFUNC
:
15999 /* FIXME: Allow STT_GNU_IFUNC as well ? */
16005 if ((sym
->flags
& BSF_LOCAL
)
16006 && bfd_is_arm_special_symbol_name (sym
->name
,
16007 BFD_ARM_SPECIAL_SYM_TYPE_ANY
))
16010 *code_off
= sym
->value
;
16012 /* Do not return 0 for the function's size. */
16013 return size
? size
: 1;
16018 elf32_arm_find_inliner_info (bfd
* abfd
,
16019 const char ** filename_ptr
,
16020 const char ** functionname_ptr
,
16021 unsigned int * line_ptr
)
16024 found
= _bfd_dwarf2_find_inliner_info (abfd
, filename_ptr
,
16025 functionname_ptr
, line_ptr
,
16026 & elf_tdata (abfd
)->dwarf2_find_line_info
);
16030 /* Adjust a symbol defined by a dynamic object and referenced by a
16031 regular object. The current definition is in some section of the
16032 dynamic object, but we're not including those sections. We have to
16033 change the definition to something the rest of the link can
16037 elf32_arm_adjust_dynamic_symbol (struct bfd_link_info
* info
,
16038 struct elf_link_hash_entry
* h
)
16041 asection
*s
, *srel
;
16042 struct elf32_arm_link_hash_entry
* eh
;
16043 struct elf32_arm_link_hash_table
*globals
;
16045 globals
= elf32_arm_hash_table (info
);
16046 if (globals
== NULL
)
16049 dynobj
= elf_hash_table (info
)->dynobj
;
16051 /* Make sure we know what is going on here. */
16052 BFD_ASSERT (dynobj
!= NULL
16054 || h
->type
== STT_GNU_IFUNC
16058 && !h
->def_regular
)));
16060 eh
= (struct elf32_arm_link_hash_entry
*) h
;
16062 /* If this is a function, put it in the procedure linkage table. We
16063 will fill in the contents of the procedure linkage table later,
16064 when we know the address of the .got section. */
16065 if (h
->type
== STT_FUNC
|| h
->type
== STT_GNU_IFUNC
|| h
->needs_plt
)
16067 /* Calls to STT_GNU_IFUNC symbols always use a PLT, even if the
16068 symbol binds locally. */
16069 if (h
->plt
.refcount
<= 0
16070 || (h
->type
!= STT_GNU_IFUNC
16071 && (SYMBOL_CALLS_LOCAL (info
, h
)
16072 || (ELF_ST_VISIBILITY (h
->other
) != STV_DEFAULT
16073 && h
->root
.type
== bfd_link_hash_undefweak
))))
16075 /* This case can occur if we saw a PLT32 reloc in an input
16076 file, but the symbol was never referred to by a dynamic
16077 object, or if all references were garbage collected. In
16078 such a case, we don't actually need to build a procedure
16079 linkage table, and we can just do a PC24 reloc instead. */
16080 h
->plt
.offset
= (bfd_vma
) -1;
16081 eh
->plt
.thumb_refcount
= 0;
16082 eh
->plt
.maybe_thumb_refcount
= 0;
16083 eh
->plt
.noncall_refcount
= 0;
16091 /* It's possible that we incorrectly decided a .plt reloc was
16092 needed for an R_ARM_PC24 or similar reloc to a non-function sym
16093 in check_relocs. We can't decide accurately between function
16094 and non-function syms in check-relocs; Objects loaded later in
16095 the link may change h->type. So fix it now. */
16096 h
->plt
.offset
= (bfd_vma
) -1;
16097 eh
->plt
.thumb_refcount
= 0;
16098 eh
->plt
.maybe_thumb_refcount
= 0;
16099 eh
->plt
.noncall_refcount
= 0;
16102 /* If this is a weak symbol, and there is a real definition, the
16103 processor independent code will have arranged for us to see the
16104 real definition first, and we can just use the same value. */
16105 if (h
->is_weakalias
)
16107 struct elf_link_hash_entry
*def
= weakdef (h
);
16108 BFD_ASSERT (def
->root
.type
== bfd_link_hash_defined
);
16109 h
->root
.u
.def
.section
= def
->root
.u
.def
.section
;
16110 h
->root
.u
.def
.value
= def
->root
.u
.def
.value
;
16114 /* If there are no non-GOT references, we do not need a copy
16116 if (!h
->non_got_ref
)
16119 /* This is a reference to a symbol defined by a dynamic object which
16120 is not a function. */
16122 /* If we are creating a shared library, we must presume that the
16123 only references to the symbol are via the global offset table.
16124 For such cases we need not do anything here; the relocations will
16125 be handled correctly by relocate_section. Relocatable executables
16126 can reference data in shared objects directly, so we don't need to
16127 do anything here. */
16128 if (bfd_link_pic (info
) || globals
->root
.is_relocatable_executable
)
16131 /* We must allocate the symbol in our .dynbss section, which will
16132 become part of the .bss section of the executable. There will be
16133 an entry for this symbol in the .dynsym section. The dynamic
16134 object will contain position independent code, so all references
16135 from the dynamic object to this symbol will go through the global
16136 offset table. The dynamic linker will use the .dynsym entry to
16137 determine the address it must put in the global offset table, so
16138 both the dynamic object and the regular object will refer to the
16139 same memory location for the variable. */
16140 /* If allowed, we must generate a R_ARM_COPY reloc to tell the dynamic
16141 linker to copy the initial value out of the dynamic object and into
16142 the runtime process image. We need to remember the offset into the
16143 .rel(a).bss section we are going to use. */
16144 if ((h
->root
.u
.def
.section
->flags
& SEC_READONLY
) != 0)
16146 s
= globals
->root
.sdynrelro
;
16147 srel
= globals
->root
.sreldynrelro
;
16151 s
= globals
->root
.sdynbss
;
16152 srel
= globals
->root
.srelbss
;
16154 if (info
->nocopyreloc
== 0
16155 && (h
->root
.u
.def
.section
->flags
& SEC_ALLOC
) != 0
16158 elf32_arm_allocate_dynrelocs (info
, srel
, 1);
16162 return _bfd_elf_adjust_dynamic_copy (info
, h
, s
);
16165 /* Allocate space in .plt, .got and associated reloc sections for
16169 allocate_dynrelocs_for_symbol (struct elf_link_hash_entry
*h
, void * inf
)
16171 struct bfd_link_info
*info
;
16172 struct elf32_arm_link_hash_table
*htab
;
16173 struct elf32_arm_link_hash_entry
*eh
;
16174 struct elf_dyn_relocs
*p
;
16176 if (h
->root
.type
== bfd_link_hash_indirect
)
16179 eh
= (struct elf32_arm_link_hash_entry
*) h
;
16181 info
= (struct bfd_link_info
*) inf
;
16182 htab
= elf32_arm_hash_table (info
);
16186 if ((htab
->root
.dynamic_sections_created
|| h
->type
== STT_GNU_IFUNC
)
16187 && h
->plt
.refcount
> 0)
16189 /* Make sure this symbol is output as a dynamic symbol.
16190 Undefined weak syms won't yet be marked as dynamic. */
16191 if (h
->dynindx
== -1 && !h
->forced_local
16192 && h
->root
.type
== bfd_link_hash_undefweak
)
16194 if (! bfd_elf_link_record_dynamic_symbol (info
, h
))
16198 /* If the call in the PLT entry binds locally, the associated
16199 GOT entry should use an R_ARM_IRELATIVE relocation instead of
16200 the usual R_ARM_JUMP_SLOT. Put it in the .iplt section rather
16201 than the .plt section. */
16202 if (h
->type
== STT_GNU_IFUNC
&& SYMBOL_CALLS_LOCAL (info
, h
))
16205 if (eh
->plt
.noncall_refcount
== 0
16206 && SYMBOL_REFERENCES_LOCAL (info
, h
))
16207 /* All non-call references can be resolved directly.
16208 This means that they can (and in some cases, must)
16209 resolve directly to the run-time target, rather than
16210 to the PLT. That in turns means that any .got entry
16211 would be equal to the .igot.plt entry, so there's
16212 no point having both. */
16213 h
->got
.refcount
= 0;
16216 if (bfd_link_pic (info
)
16218 || WILL_CALL_FINISH_DYNAMIC_SYMBOL (1, 0, h
))
16220 elf32_arm_allocate_plt_entry (info
, eh
->is_iplt
, &h
->plt
, &eh
->plt
);
16222 /* If this symbol is not defined in a regular file, and we are
16223 not generating a shared library, then set the symbol to this
16224 location in the .plt. This is required to make function
16225 pointers compare as equal between the normal executable and
16226 the shared library. */
16227 if (! bfd_link_pic (info
)
16228 && !h
->def_regular
)
16230 h
->root
.u
.def
.section
= htab
->root
.splt
;
16231 h
->root
.u
.def
.value
= h
->plt
.offset
;
16233 /* Make sure the function is not marked as Thumb, in case
16234 it is the target of an ABS32 relocation, which will
16235 point to the PLT entry. */
16236 ARM_SET_SYM_BRANCH_TYPE (h
->target_internal
, ST_BRANCH_TO_ARM
);
16239 /* VxWorks executables have a second set of relocations for
16240 each PLT entry. They go in a separate relocation section,
16241 which is processed by the kernel loader. */
16242 if (htab
->root
.target_os
== is_vxworks
&& !bfd_link_pic (info
))
16244 /* There is a relocation for the initial PLT entry:
16245 an R_ARM_32 relocation for _GLOBAL_OFFSET_TABLE_. */
16246 if (h
->plt
.offset
== htab
->plt_header_size
)
16247 elf32_arm_allocate_dynrelocs (info
, htab
->srelplt2
, 1);
16249 /* There are two extra relocations for each subsequent
16250 PLT entry: an R_ARM_32 relocation for the GOT entry,
16251 and an R_ARM_32 relocation for the PLT entry. */
16252 elf32_arm_allocate_dynrelocs (info
, htab
->srelplt2
, 2);
16257 h
->plt
.offset
= (bfd_vma
) -1;
16263 h
->plt
.offset
= (bfd_vma
) -1;
16267 eh
= (struct elf32_arm_link_hash_entry
*) h
;
16268 eh
->tlsdesc_got
= (bfd_vma
) -1;
16270 if (h
->got
.refcount
> 0)
16274 int tls_type
= elf32_arm_hash_entry (h
)->tls_type
;
16277 /* Make sure this symbol is output as a dynamic symbol.
16278 Undefined weak syms won't yet be marked as dynamic. */
16279 if (htab
->root
.dynamic_sections_created
16280 && h
->dynindx
== -1
16281 && !h
->forced_local
16282 && h
->root
.type
== bfd_link_hash_undefweak
)
16284 if (! bfd_elf_link_record_dynamic_symbol (info
, h
))
16288 s
= htab
->root
.sgot
;
16289 h
->got
.offset
= s
->size
;
16291 if (tls_type
== GOT_UNKNOWN
)
16294 if (tls_type
== GOT_NORMAL
)
16295 /* Non-TLS symbols need one GOT slot. */
16299 if (tls_type
& GOT_TLS_GDESC
)
16301 /* R_ARM_TLS_DESC needs 2 GOT slots. */
16303 = (htab
->root
.sgotplt
->size
16304 - elf32_arm_compute_jump_table_size (htab
));
16305 htab
->root
.sgotplt
->size
+= 8;
16306 h
->got
.offset
= (bfd_vma
) -2;
16307 /* plt.got_offset needs to know there's a TLS_DESC
16308 reloc in the middle of .got.plt. */
16309 htab
->num_tls_desc
++;
16312 if (tls_type
& GOT_TLS_GD
)
16314 /* R_ARM_TLS_GD32 and R_ARM_TLS_GD32_FDPIC need two
16315 consecutive GOT slots. If the symbol is both GD
16316 and GDESC, got.offset may have been
16318 h
->got
.offset
= s
->size
;
16322 if (tls_type
& GOT_TLS_IE
)
16323 /* R_ARM_TLS_IE32/R_ARM_TLS_IE32_FDPIC need one GOT
16328 dyn
= htab
->root
.dynamic_sections_created
;
16331 if (WILL_CALL_FINISH_DYNAMIC_SYMBOL (dyn
, bfd_link_pic (info
), h
)
16332 && (!bfd_link_pic (info
)
16333 || !SYMBOL_REFERENCES_LOCAL (info
, h
)))
16336 if (tls_type
!= GOT_NORMAL
16337 && (bfd_link_dll (info
) || indx
!= 0)
16338 && (ELF_ST_VISIBILITY (h
->other
) == STV_DEFAULT
16339 || h
->root
.type
!= bfd_link_hash_undefweak
))
16341 if (tls_type
& GOT_TLS_IE
)
16342 elf32_arm_allocate_dynrelocs (info
, htab
->root
.srelgot
, 1);
16344 if (tls_type
& GOT_TLS_GD
)
16345 elf32_arm_allocate_dynrelocs (info
, htab
->root
.srelgot
, 1);
16347 if (tls_type
& GOT_TLS_GDESC
)
16349 elf32_arm_allocate_dynrelocs (info
, htab
->root
.srelplt
, 1);
16350 /* GDESC needs a trampoline to jump to. */
16351 htab
->tls_trampoline
= -1;
16354 /* Only GD needs it. GDESC just emits one relocation per
16356 if ((tls_type
& GOT_TLS_GD
) && indx
!= 0)
16357 elf32_arm_allocate_dynrelocs (info
, htab
->root
.srelgot
, 1);
16359 else if (((indx
!= -1) || htab
->fdpic_p
)
16360 && !SYMBOL_REFERENCES_LOCAL (info
, h
))
16362 if (htab
->root
.dynamic_sections_created
)
16363 /* Reserve room for the GOT entry's R_ARM_GLOB_DAT relocation. */
16364 elf32_arm_allocate_dynrelocs (info
, htab
->root
.srelgot
, 1);
16366 else if (h
->type
== STT_GNU_IFUNC
16367 && eh
->plt
.noncall_refcount
== 0)
16368 /* No non-call references resolve the STT_GNU_IFUNC's PLT entry;
16369 they all resolve dynamically instead. Reserve room for the
16370 GOT entry's R_ARM_IRELATIVE relocation. */
16371 elf32_arm_allocate_irelocs (info
, htab
->root
.srelgot
, 1);
16372 else if (bfd_link_pic (info
)
16373 && !UNDEFWEAK_NO_DYNAMIC_RELOC (info
, h
))
16374 /* Reserve room for the GOT entry's R_ARM_RELATIVE relocation. */
16375 elf32_arm_allocate_dynrelocs (info
, htab
->root
.srelgot
, 1);
16376 else if (htab
->fdpic_p
&& tls_type
== GOT_NORMAL
)
16377 /* Reserve room for rofixup for FDPIC executable. */
16378 /* TLS relocs do not need space since they are completely
16380 htab
->srofixup
->size
+= 4;
16383 h
->got
.offset
= (bfd_vma
) -1;
16385 /* FDPIC support. */
16386 if (eh
->fdpic_cnts
.gotofffuncdesc_cnt
> 0)
16388 /* Symbol musn't be exported. */
16389 if (h
->dynindx
!= -1)
16392 /* We only allocate one function descriptor with its associated
16394 if (eh
->fdpic_cnts
.funcdesc_offset
== -1)
16396 asection
*s
= htab
->root
.sgot
;
16398 eh
->fdpic_cnts
.funcdesc_offset
= s
->size
;
16400 /* We will add an R_ARM_FUNCDESC_VALUE relocation or two rofixups. */
16401 if (bfd_link_pic (info
))
16402 elf32_arm_allocate_dynrelocs (info
, htab
->root
.srelgot
, 1);
16404 htab
->srofixup
->size
+= 8;
16408 if (eh
->fdpic_cnts
.gotfuncdesc_cnt
> 0)
16410 asection
*s
= htab
->root
.sgot
;
16412 if (htab
->root
.dynamic_sections_created
&& h
->dynindx
== -1
16413 && !h
->forced_local
)
16414 if (! bfd_elf_link_record_dynamic_symbol (info
, h
))
16417 if (h
->dynindx
== -1)
16419 /* We only allocate one function descriptor with its
16420 associated relocation. */
16421 if (eh
->fdpic_cnts
.funcdesc_offset
== -1)
16424 eh
->fdpic_cnts
.funcdesc_offset
= s
->size
;
16426 /* We will add an R_ARM_FUNCDESC_VALUE relocation or two
16428 if (bfd_link_pic (info
))
16429 elf32_arm_allocate_dynrelocs (info
, htab
->root
.srelgot
, 1);
16431 htab
->srofixup
->size
+= 8;
16435 /* Add one entry into the GOT and a R_ARM_FUNCDESC or
16436 R_ARM_RELATIVE/rofixup relocation on it. */
16437 eh
->fdpic_cnts
.gotfuncdesc_offset
= s
->size
;
16439 if (h
->dynindx
== -1 && !bfd_link_pic (info
))
16440 htab
->srofixup
->size
+= 4;
16442 elf32_arm_allocate_dynrelocs (info
, htab
->root
.srelgot
, 1);
16445 if (eh
->fdpic_cnts
.funcdesc_cnt
> 0)
16447 if (htab
->root
.dynamic_sections_created
&& h
->dynindx
== -1
16448 && !h
->forced_local
)
16449 if (! bfd_elf_link_record_dynamic_symbol (info
, h
))
16452 if (h
->dynindx
== -1)
16454 /* We only allocate one function descriptor with its
16455 associated relocation. */
16456 if (eh
->fdpic_cnts
.funcdesc_offset
== -1)
16458 asection
*s
= htab
->root
.sgot
;
16460 eh
->fdpic_cnts
.funcdesc_offset
= s
->size
;
16462 /* We will add an R_ARM_FUNCDESC_VALUE relocation or two
16464 if (bfd_link_pic (info
))
16465 elf32_arm_allocate_dynrelocs (info
, htab
->root
.srelgot
, 1);
16467 htab
->srofixup
->size
+= 8;
16470 if (h
->dynindx
== -1 && !bfd_link_pic (info
))
16472 /* For FDPIC executable we replace R_ARM_RELATIVE with a rofixup. */
16473 htab
->srofixup
->size
+= 4 * eh
->fdpic_cnts
.funcdesc_cnt
;
16477 /* Will need one dynamic reloc per reference. will be either
16478 R_ARM_FUNCDESC or R_ARM_RELATIVE for hidden symbols. */
16479 elf32_arm_allocate_dynrelocs (info
, htab
->root
.srelgot
,
16480 eh
->fdpic_cnts
.funcdesc_cnt
);
16484 /* Allocate stubs for exported Thumb functions on v4t. */
16485 if (!htab
->use_blx
&& h
->dynindx
!= -1
16487 && ARM_GET_SYM_BRANCH_TYPE (h
->target_internal
) == ST_BRANCH_TO_THUMB
16488 && ELF_ST_VISIBILITY (h
->other
) == STV_DEFAULT
)
16490 struct elf_link_hash_entry
* th
;
16491 struct bfd_link_hash_entry
* bh
;
16492 struct elf_link_hash_entry
* myh
;
16496 /* Create a new symbol to regist the real location of the function. */
16497 s
= h
->root
.u
.def
.section
;
16498 sprintf (name
, "__real_%s", h
->root
.root
.string
);
16499 _bfd_generic_link_add_one_symbol (info
, s
->owner
,
16500 name
, BSF_GLOBAL
, s
,
16501 h
->root
.u
.def
.value
,
16502 NULL
, true, false, &bh
);
16504 myh
= (struct elf_link_hash_entry
*) bh
;
16505 myh
->type
= ELF_ST_INFO (STB_LOCAL
, STT_FUNC
);
16506 myh
->forced_local
= 1;
16507 ARM_SET_SYM_BRANCH_TYPE (myh
->target_internal
, ST_BRANCH_TO_THUMB
);
16508 eh
->export_glue
= myh
;
16509 th
= record_arm_to_thumb_glue (info
, h
);
16510 /* Point the symbol at the stub. */
16511 h
->type
= ELF_ST_INFO (ELF_ST_BIND (h
->type
), STT_FUNC
);
16512 ARM_SET_SYM_BRANCH_TYPE (h
->target_internal
, ST_BRANCH_TO_ARM
);
16513 h
->root
.u
.def
.section
= th
->root
.u
.def
.section
;
16514 h
->root
.u
.def
.value
= th
->root
.u
.def
.value
& ~1;
16517 if (h
->dyn_relocs
== NULL
)
16520 /* In the shared -Bsymbolic case, discard space allocated for
16521 dynamic pc-relative relocs against symbols which turn out to be
16522 defined in regular objects. For the normal shared case, discard
16523 space for pc-relative relocs that have become local due to symbol
16524 visibility changes. */
16526 if (bfd_link_pic (info
)
16527 || htab
->root
.is_relocatable_executable
16530 /* Relocs that use pc_count are PC-relative forms, which will appear
16531 on something like ".long foo - ." or "movw REG, foo - .". We want
16532 calls to protected symbols to resolve directly to the function
16533 rather than going via the plt. If people want function pointer
16534 comparisons to work as expected then they should avoid writing
16535 assembly like ".long foo - .". */
16536 if (SYMBOL_CALLS_LOCAL (info
, h
))
16538 struct elf_dyn_relocs
**pp
;
16540 for (pp
= &h
->dyn_relocs
; (p
= *pp
) != NULL
; )
16542 p
->count
-= p
->pc_count
;
16551 if (htab
->root
.target_os
== is_vxworks
)
16553 struct elf_dyn_relocs
**pp
;
16555 for (pp
= &h
->dyn_relocs
; (p
= *pp
) != NULL
; )
16557 if (strcmp (p
->sec
->output_section
->name
, ".tls_vars") == 0)
16564 /* Also discard relocs on undefined weak syms with non-default
16566 if (h
->dyn_relocs
!= NULL
16567 && h
->root
.type
== bfd_link_hash_undefweak
)
16569 if (ELF_ST_VISIBILITY (h
->other
) != STV_DEFAULT
16570 || UNDEFWEAK_NO_DYNAMIC_RELOC (info
, h
))
16571 h
->dyn_relocs
= NULL
;
16573 /* Make sure undefined weak symbols are output as a dynamic
16575 else if (htab
->root
.dynamic_sections_created
&& h
->dynindx
== -1
16576 && !h
->forced_local
)
16578 if (! bfd_elf_link_record_dynamic_symbol (info
, h
))
16583 else if (htab
->root
.is_relocatable_executable
&& h
->dynindx
== -1
16584 && h
->root
.type
== bfd_link_hash_new
)
16586 /* Output absolute symbols so that we can create relocations
16587 against them. For normal symbols we output a relocation
16588 against the section that contains them. */
16589 if (! bfd_elf_link_record_dynamic_symbol (info
, h
))
16596 /* For the non-shared case, discard space for relocs against
16597 symbols which turn out to need copy relocs or are not
16600 if (!h
->non_got_ref
16601 && ((h
->def_dynamic
16602 && !h
->def_regular
)
16603 || (htab
->root
.dynamic_sections_created
16604 && (h
->root
.type
== bfd_link_hash_undefweak
16605 || h
->root
.type
== bfd_link_hash_undefined
))))
16607 /* Make sure this symbol is output as a dynamic symbol.
16608 Undefined weak syms won't yet be marked as dynamic. */
16609 if (h
->dynindx
== -1 && !h
->forced_local
16610 && h
->root
.type
== bfd_link_hash_undefweak
)
16612 if (! bfd_elf_link_record_dynamic_symbol (info
, h
))
16616 /* If that succeeded, we know we'll be keeping all the
16618 if (h
->dynindx
!= -1)
16622 h
->dyn_relocs
= NULL
;
16627 /* Finally, allocate space. */
16628 for (p
= h
->dyn_relocs
; p
!= NULL
; p
= p
->next
)
16630 asection
*sreloc
= elf_section_data (p
->sec
)->sreloc
;
16632 if (h
->type
== STT_GNU_IFUNC
16633 && eh
->plt
.noncall_refcount
== 0
16634 && SYMBOL_REFERENCES_LOCAL (info
, h
))
16635 elf32_arm_allocate_irelocs (info
, sreloc
, p
->count
);
16636 else if (h
->dynindx
!= -1
16637 && (!bfd_link_pic (info
) || !info
->symbolic
|| !h
->def_regular
))
16638 elf32_arm_allocate_dynrelocs (info
, sreloc
, p
->count
);
16639 else if (htab
->fdpic_p
&& !bfd_link_pic (info
))
16640 htab
->srofixup
->size
+= 4 * p
->count
;
16642 elf32_arm_allocate_dynrelocs (info
, sreloc
, p
->count
);
16649 bfd_elf32_arm_set_byteswap_code (struct bfd_link_info
*info
,
16652 struct elf32_arm_link_hash_table
*globals
;
16654 globals
= elf32_arm_hash_table (info
);
16655 if (globals
== NULL
)
16658 globals
->byteswap_code
= byteswap_code
;
16661 /* Set the sizes of the dynamic sections. */
16664 elf32_arm_size_dynamic_sections (bfd
* output_bfd ATTRIBUTE_UNUSED
,
16665 struct bfd_link_info
* info
)
16671 struct elf32_arm_link_hash_table
*htab
;
16673 htab
= elf32_arm_hash_table (info
);
16677 dynobj
= elf_hash_table (info
)->dynobj
;
16678 BFD_ASSERT (dynobj
!= NULL
);
16679 check_use_blx (htab
);
16681 if (elf_hash_table (info
)->dynamic_sections_created
)
16683 /* Set the contents of the .interp section to the interpreter. */
16684 if (bfd_link_executable (info
) && !info
->nointerp
)
16686 s
= bfd_get_linker_section (dynobj
, ".interp");
16687 BFD_ASSERT (s
!= NULL
);
16688 s
->size
= sizeof ELF_DYNAMIC_INTERPRETER
;
16689 s
->contents
= (unsigned char *) ELF_DYNAMIC_INTERPRETER
;
16693 /* Set up .got offsets for local syms, and space for local dynamic
16695 for (ibfd
= info
->input_bfds
; ibfd
!= NULL
; ibfd
= ibfd
->link
.next
)
16697 bfd_signed_vma
*local_got
;
16698 bfd_signed_vma
*end_local_got
;
16699 struct arm_local_iplt_info
**local_iplt_ptr
, *local_iplt
;
16700 char *local_tls_type
;
16701 bfd_vma
*local_tlsdesc_gotent
;
16702 bfd_size_type locsymcount
;
16703 Elf_Internal_Shdr
*symtab_hdr
;
16705 unsigned int symndx
;
16706 struct fdpic_local
*local_fdpic_cnts
;
16708 if (! is_arm_elf (ibfd
))
16711 for (s
= ibfd
->sections
; s
!= NULL
; s
= s
->next
)
16713 struct elf_dyn_relocs
*p
;
16715 for (p
= (struct elf_dyn_relocs
*)
16716 elf_section_data (s
)->local_dynrel
; p
!= NULL
; p
= p
->next
)
16718 if (!bfd_is_abs_section (p
->sec
)
16719 && bfd_is_abs_section (p
->sec
->output_section
))
16721 /* Input section has been discarded, either because
16722 it is a copy of a linkonce section or due to
16723 linker script /DISCARD/, so we'll be discarding
16726 else if (htab
->root
.target_os
== is_vxworks
16727 && strcmp (p
->sec
->output_section
->name
,
16730 /* Relocations in vxworks .tls_vars sections are
16731 handled specially by the loader. */
16733 else if (p
->count
!= 0)
16735 srel
= elf_section_data (p
->sec
)->sreloc
;
16736 if (htab
->fdpic_p
&& !bfd_link_pic (info
))
16737 htab
->srofixup
->size
+= 4 * p
->count
;
16739 elf32_arm_allocate_dynrelocs (info
, srel
, p
->count
);
16740 if ((p
->sec
->output_section
->flags
& SEC_READONLY
) != 0)
16741 info
->flags
|= DF_TEXTREL
;
16746 local_got
= elf_local_got_refcounts (ibfd
);
16747 if (local_got
== NULL
)
16750 symtab_hdr
= & elf_symtab_hdr (ibfd
);
16751 locsymcount
= symtab_hdr
->sh_info
;
16752 end_local_got
= local_got
+ locsymcount
;
16753 local_iplt_ptr
= elf32_arm_local_iplt (ibfd
);
16754 local_tls_type
= elf32_arm_local_got_tls_type (ibfd
);
16755 local_tlsdesc_gotent
= elf32_arm_local_tlsdesc_gotent (ibfd
);
16756 local_fdpic_cnts
= elf32_arm_local_fdpic_cnts (ibfd
);
16758 s
= htab
->root
.sgot
;
16759 srel
= htab
->root
.srelgot
;
16760 for (; local_got
< end_local_got
;
16761 ++local_got
, ++local_iplt_ptr
, ++local_tls_type
,
16762 ++local_tlsdesc_gotent
, ++symndx
, ++local_fdpic_cnts
)
16764 if (symndx
>= elf32_arm_num_entries (ibfd
))
16767 *local_tlsdesc_gotent
= (bfd_vma
) -1;
16768 local_iplt
= *local_iplt_ptr
;
16770 /* FDPIC support. */
16771 if (local_fdpic_cnts
->gotofffuncdesc_cnt
> 0)
16773 if (local_fdpic_cnts
->funcdesc_offset
== -1)
16775 local_fdpic_cnts
->funcdesc_offset
= s
->size
;
16778 /* We will add an R_ARM_FUNCDESC_VALUE relocation or two rofixups. */
16779 if (bfd_link_pic (info
))
16780 elf32_arm_allocate_dynrelocs (info
, srel
, 1);
16782 htab
->srofixup
->size
+= 8;
16786 if (local_fdpic_cnts
->funcdesc_cnt
> 0)
16788 if (local_fdpic_cnts
->funcdesc_offset
== -1)
16790 local_fdpic_cnts
->funcdesc_offset
= s
->size
;
16793 /* We will add an R_ARM_FUNCDESC_VALUE relocation or two rofixups. */
16794 if (bfd_link_pic (info
))
16795 elf32_arm_allocate_dynrelocs (info
, srel
, 1);
16797 htab
->srofixup
->size
+= 8;
16800 /* We will add n R_ARM_RELATIVE relocations or n rofixups. */
16801 if (bfd_link_pic (info
))
16802 elf32_arm_allocate_dynrelocs (info
, srel
, local_fdpic_cnts
->funcdesc_cnt
);
16804 htab
->srofixup
->size
+= 4 * local_fdpic_cnts
->funcdesc_cnt
;
16807 if (local_iplt
!= NULL
)
16809 struct elf_dyn_relocs
*p
;
16811 if (local_iplt
->root
.refcount
> 0)
16813 elf32_arm_allocate_plt_entry (info
, true,
16816 if (local_iplt
->arm
.noncall_refcount
== 0)
16817 /* All references to the PLT are calls, so all
16818 non-call references can resolve directly to the
16819 run-time target. This means that the .got entry
16820 would be the same as the .igot.plt entry, so there's
16821 no point creating both. */
16826 BFD_ASSERT (local_iplt
->arm
.noncall_refcount
== 0);
16827 local_iplt
->root
.offset
= (bfd_vma
) -1;
16830 for (p
= local_iplt
->dyn_relocs
; p
!= NULL
; p
= p
->next
)
16834 psrel
= elf_section_data (p
->sec
)->sreloc
;
16835 if (local_iplt
->arm
.noncall_refcount
== 0)
16836 elf32_arm_allocate_irelocs (info
, psrel
, p
->count
);
16838 elf32_arm_allocate_dynrelocs (info
, psrel
, p
->count
);
16841 if (*local_got
> 0)
16843 Elf_Internal_Sym
*isym
;
16845 *local_got
= s
->size
;
16846 if (*local_tls_type
& GOT_TLS_GD
)
16847 /* TLS_GD relocs need an 8-byte structure in the GOT. */
16849 if (*local_tls_type
& GOT_TLS_GDESC
)
16851 *local_tlsdesc_gotent
= htab
->root
.sgotplt
->size
16852 - elf32_arm_compute_jump_table_size (htab
);
16853 htab
->root
.sgotplt
->size
+= 8;
16854 *local_got
= (bfd_vma
) -2;
16855 /* plt.got_offset needs to know there's a TLS_DESC
16856 reloc in the middle of .got.plt. */
16857 htab
->num_tls_desc
++;
16859 if (*local_tls_type
& GOT_TLS_IE
)
16862 if (*local_tls_type
& GOT_NORMAL
)
16864 /* If the symbol is both GD and GDESC, *local_got
16865 may have been overwritten. */
16866 *local_got
= s
->size
;
16870 isym
= bfd_sym_from_r_symndx (&htab
->root
.sym_cache
, ibfd
,
16875 /* If all references to an STT_GNU_IFUNC PLT are calls,
16876 then all non-call references, including this GOT entry,
16877 resolve directly to the run-time target. */
16878 if (ELF32_ST_TYPE (isym
->st_info
) == STT_GNU_IFUNC
16879 && (local_iplt
== NULL
16880 || local_iplt
->arm
.noncall_refcount
== 0))
16881 elf32_arm_allocate_irelocs (info
, srel
, 1);
16882 else if (bfd_link_pic (info
) || output_bfd
->flags
& DYNAMIC
|| htab
->fdpic_p
)
16884 if ((bfd_link_pic (info
) && !(*local_tls_type
& GOT_TLS_GDESC
)))
16885 elf32_arm_allocate_dynrelocs (info
, srel
, 1);
16886 else if (htab
->fdpic_p
&& *local_tls_type
& GOT_NORMAL
)
16887 htab
->srofixup
->size
+= 4;
16889 if ((bfd_link_pic (info
) || htab
->fdpic_p
)
16890 && *local_tls_type
& GOT_TLS_GDESC
)
16892 elf32_arm_allocate_dynrelocs (info
,
16893 htab
->root
.srelplt
, 1);
16894 htab
->tls_trampoline
= -1;
16899 *local_got
= (bfd_vma
) -1;
16903 if (htab
->tls_ldm_got
.refcount
> 0)
16905 /* Allocate two GOT entries and one dynamic relocation (if necessary)
16906 for R_ARM_TLS_LDM32/R_ARM_TLS_LDM32_FDPIC relocations. */
16907 htab
->tls_ldm_got
.offset
= htab
->root
.sgot
->size
;
16908 htab
->root
.sgot
->size
+= 8;
16909 if (bfd_link_pic (info
))
16910 elf32_arm_allocate_dynrelocs (info
, htab
->root
.srelgot
, 1);
16913 htab
->tls_ldm_got
.offset
= -1;
16915 /* At the very end of the .rofixup section is a pointer to the GOT,
16916 reserve space for it. */
16917 if (htab
->fdpic_p
&& htab
->srofixup
!= NULL
)
16918 htab
->srofixup
->size
+= 4;
16920 /* Allocate global sym .plt and .got entries, and space for global
16921 sym dynamic relocs. */
16922 elf_link_hash_traverse (& htab
->root
, allocate_dynrelocs_for_symbol
, info
);
16924 /* Here we rummage through the found bfds to collect glue information. */
16925 for (ibfd
= info
->input_bfds
; ibfd
!= NULL
; ibfd
= ibfd
->link
.next
)
16927 if (! is_arm_elf (ibfd
))
16930 /* Initialise mapping tables for code/data. */
16931 bfd_elf32_arm_init_maps (ibfd
);
16933 if (!bfd_elf32_arm_process_before_allocation (ibfd
, info
)
16934 || !bfd_elf32_arm_vfp11_erratum_scan (ibfd
, info
)
16935 || !bfd_elf32_arm_stm32l4xx_erratum_scan (ibfd
, info
))
16936 _bfd_error_handler (_("errors encountered processing file %pB"), ibfd
);
16939 /* Allocate space for the glue sections now that we've sized them. */
16940 bfd_elf32_arm_allocate_interworking_sections (info
);
16942 /* For every jump slot reserved in the sgotplt, reloc_count is
16943 incremented. However, when we reserve space for TLS descriptors,
16944 it's not incremented, so in order to compute the space reserved
16945 for them, it suffices to multiply the reloc count by the jump
16947 if (htab
->root
.srelplt
)
16948 htab
->sgotplt_jump_table_size
= elf32_arm_compute_jump_table_size (htab
);
16950 if (htab
->tls_trampoline
)
16952 if (htab
->root
.splt
->size
== 0)
16953 htab
->root
.splt
->size
+= htab
->plt_header_size
;
16955 htab
->tls_trampoline
= htab
->root
.splt
->size
;
16956 htab
->root
.splt
->size
+= htab
->plt_entry_size
;
16958 /* If we're not using lazy TLS relocations, don't generate the
16959 PLT and GOT entries they require. */
16960 if ((info
->flags
& DF_BIND_NOW
))
16961 htab
->root
.tlsdesc_plt
= 0;
16964 htab
->root
.tlsdesc_got
= htab
->root
.sgot
->size
;
16965 htab
->root
.sgot
->size
+= 4;
16967 htab
->root
.tlsdesc_plt
= htab
->root
.splt
->size
;
16968 htab
->root
.splt
->size
+= 4 * ARRAY_SIZE (dl_tlsdesc_lazy_trampoline
);
16972 /* The check_relocs and adjust_dynamic_symbol entry points have
16973 determined the sizes of the various dynamic sections. Allocate
16974 memory for them. */
16976 for (s
= dynobj
->sections
; s
!= NULL
; s
= s
->next
)
16980 if ((s
->flags
& SEC_LINKER_CREATED
) == 0)
16983 /* It's OK to base decisions on the section name, because none
16984 of the dynobj section names depend upon the input files. */
16985 name
= bfd_section_name (s
);
16987 if (s
== htab
->root
.splt
)
16989 /* Remember whether there is a PLT. */
16992 else if (startswith (name
, ".rel"))
16996 /* Remember whether there are any reloc sections other
16997 than .rel(a).plt and .rela.plt.unloaded. */
16998 if (s
!= htab
->root
.srelplt
&& s
!= htab
->srelplt2
)
17001 /* We use the reloc_count field as a counter if we need
17002 to copy relocs into the output file. */
17003 s
->reloc_count
= 0;
17006 else if (s
!= htab
->root
.sgot
17007 && s
!= htab
->root
.sgotplt
17008 && s
!= htab
->root
.iplt
17009 && s
!= htab
->root
.igotplt
17010 && s
!= htab
->root
.sdynbss
17011 && s
!= htab
->root
.sdynrelro
17012 && s
!= htab
->srofixup
)
17014 /* It's not one of our sections, so don't allocate space. */
17020 /* If we don't need this section, strip it from the
17021 output file. This is mostly to handle .rel(a).bss and
17022 .rel(a).plt. We must create both sections in
17023 create_dynamic_sections, because they must be created
17024 before the linker maps input sections to output
17025 sections. The linker does that before
17026 adjust_dynamic_symbol is called, and it is that
17027 function which decides whether anything needs to go
17028 into these sections. */
17029 s
->flags
|= SEC_EXCLUDE
;
17033 if ((s
->flags
& SEC_HAS_CONTENTS
) == 0)
17036 /* Allocate memory for the section contents. */
17037 s
->contents
= (unsigned char *) bfd_zalloc (dynobj
, s
->size
);
17038 if (s
->contents
== NULL
)
17042 return _bfd_elf_maybe_vxworks_add_dynamic_tags (output_bfd
, info
,
17046 /* Size sections even though they're not dynamic. We use it to setup
17047 _TLS_MODULE_BASE_, if needed. */
17050 elf32_arm_always_size_sections (bfd
*output_bfd
,
17051 struct bfd_link_info
*info
)
17054 struct elf32_arm_link_hash_table
*htab
;
17056 htab
= elf32_arm_hash_table (info
);
17058 if (bfd_link_relocatable (info
))
17061 tls_sec
= elf_hash_table (info
)->tls_sec
;
17065 struct elf_link_hash_entry
*tlsbase
;
17067 tlsbase
= elf_link_hash_lookup
17068 (elf_hash_table (info
), "_TLS_MODULE_BASE_", true, true, false);
17072 struct bfd_link_hash_entry
*bh
= NULL
;
17073 const struct elf_backend_data
*bed
17074 = get_elf_backend_data (output_bfd
);
17076 if (!(_bfd_generic_link_add_one_symbol
17077 (info
, output_bfd
, "_TLS_MODULE_BASE_", BSF_LOCAL
,
17078 tls_sec
, 0, NULL
, false,
17079 bed
->collect
, &bh
)))
17082 tlsbase
->type
= STT_TLS
;
17083 tlsbase
= (struct elf_link_hash_entry
*)bh
;
17084 tlsbase
->def_regular
= 1;
17085 tlsbase
->other
= STV_HIDDEN
;
17086 (*bed
->elf_backend_hide_symbol
) (info
, tlsbase
, true);
17090 if (htab
->fdpic_p
&& !bfd_link_relocatable (info
)
17091 && !bfd_elf_stack_segment_size (output_bfd
, info
,
17092 "__stacksize", DEFAULT_STACK_SIZE
))
17098 /* Finish up dynamic symbol handling. We set the contents of various
17099 dynamic sections here. */
17102 elf32_arm_finish_dynamic_symbol (bfd
* output_bfd
,
17103 struct bfd_link_info
* info
,
17104 struct elf_link_hash_entry
* h
,
17105 Elf_Internal_Sym
* sym
)
17107 struct elf32_arm_link_hash_table
*htab
;
17108 struct elf32_arm_link_hash_entry
*eh
;
17110 htab
= elf32_arm_hash_table (info
);
17114 eh
= (struct elf32_arm_link_hash_entry
*) h
;
17116 if (h
->plt
.offset
!= (bfd_vma
) -1)
17120 BFD_ASSERT (h
->dynindx
!= -1);
17121 if (! elf32_arm_populate_plt_entry (output_bfd
, info
, &h
->plt
, &eh
->plt
,
17126 if (!h
->def_regular
)
17128 /* Mark the symbol as undefined, rather than as defined in
17129 the .plt section. */
17130 sym
->st_shndx
= SHN_UNDEF
;
17131 /* If the symbol is weak we need to clear the value.
17132 Otherwise, the PLT entry would provide a definition for
17133 the symbol even if the symbol wasn't defined anywhere,
17134 and so the symbol would never be NULL. Leave the value if
17135 there were any relocations where pointer equality matters
17136 (this is a clue for the dynamic linker, to make function
17137 pointer comparisons work between an application and shared
17139 if (!h
->ref_regular_nonweak
|| !h
->pointer_equality_needed
)
17142 else if (eh
->is_iplt
&& eh
->plt
.noncall_refcount
!= 0)
17144 /* At least one non-call relocation references this .iplt entry,
17145 so the .iplt entry is the function's canonical address. */
17146 sym
->st_info
= ELF_ST_INFO (ELF_ST_BIND (sym
->st_info
), STT_FUNC
);
17147 ARM_SET_SYM_BRANCH_TYPE (sym
->st_target_internal
, ST_BRANCH_TO_ARM
);
17148 sym
->st_shndx
= (_bfd_elf_section_from_bfd_section
17149 (output_bfd
, htab
->root
.iplt
->output_section
));
17150 sym
->st_value
= (h
->plt
.offset
17151 + htab
->root
.iplt
->output_section
->vma
17152 + htab
->root
.iplt
->output_offset
);
17159 Elf_Internal_Rela rel
;
17161 /* This symbol needs a copy reloc. Set it up. */
17162 BFD_ASSERT (h
->dynindx
!= -1
17163 && (h
->root
.type
== bfd_link_hash_defined
17164 || h
->root
.type
== bfd_link_hash_defweak
));
17167 rel
.r_offset
= (h
->root
.u
.def
.value
17168 + h
->root
.u
.def
.section
->output_section
->vma
17169 + h
->root
.u
.def
.section
->output_offset
);
17170 rel
.r_info
= ELF32_R_INFO (h
->dynindx
, R_ARM_COPY
);
17171 if (h
->root
.u
.def
.section
== htab
->root
.sdynrelro
)
17172 s
= htab
->root
.sreldynrelro
;
17174 s
= htab
->root
.srelbss
;
17175 elf32_arm_add_dynreloc (output_bfd
, info
, s
, &rel
);
17178 /* Mark _DYNAMIC and _GLOBAL_OFFSET_TABLE_ as absolute. On VxWorks,
17179 and for FDPIC, the _GLOBAL_OFFSET_TABLE_ symbol is not absolute:
17180 it is relative to the ".got" section. */
17181 if (h
== htab
->root
.hdynamic
17183 && htab
->root
.target_os
!= is_vxworks
17184 && h
== htab
->root
.hgot
))
17185 sym
->st_shndx
= SHN_ABS
;
17191 arm_put_trampoline (struct elf32_arm_link_hash_table
*htab
, bfd
*output_bfd
,
17193 const unsigned long *template, unsigned count
)
17197 for (ix
= 0; ix
!= count
; ix
++)
17199 unsigned long insn
= template[ix
];
17201 /* Emit mov pc,rx if bx is not permitted. */
17202 if (htab
->fix_v4bx
== 1 && (insn
& 0x0ffffff0) == 0x012fff10)
17203 insn
= (insn
& 0xf000000f) | 0x01a0f000;
17204 put_arm_insn (htab
, output_bfd
, insn
, (char *)contents
+ ix
*4);
17208 /* Install the special first PLT entry for elf32-arm-nacl. Unlike
17209 other variants, NaCl needs this entry in a static executable's
17210 .iplt too. When we're handling that case, GOT_DISPLACEMENT is
17211 zero. For .iplt really only the last bundle is useful, and .iplt
17212 could have a shorter first entry, with each individual PLT entry's
17213 relative branch calculated differently so it targets the last
17214 bundle instead of the instruction before it (labelled .Lplt_tail
17215 above). But it's simpler to keep the size and layout of PLT0
17216 consistent with the dynamic case, at the cost of some dead code at
17217 the start of .iplt and the one dead store to the stack at the start
17220 arm_nacl_put_plt0 (struct elf32_arm_link_hash_table
*htab
, bfd
*output_bfd
,
17221 asection
*plt
, bfd_vma got_displacement
)
17225 put_arm_insn (htab
, output_bfd
,
17226 elf32_arm_nacl_plt0_entry
[0]
17227 | arm_movw_immediate (got_displacement
),
17228 plt
->contents
+ 0);
17229 put_arm_insn (htab
, output_bfd
,
17230 elf32_arm_nacl_plt0_entry
[1]
17231 | arm_movt_immediate (got_displacement
),
17232 plt
->contents
+ 4);
17234 for (i
= 2; i
< ARRAY_SIZE (elf32_arm_nacl_plt0_entry
); ++i
)
17235 put_arm_insn (htab
, output_bfd
,
17236 elf32_arm_nacl_plt0_entry
[i
],
17237 plt
->contents
+ (i
* 4));
17240 /* Finish up the dynamic sections. */
17243 elf32_arm_finish_dynamic_sections (bfd
* output_bfd
, struct bfd_link_info
* info
)
17248 struct elf32_arm_link_hash_table
*htab
;
17250 htab
= elf32_arm_hash_table (info
);
17254 dynobj
= elf_hash_table (info
)->dynobj
;
17256 sgot
= htab
->root
.sgotplt
;
17257 /* A broken linker script might have discarded the dynamic sections.
17258 Catch this here so that we do not seg-fault later on. */
17259 if (sgot
!= NULL
&& bfd_is_abs_section (sgot
->output_section
))
17261 sdyn
= bfd_get_linker_section (dynobj
, ".dynamic");
17263 if (elf_hash_table (info
)->dynamic_sections_created
)
17266 Elf32_External_Dyn
*dyncon
, *dynconend
;
17268 splt
= htab
->root
.splt
;
17269 BFD_ASSERT (splt
!= NULL
&& sdyn
!= NULL
);
17270 BFD_ASSERT (sgot
!= NULL
);
17272 dyncon
= (Elf32_External_Dyn
*) sdyn
->contents
;
17273 dynconend
= (Elf32_External_Dyn
*) (sdyn
->contents
+ sdyn
->size
);
17275 for (; dyncon
< dynconend
; dyncon
++)
17277 Elf_Internal_Dyn dyn
;
17281 bfd_elf32_swap_dyn_in (dynobj
, dyncon
, &dyn
);
17286 if (htab
->root
.target_os
== is_vxworks
17287 && elf_vxworks_finish_dynamic_entry (output_bfd
, &dyn
))
17288 bfd_elf32_swap_dyn_out (output_bfd
, &dyn
, dyncon
);
17303 name
= RELOC_SECTION (htab
, ".plt");
17305 s
= bfd_get_linker_section (dynobj
, name
);
17309 (_("could not find section %s"), name
);
17310 bfd_set_error (bfd_error_invalid_operation
);
17313 dyn
.d_un
.d_ptr
= s
->output_section
->vma
+ s
->output_offset
;
17314 bfd_elf32_swap_dyn_out (output_bfd
, &dyn
, dyncon
);
17318 s
= htab
->root
.srelplt
;
17319 BFD_ASSERT (s
!= NULL
);
17320 dyn
.d_un
.d_val
= s
->size
;
17321 bfd_elf32_swap_dyn_out (output_bfd
, &dyn
, dyncon
);
17330 case DT_TLSDESC_PLT
:
17331 s
= htab
->root
.splt
;
17332 dyn
.d_un
.d_ptr
= (s
->output_section
->vma
+ s
->output_offset
17333 + htab
->root
.tlsdesc_plt
);
17334 bfd_elf32_swap_dyn_out (output_bfd
, &dyn
, dyncon
);
17337 case DT_TLSDESC_GOT
:
17338 s
= htab
->root
.sgot
;
17339 dyn
.d_un
.d_ptr
= (s
->output_section
->vma
+ s
->output_offset
17340 + htab
->root
.tlsdesc_got
);
17341 bfd_elf32_swap_dyn_out (output_bfd
, &dyn
, dyncon
);
17344 /* Set the bottom bit of DT_INIT/FINI if the
17345 corresponding function is Thumb. */
17347 name
= info
->init_function
;
17350 name
= info
->fini_function
;
17352 /* If it wasn't set by elf_bfd_final_link
17353 then there is nothing to adjust. */
17354 if (dyn
.d_un
.d_val
!= 0)
17356 struct elf_link_hash_entry
* eh
;
17358 eh
= elf_link_hash_lookup (elf_hash_table (info
), name
,
17359 false, false, true);
17361 && ARM_GET_SYM_BRANCH_TYPE (eh
->target_internal
)
17362 == ST_BRANCH_TO_THUMB
)
17364 dyn
.d_un
.d_val
|= 1;
17365 bfd_elf32_swap_dyn_out (output_bfd
, &dyn
, dyncon
);
17372 /* Fill in the first entry in the procedure linkage table. */
17373 if (splt
->size
> 0 && htab
->plt_header_size
)
17375 const bfd_vma
*plt0_entry
;
17376 bfd_vma got_address
, plt_address
, got_displacement
;
17378 /* Calculate the addresses of the GOT and PLT. */
17379 got_address
= sgot
->output_section
->vma
+ sgot
->output_offset
;
17380 plt_address
= splt
->output_section
->vma
+ splt
->output_offset
;
17382 if (htab
->root
.target_os
== is_vxworks
)
17384 /* The VxWorks GOT is relocated by the dynamic linker.
17385 Therefore, we must emit relocations rather than simply
17386 computing the values now. */
17387 Elf_Internal_Rela rel
;
17389 plt0_entry
= elf32_arm_vxworks_exec_plt0_entry
;
17390 put_arm_insn (htab
, output_bfd
, plt0_entry
[0],
17391 splt
->contents
+ 0);
17392 put_arm_insn (htab
, output_bfd
, plt0_entry
[1],
17393 splt
->contents
+ 4);
17394 put_arm_insn (htab
, output_bfd
, plt0_entry
[2],
17395 splt
->contents
+ 8);
17396 bfd_put_32 (output_bfd
, got_address
, splt
->contents
+ 12);
17398 /* Generate a relocation for _GLOBAL_OFFSET_TABLE_. */
17399 rel
.r_offset
= plt_address
+ 12;
17400 rel
.r_info
= ELF32_R_INFO (htab
->root
.hgot
->indx
, R_ARM_ABS32
);
17402 SWAP_RELOC_OUT (htab
) (output_bfd
, &rel
,
17403 htab
->srelplt2
->contents
);
17405 else if (htab
->root
.target_os
== is_nacl
)
17406 arm_nacl_put_plt0 (htab
, output_bfd
, splt
,
17407 got_address
+ 8 - (plt_address
+ 16));
17408 else if (using_thumb_only (htab
))
17410 got_displacement
= got_address
- (plt_address
+ 12);
17412 plt0_entry
= elf32_thumb2_plt0_entry
;
17413 put_arm_insn (htab
, output_bfd
, plt0_entry
[0],
17414 splt
->contents
+ 0);
17415 put_arm_insn (htab
, output_bfd
, plt0_entry
[1],
17416 splt
->contents
+ 4);
17417 put_arm_insn (htab
, output_bfd
, plt0_entry
[2],
17418 splt
->contents
+ 8);
17420 bfd_put_32 (output_bfd
, got_displacement
, splt
->contents
+ 12);
17424 got_displacement
= got_address
- (plt_address
+ 16);
17426 plt0_entry
= elf32_arm_plt0_entry
;
17427 put_arm_insn (htab
, output_bfd
, plt0_entry
[0],
17428 splt
->contents
+ 0);
17429 put_arm_insn (htab
, output_bfd
, plt0_entry
[1],
17430 splt
->contents
+ 4);
17431 put_arm_insn (htab
, output_bfd
, plt0_entry
[2],
17432 splt
->contents
+ 8);
17433 put_arm_insn (htab
, output_bfd
, plt0_entry
[3],
17434 splt
->contents
+ 12);
17436 #ifdef FOUR_WORD_PLT
17437 /* The displacement value goes in the otherwise-unused
17438 last word of the second entry. */
17439 bfd_put_32 (output_bfd
, got_displacement
, splt
->contents
+ 28);
17441 bfd_put_32 (output_bfd
, got_displacement
, splt
->contents
+ 16);
17446 /* UnixWare sets the entsize of .plt to 4, although that doesn't
17447 really seem like the right value. */
17448 if (splt
->output_section
->owner
== output_bfd
)
17449 elf_section_data (splt
->output_section
)->this_hdr
.sh_entsize
= 4;
17451 if (htab
->root
.tlsdesc_plt
)
17453 bfd_vma got_address
17454 = sgot
->output_section
->vma
+ sgot
->output_offset
;
17455 bfd_vma gotplt_address
= (htab
->root
.sgot
->output_section
->vma
17456 + htab
->root
.sgot
->output_offset
);
17457 bfd_vma plt_address
17458 = splt
->output_section
->vma
+ splt
->output_offset
;
17460 arm_put_trampoline (htab
, output_bfd
,
17461 splt
->contents
+ htab
->root
.tlsdesc_plt
,
17462 dl_tlsdesc_lazy_trampoline
, 6);
17464 bfd_put_32 (output_bfd
,
17465 gotplt_address
+ htab
->root
.tlsdesc_got
17466 - (plt_address
+ htab
->root
.tlsdesc_plt
)
17467 - dl_tlsdesc_lazy_trampoline
[6],
17468 splt
->contents
+ htab
->root
.tlsdesc_plt
+ 24);
17469 bfd_put_32 (output_bfd
,
17470 got_address
- (plt_address
+ htab
->root
.tlsdesc_plt
)
17471 - dl_tlsdesc_lazy_trampoline
[7],
17472 splt
->contents
+ htab
->root
.tlsdesc_plt
+ 24 + 4);
17475 if (htab
->tls_trampoline
)
17477 arm_put_trampoline (htab
, output_bfd
,
17478 splt
->contents
+ htab
->tls_trampoline
,
17479 tls_trampoline
, 3);
17480 #ifdef FOUR_WORD_PLT
17481 bfd_put_32 (output_bfd
, 0x00000000,
17482 splt
->contents
+ htab
->tls_trampoline
+ 12);
17486 if (htab
->root
.target_os
== is_vxworks
17487 && !bfd_link_pic (info
)
17488 && htab
->root
.splt
->size
> 0)
17490 /* Correct the .rel(a).plt.unloaded relocations. They will have
17491 incorrect symbol indexes. */
17495 num_plts
= ((htab
->root
.splt
->size
- htab
->plt_header_size
)
17496 / htab
->plt_entry_size
);
17497 p
= htab
->srelplt2
->contents
+ RELOC_SIZE (htab
);
17499 for (; num_plts
; num_plts
--)
17501 Elf_Internal_Rela rel
;
17503 SWAP_RELOC_IN (htab
) (output_bfd
, p
, &rel
);
17504 rel
.r_info
= ELF32_R_INFO (htab
->root
.hgot
->indx
, R_ARM_ABS32
);
17505 SWAP_RELOC_OUT (htab
) (output_bfd
, &rel
, p
);
17506 p
+= RELOC_SIZE (htab
);
17508 SWAP_RELOC_IN (htab
) (output_bfd
, p
, &rel
);
17509 rel
.r_info
= ELF32_R_INFO (htab
->root
.hplt
->indx
, R_ARM_ABS32
);
17510 SWAP_RELOC_OUT (htab
) (output_bfd
, &rel
, p
);
17511 p
+= RELOC_SIZE (htab
);
17516 if (htab
->root
.target_os
== is_nacl
17517 && htab
->root
.iplt
!= NULL
17518 && htab
->root
.iplt
->size
> 0)
17519 /* NaCl uses a special first entry in .iplt too. */
17520 arm_nacl_put_plt0 (htab
, output_bfd
, htab
->root
.iplt
, 0);
17522 /* Fill in the first three entries in the global offset table. */
17525 if (sgot
->size
> 0)
17528 bfd_put_32 (output_bfd
, (bfd_vma
) 0, sgot
->contents
);
17530 bfd_put_32 (output_bfd
,
17531 sdyn
->output_section
->vma
+ sdyn
->output_offset
,
17533 bfd_put_32 (output_bfd
, (bfd_vma
) 0, sgot
->contents
+ 4);
17534 bfd_put_32 (output_bfd
, (bfd_vma
) 0, sgot
->contents
+ 8);
17537 elf_section_data (sgot
->output_section
)->this_hdr
.sh_entsize
= 4;
17540 /* At the very end of the .rofixup section is a pointer to the GOT. */
17541 if (htab
->fdpic_p
&& htab
->srofixup
!= NULL
)
17543 struct elf_link_hash_entry
*hgot
= htab
->root
.hgot
;
17545 bfd_vma got_value
= hgot
->root
.u
.def
.value
17546 + hgot
->root
.u
.def
.section
->output_section
->vma
17547 + hgot
->root
.u
.def
.section
->output_offset
;
17549 arm_elf_add_rofixup (output_bfd
, htab
->srofixup
, got_value
);
17551 /* Make sure we allocated and generated the same number of fixups. */
17552 BFD_ASSERT (htab
->srofixup
->reloc_count
* 4 == htab
->srofixup
->size
);
17559 elf32_arm_init_file_header (bfd
*abfd
, struct bfd_link_info
*link_info
)
17561 Elf_Internal_Ehdr
* i_ehdrp
; /* ELF file header, internal form. */
17562 struct elf32_arm_link_hash_table
*globals
;
17563 struct elf_segment_map
*m
;
17565 if (!_bfd_elf_init_file_header (abfd
, link_info
))
17568 i_ehdrp
= elf_elfheader (abfd
);
17570 if (EF_ARM_EABI_VERSION (i_ehdrp
->e_flags
) == EF_ARM_EABI_UNKNOWN
)
17571 i_ehdrp
->e_ident
[EI_OSABI
] = ELFOSABI_ARM
;
17572 i_ehdrp
->e_ident
[EI_ABIVERSION
] = ARM_ELF_ABI_VERSION
;
17576 globals
= elf32_arm_hash_table (link_info
);
17577 if (globals
!= NULL
&& globals
->byteswap_code
)
17578 i_ehdrp
->e_flags
|= EF_ARM_BE8
;
17580 if (globals
->fdpic_p
)
17581 i_ehdrp
->e_ident
[EI_OSABI
] |= ELFOSABI_ARM_FDPIC
;
17584 if (EF_ARM_EABI_VERSION (i_ehdrp
->e_flags
) == EF_ARM_EABI_VER5
17585 && ((i_ehdrp
->e_type
== ET_DYN
) || (i_ehdrp
->e_type
== ET_EXEC
)))
17587 int abi
= bfd_elf_get_obj_attr_int (abfd
, OBJ_ATTR_PROC
, Tag_ABI_VFP_args
);
17588 if (abi
== AEABI_VFP_args_vfp
)
17589 i_ehdrp
->e_flags
|= EF_ARM_ABI_FLOAT_HARD
;
17591 i_ehdrp
->e_flags
|= EF_ARM_ABI_FLOAT_SOFT
;
17594 /* Scan segment to set p_flags attribute if it contains only sections with
17595 SHF_ARM_PURECODE flag. */
17596 for (m
= elf_seg_map (abfd
); m
!= NULL
; m
= m
->next
)
17602 for (j
= 0; j
< m
->count
; j
++)
17604 if (!(elf_section_flags (m
->sections
[j
]) & SHF_ARM_PURECODE
))
17610 m
->p_flags_valid
= 1;
17616 static enum elf_reloc_type_class
17617 elf32_arm_reloc_type_class (const struct bfd_link_info
*info ATTRIBUTE_UNUSED
,
17618 const asection
*rel_sec ATTRIBUTE_UNUSED
,
17619 const Elf_Internal_Rela
*rela
)
17621 switch ((int) ELF32_R_TYPE (rela
->r_info
))
17623 case R_ARM_RELATIVE
:
17624 return reloc_class_relative
;
17625 case R_ARM_JUMP_SLOT
:
17626 return reloc_class_plt
;
17628 return reloc_class_copy
;
17629 case R_ARM_IRELATIVE
:
17630 return reloc_class_ifunc
;
17632 return reloc_class_normal
;
17637 arm_final_write_processing (bfd
*abfd
)
17639 bfd_arm_update_notes (abfd
, ARM_NOTE_SECTION
);
17643 elf32_arm_final_write_processing (bfd
*abfd
)
17645 arm_final_write_processing (abfd
);
17646 return _bfd_elf_final_write_processing (abfd
);
17649 /* Return TRUE if this is an unwinding table entry. */
17652 is_arm_elf_unwind_section_name (bfd
* abfd ATTRIBUTE_UNUSED
, const char * name
)
17654 return (startswith (name
, ELF_STRING_ARM_unwind
)
17655 || startswith (name
, ELF_STRING_ARM_unwind_once
));
17659 /* Set the type and flags for an ARM section. We do this by
17660 the section name, which is a hack, but ought to work. */
17663 elf32_arm_fake_sections (bfd
* abfd
, Elf_Internal_Shdr
* hdr
, asection
* sec
)
17667 name
= bfd_section_name (sec
);
17669 if (is_arm_elf_unwind_section_name (abfd
, name
))
17671 hdr
->sh_type
= SHT_ARM_EXIDX
;
17672 hdr
->sh_flags
|= SHF_LINK_ORDER
;
17675 if (sec
->flags
& SEC_ELF_PURECODE
)
17676 hdr
->sh_flags
|= SHF_ARM_PURECODE
;
17681 /* Handle an ARM specific section when reading an object file. This is
17682 called when bfd_section_from_shdr finds a section with an unknown
17686 elf32_arm_section_from_shdr (bfd
*abfd
,
17687 Elf_Internal_Shdr
* hdr
,
17691 /* There ought to be a place to keep ELF backend specific flags, but
17692 at the moment there isn't one. We just keep track of the
17693 sections by their name, instead. Fortunately, the ABI gives
17694 names for all the ARM specific sections, so we will probably get
17696 switch (hdr
->sh_type
)
17698 case SHT_ARM_EXIDX
:
17699 case SHT_ARM_PREEMPTMAP
:
17700 case SHT_ARM_ATTRIBUTES
:
17707 if (! _bfd_elf_make_section_from_shdr (abfd
, hdr
, name
, shindex
))
17713 static _arm_elf_section_data
*
17714 get_arm_elf_section_data (asection
* sec
)
17716 if (sec
&& sec
->owner
&& is_arm_elf (sec
->owner
))
17717 return elf32_arm_section_data (sec
);
17725 struct bfd_link_info
*info
;
17728 int (*func
) (void *, const char *, Elf_Internal_Sym
*,
17729 asection
*, struct elf_link_hash_entry
*);
17730 } output_arch_syminfo
;
17732 enum map_symbol_type
17740 /* Output a single mapping symbol. */
17743 elf32_arm_output_map_sym (output_arch_syminfo
*osi
,
17744 enum map_symbol_type type
,
17747 static const char *names
[3] = {"$a", "$t", "$d"};
17748 Elf_Internal_Sym sym
;
17750 sym
.st_value
= osi
->sec
->output_section
->vma
17751 + osi
->sec
->output_offset
17755 sym
.st_info
= ELF_ST_INFO (STB_LOCAL
, STT_NOTYPE
);
17756 sym
.st_shndx
= osi
->sec_shndx
;
17757 sym
.st_target_internal
= 0;
17758 elf32_arm_section_map_add (osi
->sec
, names
[type
][1], offset
);
17759 return osi
->func (osi
->flaginfo
, names
[type
], &sym
, osi
->sec
, NULL
) == 1;
17762 /* Output mapping symbols for the PLT entry described by ROOT_PLT and ARM_PLT.
17763 IS_IPLT_ENTRY_P says whether the PLT is in .iplt rather than .plt. */
17766 elf32_arm_output_plt_map_1 (output_arch_syminfo
*osi
,
17767 bool is_iplt_entry_p
,
17768 union gotplt_union
*root_plt
,
17769 struct arm_plt_info
*arm_plt
)
17771 struct elf32_arm_link_hash_table
*htab
;
17772 bfd_vma addr
, plt_header_size
;
17774 if (root_plt
->offset
== (bfd_vma
) -1)
17777 htab
= elf32_arm_hash_table (osi
->info
);
17781 if (is_iplt_entry_p
)
17783 osi
->sec
= htab
->root
.iplt
;
17784 plt_header_size
= 0;
17788 osi
->sec
= htab
->root
.splt
;
17789 plt_header_size
= htab
->plt_header_size
;
17791 osi
->sec_shndx
= (_bfd_elf_section_from_bfd_section
17792 (osi
->info
->output_bfd
, osi
->sec
->output_section
));
17794 addr
= root_plt
->offset
& -2;
17795 if (htab
->root
.target_os
== is_vxworks
)
17797 if (!elf32_arm_output_map_sym (osi
, ARM_MAP_ARM
, addr
))
17799 if (!elf32_arm_output_map_sym (osi
, ARM_MAP_DATA
, addr
+ 8))
17801 if (!elf32_arm_output_map_sym (osi
, ARM_MAP_ARM
, addr
+ 12))
17803 if (!elf32_arm_output_map_sym (osi
, ARM_MAP_DATA
, addr
+ 20))
17806 else if (htab
->root
.target_os
== is_nacl
)
17808 if (!elf32_arm_output_map_sym (osi
, ARM_MAP_ARM
, addr
))
17811 else if (htab
->fdpic_p
)
17813 enum map_symbol_type type
= using_thumb_only (htab
)
17817 if (elf32_arm_plt_needs_thumb_stub_p (osi
->info
, arm_plt
))
17818 if (!elf32_arm_output_map_sym (osi
, ARM_MAP_THUMB
, addr
- 4))
17820 if (!elf32_arm_output_map_sym (osi
, type
, addr
))
17822 if (!elf32_arm_output_map_sym (osi
, ARM_MAP_DATA
, addr
+ 16))
17824 if (htab
->plt_entry_size
== 4 * ARRAY_SIZE (elf32_arm_fdpic_plt_entry
))
17825 if (!elf32_arm_output_map_sym (osi
, type
, addr
+ 24))
17828 else if (using_thumb_only (htab
))
17830 if (!elf32_arm_output_map_sym (osi
, ARM_MAP_THUMB
, addr
))
17837 thumb_stub_p
= elf32_arm_plt_needs_thumb_stub_p (osi
->info
, arm_plt
);
17840 if (!elf32_arm_output_map_sym (osi
, ARM_MAP_THUMB
, addr
- 4))
17843 #ifdef FOUR_WORD_PLT
17844 if (!elf32_arm_output_map_sym (osi
, ARM_MAP_ARM
, addr
))
17846 if (!elf32_arm_output_map_sym (osi
, ARM_MAP_DATA
, addr
+ 12))
17849 /* A three-word PLT with no Thumb thunk contains only Arm code,
17850 so only need to output a mapping symbol for the first PLT entry and
17851 entries with thumb thunks. */
17852 if (thumb_stub_p
|| addr
== plt_header_size
)
17854 if (!elf32_arm_output_map_sym (osi
, ARM_MAP_ARM
, addr
))
17863 /* Output mapping symbols for PLT entries associated with H. */
17866 elf32_arm_output_plt_map (struct elf_link_hash_entry
*h
, void *inf
)
17868 output_arch_syminfo
*osi
= (output_arch_syminfo
*) inf
;
17869 struct elf32_arm_link_hash_entry
*eh
;
17871 if (h
->root
.type
== bfd_link_hash_indirect
)
17874 if (h
->root
.type
== bfd_link_hash_warning
)
17875 /* When warning symbols are created, they **replace** the "real"
17876 entry in the hash table, thus we never get to see the real
17877 symbol in a hash traversal. So look at it now. */
17878 h
= (struct elf_link_hash_entry
*) h
->root
.u
.i
.link
;
17880 eh
= (struct elf32_arm_link_hash_entry
*) h
;
17881 return elf32_arm_output_plt_map_1 (osi
, SYMBOL_CALLS_LOCAL (osi
->info
, h
),
17882 &h
->plt
, &eh
->plt
);
17885 /* Bind a veneered symbol to its veneer identified by its hash entry
17886 STUB_ENTRY. The veneered location thus loose its symbol. */
17889 arm_stub_claim_sym (struct elf32_arm_stub_hash_entry
*stub_entry
)
17891 struct elf32_arm_link_hash_entry
*hash
= stub_entry
->h
;
17894 hash
->root
.root
.u
.def
.section
= stub_entry
->stub_sec
;
17895 hash
->root
.root
.u
.def
.value
= stub_entry
->stub_offset
;
17896 hash
->root
.size
= stub_entry
->stub_size
;
17899 /* Output a single local symbol for a generated stub. */
17902 elf32_arm_output_stub_sym (output_arch_syminfo
*osi
, const char *name
,
17903 bfd_vma offset
, bfd_vma size
)
17905 Elf_Internal_Sym sym
;
17907 sym
.st_value
= osi
->sec
->output_section
->vma
17908 + osi
->sec
->output_offset
17910 sym
.st_size
= size
;
17912 sym
.st_info
= ELF_ST_INFO (STB_LOCAL
, STT_FUNC
);
17913 sym
.st_shndx
= osi
->sec_shndx
;
17914 sym
.st_target_internal
= 0;
17915 return osi
->func (osi
->flaginfo
, name
, &sym
, osi
->sec
, NULL
) == 1;
17919 arm_map_one_stub (struct bfd_hash_entry
* gen_entry
,
17922 struct elf32_arm_stub_hash_entry
*stub_entry
;
17923 asection
*stub_sec
;
17926 output_arch_syminfo
*osi
;
17927 const insn_sequence
*template_sequence
;
17928 enum stub_insn_type prev_type
;
17931 enum map_symbol_type sym_type
;
17933 /* Massage our args to the form they really have. */
17934 stub_entry
= (struct elf32_arm_stub_hash_entry
*) gen_entry
;
17935 osi
= (output_arch_syminfo
*) in_arg
;
17937 stub_sec
= stub_entry
->stub_sec
;
17939 /* Ensure this stub is attached to the current section being
17941 if (stub_sec
!= osi
->sec
)
17944 addr
= (bfd_vma
) stub_entry
->stub_offset
;
17945 template_sequence
= stub_entry
->stub_template
;
17947 if (arm_stub_sym_claimed (stub_entry
->stub_type
))
17948 arm_stub_claim_sym (stub_entry
);
17951 stub_name
= stub_entry
->output_name
;
17952 switch (template_sequence
[0].type
)
17955 if (!elf32_arm_output_stub_sym (osi
, stub_name
, addr
,
17956 stub_entry
->stub_size
))
17961 if (!elf32_arm_output_stub_sym (osi
, stub_name
, addr
| 1,
17962 stub_entry
->stub_size
))
17971 prev_type
= DATA_TYPE
;
17973 for (i
= 0; i
< stub_entry
->stub_template_size
; i
++)
17975 switch (template_sequence
[i
].type
)
17978 sym_type
= ARM_MAP_ARM
;
17983 sym_type
= ARM_MAP_THUMB
;
17987 sym_type
= ARM_MAP_DATA
;
17995 if (template_sequence
[i
].type
!= prev_type
)
17997 prev_type
= template_sequence
[i
].type
;
17998 if (!elf32_arm_output_map_sym (osi
, sym_type
, addr
+ size
))
18002 switch (template_sequence
[i
].type
)
18026 /* Output mapping symbols for linker generated sections,
18027 and for those data-only sections that do not have a
18031 elf32_arm_output_arch_local_syms (bfd
*output_bfd
,
18032 struct bfd_link_info
*info
,
18034 int (*func
) (void *, const char *,
18035 Elf_Internal_Sym
*,
18037 struct elf_link_hash_entry
*))
18039 output_arch_syminfo osi
;
18040 struct elf32_arm_link_hash_table
*htab
;
18042 bfd_size_type size
;
18045 htab
= elf32_arm_hash_table (info
);
18049 check_use_blx (htab
);
18051 osi
.flaginfo
= flaginfo
;
18055 /* Add a $d mapping symbol to data-only sections that
18056 don't have any mapping symbol. This may result in (harmless) redundant
18057 mapping symbols. */
18058 for (input_bfd
= info
->input_bfds
;
18060 input_bfd
= input_bfd
->link
.next
)
18062 if ((input_bfd
->flags
& (BFD_LINKER_CREATED
| HAS_SYMS
)) == HAS_SYMS
)
18063 for (osi
.sec
= input_bfd
->sections
;
18065 osi
.sec
= osi
.sec
->next
)
18067 if (osi
.sec
->output_section
!= NULL
18068 && ((osi
.sec
->output_section
->flags
& (SEC_ALLOC
| SEC_CODE
))
18070 && (osi
.sec
->flags
& (SEC_HAS_CONTENTS
| SEC_LINKER_CREATED
))
18071 == SEC_HAS_CONTENTS
18072 && get_arm_elf_section_data (osi
.sec
) != NULL
18073 && get_arm_elf_section_data (osi
.sec
)->mapcount
== 0
18074 && osi
.sec
->size
> 0
18075 && (osi
.sec
->flags
& SEC_EXCLUDE
) == 0)
18077 osi
.sec_shndx
= _bfd_elf_section_from_bfd_section
18078 (output_bfd
, osi
.sec
->output_section
);
18079 if (osi
.sec_shndx
!= (int)SHN_BAD
)
18080 elf32_arm_output_map_sym (&osi
, ARM_MAP_DATA
, 0);
18085 /* ARM->Thumb glue. */
18086 if (htab
->arm_glue_size
> 0)
18088 osi
.sec
= bfd_get_linker_section (htab
->bfd_of_glue_owner
,
18089 ARM2THUMB_GLUE_SECTION_NAME
);
18091 osi
.sec_shndx
= _bfd_elf_section_from_bfd_section
18092 (output_bfd
, osi
.sec
->output_section
);
18093 if (bfd_link_pic (info
) || htab
->root
.is_relocatable_executable
18094 || htab
->pic_veneer
)
18095 size
= ARM2THUMB_PIC_GLUE_SIZE
;
18096 else if (htab
->use_blx
)
18097 size
= ARM2THUMB_V5_STATIC_GLUE_SIZE
;
18099 size
= ARM2THUMB_STATIC_GLUE_SIZE
;
18101 for (offset
= 0; offset
< htab
->arm_glue_size
; offset
+= size
)
18103 elf32_arm_output_map_sym (&osi
, ARM_MAP_ARM
, offset
);
18104 elf32_arm_output_map_sym (&osi
, ARM_MAP_DATA
, offset
+ size
- 4);
18108 /* Thumb->ARM glue. */
18109 if (htab
->thumb_glue_size
> 0)
18111 osi
.sec
= bfd_get_linker_section (htab
->bfd_of_glue_owner
,
18112 THUMB2ARM_GLUE_SECTION_NAME
);
18114 osi
.sec_shndx
= _bfd_elf_section_from_bfd_section
18115 (output_bfd
, osi
.sec
->output_section
);
18116 size
= THUMB2ARM_GLUE_SIZE
;
18118 for (offset
= 0; offset
< htab
->thumb_glue_size
; offset
+= size
)
18120 elf32_arm_output_map_sym (&osi
, ARM_MAP_THUMB
, offset
);
18121 elf32_arm_output_map_sym (&osi
, ARM_MAP_ARM
, offset
+ 4);
18125 /* ARMv4 BX veneers. */
18126 if (htab
->bx_glue_size
> 0)
18128 osi
.sec
= bfd_get_linker_section (htab
->bfd_of_glue_owner
,
18129 ARM_BX_GLUE_SECTION_NAME
);
18131 osi
.sec_shndx
= _bfd_elf_section_from_bfd_section
18132 (output_bfd
, osi
.sec
->output_section
);
18134 elf32_arm_output_map_sym (&osi
, ARM_MAP_ARM
, 0);
18137 /* Long calls stubs. */
18138 if (htab
->stub_bfd
&& htab
->stub_bfd
->sections
)
18140 asection
* stub_sec
;
18142 for (stub_sec
= htab
->stub_bfd
->sections
;
18144 stub_sec
= stub_sec
->next
)
18146 /* Ignore non-stub sections. */
18147 if (!strstr (stub_sec
->name
, STUB_SUFFIX
))
18150 osi
.sec
= stub_sec
;
18152 osi
.sec_shndx
= _bfd_elf_section_from_bfd_section
18153 (output_bfd
, osi
.sec
->output_section
);
18155 bfd_hash_traverse (&htab
->stub_hash_table
, arm_map_one_stub
, &osi
);
18159 /* Finally, output mapping symbols for the PLT. */
18160 if (htab
->root
.splt
&& htab
->root
.splt
->size
> 0)
18162 osi
.sec
= htab
->root
.splt
;
18163 osi
.sec_shndx
= (_bfd_elf_section_from_bfd_section
18164 (output_bfd
, osi
.sec
->output_section
));
18166 /* Output mapping symbols for the plt header. */
18167 if (htab
->root
.target_os
== is_vxworks
)
18169 /* VxWorks shared libraries have no PLT header. */
18170 if (!bfd_link_pic (info
))
18172 if (!elf32_arm_output_map_sym (&osi
, ARM_MAP_ARM
, 0))
18174 if (!elf32_arm_output_map_sym (&osi
, ARM_MAP_DATA
, 12))
18178 else if (htab
->root
.target_os
== is_nacl
)
18180 if (!elf32_arm_output_map_sym (&osi
, ARM_MAP_ARM
, 0))
18183 else if (using_thumb_only (htab
) && !htab
->fdpic_p
)
18185 if (!elf32_arm_output_map_sym (&osi
, ARM_MAP_THUMB
, 0))
18187 if (!elf32_arm_output_map_sym (&osi
, ARM_MAP_DATA
, 12))
18189 if (!elf32_arm_output_map_sym (&osi
, ARM_MAP_THUMB
, 16))
18192 else if (!htab
->fdpic_p
)
18194 if (!elf32_arm_output_map_sym (&osi
, ARM_MAP_ARM
, 0))
18196 #ifndef FOUR_WORD_PLT
18197 if (!elf32_arm_output_map_sym (&osi
, ARM_MAP_DATA
, 16))
18202 if (htab
->root
.target_os
== is_nacl
18204 && htab
->root
.iplt
->size
> 0)
18206 /* NaCl uses a special first entry in .iplt too. */
18207 osi
.sec
= htab
->root
.iplt
;
18208 osi
.sec_shndx
= (_bfd_elf_section_from_bfd_section
18209 (output_bfd
, osi
.sec
->output_section
));
18210 if (!elf32_arm_output_map_sym (&osi
, ARM_MAP_ARM
, 0))
18213 if ((htab
->root
.splt
&& htab
->root
.splt
->size
> 0)
18214 || (htab
->root
.iplt
&& htab
->root
.iplt
->size
> 0))
18216 elf_link_hash_traverse (&htab
->root
, elf32_arm_output_plt_map
, &osi
);
18217 for (input_bfd
= info
->input_bfds
;
18219 input_bfd
= input_bfd
->link
.next
)
18221 struct arm_local_iplt_info
**local_iplt
;
18222 unsigned int i
, num_syms
;
18224 local_iplt
= elf32_arm_local_iplt (input_bfd
);
18225 if (local_iplt
!= NULL
)
18227 num_syms
= elf_symtab_hdr (input_bfd
).sh_info
;
18228 if (num_syms
> elf32_arm_num_entries (input_bfd
))
18230 _bfd_error_handler (_("\
18231 %pB: Number of symbols in input file has increased from %lu to %u\n"),
18233 (unsigned long) elf32_arm_num_entries (input_bfd
),
18237 for (i
= 0; i
< num_syms
; i
++)
18238 if (local_iplt
[i
] != NULL
18239 && !elf32_arm_output_plt_map_1 (&osi
, true,
18240 &local_iplt
[i
]->root
,
18241 &local_iplt
[i
]->arm
))
18246 if (htab
->root
.tlsdesc_plt
!= 0)
18248 /* Mapping symbols for the lazy tls trampoline. */
18249 if (!elf32_arm_output_map_sym (&osi
, ARM_MAP_ARM
,
18250 htab
->root
.tlsdesc_plt
))
18253 if (!elf32_arm_output_map_sym (&osi
, ARM_MAP_DATA
,
18254 htab
->root
.tlsdesc_plt
+ 24))
18257 if (htab
->tls_trampoline
!= 0)
18259 /* Mapping symbols for the tls trampoline. */
18260 if (!elf32_arm_output_map_sym (&osi
, ARM_MAP_ARM
, htab
->tls_trampoline
))
18262 #ifdef FOUR_WORD_PLT
18263 if (!elf32_arm_output_map_sym (&osi
, ARM_MAP_DATA
,
18264 htab
->tls_trampoline
+ 12))
18272 /* Filter normal symbols of CMSE entry functions of ABFD to include in
18273 the import library. All SYMCOUNT symbols of ABFD can be examined
18274 from their pointers in SYMS. Pointers of symbols to keep should be
18275 stored continuously at the beginning of that array.
18277 Returns the number of symbols to keep. */
18279 static unsigned int
18280 elf32_arm_filter_cmse_symbols (bfd
*abfd ATTRIBUTE_UNUSED
,
18281 struct bfd_link_info
*info
,
18282 asymbol
**syms
, long symcount
)
18286 long src_count
, dst_count
= 0;
18287 struct elf32_arm_link_hash_table
*htab
;
18289 htab
= elf32_arm_hash_table (info
);
18290 if (!htab
->stub_bfd
|| !htab
->stub_bfd
->sections
)
18294 cmse_name
= (char *) bfd_malloc (maxnamelen
);
18295 BFD_ASSERT (cmse_name
);
18297 for (src_count
= 0; src_count
< symcount
; src_count
++)
18299 struct elf32_arm_link_hash_entry
*cmse_hash
;
18305 sym
= syms
[src_count
];
18306 flags
= sym
->flags
;
18307 name
= (char *) bfd_asymbol_name (sym
);
18309 if ((flags
& BSF_FUNCTION
) != BSF_FUNCTION
)
18311 if (!(flags
& (BSF_GLOBAL
| BSF_WEAK
)))
18314 namelen
= strlen (name
) + sizeof (CMSE_PREFIX
) + 1;
18315 if (namelen
> maxnamelen
)
18317 cmse_name
= (char *)
18318 bfd_realloc (cmse_name
, namelen
);
18319 maxnamelen
= namelen
;
18321 snprintf (cmse_name
, maxnamelen
, "%s%s", CMSE_PREFIX
, name
);
18322 cmse_hash
= (struct elf32_arm_link_hash_entry
*)
18323 elf_link_hash_lookup (&(htab
)->root
, cmse_name
, false, false, true);
18326 || (cmse_hash
->root
.root
.type
!= bfd_link_hash_defined
18327 && cmse_hash
->root
.root
.type
!= bfd_link_hash_defweak
)
18328 || cmse_hash
->root
.type
!= STT_FUNC
)
18331 syms
[dst_count
++] = sym
;
18335 syms
[dst_count
] = NULL
;
18340 /* Filter symbols of ABFD to include in the import library. All
18341 SYMCOUNT symbols of ABFD can be examined from their pointers in
18342 SYMS. Pointers of symbols to keep should be stored continuously at
18343 the beginning of that array.
18345 Returns the number of symbols to keep. */
18347 static unsigned int
18348 elf32_arm_filter_implib_symbols (bfd
*abfd ATTRIBUTE_UNUSED
,
18349 struct bfd_link_info
*info
,
18350 asymbol
**syms
, long symcount
)
18352 struct elf32_arm_link_hash_table
*globals
= elf32_arm_hash_table (info
);
18354 /* Requirement 8 of "ARM v8-M Security Extensions: Requirements on
18355 Development Tools" (ARM-ECM-0359818) mandates Secure Gateway import
18356 library to be a relocatable object file. */
18357 BFD_ASSERT (!(bfd_get_file_flags (info
->out_implib_bfd
) & EXEC_P
));
18358 if (globals
->cmse_implib
)
18359 return elf32_arm_filter_cmse_symbols (abfd
, info
, syms
, symcount
);
18361 return _bfd_elf_filter_global_symbols (abfd
, info
, syms
, symcount
);
18364 /* Allocate target specific section data. */
18367 elf32_arm_new_section_hook (bfd
*abfd
, asection
*sec
)
18369 if (!sec
->used_by_bfd
)
18371 _arm_elf_section_data
*sdata
;
18372 size_t amt
= sizeof (*sdata
);
18374 sdata
= (_arm_elf_section_data
*) bfd_zalloc (abfd
, amt
);
18377 sec
->used_by_bfd
= sdata
;
18380 return _bfd_elf_new_section_hook (abfd
, sec
);
18384 /* Used to order a list of mapping symbols by address. */
18387 elf32_arm_compare_mapping (const void * a
, const void * b
)
18389 const elf32_arm_section_map
*amap
= (const elf32_arm_section_map
*) a
;
18390 const elf32_arm_section_map
*bmap
= (const elf32_arm_section_map
*) b
;
18392 if (amap
->vma
> bmap
->vma
)
18394 else if (amap
->vma
< bmap
->vma
)
18396 else if (amap
->type
> bmap
->type
)
18397 /* Ensure results do not depend on the host qsort for objects with
18398 multiple mapping symbols at the same address by sorting on type
18401 else if (amap
->type
< bmap
->type
)
18407 /* Add OFFSET to lower 31 bits of ADDR, leaving other bits unmodified. */
18409 static unsigned long
18410 offset_prel31 (unsigned long addr
, bfd_vma offset
)
18412 return (addr
& ~0x7ffffffful
) | ((addr
+ offset
) & 0x7ffffffful
);
18415 /* Copy an .ARM.exidx table entry, adding OFFSET to (applied) PREL31
18419 copy_exidx_entry (bfd
*output_bfd
, bfd_byte
*to
, bfd_byte
*from
, bfd_vma offset
)
18421 unsigned long first_word
= bfd_get_32 (output_bfd
, from
);
18422 unsigned long second_word
= bfd_get_32 (output_bfd
, from
+ 4);
18424 /* High bit of first word is supposed to be zero. */
18425 if ((first_word
& 0x80000000ul
) == 0)
18426 first_word
= offset_prel31 (first_word
, offset
);
18428 /* If the high bit of the first word is clear, and the bit pattern is not 0x1
18429 (EXIDX_CANTUNWIND), this is an offset to an .ARM.extab entry. */
18430 if ((second_word
!= 0x1) && ((second_word
& 0x80000000ul
) == 0))
18431 second_word
= offset_prel31 (second_word
, offset
);
18433 bfd_put_32 (output_bfd
, first_word
, to
);
18434 bfd_put_32 (output_bfd
, second_word
, to
+ 4);
18437 /* Data for make_branch_to_a8_stub(). */
18439 struct a8_branch_to_stub_data
18441 asection
*writing_section
;
18442 bfd_byte
*contents
;
18446 /* Helper to insert branches to Cortex-A8 erratum stubs in the right
18447 places for a particular section. */
18450 make_branch_to_a8_stub (struct bfd_hash_entry
*gen_entry
,
18453 struct elf32_arm_stub_hash_entry
*stub_entry
;
18454 struct a8_branch_to_stub_data
*data
;
18455 bfd_byte
*contents
;
18456 unsigned long branch_insn
;
18457 bfd_vma veneered_insn_loc
, veneer_entry_loc
;
18458 bfd_signed_vma branch_offset
;
18462 stub_entry
= (struct elf32_arm_stub_hash_entry
*) gen_entry
;
18463 data
= (struct a8_branch_to_stub_data
*) in_arg
;
18465 if (stub_entry
->target_section
!= data
->writing_section
18466 || stub_entry
->stub_type
< arm_stub_a8_veneer_lwm
)
18469 contents
= data
->contents
;
18471 /* We use target_section as Cortex-A8 erratum workaround stubs are only
18472 generated when both source and target are in the same section. */
18473 veneered_insn_loc
= stub_entry
->target_section
->output_section
->vma
18474 + stub_entry
->target_section
->output_offset
18475 + stub_entry
->source_value
;
18477 veneer_entry_loc
= stub_entry
->stub_sec
->output_section
->vma
18478 + stub_entry
->stub_sec
->output_offset
18479 + stub_entry
->stub_offset
;
18481 if (stub_entry
->stub_type
== arm_stub_a8_veneer_blx
)
18482 veneered_insn_loc
&= ~3u;
18484 branch_offset
= veneer_entry_loc
- veneered_insn_loc
- 4;
18486 abfd
= stub_entry
->target_section
->owner
;
18487 loc
= stub_entry
->source_value
;
18489 /* We attempt to avoid this condition by setting stubs_always_after_branch
18490 in elf32_arm_size_stubs if we've enabled the Cortex-A8 erratum workaround.
18491 This check is just to be on the safe side... */
18492 if ((veneered_insn_loc
& ~0xfff) == (veneer_entry_loc
& ~0xfff))
18494 _bfd_error_handler (_("%pB: error: Cortex-A8 erratum stub is "
18495 "allocated in unsafe location"), abfd
);
18499 switch (stub_entry
->stub_type
)
18501 case arm_stub_a8_veneer_b
:
18502 case arm_stub_a8_veneer_b_cond
:
18503 branch_insn
= 0xf0009000;
18506 case arm_stub_a8_veneer_blx
:
18507 branch_insn
= 0xf000e800;
18510 case arm_stub_a8_veneer_bl
:
18512 unsigned int i1
, j1
, i2
, j2
, s
;
18514 branch_insn
= 0xf000d000;
18517 if (branch_offset
< -16777216 || branch_offset
> 16777214)
18519 /* There's not much we can do apart from complain if this
18521 _bfd_error_handler (_("%pB: error: Cortex-A8 erratum stub out "
18522 "of range (input file too large)"), abfd
);
18526 /* i1 = not(j1 eor s), so:
18528 j1 = (not i1) eor s. */
18530 branch_insn
|= (branch_offset
>> 1) & 0x7ff;
18531 branch_insn
|= ((branch_offset
>> 12) & 0x3ff) << 16;
18532 i2
= (branch_offset
>> 22) & 1;
18533 i1
= (branch_offset
>> 23) & 1;
18534 s
= (branch_offset
>> 24) & 1;
18537 branch_insn
|= j2
<< 11;
18538 branch_insn
|= j1
<< 13;
18539 branch_insn
|= s
<< 26;
18548 bfd_put_16 (abfd
, (branch_insn
>> 16) & 0xffff, &contents
[loc
]);
18549 bfd_put_16 (abfd
, branch_insn
& 0xffff, &contents
[loc
+ 2]);
18554 /* Beginning of stm32l4xx work-around. */
18556 /* Functions encoding instructions necessary for the emission of the
18557 fix-stm32l4xx-629360.
18558 Encoding is extracted from the
18559 ARM (C) Architecture Reference Manual
18560 ARMv7-A and ARMv7-R edition
18561 ARM DDI 0406C.b (ID072512). */
18563 static inline bfd_vma
18564 create_instruction_branch_absolute (int branch_offset
)
18566 /* A8.8.18 B (A8-334)
18567 B target_address (Encoding T4). */
18568 /* 1111 - 0Sii - iiii - iiii - 10J1 - Jiii - iiii - iiii. */
18569 /* jump offset is: S:I1:I2:imm10:imm11:0. */
18570 /* with : I1 = NOT (J1 EOR S) I2 = NOT (J2 EOR S). */
18572 int s
= ((branch_offset
& 0x1000000) >> 24);
18573 int j1
= s
^ !((branch_offset
& 0x800000) >> 23);
18574 int j2
= s
^ !((branch_offset
& 0x400000) >> 22);
18576 if (branch_offset
< -(1 << 24) || branch_offset
>= (1 << 24))
18577 BFD_ASSERT (0 && "Error: branch out of range. Cannot create branch.");
18579 bfd_vma patched_inst
= 0xf0009000
18581 | (((unsigned long) (branch_offset
) >> 12) & 0x3ff) << 16 /* imm10. */
18582 | j1
<< 13 /* J1. */
18583 | j2
<< 11 /* J2. */
18584 | (((unsigned long) (branch_offset
) >> 1) & 0x7ff); /* imm11. */
18586 return patched_inst
;
18589 static inline bfd_vma
18590 create_instruction_ldmia (int base_reg
, int wback
, int reg_mask
)
18592 /* A8.8.57 LDM/LDMIA/LDMFD (A8-396)
18593 LDMIA Rn!, {Ra, Rb, Rc, ...} (Encoding T2). */
18594 bfd_vma patched_inst
= 0xe8900000
18595 | (/*W=*/wback
<< 21)
18597 | (reg_mask
& 0x0000ffff);
18599 return patched_inst
;
18602 static inline bfd_vma
18603 create_instruction_ldmdb (int base_reg
, int wback
, int reg_mask
)
18605 /* A8.8.60 LDMDB/LDMEA (A8-402)
18606 LDMDB Rn!, {Ra, Rb, Rc, ...} (Encoding T1). */
18607 bfd_vma patched_inst
= 0xe9100000
18608 | (/*W=*/wback
<< 21)
18610 | (reg_mask
& 0x0000ffff);
18612 return patched_inst
;
18615 static inline bfd_vma
18616 create_instruction_mov (int target_reg
, int source_reg
)
18618 /* A8.8.103 MOV (register) (A8-486)
18619 MOV Rd, Rm (Encoding T1). */
18620 bfd_vma patched_inst
= 0x4600
18621 | (target_reg
& 0x7)
18622 | ((target_reg
& 0x8) >> 3) << 7
18623 | (source_reg
<< 3);
18625 return patched_inst
;
18628 static inline bfd_vma
18629 create_instruction_sub (int target_reg
, int source_reg
, int value
)
18631 /* A8.8.221 SUB (immediate) (A8-708)
18632 SUB Rd, Rn, #value (Encoding T3). */
18633 bfd_vma patched_inst
= 0xf1a00000
18634 | (target_reg
<< 8)
18635 | (source_reg
<< 16)
18637 | ((value
& 0x800) >> 11) << 26
18638 | ((value
& 0x700) >> 8) << 12
18641 return patched_inst
;
18644 static inline bfd_vma
18645 create_instruction_vldmia (int base_reg
, int is_dp
, int wback
, int num_words
,
18648 /* A8.8.332 VLDM (A8-922)
18649 VLMD{MODE} Rn{!}, {list} (Encoding T1 or T2). */
18650 bfd_vma patched_inst
= (is_dp
? 0xec900b00 : 0xec900a00)
18651 | (/*W=*/wback
<< 21)
18653 | (num_words
& 0x000000ff)
18654 | (((unsigned)first_reg
>> 1) & 0x0000000f) << 12
18655 | (first_reg
& 0x00000001) << 22;
18657 return patched_inst
;
18660 static inline bfd_vma
18661 create_instruction_vldmdb (int base_reg
, int is_dp
, int num_words
,
18664 /* A8.8.332 VLDM (A8-922)
18665 VLMD{MODE} Rn!, {} (Encoding T1 or T2). */
18666 bfd_vma patched_inst
= (is_dp
? 0xed300b00 : 0xed300a00)
18668 | (num_words
& 0x000000ff)
18669 | (((unsigned)first_reg
>>1 ) & 0x0000000f) << 12
18670 | (first_reg
& 0x00000001) << 22;
18672 return patched_inst
;
18675 static inline bfd_vma
18676 create_instruction_udf_w (int value
)
18678 /* A8.8.247 UDF (A8-758)
18679 Undefined (Encoding T2). */
18680 bfd_vma patched_inst
= 0xf7f0a000
18681 | (value
& 0x00000fff)
18682 | (value
& 0x000f0000) << 16;
18684 return patched_inst
;
18687 static inline bfd_vma
18688 create_instruction_udf (int value
)
18690 /* A8.8.247 UDF (A8-758)
18691 Undefined (Encoding T1). */
18692 bfd_vma patched_inst
= 0xde00
18695 return patched_inst
;
18698 /* Functions writing an instruction in memory, returning the next
18699 memory position to write to. */
18701 static inline bfd_byte
*
18702 push_thumb2_insn32 (struct elf32_arm_link_hash_table
* htab
,
18703 bfd
* output_bfd
, bfd_byte
*pt
, insn32 insn
)
18705 put_thumb2_insn (htab
, output_bfd
, insn
, pt
);
18709 static inline bfd_byte
*
18710 push_thumb2_insn16 (struct elf32_arm_link_hash_table
* htab
,
18711 bfd
* output_bfd
, bfd_byte
*pt
, insn32 insn
)
18713 put_thumb_insn (htab
, output_bfd
, insn
, pt
);
18717 /* Function filling up a region in memory with T1 and T2 UDFs taking
18718 care of alignment. */
18721 stm32l4xx_fill_stub_udf (struct elf32_arm_link_hash_table
* htab
,
18723 const bfd_byte
* const base_stub_contents
,
18724 bfd_byte
* const from_stub_contents
,
18725 const bfd_byte
* const end_stub_contents
)
18727 bfd_byte
*current_stub_contents
= from_stub_contents
;
18729 /* Fill the remaining of the stub with deterministic contents : UDF
18731 Check if realignment is needed on modulo 4 frontier using T1, to
18733 if ((current_stub_contents
< end_stub_contents
)
18734 && !((current_stub_contents
- base_stub_contents
) % 2)
18735 && ((current_stub_contents
- base_stub_contents
) % 4))
18736 current_stub_contents
=
18737 push_thumb2_insn16 (htab
, output_bfd
, current_stub_contents
,
18738 create_instruction_udf (0));
18740 for (; current_stub_contents
< end_stub_contents
;)
18741 current_stub_contents
=
18742 push_thumb2_insn32 (htab
, output_bfd
, current_stub_contents
,
18743 create_instruction_udf_w (0));
18745 return current_stub_contents
;
18748 /* Functions writing the stream of instructions equivalent to the
18749 derived sequence for ldmia, ldmdb, vldm respectively. */
18752 stm32l4xx_create_replacing_stub_ldmia (struct elf32_arm_link_hash_table
* htab
,
18754 const insn32 initial_insn
,
18755 const bfd_byte
*const initial_insn_addr
,
18756 bfd_byte
*const base_stub_contents
)
18758 int wback
= (initial_insn
& 0x00200000) >> 21;
18759 int ri
, rn
= (initial_insn
& 0x000F0000) >> 16;
18760 int insn_all_registers
= initial_insn
& 0x0000ffff;
18761 int insn_low_registers
, insn_high_registers
;
18762 int usable_register_mask
;
18763 int nb_registers
= elf32_arm_popcount (insn_all_registers
);
18764 int restore_pc
= (insn_all_registers
& (1 << 15)) ? 1 : 0;
18765 int restore_rn
= (insn_all_registers
& (1 << rn
)) ? 1 : 0;
18766 bfd_byte
*current_stub_contents
= base_stub_contents
;
18768 BFD_ASSERT (is_thumb2_ldmia (initial_insn
));
18770 /* In BFD_ARM_STM32L4XX_FIX_ALL mode we may have to deal with
18771 smaller than 8 registers load sequences that do not cause the
18773 if (nb_registers
<= 8)
18775 /* UNTOUCHED : LDMIA Rn{!}, {R-all-register-list}. */
18776 current_stub_contents
=
18777 push_thumb2_insn32 (htab
, output_bfd
, current_stub_contents
,
18780 /* B initial_insn_addr+4. */
18782 current_stub_contents
=
18783 push_thumb2_insn32 (htab
, output_bfd
, current_stub_contents
,
18784 create_instruction_branch_absolute
18785 (initial_insn_addr
- current_stub_contents
));
18787 /* Fill the remaining of the stub with deterministic contents. */
18788 current_stub_contents
=
18789 stm32l4xx_fill_stub_udf (htab
, output_bfd
,
18790 base_stub_contents
, current_stub_contents
,
18791 base_stub_contents
+
18792 STM32L4XX_ERRATUM_LDM_VENEER_SIZE
);
18797 /* - reg_list[13] == 0. */
18798 BFD_ASSERT ((insn_all_registers
& (1 << 13))==0);
18800 /* - reg_list[14] & reg_list[15] != 1. */
18801 BFD_ASSERT ((insn_all_registers
& 0xC000) != 0xC000);
18803 /* - if (wback==1) reg_list[rn] == 0. */
18804 BFD_ASSERT (!wback
|| !restore_rn
);
18806 /* - nb_registers > 8. */
18807 BFD_ASSERT (elf32_arm_popcount (insn_all_registers
) > 8);
18809 /* At this point, LDMxx initial insn loads between 9 and 14 registers. */
18811 /* In the following algorithm, we split this wide LDM using 2 LDM insns:
18812 - One with the 7 lowest registers (register mask 0x007F)
18813 This LDM will finally contain between 2 and 7 registers
18814 - One with the 7 highest registers (register mask 0xDF80)
18815 This ldm will finally contain between 2 and 7 registers. */
18816 insn_low_registers
= insn_all_registers
& 0x007F;
18817 insn_high_registers
= insn_all_registers
& 0xDF80;
18819 /* A spare register may be needed during this veneer to temporarily
18820 handle the base register. This register will be restored with the
18821 last LDM operation.
18822 The usable register may be any general purpose register (that
18823 excludes PC, SP, LR : register mask is 0x1FFF). */
18824 usable_register_mask
= 0x1FFF;
18826 /* Generate the stub function. */
18829 /* LDMIA Rn!, {R-low-register-list} : (Encoding T2). */
18830 current_stub_contents
=
18831 push_thumb2_insn32 (htab
, output_bfd
, current_stub_contents
,
18832 create_instruction_ldmia
18833 (rn
, /*wback=*/1, insn_low_registers
));
18835 /* LDMIA Rn!, {R-high-register-list} : (Encoding T2). */
18836 current_stub_contents
=
18837 push_thumb2_insn32 (htab
, output_bfd
, current_stub_contents
,
18838 create_instruction_ldmia
18839 (rn
, /*wback=*/1, insn_high_registers
));
18842 /* B initial_insn_addr+4. */
18843 current_stub_contents
=
18844 push_thumb2_insn32 (htab
, output_bfd
, current_stub_contents
,
18845 create_instruction_branch_absolute
18846 (initial_insn_addr
- current_stub_contents
));
18849 else /* if (!wback). */
18853 /* If Rn is not part of the high-register-list, move it there. */
18854 if (!(insn_high_registers
& (1 << rn
)))
18856 /* Choose a Ri in the high-register-list that will be restored. */
18857 ri
= ctz (insn_high_registers
& usable_register_mask
& ~(1 << rn
));
18860 current_stub_contents
=
18861 push_thumb2_insn16 (htab
, output_bfd
, current_stub_contents
,
18862 create_instruction_mov (ri
, rn
));
18865 /* LDMIA Ri!, {R-low-register-list} : (Encoding T2). */
18866 current_stub_contents
=
18867 push_thumb2_insn32 (htab
, output_bfd
, current_stub_contents
,
18868 create_instruction_ldmia
18869 (ri
, /*wback=*/1, insn_low_registers
));
18871 /* LDMIA Ri, {R-high-register-list} : (Encoding T2). */
18872 current_stub_contents
=
18873 push_thumb2_insn32 (htab
, output_bfd
, current_stub_contents
,
18874 create_instruction_ldmia
18875 (ri
, /*wback=*/0, insn_high_registers
));
18879 /* B initial_insn_addr+4. */
18880 current_stub_contents
=
18881 push_thumb2_insn32 (htab
, output_bfd
, current_stub_contents
,
18882 create_instruction_branch_absolute
18883 (initial_insn_addr
- current_stub_contents
));
18887 /* Fill the remaining of the stub with deterministic contents. */
18888 current_stub_contents
=
18889 stm32l4xx_fill_stub_udf (htab
, output_bfd
,
18890 base_stub_contents
, current_stub_contents
,
18891 base_stub_contents
+
18892 STM32L4XX_ERRATUM_LDM_VENEER_SIZE
);
18896 stm32l4xx_create_replacing_stub_ldmdb (struct elf32_arm_link_hash_table
* htab
,
18898 const insn32 initial_insn
,
18899 const bfd_byte
*const initial_insn_addr
,
18900 bfd_byte
*const base_stub_contents
)
18902 int wback
= (initial_insn
& 0x00200000) >> 21;
18903 int ri
, rn
= (initial_insn
& 0x000f0000) >> 16;
18904 int insn_all_registers
= initial_insn
& 0x0000ffff;
18905 int insn_low_registers
, insn_high_registers
;
18906 int usable_register_mask
;
18907 int restore_pc
= (insn_all_registers
& (1 << 15)) ? 1 : 0;
18908 int restore_rn
= (insn_all_registers
& (1 << rn
)) ? 1 : 0;
18909 int nb_registers
= elf32_arm_popcount (insn_all_registers
);
18910 bfd_byte
*current_stub_contents
= base_stub_contents
;
18912 BFD_ASSERT (is_thumb2_ldmdb (initial_insn
));
18914 /* In BFD_ARM_STM32L4XX_FIX_ALL mode we may have to deal with
18915 smaller than 8 registers load sequences that do not cause the
18917 if (nb_registers
<= 8)
18919 /* UNTOUCHED : LDMIA Rn{!}, {R-all-register-list}. */
18920 current_stub_contents
=
18921 push_thumb2_insn32 (htab
, output_bfd
, current_stub_contents
,
18924 /* B initial_insn_addr+4. */
18925 current_stub_contents
=
18926 push_thumb2_insn32 (htab
, output_bfd
, current_stub_contents
,
18927 create_instruction_branch_absolute
18928 (initial_insn_addr
- current_stub_contents
));
18930 /* Fill the remaining of the stub with deterministic contents. */
18931 current_stub_contents
=
18932 stm32l4xx_fill_stub_udf (htab
, output_bfd
,
18933 base_stub_contents
, current_stub_contents
,
18934 base_stub_contents
+
18935 STM32L4XX_ERRATUM_LDM_VENEER_SIZE
);
18940 /* - reg_list[13] == 0. */
18941 BFD_ASSERT ((insn_all_registers
& (1 << 13)) == 0);
18943 /* - reg_list[14] & reg_list[15] != 1. */
18944 BFD_ASSERT ((insn_all_registers
& 0xC000) != 0xC000);
18946 /* - if (wback==1) reg_list[rn] == 0. */
18947 BFD_ASSERT (!wback
|| !restore_rn
);
18949 /* - nb_registers > 8. */
18950 BFD_ASSERT (elf32_arm_popcount (insn_all_registers
) > 8);
18952 /* At this point, LDMxx initial insn loads between 9 and 14 registers. */
18954 /* In the following algorithm, we split this wide LDM using 2 LDM insn:
18955 - One with the 7 lowest registers (register mask 0x007F)
18956 This LDM will finally contain between 2 and 7 registers
18957 - One with the 7 highest registers (register mask 0xDF80)
18958 This ldm will finally contain between 2 and 7 registers. */
18959 insn_low_registers
= insn_all_registers
& 0x007F;
18960 insn_high_registers
= insn_all_registers
& 0xDF80;
18962 /* A spare register may be needed during this veneer to temporarily
18963 handle the base register. This register will be restored with
18964 the last LDM operation.
18965 The usable register may be any general purpose register (that excludes
18966 PC, SP, LR : register mask is 0x1FFF). */
18967 usable_register_mask
= 0x1FFF;
18969 /* Generate the stub function. */
18970 if (!wback
&& !restore_pc
&& !restore_rn
)
18972 /* Choose a Ri in the low-register-list that will be restored. */
18973 ri
= ctz (insn_low_registers
& usable_register_mask
& ~(1 << rn
));
18976 current_stub_contents
=
18977 push_thumb2_insn16 (htab
, output_bfd
, current_stub_contents
,
18978 create_instruction_mov (ri
, rn
));
18980 /* LDMDB Ri!, {R-high-register-list}. */
18981 current_stub_contents
=
18982 push_thumb2_insn32 (htab
, output_bfd
, current_stub_contents
,
18983 create_instruction_ldmdb
18984 (ri
, /*wback=*/1, insn_high_registers
));
18986 /* LDMDB Ri, {R-low-register-list}. */
18987 current_stub_contents
=
18988 push_thumb2_insn32 (htab
, output_bfd
, current_stub_contents
,
18989 create_instruction_ldmdb
18990 (ri
, /*wback=*/0, insn_low_registers
));
18992 /* B initial_insn_addr+4. */
18993 current_stub_contents
=
18994 push_thumb2_insn32 (htab
, output_bfd
, current_stub_contents
,
18995 create_instruction_branch_absolute
18996 (initial_insn_addr
- current_stub_contents
));
18998 else if (wback
&& !restore_pc
&& !restore_rn
)
19000 /* LDMDB Rn!, {R-high-register-list}. */
19001 current_stub_contents
=
19002 push_thumb2_insn32 (htab
, output_bfd
, current_stub_contents
,
19003 create_instruction_ldmdb
19004 (rn
, /*wback=*/1, insn_high_registers
));
19006 /* LDMDB Rn!, {R-low-register-list}. */
19007 current_stub_contents
=
19008 push_thumb2_insn32 (htab
, output_bfd
, current_stub_contents
,
19009 create_instruction_ldmdb
19010 (rn
, /*wback=*/1, insn_low_registers
));
19012 /* B initial_insn_addr+4. */
19013 current_stub_contents
=
19014 push_thumb2_insn32 (htab
, output_bfd
, current_stub_contents
,
19015 create_instruction_branch_absolute
19016 (initial_insn_addr
- current_stub_contents
));
19018 else if (!wback
&& restore_pc
&& !restore_rn
)
19020 /* Choose a Ri in the high-register-list that will be restored. */
19021 ri
= ctz (insn_high_registers
& usable_register_mask
& ~(1 << rn
));
19023 /* SUB Ri, Rn, #(4*nb_registers). */
19024 current_stub_contents
=
19025 push_thumb2_insn32 (htab
, output_bfd
, current_stub_contents
,
19026 create_instruction_sub (ri
, rn
, (4 * nb_registers
)));
19028 /* LDMIA Ri!, {R-low-register-list}. */
19029 current_stub_contents
=
19030 push_thumb2_insn32 (htab
, output_bfd
, current_stub_contents
,
19031 create_instruction_ldmia
19032 (ri
, /*wback=*/1, insn_low_registers
));
19034 /* LDMIA Ri, {R-high-register-list}. */
19035 current_stub_contents
=
19036 push_thumb2_insn32 (htab
, output_bfd
, current_stub_contents
,
19037 create_instruction_ldmia
19038 (ri
, /*wback=*/0, insn_high_registers
));
19040 else if (wback
&& restore_pc
&& !restore_rn
)
19042 /* Choose a Ri in the high-register-list that will be restored. */
19043 ri
= ctz (insn_high_registers
& usable_register_mask
& ~(1 << rn
));
19045 /* SUB Rn, Rn, #(4*nb_registers) */
19046 current_stub_contents
=
19047 push_thumb2_insn32 (htab
, output_bfd
, current_stub_contents
,
19048 create_instruction_sub (rn
, rn
, (4 * nb_registers
)));
19051 current_stub_contents
=
19052 push_thumb2_insn16 (htab
, output_bfd
, current_stub_contents
,
19053 create_instruction_mov (ri
, rn
));
19055 /* LDMIA Ri!, {R-low-register-list}. */
19056 current_stub_contents
=
19057 push_thumb2_insn32 (htab
, output_bfd
, current_stub_contents
,
19058 create_instruction_ldmia
19059 (ri
, /*wback=*/1, insn_low_registers
));
19061 /* LDMIA Ri, {R-high-register-list}. */
19062 current_stub_contents
=
19063 push_thumb2_insn32 (htab
, output_bfd
, current_stub_contents
,
19064 create_instruction_ldmia
19065 (ri
, /*wback=*/0, insn_high_registers
));
19067 else if (!wback
&& !restore_pc
&& restore_rn
)
19070 if (!(insn_low_registers
& (1 << rn
)))
19072 /* Choose a Ri in the low-register-list that will be restored. */
19073 ri
= ctz (insn_low_registers
& usable_register_mask
& ~(1 << rn
));
19076 current_stub_contents
=
19077 push_thumb2_insn16 (htab
, output_bfd
, current_stub_contents
,
19078 create_instruction_mov (ri
, rn
));
19081 /* LDMDB Ri!, {R-high-register-list}. */
19082 current_stub_contents
=
19083 push_thumb2_insn32 (htab
, output_bfd
, current_stub_contents
,
19084 create_instruction_ldmdb
19085 (ri
, /*wback=*/1, insn_high_registers
));
19087 /* LDMDB Ri, {R-low-register-list}. */
19088 current_stub_contents
=
19089 push_thumb2_insn32 (htab
, output_bfd
, current_stub_contents
,
19090 create_instruction_ldmdb
19091 (ri
, /*wback=*/0, insn_low_registers
));
19093 /* B initial_insn_addr+4. */
19094 current_stub_contents
=
19095 push_thumb2_insn32 (htab
, output_bfd
, current_stub_contents
,
19096 create_instruction_branch_absolute
19097 (initial_insn_addr
- current_stub_contents
));
19099 else if (!wback
&& restore_pc
&& restore_rn
)
19102 if (!(insn_high_registers
& (1 << rn
)))
19104 /* Choose a Ri in the high-register-list that will be restored. */
19105 ri
= ctz (insn_high_registers
& usable_register_mask
& ~(1 << rn
));
19108 /* SUB Ri, Rn, #(4*nb_registers). */
19109 current_stub_contents
=
19110 push_thumb2_insn32 (htab
, output_bfd
, current_stub_contents
,
19111 create_instruction_sub (ri
, rn
, (4 * nb_registers
)));
19113 /* LDMIA Ri!, {R-low-register-list}. */
19114 current_stub_contents
=
19115 push_thumb2_insn32 (htab
, output_bfd
, current_stub_contents
,
19116 create_instruction_ldmia
19117 (ri
, /*wback=*/1, insn_low_registers
));
19119 /* LDMIA Ri, {R-high-register-list}. */
19120 current_stub_contents
=
19121 push_thumb2_insn32 (htab
, output_bfd
, current_stub_contents
,
19122 create_instruction_ldmia
19123 (ri
, /*wback=*/0, insn_high_registers
));
19125 else if (wback
&& restore_rn
)
19127 /* The assembler should not have accepted to encode this. */
19128 BFD_ASSERT (0 && "Cannot patch an instruction that has an "
19129 "undefined behavior.\n");
19132 /* Fill the remaining of the stub with deterministic contents. */
19133 current_stub_contents
=
19134 stm32l4xx_fill_stub_udf (htab
, output_bfd
,
19135 base_stub_contents
, current_stub_contents
,
19136 base_stub_contents
+
19137 STM32L4XX_ERRATUM_LDM_VENEER_SIZE
);
19142 stm32l4xx_create_replacing_stub_vldm (struct elf32_arm_link_hash_table
* htab
,
19144 const insn32 initial_insn
,
19145 const bfd_byte
*const initial_insn_addr
,
19146 bfd_byte
*const base_stub_contents
)
19148 int num_words
= initial_insn
& 0xff;
19149 bfd_byte
*current_stub_contents
= base_stub_contents
;
19151 BFD_ASSERT (is_thumb2_vldm (initial_insn
));
19153 /* In BFD_ARM_STM32L4XX_FIX_ALL mode we may have to deal with
19154 smaller than 8 words load sequences that do not cause the
19156 if (num_words
<= 8)
19158 /* Untouched instruction. */
19159 current_stub_contents
=
19160 push_thumb2_insn32 (htab
, output_bfd
, current_stub_contents
,
19163 /* B initial_insn_addr+4. */
19164 current_stub_contents
=
19165 push_thumb2_insn32 (htab
, output_bfd
, current_stub_contents
,
19166 create_instruction_branch_absolute
19167 (initial_insn_addr
- current_stub_contents
));
19171 bool is_dp
= /* DP encoding. */
19172 (initial_insn
& 0xfe100f00) == 0xec100b00;
19173 bool is_ia_nobang
= /* (IA without !). */
19174 (((initial_insn
<< 7) >> 28) & 0xd) == 0x4;
19175 bool is_ia_bang
= /* (IA with !) - includes VPOP. */
19176 (((initial_insn
<< 7) >> 28) & 0xd) == 0x5;
19177 bool is_db_bang
= /* (DB with !). */
19178 (((initial_insn
<< 7) >> 28) & 0xd) == 0x9;
19179 int base_reg
= ((unsigned int) initial_insn
<< 12) >> 28;
19180 /* d = UInt (Vd:D);. */
19181 int first_reg
= ((((unsigned int) initial_insn
<< 16) >> 28) << 1)
19182 | (((unsigned int)initial_insn
<< 9) >> 31);
19184 /* Compute the number of 8-words chunks needed to split. */
19185 int chunks
= (num_words
% 8) ? (num_words
/ 8 + 1) : (num_words
/ 8);
19188 /* The test coverage has been done assuming the following
19189 hypothesis that exactly one of the previous is_ predicates is
19191 BFD_ASSERT ( (is_ia_nobang
^ is_ia_bang
^ is_db_bang
)
19192 && !(is_ia_nobang
& is_ia_bang
& is_db_bang
));
19194 /* We treat the cutting of the words in one pass for all
19195 cases, then we emit the adjustments:
19198 -> vldm rx!, {8_words_or_less} for each needed 8_word
19199 -> sub rx, rx, #size (list)
19202 -> vldm rx!, {8_words_or_less} for each needed 8_word
19203 This also handles vpop instruction (when rx is sp)
19206 -> vldmb rx!, {8_words_or_less} for each needed 8_word. */
19207 for (chunk
= 0; chunk
< chunks
; ++chunk
)
19209 bfd_vma new_insn
= 0;
19211 if (is_ia_nobang
|| is_ia_bang
)
19213 new_insn
= create_instruction_vldmia
19217 chunks
- (chunk
+ 1) ?
19218 8 : num_words
- chunk
* 8,
19219 first_reg
+ chunk
* 8);
19221 else if (is_db_bang
)
19223 new_insn
= create_instruction_vldmdb
19226 chunks
- (chunk
+ 1) ?
19227 8 : num_words
- chunk
* 8,
19228 first_reg
+ chunk
* 8);
19232 current_stub_contents
=
19233 push_thumb2_insn32 (htab
, output_bfd
, current_stub_contents
,
19237 /* Only this case requires the base register compensation
19241 current_stub_contents
=
19242 push_thumb2_insn32 (htab
, output_bfd
, current_stub_contents
,
19243 create_instruction_sub
19244 (base_reg
, base_reg
, 4*num_words
));
19247 /* B initial_insn_addr+4. */
19248 current_stub_contents
=
19249 push_thumb2_insn32 (htab
, output_bfd
, current_stub_contents
,
19250 create_instruction_branch_absolute
19251 (initial_insn_addr
- current_stub_contents
));
19254 /* Fill the remaining of the stub with deterministic contents. */
19255 current_stub_contents
=
19256 stm32l4xx_fill_stub_udf (htab
, output_bfd
,
19257 base_stub_contents
, current_stub_contents
,
19258 base_stub_contents
+
19259 STM32L4XX_ERRATUM_VLDM_VENEER_SIZE
);
19263 stm32l4xx_create_replacing_stub (struct elf32_arm_link_hash_table
* htab
,
19265 const insn32 wrong_insn
,
19266 const bfd_byte
*const wrong_insn_addr
,
19267 bfd_byte
*const stub_contents
)
19269 if (is_thumb2_ldmia (wrong_insn
))
19270 stm32l4xx_create_replacing_stub_ldmia (htab
, output_bfd
,
19271 wrong_insn
, wrong_insn_addr
,
19273 else if (is_thumb2_ldmdb (wrong_insn
))
19274 stm32l4xx_create_replacing_stub_ldmdb (htab
, output_bfd
,
19275 wrong_insn
, wrong_insn_addr
,
19277 else if (is_thumb2_vldm (wrong_insn
))
19278 stm32l4xx_create_replacing_stub_vldm (htab
, output_bfd
,
19279 wrong_insn
, wrong_insn_addr
,
19283 /* End of stm32l4xx work-around. */
19286 /* Do code byteswapping. Return FALSE afterwards so that the section is
19287 written out as normal. */
19290 elf32_arm_write_section (bfd
*output_bfd
,
19291 struct bfd_link_info
*link_info
,
19293 bfd_byte
*contents
)
19295 unsigned int mapcount
, errcount
;
19296 _arm_elf_section_data
*arm_data
;
19297 struct elf32_arm_link_hash_table
*globals
= elf32_arm_hash_table (link_info
);
19298 elf32_arm_section_map
*map
;
19299 elf32_vfp11_erratum_list
*errnode
;
19300 elf32_stm32l4xx_erratum_list
*stm32l4xx_errnode
;
19303 bfd_vma offset
= sec
->output_section
->vma
+ sec
->output_offset
;
19307 if (globals
== NULL
)
19310 /* If this section has not been allocated an _arm_elf_section_data
19311 structure then we cannot record anything. */
19312 arm_data
= get_arm_elf_section_data (sec
);
19313 if (arm_data
== NULL
)
19316 mapcount
= arm_data
->mapcount
;
19317 map
= arm_data
->map
;
19318 errcount
= arm_data
->erratumcount
;
19322 unsigned int endianflip
= bfd_big_endian (output_bfd
) ? 3 : 0;
19324 for (errnode
= arm_data
->erratumlist
; errnode
!= 0;
19325 errnode
= errnode
->next
)
19327 bfd_vma target
= errnode
->vma
- offset
;
19329 switch (errnode
->type
)
19331 case VFP11_ERRATUM_BRANCH_TO_ARM_VENEER
:
19333 bfd_vma branch_to_veneer
;
19334 /* Original condition code of instruction, plus bit mask for
19335 ARM B instruction. */
19336 unsigned int insn
= (errnode
->u
.b
.vfp_insn
& 0xf0000000)
19339 /* The instruction is before the label. */
19342 /* Above offset included in -4 below. */
19343 branch_to_veneer
= errnode
->u
.b
.veneer
->vma
19344 - errnode
->vma
- 4;
19346 if ((signed) branch_to_veneer
< -(1 << 25)
19347 || (signed) branch_to_veneer
>= (1 << 25))
19348 _bfd_error_handler (_("%pB: error: VFP11 veneer out of "
19349 "range"), output_bfd
);
19351 insn
|= (branch_to_veneer
>> 2) & 0xffffff;
19352 contents
[endianflip
^ target
] = insn
& 0xff;
19353 contents
[endianflip
^ (target
+ 1)] = (insn
>> 8) & 0xff;
19354 contents
[endianflip
^ (target
+ 2)] = (insn
>> 16) & 0xff;
19355 contents
[endianflip
^ (target
+ 3)] = (insn
>> 24) & 0xff;
19359 case VFP11_ERRATUM_ARM_VENEER
:
19361 bfd_vma branch_from_veneer
;
19364 /* Take size of veneer into account. */
19365 branch_from_veneer
= errnode
->u
.v
.branch
->vma
19366 - errnode
->vma
- 12;
19368 if ((signed) branch_from_veneer
< -(1 << 25)
19369 || (signed) branch_from_veneer
>= (1 << 25))
19370 _bfd_error_handler (_("%pB: error: VFP11 veneer out of "
19371 "range"), output_bfd
);
19373 /* Original instruction. */
19374 insn
= errnode
->u
.v
.branch
->u
.b
.vfp_insn
;
19375 contents
[endianflip
^ target
] = insn
& 0xff;
19376 contents
[endianflip
^ (target
+ 1)] = (insn
>> 8) & 0xff;
19377 contents
[endianflip
^ (target
+ 2)] = (insn
>> 16) & 0xff;
19378 contents
[endianflip
^ (target
+ 3)] = (insn
>> 24) & 0xff;
19380 /* Branch back to insn after original insn. */
19381 insn
= 0xea000000 | ((branch_from_veneer
>> 2) & 0xffffff);
19382 contents
[endianflip
^ (target
+ 4)] = insn
& 0xff;
19383 contents
[endianflip
^ (target
+ 5)] = (insn
>> 8) & 0xff;
19384 contents
[endianflip
^ (target
+ 6)] = (insn
>> 16) & 0xff;
19385 contents
[endianflip
^ (target
+ 7)] = (insn
>> 24) & 0xff;
19395 if (arm_data
->stm32l4xx_erratumcount
!= 0)
19397 for (stm32l4xx_errnode
= arm_data
->stm32l4xx_erratumlist
;
19398 stm32l4xx_errnode
!= 0;
19399 stm32l4xx_errnode
= stm32l4xx_errnode
->next
)
19401 bfd_vma target
= stm32l4xx_errnode
->vma
- offset
;
19403 switch (stm32l4xx_errnode
->type
)
19405 case STM32L4XX_ERRATUM_BRANCH_TO_VENEER
:
19408 bfd_vma branch_to_veneer
=
19409 stm32l4xx_errnode
->u
.b
.veneer
->vma
- stm32l4xx_errnode
->vma
;
19411 if ((signed) branch_to_veneer
< -(1 << 24)
19412 || (signed) branch_to_veneer
>= (1 << 24))
19414 bfd_vma out_of_range
=
19415 ((signed) branch_to_veneer
< -(1 << 24)) ?
19416 - branch_to_veneer
- (1 << 24) :
19417 ((signed) branch_to_veneer
>= (1 << 24)) ?
19418 branch_to_veneer
- (1 << 24) : 0;
19421 (_("%pB(%#" PRIx64
"): error: "
19422 "cannot create STM32L4XX veneer; "
19423 "jump out of range by %" PRId64
" bytes; "
19424 "cannot encode branch instruction"),
19426 (uint64_t) (stm32l4xx_errnode
->vma
- 4),
19427 (int64_t) out_of_range
);
19431 insn
= create_instruction_branch_absolute
19432 (stm32l4xx_errnode
->u
.b
.veneer
->vma
- stm32l4xx_errnode
->vma
);
19434 /* The instruction is before the label. */
19437 put_thumb2_insn (globals
, output_bfd
,
19438 (bfd_vma
) insn
, contents
+ target
);
19442 case STM32L4XX_ERRATUM_VENEER
:
19445 bfd_byte
* veneer_r
;
19448 veneer
= contents
+ target
;
19450 + stm32l4xx_errnode
->u
.b
.veneer
->vma
19451 - stm32l4xx_errnode
->vma
- 4;
19453 if ((signed) (veneer_r
- veneer
-
19454 STM32L4XX_ERRATUM_VLDM_VENEER_SIZE
>
19455 STM32L4XX_ERRATUM_LDM_VENEER_SIZE
?
19456 STM32L4XX_ERRATUM_VLDM_VENEER_SIZE
:
19457 STM32L4XX_ERRATUM_LDM_VENEER_SIZE
) < -(1 << 24)
19458 || (signed) (veneer_r
- veneer
) >= (1 << 24))
19460 _bfd_error_handler (_("%pB: error: cannot create STM32L4XX "
19461 "veneer"), output_bfd
);
19465 /* Original instruction. */
19466 insn
= stm32l4xx_errnode
->u
.v
.branch
->u
.b
.insn
;
19468 stm32l4xx_create_replacing_stub
19469 (globals
, output_bfd
, insn
, (void*)veneer_r
, (void*)veneer
);
19479 if (arm_data
->elf
.this_hdr
.sh_type
== SHT_ARM_EXIDX
)
19481 arm_unwind_table_edit
*edit_node
19482 = arm_data
->u
.exidx
.unwind_edit_list
;
19483 /* Now, sec->size is the size of the section we will write. The original
19484 size (before we merged duplicate entries and inserted EXIDX_CANTUNWIND
19485 markers) was sec->rawsize. (This isn't the case if we perform no
19486 edits, then rawsize will be zero and we should use size). */
19487 bfd_byte
*edited_contents
= (bfd_byte
*) bfd_malloc (sec
->size
);
19488 unsigned int input_size
= sec
->rawsize
? sec
->rawsize
: sec
->size
;
19489 unsigned int in_index
, out_index
;
19490 bfd_vma add_to_offsets
= 0;
19492 if (edited_contents
== NULL
)
19494 for (in_index
= 0, out_index
= 0; in_index
* 8 < input_size
|| edit_node
;)
19498 unsigned int edit_index
= edit_node
->index
;
19500 if (in_index
< edit_index
&& in_index
* 8 < input_size
)
19502 copy_exidx_entry (output_bfd
, edited_contents
+ out_index
* 8,
19503 contents
+ in_index
* 8, add_to_offsets
);
19507 else if (in_index
== edit_index
19508 || (in_index
* 8 >= input_size
19509 && edit_index
== UINT_MAX
))
19511 switch (edit_node
->type
)
19513 case DELETE_EXIDX_ENTRY
:
19515 add_to_offsets
+= 8;
19518 case INSERT_EXIDX_CANTUNWIND_AT_END
:
19520 asection
*text_sec
= edit_node
->linked_section
;
19521 bfd_vma text_offset
= text_sec
->output_section
->vma
19522 + text_sec
->output_offset
19524 bfd_vma exidx_offset
= offset
+ out_index
* 8;
19525 unsigned long prel31_offset
;
19527 /* Note: this is meant to be equivalent to an
19528 R_ARM_PREL31 relocation. These synthetic
19529 EXIDX_CANTUNWIND markers are not relocated by the
19530 usual BFD method. */
19531 prel31_offset
= (text_offset
- exidx_offset
)
19533 if (bfd_link_relocatable (link_info
))
19535 /* Here relocation for new EXIDX_CANTUNWIND is
19536 created, so there is no need to
19537 adjust offset by hand. */
19538 prel31_offset
= text_sec
->output_offset
19542 /* First address we can't unwind. */
19543 bfd_put_32 (output_bfd
, prel31_offset
,
19544 &edited_contents
[out_index
* 8]);
19546 /* Code for EXIDX_CANTUNWIND. */
19547 bfd_put_32 (output_bfd
, 0x1,
19548 &edited_contents
[out_index
* 8 + 4]);
19551 add_to_offsets
-= 8;
19556 edit_node
= edit_node
->next
;
19561 /* No more edits, copy remaining entries verbatim. */
19562 copy_exidx_entry (output_bfd
, edited_contents
+ out_index
* 8,
19563 contents
+ in_index
* 8, add_to_offsets
);
19569 if (!(sec
->flags
& SEC_EXCLUDE
) && !(sec
->flags
& SEC_NEVER_LOAD
))
19570 bfd_set_section_contents (output_bfd
, sec
->output_section
,
19572 (file_ptr
) sec
->output_offset
, sec
->size
);
19577 /* Fix code to point to Cortex-A8 erratum stubs. */
19578 if (globals
->fix_cortex_a8
)
19580 struct a8_branch_to_stub_data data
;
19582 data
.writing_section
= sec
;
19583 data
.contents
= contents
;
19585 bfd_hash_traverse (& globals
->stub_hash_table
, make_branch_to_a8_stub
,
19592 if (globals
->byteswap_code
)
19594 qsort (map
, mapcount
, sizeof (* map
), elf32_arm_compare_mapping
);
19597 for (i
= 0; i
< mapcount
; i
++)
19599 if (i
== mapcount
- 1)
19602 end
= map
[i
+ 1].vma
;
19604 switch (map
[i
].type
)
19607 /* Byte swap code words. */
19608 while (ptr
+ 3 < end
)
19610 tmp
= contents
[ptr
];
19611 contents
[ptr
] = contents
[ptr
+ 3];
19612 contents
[ptr
+ 3] = tmp
;
19613 tmp
= contents
[ptr
+ 1];
19614 contents
[ptr
+ 1] = contents
[ptr
+ 2];
19615 contents
[ptr
+ 2] = tmp
;
19621 /* Byte swap code halfwords. */
19622 while (ptr
+ 1 < end
)
19624 tmp
= contents
[ptr
];
19625 contents
[ptr
] = contents
[ptr
+ 1];
19626 contents
[ptr
+ 1] = tmp
;
19632 /* Leave data alone. */
19640 arm_data
->mapcount
= -1;
19641 arm_data
->mapsize
= 0;
19642 arm_data
->map
= NULL
;
19647 /* Mangle thumb function symbols as we read them in. */
19650 elf32_arm_swap_symbol_in (bfd
* abfd
,
19653 Elf_Internal_Sym
*dst
)
19655 if (!bfd_elf32_swap_symbol_in (abfd
, psrc
, pshn
, dst
))
19657 dst
->st_target_internal
= 0;
19659 /* New EABI objects mark thumb function symbols by setting the low bit of
19661 if (ELF_ST_TYPE (dst
->st_info
) == STT_FUNC
19662 || ELF_ST_TYPE (dst
->st_info
) == STT_GNU_IFUNC
)
19664 if (dst
->st_value
& 1)
19666 dst
->st_value
&= ~(bfd_vma
) 1;
19667 ARM_SET_SYM_BRANCH_TYPE (dst
->st_target_internal
,
19668 ST_BRANCH_TO_THUMB
);
19671 ARM_SET_SYM_BRANCH_TYPE (dst
->st_target_internal
, ST_BRANCH_TO_ARM
);
19673 else if (ELF_ST_TYPE (dst
->st_info
) == STT_ARM_TFUNC
)
19675 dst
->st_info
= ELF_ST_INFO (ELF_ST_BIND (dst
->st_info
), STT_FUNC
);
19676 ARM_SET_SYM_BRANCH_TYPE (dst
->st_target_internal
, ST_BRANCH_TO_THUMB
);
19678 else if (ELF_ST_TYPE (dst
->st_info
) == STT_SECTION
)
19679 ARM_SET_SYM_BRANCH_TYPE (dst
->st_target_internal
, ST_BRANCH_LONG
);
19681 ARM_SET_SYM_BRANCH_TYPE (dst
->st_target_internal
, ST_BRANCH_UNKNOWN
);
19687 /* Mangle thumb function symbols as we write them out. */
19690 elf32_arm_swap_symbol_out (bfd
*abfd
,
19691 const Elf_Internal_Sym
*src
,
19695 Elf_Internal_Sym newsym
;
19697 /* We convert STT_ARM_TFUNC symbols into STT_FUNC with the low bit
19698 of the address set, as per the new EABI. We do this unconditionally
19699 because objcopy does not set the elf header flags until after
19700 it writes out the symbol table. */
19701 if (ARM_GET_SYM_BRANCH_TYPE (src
->st_target_internal
) == ST_BRANCH_TO_THUMB
)
19704 if (ELF_ST_TYPE (src
->st_info
) != STT_GNU_IFUNC
)
19705 newsym
.st_info
= ELF_ST_INFO (ELF_ST_BIND (src
->st_info
), STT_FUNC
);
19706 if (newsym
.st_shndx
!= SHN_UNDEF
)
19708 /* Do this only for defined symbols. At link type, the static
19709 linker will simulate the work of dynamic linker of resolving
19710 symbols and will carry over the thumbness of found symbols to
19711 the output symbol table. It's not clear how it happens, but
19712 the thumbness of undefined symbols can well be different at
19713 runtime, and writing '1' for them will be confusing for users
19714 and possibly for dynamic linker itself.
19716 newsym
.st_value
|= 1;
19721 bfd_elf32_swap_symbol_out (abfd
, src
, cdst
, shndx
);
19724 /* Add the PT_ARM_EXIDX program header. */
19727 elf32_arm_modify_segment_map (bfd
*abfd
,
19728 struct bfd_link_info
*info ATTRIBUTE_UNUSED
)
19730 struct elf_segment_map
*m
;
19733 sec
= bfd_get_section_by_name (abfd
, ".ARM.exidx");
19734 if (sec
!= NULL
&& (sec
->flags
& SEC_LOAD
) != 0)
19736 /* If there is already a PT_ARM_EXIDX header, then we do not
19737 want to add another one. This situation arises when running
19738 "strip"; the input binary already has the header. */
19739 m
= elf_seg_map (abfd
);
19740 while (m
&& m
->p_type
!= PT_ARM_EXIDX
)
19744 m
= (struct elf_segment_map
*)
19745 bfd_zalloc (abfd
, sizeof (struct elf_segment_map
));
19748 m
->p_type
= PT_ARM_EXIDX
;
19750 m
->sections
[0] = sec
;
19752 m
->next
= elf_seg_map (abfd
);
19753 elf_seg_map (abfd
) = m
;
19760 /* We may add a PT_ARM_EXIDX program header. */
19763 elf32_arm_additional_program_headers (bfd
*abfd
,
19764 struct bfd_link_info
*info ATTRIBUTE_UNUSED
)
19768 sec
= bfd_get_section_by_name (abfd
, ".ARM.exidx");
19769 if (sec
!= NULL
&& (sec
->flags
& SEC_LOAD
) != 0)
19775 /* Hook called by the linker routine which adds symbols from an object
19779 elf32_arm_add_symbol_hook (bfd
*abfd
, struct bfd_link_info
*info
,
19780 Elf_Internal_Sym
*sym
, const char **namep
,
19781 flagword
*flagsp
, asection
**secp
, bfd_vma
*valp
)
19783 if (elf32_arm_hash_table (info
) == NULL
)
19786 if (elf32_arm_hash_table (info
)->root
.target_os
== is_vxworks
19787 && !elf_vxworks_add_symbol_hook (abfd
, info
, sym
, namep
,
19788 flagsp
, secp
, valp
))
19794 /* We use this to override swap_symbol_in and swap_symbol_out. */
19795 const struct elf_size_info elf32_arm_size_info
=
19797 sizeof (Elf32_External_Ehdr
),
19798 sizeof (Elf32_External_Phdr
),
19799 sizeof (Elf32_External_Shdr
),
19800 sizeof (Elf32_External_Rel
),
19801 sizeof (Elf32_External_Rela
),
19802 sizeof (Elf32_External_Sym
),
19803 sizeof (Elf32_External_Dyn
),
19804 sizeof (Elf_External_Note
),
19808 ELFCLASS32
, EV_CURRENT
,
19809 bfd_elf32_write_out_phdrs
,
19810 bfd_elf32_write_shdrs_and_ehdr
,
19811 bfd_elf32_checksum_contents
,
19812 bfd_elf32_write_relocs
,
19813 elf32_arm_swap_symbol_in
,
19814 elf32_arm_swap_symbol_out
,
19815 bfd_elf32_slurp_reloc_table
,
19816 bfd_elf32_slurp_symbol_table
,
19817 bfd_elf32_swap_dyn_in
,
19818 bfd_elf32_swap_dyn_out
,
19819 bfd_elf32_swap_reloc_in
,
19820 bfd_elf32_swap_reloc_out
,
19821 bfd_elf32_swap_reloca_in
,
19822 bfd_elf32_swap_reloca_out
19826 read_code32 (const bfd
*abfd
, const bfd_byte
*addr
)
19828 /* V7 BE8 code is always little endian. */
19829 if ((elf_elfheader (abfd
)->e_flags
& EF_ARM_BE8
) != 0)
19830 return bfd_getl32 (addr
);
19832 return bfd_get_32 (abfd
, addr
);
19836 read_code16 (const bfd
*abfd
, const bfd_byte
*addr
)
19838 /* V7 BE8 code is always little endian. */
19839 if ((elf_elfheader (abfd
)->e_flags
& EF_ARM_BE8
) != 0)
19840 return bfd_getl16 (addr
);
19842 return bfd_get_16 (abfd
, addr
);
19845 /* Return size of plt0 entry starting at ADDR
19846 or (bfd_vma) -1 if size can not be determined. */
19849 elf32_arm_plt0_size (const bfd
*abfd
, const bfd_byte
*addr
)
19851 bfd_vma first_word
;
19854 first_word
= read_code32 (abfd
, addr
);
19856 if (first_word
== elf32_arm_plt0_entry
[0])
19857 plt0_size
= 4 * ARRAY_SIZE (elf32_arm_plt0_entry
);
19858 else if (first_word
== elf32_thumb2_plt0_entry
[0])
19859 plt0_size
= 4 * ARRAY_SIZE (elf32_thumb2_plt0_entry
);
19861 /* We don't yet handle this PLT format. */
19862 return (bfd_vma
) -1;
19867 /* Return size of plt entry starting at offset OFFSET
19868 of plt section located at address START
19869 or (bfd_vma) -1 if size can not be determined. */
19872 elf32_arm_plt_size (const bfd
*abfd
, const bfd_byte
*start
, bfd_vma offset
)
19874 bfd_vma first_insn
;
19875 bfd_vma plt_size
= 0;
19876 const bfd_byte
*addr
= start
+ offset
;
19878 /* PLT entry size if fixed on Thumb-only platforms. */
19879 if (read_code32 (abfd
, start
) == elf32_thumb2_plt0_entry
[0])
19880 return 4 * ARRAY_SIZE (elf32_thumb2_plt_entry
);
19882 /* Respect Thumb stub if necessary. */
19883 if (read_code16 (abfd
, addr
) == elf32_arm_plt_thumb_stub
[0])
19885 plt_size
+= 2 * ARRAY_SIZE (elf32_arm_plt_thumb_stub
);
19888 /* Strip immediate from first add. */
19889 first_insn
= read_code32 (abfd
, addr
+ plt_size
) & 0xffffff00;
19891 #ifdef FOUR_WORD_PLT
19892 if (first_insn
== elf32_arm_plt_entry
[0])
19893 plt_size
+= 4 * ARRAY_SIZE (elf32_arm_plt_entry
);
19895 if (first_insn
== elf32_arm_plt_entry_long
[0])
19896 plt_size
+= 4 * ARRAY_SIZE (elf32_arm_plt_entry_long
);
19897 else if (first_insn
== elf32_arm_plt_entry_short
[0])
19898 plt_size
+= 4 * ARRAY_SIZE (elf32_arm_plt_entry_short
);
19901 /* We don't yet handle this PLT format. */
19902 return (bfd_vma
) -1;
19907 /* Implementation is shamelessly borrowed from _bfd_elf_get_synthetic_symtab. */
19910 elf32_arm_get_synthetic_symtab (bfd
*abfd
,
19911 long symcount ATTRIBUTE_UNUSED
,
19912 asymbol
**syms ATTRIBUTE_UNUSED
,
19922 Elf_Internal_Shdr
*hdr
;
19930 if ((abfd
->flags
& (DYNAMIC
| EXEC_P
)) == 0)
19933 if (dynsymcount
<= 0)
19936 relplt
= bfd_get_section_by_name (abfd
, ".rel.plt");
19937 if (relplt
== NULL
)
19940 hdr
= &elf_section_data (relplt
)->this_hdr
;
19941 if (hdr
->sh_link
!= elf_dynsymtab (abfd
)
19942 || (hdr
->sh_type
!= SHT_REL
&& hdr
->sh_type
!= SHT_RELA
))
19945 plt
= bfd_get_section_by_name (abfd
, ".plt");
19949 if (!elf32_arm_size_info
.slurp_reloc_table (abfd
, relplt
, dynsyms
, true))
19952 data
= plt
->contents
;
19955 if (!bfd_get_full_section_contents (abfd
, (asection
*) plt
, &data
) || data
== NULL
)
19957 bfd_cache_section_contents ((asection
*) plt
, data
);
19960 count
= relplt
->size
/ hdr
->sh_entsize
;
19961 size
= count
* sizeof (asymbol
);
19962 p
= relplt
->relocation
;
19963 for (i
= 0; i
< count
; i
++, p
+= elf32_arm_size_info
.int_rels_per_ext_rel
)
19965 size
+= strlen ((*p
->sym_ptr_ptr
)->name
) + sizeof ("@plt");
19966 if (p
->addend
!= 0)
19967 size
+= sizeof ("+0x") - 1 + 8;
19970 s
= *ret
= (asymbol
*) bfd_malloc (size
);
19974 offset
= elf32_arm_plt0_size (abfd
, data
);
19975 if (offset
== (bfd_vma
) -1)
19978 names
= (char *) (s
+ count
);
19979 p
= relplt
->relocation
;
19981 for (i
= 0; i
< count
; i
++, p
+= elf32_arm_size_info
.int_rels_per_ext_rel
)
19985 bfd_vma plt_size
= elf32_arm_plt_size (abfd
, data
, offset
);
19986 if (plt_size
== (bfd_vma
) -1)
19989 *s
= **p
->sym_ptr_ptr
;
19990 /* Undefined syms won't have BSF_LOCAL or BSF_GLOBAL set. Since
19991 we are defining a symbol, ensure one of them is set. */
19992 if ((s
->flags
& BSF_LOCAL
) == 0)
19993 s
->flags
|= BSF_GLOBAL
;
19994 s
->flags
|= BSF_SYNTHETIC
;
19999 len
= strlen ((*p
->sym_ptr_ptr
)->name
);
20000 memcpy (names
, (*p
->sym_ptr_ptr
)->name
, len
);
20002 if (p
->addend
!= 0)
20006 memcpy (names
, "+0x", sizeof ("+0x") - 1);
20007 names
+= sizeof ("+0x") - 1;
20008 bfd_sprintf_vma (abfd
, buf
, p
->addend
);
20009 for (a
= buf
; *a
== '0'; ++a
)
20012 memcpy (names
, a
, len
);
20015 memcpy (names
, "@plt", sizeof ("@plt"));
20016 names
+= sizeof ("@plt");
20018 offset
+= plt_size
;
20025 elf32_arm_section_flags (const Elf_Internal_Shdr
*hdr
)
20027 if (hdr
->sh_flags
& SHF_ARM_PURECODE
)
20028 hdr
->bfd_section
->flags
|= SEC_ELF_PURECODE
;
20033 elf32_arm_lookup_section_flags (char *flag_name
)
20035 if (!strcmp (flag_name
, "SHF_ARM_PURECODE"))
20036 return SHF_ARM_PURECODE
;
20038 return SEC_NO_FLAGS
;
20041 static unsigned int
20042 elf32_arm_count_additional_relocs (asection
*sec
)
20044 struct _arm_elf_section_data
*arm_data
;
20045 arm_data
= get_arm_elf_section_data (sec
);
20047 return arm_data
== NULL
? 0 : arm_data
->additional_reloc_count
;
20050 /* Called to set the sh_flags, sh_link and sh_info fields of OSECTION which
20051 has a type >= SHT_LOOS. Returns TRUE if these fields were initialised
20052 FALSE otherwise. ISECTION is the best guess matching section from the
20053 input bfd IBFD, but it might be NULL. */
20056 elf32_arm_copy_special_section_fields (const bfd
*ibfd ATTRIBUTE_UNUSED
,
20057 bfd
*obfd ATTRIBUTE_UNUSED
,
20058 const Elf_Internal_Shdr
*isection ATTRIBUTE_UNUSED
,
20059 Elf_Internal_Shdr
*osection
)
20061 switch (osection
->sh_type
)
20063 case SHT_ARM_EXIDX
:
20065 Elf_Internal_Shdr
**oheaders
= elf_elfsections (obfd
);
20066 Elf_Internal_Shdr
**iheaders
= elf_elfsections (ibfd
);
20069 osection
->sh_flags
= SHF_ALLOC
| SHF_LINK_ORDER
;
20070 osection
->sh_info
= 0;
20072 /* The sh_link field must be set to the text section associated with
20073 this index section. Unfortunately the ARM EHABI does not specify
20074 exactly how to determine this association. Our caller does try
20075 to match up OSECTION with its corresponding input section however
20076 so that is a good first guess. */
20077 if (isection
!= NULL
20078 && osection
->bfd_section
!= NULL
20079 && isection
->bfd_section
!= NULL
20080 && isection
->bfd_section
->output_section
!= NULL
20081 && isection
->bfd_section
->output_section
== osection
->bfd_section
20082 && iheaders
!= NULL
20083 && isection
->sh_link
> 0
20084 && isection
->sh_link
< elf_numsections (ibfd
)
20085 && iheaders
[isection
->sh_link
]->bfd_section
!= NULL
20086 && iheaders
[isection
->sh_link
]->bfd_section
->output_section
!= NULL
20089 for (i
= elf_numsections (obfd
); i
-- > 0;)
20090 if (oheaders
[i
]->bfd_section
20091 == iheaders
[isection
->sh_link
]->bfd_section
->output_section
)
20097 /* Failing that we have to find a matching section ourselves. If
20098 we had the output section name available we could compare that
20099 with input section names. Unfortunately we don't. So instead
20100 we use a simple heuristic and look for the nearest executable
20101 section before this one. */
20102 for (i
= elf_numsections (obfd
); i
-- > 0;)
20103 if (oheaders
[i
] == osection
)
20109 if (oheaders
[i
]->sh_type
== SHT_PROGBITS
20110 && (oheaders
[i
]->sh_flags
& (SHF_ALLOC
| SHF_EXECINSTR
))
20111 == (SHF_ALLOC
| SHF_EXECINSTR
))
20117 osection
->sh_link
= i
;
20118 /* If the text section was part of a group
20119 then the index section should be too. */
20120 if (oheaders
[i
]->sh_flags
& SHF_GROUP
)
20121 osection
->sh_flags
|= SHF_GROUP
;
20127 case SHT_ARM_PREEMPTMAP
:
20128 osection
->sh_flags
= SHF_ALLOC
;
20131 case SHT_ARM_ATTRIBUTES
:
20132 case SHT_ARM_DEBUGOVERLAY
:
20133 case SHT_ARM_OVERLAYSECTION
:
20141 /* Returns TRUE if NAME is an ARM mapping symbol.
20142 Traditionally the symbols $a, $d and $t have been used.
20143 The ARM ELF standard also defines $x (for A64 code). It also allows a
20144 period initiated suffix to be added to the symbol: "$[adtx]\.[:sym_char]+".
20145 Other tools might also produce $b (Thumb BL), $f, $p, $m and $v, but we do
20146 not support them here. $t.x indicates the start of ThumbEE instructions. */
20149 is_arm_mapping_symbol (const char * name
)
20151 return name
!= NULL
/* Paranoia. */
20152 && name
[0] == '$' /* Note: if objcopy --prefix-symbols has been used then
20153 the mapping symbols could have acquired a prefix.
20154 We do not support this here, since such symbols no
20155 longer conform to the ARM ELF ABI. */
20156 && (name
[1] == 'a' || name
[1] == 'd' || name
[1] == 't' || name
[1] == 'x')
20157 && (name
[2] == 0 || name
[2] == '.');
20158 /* FIXME: Strictly speaking the symbol is only a valid mapping symbol if
20159 any characters that follow the period are legal characters for the body
20160 of a symbol's name. For now we just assume that this is the case. */
20163 /* Make sure that mapping symbols in object files are not removed via the
20164 "strip --strip-unneeded" tool. These symbols are needed in order to
20165 correctly generate interworking veneers, and for byte swapping code
20166 regions. Once an object file has been linked, it is safe to remove the
20167 symbols as they will no longer be needed. */
20170 elf32_arm_backend_symbol_processing (bfd
*abfd
, asymbol
*sym
)
20172 if (((abfd
->flags
& (EXEC_P
| DYNAMIC
)) == 0)
20173 && sym
->section
!= bfd_abs_section_ptr
20174 && is_arm_mapping_symbol (sym
->name
))
20175 sym
->flags
|= BSF_KEEP
;
20178 #undef elf_backend_copy_special_section_fields
20179 #define elf_backend_copy_special_section_fields elf32_arm_copy_special_section_fields
20181 #define ELF_ARCH bfd_arch_arm
20182 #define ELF_TARGET_ID ARM_ELF_DATA
20183 #define ELF_MACHINE_CODE EM_ARM
20184 #ifdef __QNXTARGET__
20185 #define ELF_MAXPAGESIZE 0x1000
20187 #define ELF_MAXPAGESIZE 0x10000
20189 #define ELF_MINPAGESIZE 0x1000
20190 #define ELF_COMMONPAGESIZE 0x1000
20192 #define bfd_elf32_mkobject elf32_arm_mkobject
20194 #define bfd_elf32_bfd_copy_private_bfd_data elf32_arm_copy_private_bfd_data
20195 #define bfd_elf32_bfd_merge_private_bfd_data elf32_arm_merge_private_bfd_data
20196 #define bfd_elf32_bfd_set_private_flags elf32_arm_set_private_flags
20197 #define bfd_elf32_bfd_print_private_bfd_data elf32_arm_print_private_bfd_data
20198 #define bfd_elf32_bfd_link_hash_table_create elf32_arm_link_hash_table_create
20199 #define bfd_elf32_bfd_reloc_type_lookup elf32_arm_reloc_type_lookup
20200 #define bfd_elf32_bfd_reloc_name_lookup elf32_arm_reloc_name_lookup
20201 #define bfd_elf32_find_inliner_info elf32_arm_find_inliner_info
20202 #define bfd_elf32_new_section_hook elf32_arm_new_section_hook
20203 #define bfd_elf32_bfd_is_target_special_symbol elf32_arm_is_target_special_symbol
20204 #define bfd_elf32_bfd_final_link elf32_arm_final_link
20205 #define bfd_elf32_get_synthetic_symtab elf32_arm_get_synthetic_symtab
20207 #define elf_backend_get_symbol_type elf32_arm_get_symbol_type
20208 #define elf_backend_maybe_function_sym elf32_arm_maybe_function_sym
20209 #define elf_backend_gc_mark_hook elf32_arm_gc_mark_hook
20210 #define elf_backend_gc_mark_extra_sections elf32_arm_gc_mark_extra_sections
20211 #define elf_backend_check_relocs elf32_arm_check_relocs
20212 #define elf_backend_update_relocs elf32_arm_update_relocs
20213 #define elf_backend_relocate_section elf32_arm_relocate_section
20214 #define elf_backend_write_section elf32_arm_write_section
20215 #define elf_backend_adjust_dynamic_symbol elf32_arm_adjust_dynamic_symbol
20216 #define elf_backend_create_dynamic_sections elf32_arm_create_dynamic_sections
20217 #define elf_backend_finish_dynamic_symbol elf32_arm_finish_dynamic_symbol
20218 #define elf_backend_finish_dynamic_sections elf32_arm_finish_dynamic_sections
20219 #define elf_backend_size_dynamic_sections elf32_arm_size_dynamic_sections
20220 #define elf_backend_always_size_sections elf32_arm_always_size_sections
20221 #define elf_backend_init_index_section _bfd_elf_init_2_index_sections
20222 #define elf_backend_init_file_header elf32_arm_init_file_header
20223 #define elf_backend_reloc_type_class elf32_arm_reloc_type_class
20224 #define elf_backend_object_p elf32_arm_object_p
20225 #define elf_backend_fake_sections elf32_arm_fake_sections
20226 #define elf_backend_section_from_shdr elf32_arm_section_from_shdr
20227 #define elf_backend_final_write_processing elf32_arm_final_write_processing
20228 #define elf_backend_copy_indirect_symbol elf32_arm_copy_indirect_symbol
20229 #define elf_backend_size_info elf32_arm_size_info
20230 #define elf_backend_modify_segment_map elf32_arm_modify_segment_map
20231 #define elf_backend_additional_program_headers elf32_arm_additional_program_headers
20232 #define elf_backend_output_arch_local_syms elf32_arm_output_arch_local_syms
20233 #define elf_backend_filter_implib_symbols elf32_arm_filter_implib_symbols
20234 #define elf_backend_begin_write_processing elf32_arm_begin_write_processing
20235 #define elf_backend_add_symbol_hook elf32_arm_add_symbol_hook
20236 #define elf_backend_count_additional_relocs elf32_arm_count_additional_relocs
20237 #define elf_backend_symbol_processing elf32_arm_backend_symbol_processing
20239 #define elf_backend_can_refcount 1
20240 #define elf_backend_can_gc_sections 1
20241 #define elf_backend_plt_readonly 1
20242 #define elf_backend_want_got_plt 1
20243 #define elf_backend_want_plt_sym 0
20244 #define elf_backend_want_dynrelro 1
20245 #define elf_backend_may_use_rel_p 1
20246 #define elf_backend_may_use_rela_p 0
20247 #define elf_backend_default_use_rela_p 0
20248 #define elf_backend_dtrel_excludes_plt 1
20250 #define elf_backend_got_header_size 12
20251 #define elf_backend_extern_protected_data 1
20253 #undef elf_backend_obj_attrs_vendor
20254 #define elf_backend_obj_attrs_vendor "aeabi"
20255 #undef elf_backend_obj_attrs_section
20256 #define elf_backend_obj_attrs_section ".ARM.attributes"
20257 #undef elf_backend_obj_attrs_arg_type
20258 #define elf_backend_obj_attrs_arg_type elf32_arm_obj_attrs_arg_type
20259 #undef elf_backend_obj_attrs_section_type
20260 #define elf_backend_obj_attrs_section_type SHT_ARM_ATTRIBUTES
20261 #define elf_backend_obj_attrs_order elf32_arm_obj_attrs_order
20262 #define elf_backend_obj_attrs_handle_unknown elf32_arm_obj_attrs_handle_unknown
20264 #undef elf_backend_section_flags
20265 #define elf_backend_section_flags elf32_arm_section_flags
20266 #undef elf_backend_lookup_section_flags_hook
20267 #define elf_backend_lookup_section_flags_hook elf32_arm_lookup_section_flags
20269 #define elf_backend_linux_prpsinfo32_ugid16 true
20271 #include "elf32-target.h"
20273 /* Native Client targets. */
20275 #undef TARGET_LITTLE_SYM
20276 #define TARGET_LITTLE_SYM arm_elf32_nacl_le_vec
20277 #undef TARGET_LITTLE_NAME
20278 #define TARGET_LITTLE_NAME "elf32-littlearm-nacl"
20279 #undef TARGET_BIG_SYM
20280 #define TARGET_BIG_SYM arm_elf32_nacl_be_vec
20281 #undef TARGET_BIG_NAME
20282 #define TARGET_BIG_NAME "elf32-bigarm-nacl"
20284 /* Like elf32_arm_link_hash_table_create -- but overrides
20285 appropriately for NaCl. */
20287 static struct bfd_link_hash_table
*
20288 elf32_arm_nacl_link_hash_table_create (bfd
*abfd
)
20290 struct bfd_link_hash_table
*ret
;
20292 ret
= elf32_arm_link_hash_table_create (abfd
);
20295 struct elf32_arm_link_hash_table
*htab
20296 = (struct elf32_arm_link_hash_table
*) ret
;
20298 htab
->plt_header_size
= 4 * ARRAY_SIZE (elf32_arm_nacl_plt0_entry
);
20299 htab
->plt_entry_size
= 4 * ARRAY_SIZE (elf32_arm_nacl_plt_entry
);
20304 /* Since NaCl doesn't use the ARM-specific unwind format, we don't
20305 really need to use elf32_arm_modify_segment_map. But we do it
20306 anyway just to reduce gratuitous differences with the stock ARM backend. */
20309 elf32_arm_nacl_modify_segment_map (bfd
*abfd
, struct bfd_link_info
*info
)
20311 return (elf32_arm_modify_segment_map (abfd
, info
)
20312 && nacl_modify_segment_map (abfd
, info
));
20316 elf32_arm_nacl_final_write_processing (bfd
*abfd
)
20318 arm_final_write_processing (abfd
);
20319 return nacl_final_write_processing (abfd
);
20323 elf32_arm_nacl_plt_sym_val (bfd_vma i
, const asection
*plt
,
20324 const arelent
*rel ATTRIBUTE_UNUSED
)
20327 + 4 * (ARRAY_SIZE (elf32_arm_nacl_plt0_entry
) +
20328 i
* ARRAY_SIZE (elf32_arm_nacl_plt_entry
));
20332 #define elf32_bed elf32_arm_nacl_bed
20333 #undef bfd_elf32_bfd_link_hash_table_create
20334 #define bfd_elf32_bfd_link_hash_table_create \
20335 elf32_arm_nacl_link_hash_table_create
20336 #undef elf_backend_plt_alignment
20337 #define elf_backend_plt_alignment 4
20338 #undef elf_backend_modify_segment_map
20339 #define elf_backend_modify_segment_map elf32_arm_nacl_modify_segment_map
20340 #undef elf_backend_modify_headers
20341 #define elf_backend_modify_headers nacl_modify_headers
20342 #undef elf_backend_final_write_processing
20343 #define elf_backend_final_write_processing elf32_arm_nacl_final_write_processing
20344 #undef bfd_elf32_get_synthetic_symtab
20345 #undef elf_backend_plt_sym_val
20346 #define elf_backend_plt_sym_val elf32_arm_nacl_plt_sym_val
20347 #undef elf_backend_copy_special_section_fields
20349 #undef ELF_MINPAGESIZE
20350 #undef ELF_COMMONPAGESIZE
20352 #undef ELF_TARGET_OS
20353 #define ELF_TARGET_OS is_nacl
20355 #include "elf32-target.h"
20357 /* Reset to defaults. */
20358 #undef elf_backend_plt_alignment
20359 #undef elf_backend_modify_segment_map
20360 #define elf_backend_modify_segment_map elf32_arm_modify_segment_map
20361 #undef elf_backend_modify_headers
20362 #undef elf_backend_final_write_processing
20363 #define elf_backend_final_write_processing elf32_arm_final_write_processing
20364 #undef ELF_MINPAGESIZE
20365 #define ELF_MINPAGESIZE 0x1000
20366 #undef ELF_COMMONPAGESIZE
20367 #define ELF_COMMONPAGESIZE 0x1000
20370 /* FDPIC Targets. */
20372 #undef TARGET_LITTLE_SYM
20373 #define TARGET_LITTLE_SYM arm_elf32_fdpic_le_vec
20374 #undef TARGET_LITTLE_NAME
20375 #define TARGET_LITTLE_NAME "elf32-littlearm-fdpic"
20376 #undef TARGET_BIG_SYM
20377 #define TARGET_BIG_SYM arm_elf32_fdpic_be_vec
20378 #undef TARGET_BIG_NAME
20379 #define TARGET_BIG_NAME "elf32-bigarm-fdpic"
20380 #undef elf_match_priority
20381 #define elf_match_priority 128
20383 #define ELF_OSABI ELFOSABI_ARM_FDPIC
20385 /* Like elf32_arm_link_hash_table_create -- but overrides
20386 appropriately for FDPIC. */
20388 static struct bfd_link_hash_table
*
20389 elf32_arm_fdpic_link_hash_table_create (bfd
*abfd
)
20391 struct bfd_link_hash_table
*ret
;
20393 ret
= elf32_arm_link_hash_table_create (abfd
);
20396 struct elf32_arm_link_hash_table
*htab
= (struct elf32_arm_link_hash_table
*) ret
;
20403 /* We need dynamic symbols for every section, since segments can
20404 relocate independently. */
20406 elf32_arm_fdpic_omit_section_dynsym (bfd
*output_bfd ATTRIBUTE_UNUSED
,
20407 struct bfd_link_info
*info
20409 asection
*p ATTRIBUTE_UNUSED
)
20411 switch (elf_section_data (p
)->this_hdr
.sh_type
)
20415 /* If sh_type is yet undecided, assume it could be
20416 SHT_PROGBITS/SHT_NOBITS. */
20420 /* There shouldn't be section relative relocations
20421 against any other section. */
20428 #define elf32_bed elf32_arm_fdpic_bed
20430 #undef bfd_elf32_bfd_link_hash_table_create
20431 #define bfd_elf32_bfd_link_hash_table_create elf32_arm_fdpic_link_hash_table_create
20433 #undef elf_backend_omit_section_dynsym
20434 #define elf_backend_omit_section_dynsym elf32_arm_fdpic_omit_section_dynsym
20436 #undef ELF_TARGET_OS
20438 #include "elf32-target.h"
20440 #undef elf_match_priority
20442 #undef elf_backend_omit_section_dynsym
20444 /* VxWorks Targets. */
20446 #undef TARGET_LITTLE_SYM
20447 #define TARGET_LITTLE_SYM arm_elf32_vxworks_le_vec
20448 #undef TARGET_LITTLE_NAME
20449 #define TARGET_LITTLE_NAME "elf32-littlearm-vxworks"
20450 #undef TARGET_BIG_SYM
20451 #define TARGET_BIG_SYM arm_elf32_vxworks_be_vec
20452 #undef TARGET_BIG_NAME
20453 #define TARGET_BIG_NAME "elf32-bigarm-vxworks"
20455 /* Like elf32_arm_link_hash_table_create -- but overrides
20456 appropriately for VxWorks. */
20458 static struct bfd_link_hash_table
*
20459 elf32_arm_vxworks_link_hash_table_create (bfd
*abfd
)
20461 struct bfd_link_hash_table
*ret
;
20463 ret
= elf32_arm_link_hash_table_create (abfd
);
20466 struct elf32_arm_link_hash_table
*htab
20467 = (struct elf32_arm_link_hash_table
*) ret
;
20474 elf32_arm_vxworks_final_write_processing (bfd
*abfd
)
20476 arm_final_write_processing (abfd
);
20477 return elf_vxworks_final_write_processing (abfd
);
20481 #define elf32_bed elf32_arm_vxworks_bed
20483 #undef bfd_elf32_bfd_link_hash_table_create
20484 #define bfd_elf32_bfd_link_hash_table_create elf32_arm_vxworks_link_hash_table_create
20485 #undef elf_backend_final_write_processing
20486 #define elf_backend_final_write_processing elf32_arm_vxworks_final_write_processing
20487 #undef elf_backend_emit_relocs
20488 #define elf_backend_emit_relocs elf_vxworks_emit_relocs
20490 #undef elf_backend_may_use_rel_p
20491 #define elf_backend_may_use_rel_p 0
20492 #undef elf_backend_may_use_rela_p
20493 #define elf_backend_may_use_rela_p 1
20494 #undef elf_backend_default_use_rela_p
20495 #define elf_backend_default_use_rela_p 1
20496 #undef elf_backend_want_plt_sym
20497 #define elf_backend_want_plt_sym 1
20498 #undef ELF_MAXPAGESIZE
20499 #define ELF_MAXPAGESIZE 0x1000
20500 #undef ELF_TARGET_OS
20501 #define ELF_TARGET_OS is_vxworks
20503 #include "elf32-target.h"
20506 /* Merge backend specific data from an object file to the output
20507 object file when linking. */
20510 elf32_arm_merge_private_bfd_data (bfd
*ibfd
, struct bfd_link_info
*info
)
20512 bfd
*obfd
= info
->output_bfd
;
20513 flagword out_flags
;
20515 bool flags_compatible
= true;
20518 /* Check if we have the same endianness. */
20519 if (! _bfd_generic_verify_endian_match (ibfd
, info
))
20522 if (! is_arm_elf (ibfd
) || ! is_arm_elf (obfd
))
20525 if (!elf32_arm_merge_eabi_attributes (ibfd
, info
))
20528 /* The input BFD must have had its flags initialised. */
20529 /* The following seems bogus to me -- The flags are initialized in
20530 the assembler but I don't think an elf_flags_init field is
20531 written into the object. */
20532 /* BFD_ASSERT (elf_flags_init (ibfd)); */
20534 in_flags
= elf_elfheader (ibfd
)->e_flags
;
20535 out_flags
= elf_elfheader (obfd
)->e_flags
;
20537 /* In theory there is no reason why we couldn't handle this. However
20538 in practice it isn't even close to working and there is no real
20539 reason to want it. */
20540 if (EF_ARM_EABI_VERSION (in_flags
) >= EF_ARM_EABI_VER4
20541 && !(ibfd
->flags
& DYNAMIC
)
20542 && (in_flags
& EF_ARM_BE8
))
20544 _bfd_error_handler (_("error: %pB is already in final BE8 format"),
20549 if (!elf_flags_init (obfd
))
20551 /* If the input is the default architecture and had the default
20552 flags then do not bother setting the flags for the output
20553 architecture, instead allow future merges to do this. If no
20554 future merges ever set these flags then they will retain their
20555 uninitialised values, which surprise surprise, correspond
20556 to the default values. */
20557 if (bfd_get_arch_info (ibfd
)->the_default
20558 && elf_elfheader (ibfd
)->e_flags
== 0)
20561 elf_flags_init (obfd
) = true;
20562 elf_elfheader (obfd
)->e_flags
= in_flags
;
20564 if (bfd_get_arch (obfd
) == bfd_get_arch (ibfd
)
20565 && bfd_get_arch_info (obfd
)->the_default
)
20566 return bfd_set_arch_mach (obfd
, bfd_get_arch (ibfd
), bfd_get_mach (ibfd
));
20571 /* Determine what should happen if the input ARM architecture
20572 does not match the output ARM architecture. */
20573 if (! bfd_arm_merge_machines (ibfd
, obfd
))
20576 /* Identical flags must be compatible. */
20577 if (in_flags
== out_flags
)
20580 /* Check to see if the input BFD actually contains any sections. If
20581 not, its flags may not have been initialised either, but it
20582 cannot actually cause any incompatiblity. Do not short-circuit
20583 dynamic objects; their section list may be emptied by
20584 elf_link_add_object_symbols.
20586 Also check to see if there are no code sections in the input.
20587 In this case there is no need to check for code specific flags.
20588 XXX - do we need to worry about floating-point format compatability
20589 in data sections ? */
20590 if (!(ibfd
->flags
& DYNAMIC
))
20592 bool null_input_bfd
= true;
20593 bool only_data_sections
= true;
20595 for (sec
= ibfd
->sections
; sec
!= NULL
; sec
= sec
->next
)
20597 /* Ignore synthetic glue sections. */
20598 if (strcmp (sec
->name
, ".glue_7")
20599 && strcmp (sec
->name
, ".glue_7t"))
20601 if ((bfd_section_flags (sec
)
20602 & (SEC_LOAD
| SEC_CODE
| SEC_HAS_CONTENTS
))
20603 == (SEC_LOAD
| SEC_CODE
| SEC_HAS_CONTENTS
))
20604 only_data_sections
= false;
20606 null_input_bfd
= false;
20611 if (null_input_bfd
|| only_data_sections
)
20615 /* Complain about various flag mismatches. */
20616 if (!elf32_arm_versions_compatible (EF_ARM_EABI_VERSION (in_flags
),
20617 EF_ARM_EABI_VERSION (out_flags
)))
20620 (_("error: source object %pB has EABI version %d, but target %pB has EABI version %d"),
20621 ibfd
, (in_flags
& EF_ARM_EABIMASK
) >> 24,
20622 obfd
, (out_flags
& EF_ARM_EABIMASK
) >> 24);
20626 /* Not sure what needs to be checked for EABI versions >= 1. */
20627 /* VxWorks libraries do not use these flags. */
20628 if (get_elf_backend_data (obfd
) != &elf32_arm_vxworks_bed
20629 && get_elf_backend_data (ibfd
) != &elf32_arm_vxworks_bed
20630 && EF_ARM_EABI_VERSION (in_flags
) == EF_ARM_EABI_UNKNOWN
)
20632 if ((in_flags
& EF_ARM_APCS_26
) != (out_flags
& EF_ARM_APCS_26
))
20635 (_("error: %pB is compiled for APCS-%d, whereas target %pB uses APCS-%d"),
20636 ibfd
, in_flags
& EF_ARM_APCS_26
? 26 : 32,
20637 obfd
, out_flags
& EF_ARM_APCS_26
? 26 : 32);
20638 flags_compatible
= false;
20641 if ((in_flags
& EF_ARM_APCS_FLOAT
) != (out_flags
& EF_ARM_APCS_FLOAT
))
20643 if (in_flags
& EF_ARM_APCS_FLOAT
)
20645 (_("error: %pB passes floats in float registers, whereas %pB passes them in integer registers"),
20649 (_("error: %pB passes floats in integer registers, whereas %pB passes them in float registers"),
20652 flags_compatible
= false;
20655 if ((in_flags
& EF_ARM_VFP_FLOAT
) != (out_flags
& EF_ARM_VFP_FLOAT
))
20657 if (in_flags
& EF_ARM_VFP_FLOAT
)
20659 (_("error: %pB uses %s instructions, whereas %pB does not"),
20660 ibfd
, "VFP", obfd
);
20663 (_("error: %pB uses %s instructions, whereas %pB does not"),
20664 ibfd
, "FPA", obfd
);
20666 flags_compatible
= false;
20669 if ((in_flags
& EF_ARM_MAVERICK_FLOAT
) != (out_flags
& EF_ARM_MAVERICK_FLOAT
))
20671 if (in_flags
& EF_ARM_MAVERICK_FLOAT
)
20673 (_("error: %pB uses %s instructions, whereas %pB does not"),
20674 ibfd
, "Maverick", obfd
);
20677 (_("error: %pB does not use %s instructions, whereas %pB does"),
20678 ibfd
, "Maverick", obfd
);
20680 flags_compatible
= false;
20683 #ifdef EF_ARM_SOFT_FLOAT
20684 if ((in_flags
& EF_ARM_SOFT_FLOAT
) != (out_flags
& EF_ARM_SOFT_FLOAT
))
20686 /* We can allow interworking between code that is VFP format
20687 layout, and uses either soft float or integer regs for
20688 passing floating point arguments and results. We already
20689 know that the APCS_FLOAT flags match; similarly for VFP
20691 if ((in_flags
& EF_ARM_APCS_FLOAT
) != 0
20692 || (in_flags
& EF_ARM_VFP_FLOAT
) == 0)
20694 if (in_flags
& EF_ARM_SOFT_FLOAT
)
20696 (_("error: %pB uses software FP, whereas %pB uses hardware FP"),
20700 (_("error: %pB uses hardware FP, whereas %pB uses software FP"),
20703 flags_compatible
= false;
20708 /* Interworking mismatch is only a warning. */
20709 if ((in_flags
& EF_ARM_INTERWORK
) != (out_flags
& EF_ARM_INTERWORK
))
20711 if (in_flags
& EF_ARM_INTERWORK
)
20714 (_("warning: %pB supports interworking, whereas %pB does not"),
20720 (_("warning: %pB does not support interworking, whereas %pB does"),
20726 return flags_compatible
;