1 # Copyright (c) 2006-2007 The Regents of The University of Michigan
2 # Copyright (c) 2009 Advanced Micro Devices, Inc.
5 # Redistribution and use in source and binary forms, with or without
6 # modification, are permitted provided that the following conditions are
7 # met: redistributions of source code must retain the above copyright
8 # notice, this list of conditions and the following disclaimer;
9 # redistributions in binary form must reproduce the above copyright
10 # notice, this list of conditions and the following disclaimer in the
11 # documentation and/or other materials provided with the distribution;
12 # neither the name of the copyright holders nor the names of its
13 # contributors may be used to endorse or promote products derived from
14 # this software without specific prior written permission.
16 # THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
17 # "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
18 # LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
19 # A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
20 # OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
21 # SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
22 # LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23 # DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24 # THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25 # (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
26 # OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
28 # Authors: Brad Beckmann
32 from m5
.objects
import *
33 from m5
.defines
import buildEnv
34 from m5
.util
import addToPath
37 # Note: the L1 Cache latency is only used by the sequencer on fast path hits
39 class L1Cache(RubyCache
):
43 # Note: the L2 Cache latency is not currently used
45 class L2Cache(RubyCache
):
48 def create_system(options
, phys_mem
, piobus
, dma_devices
):
50 if buildEnv
['PROTOCOL'] != 'MOESI_CMP_directory':
51 panic("This script requires the MOESI_CMP_directory protocol to be built.")
56 # The ruby network creation expects the list of nodes in the system to be
57 # consistent with the NetDest list. Therefore the l1 controller nodes must be
58 # listed before the directory nodes and directory nodes before dma nodes, etc.
66 # Must create the individual controllers before the network to ensure the
67 # controller constructors are called before the network constructor
70 for i
in xrange(options
.num_cpus
):
72 # First create the Ruby objects associated with this cpu
74 l1i_cache
= L1Cache(size
= options
.l1i_size
,
75 assoc
= options
.l1i_assoc
)
76 l1d_cache
= L1Cache(size
= options
.l1d_size
,
77 assoc
= options
.l1d_assoc
)
79 cpu_seq
= RubySequencer(version
= i
,
82 physMemPort
= phys_mem
.port
,
86 cpu_seq
.pio_port
= piobus
.port
88 l1_cntrl
= L1Cache_Controller(version
= i
,
90 L1IcacheMemory
= l1i_cache
,
91 L1DcacheMemory
= l1d_cache
,
92 l2_select_num_bits
= \
93 math
.log(options
.num_l2caches
, 2))
95 # Add controllers and sequencers to the appropriate lists
97 cpu_sequencers
.append(cpu_seq
)
98 l1_cntrl_nodes
.append(l1_cntrl
)
100 for i
in xrange(options
.num_l2caches
):
102 # First create the Ruby objects associated with this cpu
104 l2_cache
= L2Cache(size
= options
.l2_size
,
105 assoc
= options
.l2_assoc
)
107 l2_cntrl
= L2Cache_Controller(version
= i
,
108 L2cacheMemory
= l2_cache
)
110 l2_cntrl_nodes
.append(l2_cntrl
)
112 phys_mem_size
= long(phys_mem
.range.second
) - long(phys_mem
.range.first
) + 1
113 mem_module_size
= phys_mem_size
/ options
.num_dirs
115 for i
in xrange(options
.num_dirs
):
117 # Create the Ruby objects associated with the directory controller
120 mem_cntrl
= RubyMemoryControl(version
= i
)
122 dir_size
= MemorySize('0B')
123 dir_size
.value
= mem_module_size
125 dir_cntrl
= Directory_Controller(version
= i
,
127 RubyDirectoryMemory(version
= i
,
129 memBuffer
= mem_cntrl
)
131 dir_cntrl_nodes
.append(dir_cntrl
)
133 for i
, dma_device
in enumerate(dma_devices
):
135 # Create the Ruby objects associated with the dma controller
137 dma_seq
= DMASequencer(version
= i
,
138 physMemPort
= phys_mem
.port
,
141 dma_cntrl
= DMA_Controller(version
= i
,
142 dma_sequencer
= dma_seq
)
144 dma_cntrl
.dma_sequencer
.port
= dma_device
.dma
145 dma_cntrl_nodes
.append(dma_cntrl
)
147 all_cntrls
= l1_cntrl_nodes
+ \
152 return (cpu_sequencers
, dir_cntrl_nodes
, all_cntrls
)