* symbols.c (report_op_error): Fix pasto. Don't use as_bad_where
[binutils-gdb.git] / gas / ChangeLog
1 2006-07-17 Mat Hostetter <mat@lcs.mit.edu>
2
3 * symbols.c (report_op_error): Fix pasto. Don't use as_bad_where
4 when file and line unknown.
5
6 2006-07-17 Thiemo Seufer <ths@mips.com>
7
8 * read.c (s_struct): Use IS_ELF.
9 * config/tc-mips.c (md_begin, mips16_mark_labels, mips_ip,
10 md_parse_option, s_change_sec, pic_need_relax, mips_fix_adjustable,
11 tc_gen_reloc, mips_frob_file_after_relocs, s_mips_end, s_mips_frame,
12 s_mips_mask): Likewise.
13
14 2006-07-16 Thiemo Seufer <ths@mips.com>
15 David Ung <davidu@mips.com>
16
17 * read.c (s_struct): Handle ELF section changing.
18 * config/tc-mips.c (s_align): Leave enabling auto-align to the
19 generic code.
20 (s_change_sec): Try section changing only if we output ELF.
21
22 2006-07-15 H.J. Lu <hongjiu.lu@intel.com>
23
24 * config/tc-i386.c (cpu_arch): Remove Cpu086, CpuAthlon and
25 CpuAmdFam10.
26 (smallest_imm_type): Remove Cpu086.
27 (i386_target_format): Likewise.
28
29 * config/tc-i386.h: Remove Cpu086, CpuAthlon and CpuAmdFam10.
30 Update CpuXXX.
31
32 2006-07-13 Dwarakanath Rajagopal <dwarak.rajagopal@amd.com>
33 Michael Meissner <michael.meissner@amd.com>
34
35 * config/tc-i386.h (PROCESSOR_AMDFAM10): New processor_type.
36 (CpuSSE4a, CpuABM, CpuAmdFam10): New Cpu directives.
37 * config/tc-i386.c (cpu_arch): Add support for AmdFam10
38 architecture.
39 (i386_align_code): Ditto.
40 (md_assemble_code): Add support for insertq/extrq instructions,
41 swapping as needed for intel syntax.
42 (swap_imm_operands): New function to swap immediate operands.
43 (swap_operands): Deal with 4 operand instructions.
44 (build_modrm_byte): Add support for insertq instruction.
45
46 2006-07-13 H.J. Lu <hongjiu.lu@intel.com>
47
48 * config/tc-i386.h (Size64): Fix a typo in comment.
49
50 2006-07-12 Nick Clifton <nickc@redhat.com>
51
52 * config/tc-sh.c (md_apply_fix): Do not allow the generic code in
53 fixup_segment() to repeat a range check on a value that has
54 already been checked here.
55
56 2006-07-07 James E Wilson <wilson@specifix.com>
57
58 * config/tc-mips.c (mips_cpu_info_table): Add sb1a.
59
60 2006-07-06 Mohammed Adnène Trojette <adn@diwi.org>
61 Nick Clifton <nickc@redhat.com>
62
63 PR binutils/2877
64 * doc/as.texi: Fix spelling typo: branchs => branches.
65 * doc/c-m68hc11.texi: Likewise.
66 * config/tc-m68hc11.c: Likewise.
67 Support old spelling of command line switch for backwards
68 compatibility.
69
70 2006-07-04 Thiemo Seufer <ths@mips.com>
71 David Ung <davidu@mips.com>
72
73 * config/tc-mips.c (s_is_linkonce): New function.
74 (mips16_mark_labels): Don't adjust mips16 symbol addresses for
75 weak, external, and linkonce symbols.
76 (pic_need_relax): Use s_is_linkonce.
77
78 2006-06-24 H.J. Lu <hongjiu.lu@intel.com>
79
80 * doc/as.texinfo (Org): Remove space.
81 (P2align): Add "@var{abs-expr},".
82
83 2006-06-23 H.J. Lu <hongjiu.lu@intel.com>
84
85 * config/tc-i386.c (cpu_arch_tune_set): New.
86 (cpu_arch_isa): Likewise.
87 (i386_align_code): Use xchg %ax,%ax for 2 byte nop. Optimize
88 nops with short or long nop sequences based on -march=/.arch
89 and -mtune=.
90 (set_cpu_arch): Set cpu_arch_isa. If cpu_arch_tune_set is 0,
91 set cpu_arch_tune and cpu_arch_tune_flags.
92 (md_parse_option): For -march=, set cpu_arch_isa and set
93 cpu_arch_tune and cpu_arch_tune_flags if cpu_arch_tune_set is
94 0. Set cpu_arch_tune_set to 1 for -mtune=.
95 (i386_target_format): Don't set cpu_arch_tune.
96
97 2006-06-23 Nigel Stephens <nigel@mips.com>
98
99 * config/tc-mips.c (nopic_need_relax): Handle -fdata-sections
100 generated .sbss.* and .gnu.linkonce.sb.*.
101
102 2006-06-23 Thiemo Seufer <ths@mips.com>
103 David Ung <davidu@mips.com>
104
105 * config/tc-mips.h (TC_SEGMENT_INFO_TYPE): Declare per-segment
106 label_list.
107 * config/tc-mips.c (label_list): Define per-segment label_list.
108 (mips_clear_insn_labels, mips_move_labels, mips16_mark_labels,
109 append_insn, s_align, s_cons, s_float_cons, s_gpword, s_gpdword,
110 mips_from_file_after_relocs, mips_define_label): Use per-segment
111 label_list.
112
113 2006-06-22 Thiemo Seufer <ths@mips.com>
114
115 * config/tc-mips.c (ISA_SUPPORTS_MIPS16E): New macro.
116 (append_insn): Use it.
117 (md_apply_fix): Whitespace formatting.
118 (md_begin, append_insn, macro, macro2, mips16_immed, mips_align,
119 mips16_extended_frag): Remove register specifier.
120 (md_convert_frag): Likewise. Use TRUE ans FALSE instead of numeric
121 constants.
122
123 2006-06-21 Mark Shinwell <shinwell@codesourcery.com>
124
125 * config/tc-arm.c (s_arm_unwind_save_vfp_armv6): New. Parse
126 a directive saving VFP registers for ARMv6 or later.
127 (s_arm_unwind_save): Add parameter arch_v6 and call
128 s_arm_unwind_save_vfp or s_arm_unwind_save_vfp_armv6 as
129 appropriate.
130 (md_pseudo_table): Add entry for new "vsave" directive.
131 * doc/c-arm.texi: Correct error in example for "save"
132 directive (fstmdf -> fstmdx). Also document "vsave" directive.
133
134 2006-06-18 Joerg Wunsch <j.gnu@uriah.heep.sax.de>
135 Anatoly Sokolov <aesok@post.ru>
136
137 * config/tc-avr.c (mcu_types): Add support for atmega165p, atmega169p
138 and atmega644p devices. Rename atmega164/atmega324 devices to
139 atmega164p/atmega324p.
140 * doc/c-avr.texi: Document new mcu and arch options.
141
142 2006-06-17 Nick Clifton <nickc@redhat.com>
143
144 * config/tc-arm.c (enum parse_operand_result): Move outside of
145 #ifdef OBJ_ELF so that non-ELF targeted ARM ports can build.
146
147 2006-06-16 H.J. Lu <hongjiu.lu@intel.com>
148
149 * config/tc-i386.h (processor_type): New.
150 (arch_entry): Add type.
151
152 * config/tc-i386.c (cpu_arch_tune): New.
153 (cpu_arch_tune_flags): Likewise.
154 (cpu_arch_isa_flags): Likewise.
155 (cpu_arch): Updated.
156 (set_cpu_arch): Also update cpu_arch_isa_flags.
157 (md_assemble): Update cpu_arch_isa_flags.
158 (OPTION_MARCH): New.
159 (OPTION_MTUNE): Likewise.
160 (md_longopts): Add -march= and -mtune=.
161 (md_parse_option): Support -march= and -mtune=.
162 (md_show_usage): Add -march=CPU/-mtune=CPU.
163 (i386_target_format): Also update cpu_arch_isa_flags,
164 cpu_arch_tune and cpu_arch_tune_flags.
165
166 * doc/as.texinfo: Add -march=CPU/-mtune=CPU.
167
168 * doc/c-i386.texi: Document -march=CPU/-mtune=CPU.
169
170 2006-06-15 Mark Shinwell <shinwell@codesourcery.com>
171
172 * config/tc-arm.c (enum parse_operand_result): New.
173 (struct group_reloc_table_entry): New.
174 (enum group_reloc_type): New.
175 (group_reloc_table): New array.
176 (find_group_reloc_table_entry): New function.
177 (parse_shifter_operand_group_reloc): New function.
178 (parse_address_main): New function, incorporating code
179 from the old parse_address function. To be used via...
180 (parse_address): wrapper for parse_address_main; and
181 (parse_address_group_reloc): new function, likewise.
182 (enum operand_parse_code): New codes OP_SHG, OP_ADDRGLDR,
183 OP_ADDRGLDRS, OP_ADDRGLDC.
184 (parse_operands): Support for these new operand codes.
185 New macro po_misc_or_fail_no_backtrack.
186 (encode_arm_cp_address): Preserve group relocations.
187 (insns): Modify to use the above operand codes where group
188 relocations are permitted.
189 (md_apply_fix): Handle the group relocations
190 ALU_PC_G0_NC through LDC_SB_G2.
191 (tc_gen_reloc): Likewise.
192 (arm_force_relocation): Leave group relocations for the linker.
193 (arm_fix_adjustable): Likewise.
194
195 2006-06-15 Julian Brown <julian@codesourcery.com>
196
197 * config/tc-arm.c (do_vfp_nsyn_ldr_str): Remove, fold into...
198 (do_neon_ldr_str): Always defer to VFP encoding routines, which handle
199 relocs properly.
200
201 2006-06-12 H.J. Lu <hongjiu.lu@intel.com>
202
203 * config/tc-i386.c (process_suffix): Don't add rex64 for
204 "xchg %rax,%rax".
205
206 2006-06-09 Thiemo Seufer <ths@mips.com>
207
208 * config/tc-mips.c (mips_ip): Maintain argument count.
209
210 2006-06-09 Alan Modra <amodra@bigpond.net.au>
211
212 * config/tc-iq2000.c: Include sb.h.
213
214 2006-06-08 Nigel Stephens <nigel@mips.com>
215
216 * config/tc-mips.c (mips_pseudo_table): Add "origin" and "repeat"
217 aliases for better compatibility with SGI tools.
218
219 2006-06-08 Alan Modra <amodra@bigpond.net.au>
220
221 * configure.in (BFDLIB, BFDVER_H, ALL_OBJ_DEPS): Delete.
222 * Makefile.am (GASLIBS): Expand @BFDLIB@.
223 (BFDVER_H): Delete.
224 (OBJS): Expand @ALL_OBJ_DEPS@. Depend on all fopen-*.h variants.
225 (obj-aout.o): Depend on $(DEP_@target_get_type@_aout)
226 (obj-coff.o, obj-ecoff.o, obj-elf.o): Similarly.
227 Run "make dep-am".
228 * dep-in.sed: Don't substitute bfdver.h. Do remove symcat.h.
229 * Makefile.in: Regenerate.
230 * doc/Makefile.in: Regenerate.
231 * configure: Regenerate.
232
233 2006-06-07 Joseph S. Myers <joseph@codesourcery.com>
234
235 * po/Make-in (pdf, ps): New dummy targets.
236
237 2006-06-07 Julian Brown <julian@codesourcery.com>
238
239 * config/tc-arm.c (stdarg.h): include.
240 (arm_it): Add uncond_value field. Add isvec and issingle to operand
241 array.
242 (arm_reg_type): Add REG_TYPE_VFSD (single or double VFP reg) and
243 REG_TYPE_NSDQ (single, double or quad vector reg).
244 (reg_expected_msgs): Update.
245 (BAD_FPU): Add macro for unsupported FPU instruction error.
246 (parse_neon_type): Support 'd' as an alias for .f64.
247 (parse_typed_reg_or_scalar): Support REG_TYPE_VFSD, REG_TYPE_NSDQ
248 sets of registers.
249 (parse_vfp_reg_list): Don't update first arg on error.
250 (parse_neon_mov): Support extra syntax for VFP moves.
251 (operand_parse_code): Add OP_RVSD, OP_RNSDQ, OP_VRSDLST, OP_RVSD_IO,
252 OP_RNSDQ_RNSC, OP_RVC_PSR, OP_APSR_RR, OP_oRNSDQ.
253 (parse_operands): Support isvec, issingle operands fields, new parse
254 codes above.
255 (do_vfp_nsyn_mrs, do_vfp_nsyn_msr): New functions. Support VFP mrs,
256 msr variants.
257 (do_mrs, do_msr, do_t_mrs, do_t_msr): Add support for above.
258 (NEON_ENC_TAB): Add vnmul, vnmla, vnmls, vcmp, vcmpz, vcmpe, vcmpez.
259 (NEON_ENC_SINGLE, NEON_ENC_DOUBLE): Define macros.
260 (NEON_SHAPE_DEF): New macro. Define table of possible instruction
261 shapes.
262 (neon_shape): Redefine in terms of above.
263 (neon_shape_class): New enumeration, table of shape classes.
264 (neon_shape_el): New enumeration. One element of a shape.
265 (neon_shape_el_size): Register widths of above, where appropriate.
266 (neon_shape_info): New struct. Info for shape table.
267 (neon_shape_tab): New array.
268 (neon_type_mask): Add N_F64, N_VFP. Update N_MAX_NONSPECIAL.
269 (neon_check_shape): Rewrite as...
270 (neon_select_shape): New function to classify instruction shapes,
271 driven by new table neon_shape_tab array.
272 (neon_quad): New function. Return 1 if shape should set Q flag in
273 instructions (or equivalent), 0 otherwise.
274 (type_chk_of_el_type): Support F64.
275 (el_type_of_type_chk): Likewise.
276 (neon_check_type): Add support for VFP type checking (VFP data
277 elements fill their containing registers).
278 (do_vfp_cond_or_thumb): Fill in condition field in ARM mode, or 0xE
279 in thumb mode for VFP instructions.
280 (do_vfp_nsyn_opcode): New function. Look up the opcode in argument,
281 and encode the current instruction as if it were that opcode.
282 (try_vfp_nsyn): New. If this looks like a VFP instruction with ARGS
283 arguments, call function in PFN.
284 (do_vfp_nsyn_add_sub, do_vfp_nsyn_mla_mls, do_vfp_nsyn_mul)
285 (do_vfp_nsyn_abs_neg, do_vfp_nsyn_ldm_stm, do_vfp_nsyn_ldr_str)
286 (do_vfp_nsyn_sqrt, do_vfp_nsyn_div, do_vfp_nsyn_nmul)
287 (do_vfp_nsyn_cmp, nsyn_insert_sp, do_vfp_nsyn_push)
288 (do_vfp_nsyn_pop, do_vfp_nsyn_cvt, do_vfp_nsyn_cvtz): New functions.
289 Redirect Neon-syntax VFP instructions to VFP instruction handlers.
290 (do_neon_dyadic_i_su, do_neon_dyadic_i64_su, do_neon_shl_imm)
291 (do_neon_qshl_imm, do_neon_logic, do_neon_bitfield)
292 (neon_dyadic_misc, neon_compare, do_neon_tst, do_neon_qdmulh)
293 (do_neon_fcmp_absolute, do_neon_step, do_neon_sli, do_neon_sri)
294 (do_neon_qshlu_imm, neon_move_immediate, do_neon_mvn, do_neon_ext)
295 (do_neon_rev, do_neon_dup, do_neon_rshift_round_imm, do_neon_trn)
296 (do_neon_zip_uzp, do_neon_sat_abs_neg, do_neon_pair_long)
297 (do_neon_recip_est, do_neon_cls, do_neon_clz, do_neon_cnt)
298 (do_neon_swp): Use neon_select_shape not neon_check_shape. Use
299 neon_quad.
300 (vfp_or_neon_is_neon): New function. Call if a mnemonic shared
301 between VFP and Neon turns out to belong to Neon. Perform
302 architecture check and fill in condition field if appropriate.
303 (do_neon_addsub_if_i, do_neon_mac_maybe_scalar, do_neon_abs_neg)
304 (do_neon_cvt): Add support for VFP variants of instructions.
305 (neon_cvt_flavour): Extend to cover VFP conversions.
306 (do_neon_mov): Rewrite to use neon_select_shape. Add support for VFP
307 vmov variants.
308 (do_neon_ldr_str): Handle single-precision VFP load/store.
309 (do_neon_ld_st_interleave, do_neon_ld_st_lane, do_neon_ld_dup): Use
310 NS_NULL not NS_IGNORE.
311 (opcode_tag): Add OT_csuffixF for operands which either take a
312 conditional suffix, or have 0xF in the condition field.
313 (md_assemble): Add support for OT_csuffixF.
314 (NCE): Replace macro with...
315 (NCE_tag, NCE, NCEF): New macros.
316 (nCE): Replace macro with...
317 (nCE_tag, nCE, nCEF): New macros.
318 (insns): Add support for VFP insns or VFP versions of insns msr,
319 mrs, vsqrt, vdiv, vnmul, vnmla, vnmls, vcmp, vcmpe, vpush, vpop,
320 vcvtz, vmul, vmla, vmls, vadd, vsub, vabs, vneg, vldm, vldmia,
321 vldbdb, vstm, vstmia, vstmdb, vldr, vstr, vcvt, vmov. Group shared
322 VFP/Neon insns together.
323
324 2006-06-07 Alan Modra <amodra@bigpond.net.au>
325 Ladislav Michl <ladis@linux-mips.org>
326
327 * app.c: Don't include headers already included by as.h.
328 * as.c: Likewise.
329 * atof-generic.c: Likewise.
330 * cgen.c: Likewise.
331 * dwarf2dbg.c: Likewise.
332 * expr.c: Likewise.
333 * input-file.c: Likewise.
334 * input-scrub.c: Likewise.
335 * macro.c: Likewise.
336 * output-file.c: Likewise.
337 * read.c: Likewise.
338 * sb.c: Likewise.
339 * config/bfin-lex.l: Likewise.
340 * config/obj-coff.h: Likewise.
341 * config/obj-elf.h: Likewise.
342 * config/obj-som.h: Likewise.
343 * config/tc-arc.c: Likewise.
344 * config/tc-arm.c: Likewise.
345 * config/tc-avr.c: Likewise.
346 * config/tc-bfin.c: Likewise.
347 * config/tc-cris.c: Likewise.
348 * config/tc-d10v.c: Likewise.
349 * config/tc-d30v.c: Likewise.
350 * config/tc-dlx.h: Likewise.
351 * config/tc-fr30.c: Likewise.
352 * config/tc-frv.c: Likewise.
353 * config/tc-h8300.c: Likewise.
354 * config/tc-hppa.c: Likewise.
355 * config/tc-i370.c: Likewise.
356 * config/tc-i860.c: Likewise.
357 * config/tc-i960.c: Likewise.
358 * config/tc-ip2k.c: Likewise.
359 * config/tc-iq2000.c: Likewise.
360 * config/tc-m32c.c: Likewise.
361 * config/tc-m32r.c: Likewise.
362 * config/tc-maxq.c: Likewise.
363 * config/tc-mcore.c: Likewise.
364 * config/tc-mips.c: Likewise.
365 * config/tc-mmix.c: Likewise.
366 * config/tc-mn10200.c: Likewise.
367 * config/tc-mn10300.c: Likewise.
368 * config/tc-msp430.c: Likewise.
369 * config/tc-mt.c: Likewise.
370 * config/tc-ns32k.c: Likewise.
371 * config/tc-openrisc.c: Likewise.
372 * config/tc-ppc.c: Likewise.
373 * config/tc-s390.c: Likewise.
374 * config/tc-sh.c: Likewise.
375 * config/tc-sh64.c: Likewise.
376 * config/tc-sparc.c: Likewise.
377 * config/tc-tic30.c: Likewise.
378 * config/tc-tic4x.c: Likewise.
379 * config/tc-tic54x.c: Likewise.
380 * config/tc-v850.c: Likewise.
381 * config/tc-vax.c: Likewise.
382 * config/tc-xc16x.c: Likewise.
383 * config/tc-xstormy16.c: Likewise.
384 * config/tc-xtensa.c: Likewise.
385 * config/tc-z80.c: Likewise.
386 * config/tc-z8k.c: Likewise.
387 * macro.h: Don't include sb.h or ansidecl.h.
388 * sb.h: Don't include stdio.h or ansidecl.h.
389 * cond.c: Include sb.h.
390 * itbl-lex.l: Include as.h instead of other system headers.
391 * itbl-parse.y: Likewise.
392 * itbl-ops.c: Similarly.
393 * itbl-ops.h: Don't include as.h or ansidecl.h.
394 * config/bfin-defs.h: Don't include bfd.h or as.h.
395 * config/bfin-parse.y: Include as.h instead of other system headers.
396
397 2006-06-06 Ben Elliston <bje@au.ibm.com>
398 Anton Blanchard <anton@samba.org>
399
400 * config/tc-ppc.c (parse_cpu): Handle "-mpower6".
401 (md_show_usage): Document it.
402 (ppc_setup_opcodes): Test power6 opcode flag bits.
403 * doc/c-ppc.texi (PowerPC-Opts): Document "-mpower6".
404
405 2006-06-06 Thiemo Seufer <ths@mips.com>
406 Chao-ying Fu <fu@mips.com>
407
408 * config/tc-mips.c (ISA_SUPPORTS_DSP64): New macro.
409 (CPU_HAS_MIPS3D, CPU_HAS_MDMX, CPU_HAS_DSP, CPU_HAS_MT): Delete.
410 (macro_build): Update comment.
411 (mips_ip): Allow DSP64 instructions for MIPS64R2.
412 (mips_after_parse_args): Remove uses of CPU_HAS_MIPS3D and
413 CPU_HAS_MDMX.
414 (mips_cpu_info): Fix formatting. Add MIPS_CPU_ASE_MIPS3D and
415 MIPS_CPU_ASE_MDMX flags for sb1.
416
417 2006-06-05 Thiemo Seufer <ths@mips.com>
418
419 * config/tc-mips.c (macro_build): Use INSERT_OPERAND wherew
420 appropriate.
421 (mips16_macro_build): Use MIPS16_INSERT_OPERAND where appropriate.
422 (mips_ip): Make overflowed/underflowed constant arguments in DSP
423 and MT instructions a fatal error. Use INSERT_OPERAND where
424 appropriate. Improve warnings for break and wait code overflows.
425 Use symbolic constant of OP_MASK_COPZ.
426 (mips16_ip): Use MIPS16_INSERT_OPERAND where appropriate.
427
428 2006-06-05 Daniel Jacobowitz <dan@codesourcery.com>
429
430 * po/Make-in (top_builddir): Define.
431
432 2006-06-02 Joseph S. Myers <joseph@codesourcery.com>
433
434 * doc/Makefile.am (TEXI2DVI): Define.
435 * doc/Makefile.in: Regenerate.
436 * doc/c-arc.texi: Fix typo.
437
438 2006-06-01 Alan Modra <amodra@bigpond.net.au>
439
440 * config/obj-ieee.c: Delete.
441 * config/obj-ieee.h: Delete.
442 * Makefile.am (OBJ_FORMATS): Remove ieee.
443 (OBJ_FORMAT_CFILES, OBJ_FORMAT_HFILES): Similarly.
444 (obj-ieee.o): Remove rule.
445 * Makefile.in: Regenerate.
446 * configure.in (atof): Remove tahoe.
447 (OBJ_MAYBE_IEEE): Don't define.
448 * configure: Regenerate.
449 * config.in: Regenerate.
450 * doc/Makefile.in: Regenerate.
451 * po/POTFILES.in: Regenerate.
452
453 2006-05-31 Daniel Jacobowitz <dan@codesourcery.com>
454
455 * Makefile.am: Replace INTLLIBS and INTLDEPS with LIBINTL
456 and LIBINTL_DEP everywhere.
457 (INTLLIBS): Remove.
458 (INCLUDES, DEP_INCLUDES): Use @INCINTL@.
459 * acinclude.m4: Include new gettext macros.
460 * configure.in: Use ZW_GNU_GETTEXT_SISTER_DIR and AM_PO_SUBDIRS.
461 Remove local code for po/Makefile.
462 * Makefile.in, configure, doc/Makefile.in: Regenerated.
463
464 2006-05-30 Nick Clifton <nickc@redhat.com>
465
466 * po/es.po: Updated Spanish translation.
467
468 2006-05-06 Denis Chertykov <denisc@overta.ru>
469
470 * doc/c-avr.texi: New file.
471 * doc/Makefile.am (CPU_DOCS): Add c-avr.texi
472 * doc/all.texi: Set AVR
473 * doc/as.texinfo: Include c-avr.texi
474
475 2006-05-28 Jie Zhang <jie.zhang@analog.com>
476
477 * config/bfin-parse.y (check_macfunc): Loose the condition of
478 calling check_multiply_halfregs ().
479
480 2006-05-25 Jie Zhang <jie.zhang@analog.com>
481
482 * config/bfin-parse.y (asm_1): Better check and deal with
483 vector and scalar Multiply 16-Bit Operands instructions.
484
485 2006-05-24 Nick Clifton <nickc@redhat.com>
486
487 * config/tc-hppa.c: Convert to ISO C90 format.
488 * config/tc-hppa.h: Likewise.
489
490 2006-05-24 Carlos O'Donell <carlos@systemhalted.org>
491 Randolph Chung <randolph@tausq.org>
492
493 * config/tc-hppa.c (is_tls_gdidx, is_tls_ldidx, is_tls_dtpoff,
494 is_tls_ieoff, is_tls_leoff): Define.
495 (fix_new_hppa): Handle TLS.
496 (cons_fix_new_hppa): Likewise.
497 (pa_ip): Likewise.
498 (md_apply_fix): Handle TLS relocs.
499 * config/tc-hppa.h (hppa_fix_adjustable): Handle TLS.
500
501 2006-05-24 Bjoern Haase <bjoern.m.haase@web.de>
502
503 * config/tc-avr.c: Add new cpu targets avr6, avr2560 and avr2561.
504
505 2006-05-23 Thiemo Seufer <ths@mips.com>
506 David Ung <davidu@mips.com>
507 Nigel Stephens <nigel@mips.com>
508
509 [ gas/ChangeLog ]
510 * config/tc-mips.c (ISA_SUPPORTS_SMARTMIPS): Rename.
511 (ISA_SUPPORTS_DSP_ASE, ISA_SUPPORTS_MT_ASE, ISA_HAS_64BIT_FPRS,
512 ISA_HAS_MXHC1): New macros.
513 (HAVE_32BIT_FPRS): Use ISA_HAS_64BIT_FPRS instead of
514 ISA_HAS_64BIT_REGS. Formatting fixes. Improved comments.
515 (mips_cpu_info): Change to use combined ASE/IS_ISA flag.
516 (MIPS_CPU_IS_ISA, MIPS_CPU_ASE_SMARTMIPS, MIPS_CPU_ASE_DSP,
517 MIPS_CPU_ASE_MT, MIPS_CPU_ASE_MIPS3D, MIPS_CPU_ASE_MDMX): New defines.
518 (mips_after_parse_args): Change default handling of float register
519 size to account for 32bit code with 64bit FP. Better sanity checking
520 of ISA/ASE/ABI option combinations.
521 (s_mipsset): Support switching of GPR and FPR sizes via
522 .set {g,f}p={32,64,default}. Better sanity checking for .set ASE
523 options.
524 (mips_elf_final_processing): We should record the use of 64bit FP
525 registers in 32bit code but we don't, because ELF header flags are
526 a scarce ressource.
527 (mips_cpu_info_table): Add ASE flags for CPUs with mandatory ASE
528 extensions. Add 4ksc, 4kec, 4kem, 4kep, 4ksd, m4kp, 24kec, 24kef,
529 24kex, 34kc, 34kf, 34kx, 25kf CPU definitions.
530 (mips_cpu_info_from_isa): Use MIPS_CPU_IS_ISA.
531 * doc/c-mips.texi: Document .set {g,f}p={32,64,default}. Document
532 missing -march options. Document .set arch=CPU. Move .set smartmips
533 to ASE page. Use @code for .set FOO examples.
534
535 2006-05-23 Jie Zhang <jie.zhang@analog.com>
536
537 * config/tc-bfin.c (bfin_start_line_hook): Bump line counters
538 if needed.
539
540 2006-05-23 Jie Zhang <jie.zhang@analog.com>
541
542 * config/bfin-defs.h (bfin_equals): Remove declaration.
543 * config/bfin-parse.y (asm_1): Remove "expr ASSIGN expr".
544 * config/tc-bfin.c (bfin_name_is_register): Remove.
545 (bfin_equals): Remove.
546 * config/tc-bfin.h (TC_EQUAL_IN_INSN): Redefine as 1.
547 (bfin_name_is_register): Remove declaration.
548
549 2006-05-19 Thiemo Seufer <ths@mips.com>
550 Nigel Stephens <nigel@mips.com>
551
552 * config/tc-mipc.c (ISA_HAS_ODD_SINGLE_FPR): New define.
553 (mips_oddfpreg_ok): New function.
554 (mips_ip): Use it.
555
556 2006-05-19 Thiemo Seufer <ths@mips.com>
557 David Ung <davidu@mips.com>
558
559 * config/tc-mips.h (tc_mips_regname_to_dw2regnum): Declare.
560 * config/tc-mipc.c (ABI_NEEDS_64BIT_REGS, ISA_HAS_64BIT_REGS,
561 ISA_HAS_DROR, ISA_HAS_ROR): Reformat.
562 (regname, RTYPE_MASK, RTYPE_NUM, RTYPE_FPU, RTYPE_FCC, RTYPE_VEC,
563 RTYPE_GP, RTYPE_CP0, RTYPE_PC, RTYPE_ACC, RTYPE_CCC, RNUM_MASK,
564 RWARN, GENERIC_REGISTER_NUMBERS, FPU_REGISTER_NAMES,
565 FPU_CONDITION_CODE_NAMES, COPROC_CONDITION_CODE_NAMES,
566 N32N64_SYMBOLIC_REGISTER_NAMES, O32_SYMBOLIC_REGISTER_NAMES,
567 SYMBOLIC_REGISTER_NAMES, MIPS16_SPECIAL_REGISTER_NAMES,
568 MDMX_VECTOR_REGISTER_NAMES, MIPS_DSP_ACCUMULATOR_NAMES, reg_names,
569 reg_names_o32, reg_names_n32n64): Define register classes.
570 (reg_lookup): New function, use register classes.
571 (md_begin): Reserve register names in the symbol table. Simplify
572 OBJ_ELF defines.
573 (mips_ip): Fix comment formatting. Handle symbolic COP0 registers.
574 Use reg_lookup.
575 (mips16_ip): Use reg_lookup.
576 (tc_get_register): Likewise.
577 (tc_mips_regname_to_dw2regnum): New function.
578
579 2006-05-19 Thiemo Seufer <ths@mips.com>
580
581 * config/tc-arm.c, config/tc-arm.h (tc_arm_regname_to_dw2regnum):
582 Un-constify string argument.
583 * config/tc-i386.c, config/tc-i386.h (tc_x86_regname_to_dw2regnum):
584 Likewise.
585 * config/tc-m68k.c, config/tc-m68k.h (tc_m68k_regname_to_dw2regnum):
586 Likewise.
587 * config/tc-ppc.c, config/tc-ppc.h (tc_ppc_regname_to_dw2regnum):
588 Likewise.
589 * config/tc-s390.c, config/tc-s390.h (tc_s390_regname_to_dw2regnum):
590 Likewise.
591 * config/tc-sh.c, config/tc-sh.h (sh_regname_to_dw2regnum):
592 Likewise.
593 * config/tc-sparc.c, config/tc-sparc.h (sparc_regname_to_dw2regnum):
594 Likewise.
595
596 2006-05-19 Nathan Sidwell <nathan@codesourcery.com>
597
598 * gas/config/tc-m68k.c (m68k_init_arch): Move checking of
599 cfloat/m68881 to correct architecture before using it.
600
601 2006-05-16 Bjoern Haase <bjoern.m.haase@web.de>
602
603 * config/tc-avr.h (TC_VALIDATE_FIX): Allow fixups for immediate
604 constant values.
605
606 2006-05-15 Paul Brook <paul@codesourcery.com>
607
608 * config/tc-arm.c (arm_adjust_symtab): Use
609 bfd_is_arm_special_symbol_name.
610
611 2006-05-15 Bob Wilson <bob.wilson@acm.org>
612
613 * config/tc-xtensa.c (is_direct_call_opcode, is_branch_jmp_to_next,
614 xg_assemble_vliw_tokens, xtensa_mark_narrow_branches,
615 xtensa_fix_short_loop_frags, is_local_forward_loop, relax_frag_immed):
616 Handle errors from calls to xtensa_opcode_is_* functions.
617
618 2006-05-14 Thiemo Seufer <ths@mips.com>
619
620 * config/tc-mips.c (macro_build): Test for currently active
621 mips16 option.
622 (mips16_ip): Reject invalid opcodes.
623
624 2006-05-11 Carlos O'Donell <carlos@codesourcery.com>
625
626 * doc/as.texinfo: Rename "Index" to "AS Index",
627 and "ABORT" to "ABORT (COFF)".
628
629 2006-05-11 Paul Brook <paul@codesourcery.com>
630
631 * config/tc-arm.c (parse_half): New function.
632 (operand_parse_code): Remove OP_Iffff. Add OP_HALF.
633 (parse_operands): Ditto.
634 (do_mov16): Reject invalid relocations.
635 (do_t_mov16): Ditto. Use Thumb reloc numbers.
636 (insns): Replace Iffff with HALF.
637 (md_apply_fix): Add MOVW and MOVT relocs.
638 (tc_gen_reloc): Ditto.
639 * doc/c-arm.texi: Document relocation operators
640
641 2006-05-11 Paul Brook <paul@codesourcery.com>
642
643 * config/tc-arm.c (arm_fix_adjustable): Return 0 for function symbols.
644
645 2006-05-11 Thiemo Seufer <ths@mips.com>
646
647 * config/tc-mips.c (append_insn): Don't check the range of j or
648 jal addresses.
649
650 2006-05-11 Pedro Alves <pedro_alves@portugalmail.pt>
651
652 * config/tc-arm.c (md_pcrel_from_section): Force a bias for
653 relocs against external symbols for WinCE targets.
654 (md_apply_fix): Likewise.
655
656 2006-05-09 David Ung <davidu@mips.com>
657
658 * config/tc-mips.c (append_insn): Only warn about an out-of-range
659 j or jal address.
660
661 2006-05-09 Nick Clifton <nickc@redhat.com>
662
663 * config/tc-arm.c (arm_fix_adjustable): For COFF, convert fixups
664 against symbols which are not going to be placed into the symbol
665 table.
666
667 2006-05-09 Ben Elliston <bje@au.ibm.com>
668
669 * expr.c (operand): Remove `if (0 && ..)' statement and
670 subsequently unused target_op label. Collapse `if (1 || ..)'
671 statement.
672 * app.c (do_scrub_chars): Remove unused case 0, as it is handled
673 separately above the switch.
674
675 2006-05-08 Nick Clifton <nickc@redhat.com>
676
677 PR gas/2623
678 * config/tc-msp430.c (line_separator_character): Define as |.
679
680 2006-05-08 Thiemo Seufer <ths@mips.com>
681 Nigel Stephens <nigel@mips.com>
682 David Ung <davidu@mips.com>
683
684 * config/tc-mips.c (mips_set_options): Add ase_smartmips flag.
685 (mips_opts): Likewise.
686 (file_ase_smartmips): New variable.
687 (ISA_HAS_ROR): SmartMIPS implements rotate instructions.
688 (macro_build): Handle SmartMIPS instructions.
689 (mips_ip): Likewise.
690 (md_longopts): Add argument handling for smartmips.
691 (md_parse_options, mips_after_parse_args): Likewise.
692 (s_mipsset): Add .set smartmips support.
693 (md_show_usage): Document -msmartmips/-mno-smartmips.
694 * doc/as.texinfo: Document -msmartmips/-mno-smartmips and
695 .set smartmips.
696 * doc/c-mips.texi: Likewise.
697
698 2006-05-08 Alan Modra <amodra@bigpond.net.au>
699
700 * write.c (relax_segment): Add pass count arg. Don't error on
701 negative org/space on first two passes.
702 (relax_seg_info): New struct.
703 (relax_seg, write_object_file): Adjust.
704 * write.h (relax_segment): Update prototype.
705
706 2006-05-05 Julian Brown <julian@codesourcery.com>
707
708 * config/tc-arm.c (parse_vfp_reg_list): Improve register bounds
709 checking.
710 (do_neon_mov): Enable several VMOV variants for VFP. Add suitable
711 architecture version checks.
712 (insns): Allow overlapping instructions to be used in VFP mode.
713
714 2006-05-05 H.J. Lu <hongjiu.lu@intel.com>
715
716 PR gas/2598
717 * config/obj-elf.c (obj_elf_change_section): Allow user
718 specified SHF_ALPHA_GPREL.
719
720 2006-05-05 Bjoern Haase <bjoern.m.haase@web.de>
721
722 * gas/config/tc-avr.h (TC_VALIDATE_FIX): Define. Disable fixups
723 for PMEM related expressions.
724
725 2006-05-05 Nick Clifton <nickc@redhat.com>
726
727 PR gas/2582
728 * dwarf2dbg.c (INSERT_DIR_SEPARATOR): New macro. Handles the
729 insertion of a directory separator character into a string at a
730 given offset. Uses heuristics to decide when to use a backslash
731 character rather than a forward-slash character.
732 (dwarf2_directive_loc): Use the macro.
733 (out_debug_info): Likewise.
734
735 2006-05-05 Thiemo Seufer <ths@mips.com>
736 David Ung <davidu@mips.com>
737
738 * config/tc-mips.c (macro_build): Add case 'k' to handle cache
739 instruction.
740 (macro): Add new case M_CACHE_AB.
741
742 2006-05-04 Kazu Hirata <kazu@codesourcery.com>
743
744 * config/tc-arm.c (opcode_tag): Add OT_cinfix3_deprecated.
745 (opcode_lookup): Issue a warning for opcode with
746 OT_cinfix3_deprecated. Otherwise treat OT_cinfix3_deprecated
747 identical to OT_cinfix3.
748 (TxC3w, TC3w, tC3w): New.
749 (insns): Use tC3w and TC3w for comparison instructions with
750 's' suffix.
751
752 2006-05-04 Alan Modra <amodra@bigpond.net.au>
753
754 * subsegs.h (struct frchain): Delete frch_seg.
755 (frchain_root): Delete.
756 (seg_info): Define as macro.
757 * subsegs.c (frchain_root): Delete.
758 (abs_seg_info, und_seg_info, absolute_frchain): Delete.
759 (subsegs_begin, subseg_change): Adjust for above.
760 (subseg_set_rest): Likewise. Add new frchain structs to seginfo
761 rather than to one big list.
762 (subseg_get): Don't special case abs, und sections.
763 (subseg_new, subseg_force_new): Don't set frchainP here.
764 (seg_info): Delete.
765 (subsegs_print_statistics): Adjust frag chain control list traversal.
766 * debug.c (dmp_frags): Likewise.
767 * dwarf2dbg.c (first_frag_for_seg): Don't start looking for frag
768 at frchain_root. Make use of known frchain ordering.
769 (last_frag_for_seg): Likewise.
770 (get_frag_fix): Likewise. Add seg param.
771 (process_entries, out_debug_aranges): Adjust get_frag_fix calls.
772 * write.c (chain_frchains_together_1): Adjust for struct frchain.
773 (SUB_SEGMENT_ALIGN): Likewise.
774 (subsegs_finish): Adjust frchain list traversal.
775 * config/tc-xtensa.c (xtensa_cleanup_align_frags): Likewise.
776 (xtensa_fix_target_frags, xtensa_mark_narrow_branches): Likewise.
777 (xtensa_mark_zcl_first_insns, xtensa_fix_a0_b_retw_frags): Likewise.
778 (xtensa_fix_b_j_loop_end_frags): Likewise.
779 (xtensa_fix_close_loop_end_frags): Likewise.
780 (xtensa_fix_short_loop_frags, xtensa_sanity_check): Likewise.
781 (retrieve_segment_info): Delete frch_seg initialisation.
782
783 2006-05-03 Alan Modra <amodra@bigpond.net.au>
784
785 * subsegs.c (subseg_get): Don't call obj_sec_set_private_data.
786 * config/obj-elf.h (obj_sec_set_private_data): Delete.
787 * config/tc-hppa.c (tc_gen_reloc): Don't use bfd_abs_symbol.
788 * config/tc-mn10300.c (tc_gen_reloc): Likewise.
789
790 2006-05-02 Joseph Myers <joseph@codesourcery.com>
791
792 * config/tc-arm.c (do_iwmmxt_wldstbh): Don't multiply offset by 4
793 here.
794 (md_apply_fix3): Multiply offset by 4 here for
795 BFD_RELOC_ARM_CP_OFF_IMM_S2 and BFD_RELOC_ARM_T32_CP_OFF_IMM_S2.
796
797 2006-05-02 H.J. Lu <hongjiu.lu@intel.com>
798 Jan Beulich <jbeulich@novell.com>
799
800 * config/tc-i386.c (output_invalid_buf): Change size for
801 unsigned char.
802 * config/tc-tic30.c (output_invalid_buf): Likewise.
803
804 * config/tc-i386.c (output_invalid): Cast none-ascii char to
805 unsigned char.
806 * config/tc-tic30.c (output_invalid): Likewise.
807
808 2006-05-02 Daniel Jacobowitz <dan@codesourcery.com>
809
810 * doc/Makefile.am (AM_MAKEINFOFLAGS): New.
811 (TEXI2POD): Use AM_MAKEINFOFLAGS.
812 (asconfig.texi): Don't set top_srcdir.
813 * doc/as.texinfo: Don't use top_srcdir.
814 * aclocal.m4, Makefile.in, doc/Makefile.in: Regenerated.
815
816 2006-05-02 H.J. Lu <hongjiu.lu@intel.com>
817
818 * config/tc-i386.c (output_invalid_buf): Change size to 16.
819 * config/tc-tic30.c (output_invalid_buf): Likewise.
820
821 * config/tc-i386.c (output_invalid): Use snprintf instead of
822 sprintf.
823 * config/tc-ia64.c (declare_register_set): Likewise.
824 (emit_one_bundle): Likewise.
825 (check_dependencies): Likewise.
826 * config/tc-tic30.c (output_invalid): Likewise.
827
828 2006-05-02 Paul Brook <paul@codesourcery.com>
829
830 * config/tc-arm.c (arm_optimize_expr): New function.
831 * config/tc-arm.h (md_optimize_expr): Define
832 (arm_optimize_expr): Add prototype.
833 (TC_FORCE_RELOCATION_SUB_SAME): Define.
834
835 2006-05-02 Ben Elliston <bje@au.ibm.com>
836
837 * config/obj-elf.h (ELF_TARGET_SYMBOL_FIELDS): Make single bit
838 field unsigned.
839
840 * sb.h (sb_list_vector): Move to sb.c.
841 * sb.c (free_list): Use type of sb_list_vector directly.
842 (sb_build): Fix off-by-one error in assertion about `size'.
843
844 2006-05-01 Ben Elliston <bje@au.ibm.com>
845
846 * listing.c (listing_listing): Remove useless loop.
847 * macro.c (macro_expand): Remove is_positional local variable.
848 * read.c (s_comm_internal): Simplify `if' condition 1 || x -> 1
849 and simplify surrounding expressions, where possible.
850 (assign_symbol): Likewise.
851 (s_weakref): Likewise.
852 * symbols.c (colon): Likewise.
853
854 2006-05-01 James Lemke <jwlemke@wasabisystems.com>
855
856 * subsegs.c (subseg_set_rest): Always set seginfp->frchainP if NULL.
857
858 2006-04-30 Thiemo Seufer <ths@mips.com>
859 David Ung <davidu@mips.com>
860
861 * config/tc-mips.c (validate_mips_insn): Handling of udi cases.
862 (mips_immed): New table that records various handling of udi
863 instruction patterns.
864 (mips_ip): Adds udi handling.
865
866 2006-04-28 Alan Modra <amodra@bigpond.net.au>
867
868 * dwarf2dbg.c (get_line_subseg): Attach new struct line_seg to end
869 of list rather than beginning.
870
871 2006-04-26 Julian Brown <julian@codesourcery.com>
872
873 * gas/config/tc-arm.c (neon_is_quarter_float): Move, and rename to...
874 (is_quarter_float): Rename from above. Simplify slightly.
875 (parse_qfloat_immediate): Parse a "quarter precision" floating-point
876 number.
877 (parse_neon_mov): Parse floating-point constants.
878 (neon_qfloat_bits): Fix encoding.
879 (neon_cmode_for_move_imm): Tweak to use floating-point encoding in
880 preference to integer encoding when using the F32 type.
881
882 2006-04-26 Julian Brown <julian@codesourcery.com>
883
884 * config/tc-arm.c (neon_el_type): Make NT_invtype be the zero (so
885 zero-initialising structures containing it will lead to invalid types).
886 (arm_it): Add vectype to each operand.
887 (NTA_HASTYPE, NTA_HASINDEX): Constants used in neon_typed_alias
888 defined field.
889 (neon_typed_alias): New structure. Extra information for typed
890 register aliases.
891 (reg_entry): Add neon type info field.
892 (arm_reg_parse): Remove RTYPE argument (revert to previous arguments).
893 Break out alternative syntax for coprocessor registers, etc. into...
894 (arm_reg_alt_syntax): New function. Alternate syntax handling broken
895 out from arm_reg_parse.
896 (parse_neon_type): Move. Return SUCCESS/FAIL.
897 (first_error): New function. Call to ensure first error which occurs is
898 reported.
899 (parse_neon_operand_type): Parse exactly one type.
900 (NEON_ALL_LANES, NEON_INTERLEAVE_LANES): Move.
901 (parse_typed_reg_or_scalar): New function. Handle core of both
902 arm_typed_reg_parse and parse_scalar.
903 (arm_typed_reg_parse): Parse a register with an optional type.
904 (NEON_SCALAR_REG, NEON_SCALAR_INDEX): Extract parts of parse_scalar
905 result.
906 (parse_scalar): Parse a Neon scalar with optional type.
907 (parse_reg_list): Use first_error.
908 (parse_vfp_reg_list): Use arm_typed_reg_parse instead of arm_reg_parse.
909 (neon_alias_types_same): New function. Return true if two (alias) types
910 are the same.
911 (parse_neon_el_struct_list): Use parse_typed_reg_or_scalar. Return type
912 of elements.
913 (insert_reg_alias): Return new reg_entry not void.
914 (insert_neon_reg_alias): New function. Insert type/index information as
915 well as register for alias.
916 (create_neon_reg_alias): New function. Parse .dn/.qn directives and
917 make typed register aliases accordingly.
918 (s_dn, s_qn): New functions. Handle incorrectly used .dn/.qn at start
919 of line.
920 (s_unreq): Delete type information if present.
921 (s_arm_unwind_save_mmxwr): Remove arg 3 from arm_reg_parse calls.
922 (s_arm_unwind_save_mmxwcg): Likewise.
923 (s_arm_unwind_movsp): Likewise.
924 (s_arm_unwind_setfp): Likewise.
925 (parse_shift): Likewise.
926 (parse_shifter_operand): Likewise.
927 (parse_address): Likewise.
928 (parse_tb): Likewise.
929 (tc_arm_regname_to_dw2regnum): Likewise.
930 (md_pseudo_table): Add dn, qn.
931 (parse_neon_mov): Handle typed operands.
932 (parse_operands): Likewise.
933 (neon_type_mask): Add N_SIZ.
934 (N_ALLMODS): New macro.
935 (neon_check_shape): Fix typo in NS_DDD_QQQ case. Use first_error.
936 (el_type_of_type_chk): Add some safeguards.
937 (modify_types_allowed): Fix logic bug.
938 (neon_check_type): Handle operands with types.
939 (neon_three_same): Remove redundant optional arg handling.
940 (do_neon_dyadic_i64_su, do_neon_shl_imm, do_neon_qshl_imm)
941 (do_neon_logic, do_neon_qdmulh, do_neon_fcmp_absolute)
942 (do_neon_step): Adjust accordingly.
943 (neon_cmode_for_logic_imm): Use first_error.
944 (do_neon_bitfield): Call neon_check_type.
945 (neon_dyadic): Rename to...
946 (neon_dyadic_misc): ...this. New name for neon_dyadic. Add bitfield
947 to allow modification of type of the destination.
948 (do_neon_dyadic_if_su, do_neon_dyadic_if_i, do_neon_dyadic_if_i_d)
949 (do_neon_addsub_if_i, do_neon_mul): Adjust accordingly.
950 (do_neon_compare): Make destination be an untyped bitfield.
951 (neon_scalar_for_mul): Use NEON_SCALAR_REG, NEON_SCALAR_INDEX.
952 (neon_mul_mac): Return early in case of errors.
953 (neon_move_immediate): Use first_error.
954 (neon_mac_reg_scalar_long): Fix type to include scalar.
955 (do_neon_dup): Likewise.
956 (do_neon_mov): Likewise (in several places).
957 (do_neon_tbl_tbx): Fix type.
958 (do_neon_ld_st_interleave, neon_alignment_bit, do_neon_ld_st_lane)
959 (do_neon_ld_dup): Exit early in case of errors and/or use
960 first_error.
961 (opcode_lookup): Update for parse_neon_type returning SUCCESS/FAIL.
962 Handle .dn/.qn directives.
963 (REGDEF): Add zero for reg_entry neon field.
964
965 2006-04-26 Julian Brown <julian@codesourcery.com>
966
967 * config/tc-arm.c (limits.h): Include.
968 (fpu_arch_vfp_v3, fpu_vfp_ext_v3, fpu_neon_ext_v1)
969 (fpu_vfp_v3_or_neon_ext): Declare constants.
970 (neon_el_type): New enumeration of types for Neon vector elements.
971 (neon_type_el): New struct. Define type and size of a vector element.
972 (NEON_MAX_TYPE_ELS): Define constant. The maximum number of types per
973 instruction.
974 (neon_type): Define struct. The type of an instruction.
975 (arm_it): Add 'vectype' for the current instruction.
976 (isscalar, immisalign, regisimm, isquad): New predicates for operands.
977 (vfp_sp_reg_pos): Rename to...
978 (vfp_reg_pos): ...this, and add VFP_REG_Dd, VFP_REG_Dm, VFP_REG_Dn
979 tags.
980 (arm_reg_type): Add REG_TYPE_NQ (Neon Q register) and REG_TYPE_NDQ
981 (Neon D or Q register).
982 (reg_expected_msgs): Sync with above. Allow VFD to mean VFP or Neon D
983 register.
984 (GE_OPT_PREFIX_BIG): Define constant, for use in...
985 (my_get_expression): Allow above constant as argument to accept
986 64-bit constants with optional prefix.
987 (arm_reg_parse): Add extra argument to return the specific type of
988 register in when either a D or Q register (REG_TYPE_NDQ) is
989 requested. Can be NULL.
990 (parse_scalar): New function. Parse Neon scalar (vector reg and index).
991 (parse_reg_list): Update for new arm_reg_parse args.
992 (parse_vfp_reg_list): Allow parsing of Neon D/Q register lists.
993 (parse_neon_el_struct_list): New function. Parse element/structure
994 register lists for VLD<n>/VST<n> instructions.
995 (s_arm_unwind_save_vfp): Update for new parse_vfp_reg_list args.
996 (s_arm_unwind_save_mmxwr): Likewise.
997 (s_arm_unwind_save_mmxwcg): Likewise.
998 (s_arm_unwind_movsp): Likewise.
999 (s_arm_unwind_setfp): Likewise.
1000 (parse_big_immediate): New function. Parse an immediate, which may be
1001 64 bits wide. Put results in inst.operands[i].
1002 (parse_shift): Update for new arm_reg_parse args.
1003 (parse_address): Likewise. Add parsing of alignment specifiers.
1004 (parse_neon_mov): Parse the operands of a VMOV instruction.
1005 (operand_parse_code): Add OP_RND, OP_RNQ, OP_RNDQ, OP_RNSC, OP_NRDLST,
1006 OP_NSTRLST, OP_NILO, OP_RNDQ_I0, OP_RR_RNSC, OP_RNDQ_RNSC, OP_RND_RNSC,
1007 OP_VMOV, OP_RNDQ_IMVNb, OP_RNDQ_I63b, OP_I0, OP_I16z, OP_I32z, OP_I64,
1008 OP_I64z, OP_oI32b, OP_oRND, OP_oRNQ, OP_oRNDQ.
1009 (parse_operands): Handle new codes above.
1010 (encode_arm_vfp_sp_reg): Rename to...
1011 (encode_arm_vfp_reg): ...this. Handle D regs (0-31) too. Complain if
1012 selected VFP version only supports D0-D15.
1013 (do_vfp_sp_monadic, do_vfp_sp_dyadic, do_vfp_sp_compare_z)
1014 (do_vfp_dp_sp_cvt, do_vfp_reg_from_sp, do_vfp_reg2_from_sp2)
1015 (do_vfp_sp_from_reg, do_vfp_sp2_from_reg2, do_vfp_sp_ldst)
1016 (do_vfp_dp_ldst, vfp_sp_ldstm, vfp_dp_ldstm): Update for new
1017 encode_arm_vfp_reg name, and allow 32 D regs.
1018 (do_vfp_dp_rd_rm, do_vfp_dp_rn_rd, do_vfp_dp_rd_rn, do_vfp_dp_rd_rn_rm)
1019 (do_vfp_rm_rd_rn): New functions to encode VFP insns allowing 32 D
1020 regs.
1021 (do_vfp_sp_const, do_vfp_dp_const, vfp_conv, do_vfp_sp_conv_16)
1022 (do_vfp_dp_conv_16, do_vfp_sp_conv_32, do_vfp_dp_conv_32): Handle
1023 constant-load and conversion insns introduced with VFPv3.
1024 (neon_tab_entry): New struct.
1025 (NEON_ENC_TAB): Bit patterns for overloaded Neon instructions, and
1026 those which are the targets of pseudo-instructions.
1027 (neon_opc): Enumerate opcodes, use as indices into...
1028 (neon_enc_tab): ...this. Hold data from NEON_ENC_TAB.
1029 (NEON_ENC_INTEGER, NEON_ENC_ARMREG, NEON_ENC_POLY, NEON_ENC_FLOAT)
1030 (NEON_ENC_SCALAR, NEON_ENC_IMMED, NEON_ENC_INTERLV, NEON_ENC_LANE)
1031 (NEON_ENC_DUP): Define meaningful helper macros to look up values in
1032 neon_enc_tab.
1033 (neon_shape): Enumerate shapes (permitted register widths, etc.) for
1034 Neon instructions.
1035 (neon_type_mask): New. Compact type representation for type checking.
1036 (N_SU_ALL, N_SU_32, N_SU_16_64, N_SUF_32, N_I_ALL, N_IF_32): Common
1037 permitted type combinations.
1038 (N_IGNORE_TYPE): New macro.
1039 (neon_check_shape): New function. Check an instruction shape for
1040 multiple alternatives. Return the specific shape for the current
1041 instruction.
1042 (neon_modify_type_size): New function. Modify a vector type and size,
1043 depending on the bit mask in argument 1.
1044 (neon_type_promote): New function. Convert a given "key" type (of an
1045 operand) into the correct type for a different operand, based on a bit
1046 mask.
1047 (type_chk_of_el_type): New function. Convert a type and size into the
1048 compact representation used for type checking.
1049 (el_type_of_type_ckh): New function. Reverse of above (only when a
1050 single bit is set in the bit mask).
1051 (modify_types_allowed): New function. Alter a mask of allowed types
1052 based on a bit mask of modifications.
1053 (neon_check_type): New function. Check the type of the current
1054 instruction against the variable argument list. The "key" type of the
1055 instruction is returned.
1056 (neon_dp_fixup): New function. Fill in and modify instruction bits for
1057 a Neon data-processing instruction depending on whether we're in ARM
1058 mode or Thumb-2 mode.
1059 (neon_logbits): New function.
1060 (neon_three_same, neon_two_same, do_neon_dyadic_i_su)
1061 (do_neon_dyadic_i64_su, neon_imm_shift, do_neon_shl_imm)
1062 (do_neon_qshl_imm, neon_cmode_for_logic_imm, neon_bits_same_in_bytes)
1063 (neon_squash_bits, neon_is_quarter_float, neon_qfloat_bits)
1064 (neon_cmode_for_move_imm, neon_write_immbits, neon_invert_size)
1065 (do_neon_logic, do_neon_bitfield, neon_dyadic, do_neon_dyadic_if_su)
1066 (do_neon_dyadic_if_su_d, do_neon_dyadic_if_i, do_neon_dyadic_if_i_d)
1067 (do_neon_addsub_if_i, neon_exchange_operands, neon_compare)
1068 (do_neon_cmp, do_neon_cmp_inv, do_neon_ceq, neon_scalar_for_mul)
1069 (neon_mul_mac, do_neon_mac_maybe_scalar, do_neon_tst, do_neon_mul)
1070 (do_neon_qdmulh, do_neon_fcmp_absolute, do_neon_fcmp_absolute_inv)
1071 (do_neon_step, do_neon_abs_neg, do_neon_sli, do_neon_sri)
1072 (do_neon_qshlu_imm, do_neon_qmovn, do_neon_qmovun)
1073 (do_neon_rshift_sat_narrow, do_neon_rshift_sat_narrow_u, do_neon_movn)
1074 (do_neon_rshift_narrow, do_neon_shll, neon_cvt_flavour, do_neon_cvt)
1075 (neon_move_immediate, do_neon_mvn, neon_mixed_length)
1076 (do_neon_dyadic_long, do_neon_abal, neon_mac_reg_scalar_long)
1077 (do_neon_mac_maybe_scalar_long, do_neon_dyadic_wide, do_neon_vmull)
1078 (do_neon_ext, do_neon_rev, do_neon_dup, do_neon_mov)
1079 (do_neon_rshift_round_imm, do_neon_movl, do_neon_trn, do_neon_zip_uzp)
1080 (do_neon_sat_abs_neg, do_neon_pair_long, do_neon_recip_est)
1081 (do_neon_cls, do_neon_clz, do_neon_cnt, do_neon_swp, do_neon_tbl_tbx)
1082 (do_neon_ldm_stm, do_neon_ldr_str, do_neon_ld_st_interleave)
1083 (neon_alignment_bit, do_neon_ld_st_lane, do_neon_ld_dup)
1084 (do_neon_ldx_stx): New functions. Neon bit encoding and encoding
1085 helpers.
1086 (parse_neon_type): New function. Parse Neon type specifier.
1087 (opcode_lookup): Allow parsing of Neon type specifiers.
1088 (REGNUM2, REGSETH, REGSET2): New macros.
1089 (reg_names): Add new VFPv3 and Neon registers.
1090 (NUF, nUF, NCE, nCE): New macros for opcode table.
1091 (insns): More VFP registers allowed in fcpyd, fmdhr, fmdlr, fmrdh,
1092 fmrdl, fabsd, fnegd, fsqrtd, faddd, fsubd, fmuld, fdivd, fmacd, fmscd,
1093 fnmuld, fnmacd, fnmscd, fcmpd, fcmpzd, fcmped, fcmpezd, fmdrr, fmrrd.
1094 Add Neon instructions vaba, vhadd, vrhadd, vhsub, vqadd, vqsub, vrshl,
1095 vqrshl, vshl, vqshl{u}, vand, vbic, vorr, vorn, veor, vbsl, vbit, vbif,
1096 vabd, vmax, vmin, vcge, vcgt, vclt, vcle, vceq, vpmax, vpmin, vmla,
1097 vmls, vpadd, vadd, vsub, vtst, vmul, vqdmulh, vqrdmulh, vacge, vacgt,
1098 vaclt, vacle, vrecps, vrsqrts, vabs, vneg, v{r}shr, v{r}sra, vsli,
1099 vsri, vqshrn, vq{r}shr{u}n, v{r}shrn, vshll, vcvt, vmov, vmvn, vabal,
1100 vabdl, vaddl, vsubl, vmlal, vmlsl, vaddw, vsubw, v{r}addhn, v{r}subhn,
1101 vqdmlal, vqdmlsl, vqdmull, vmull, vext, vrev64, vrev32, vrev16, vdup,
1102 vmovl, v{q}movn, vzip, vuzp, vqabs, vqneg, vpadal, vpaddl, vrecpe,
1103 vrsqrte, vcls, vclz, vcnt, vswp, vtrn, vtbl, vtbx, vldm, vstm, vldr,
1104 vstr, vld[1234], vst[1234], fconst[sd], f[us][lh]to[sd],
1105 fto[us][lh][sd].
1106 (tc_arm_regname_to_dw2regnum): Update for arm_reg_parse args.
1107 (arm_cpu_option_table): Add Neon and VFPv3 to Cortex-A8.
1108 (arm_option_cpu_value): Add vfp3 and neon.
1109 (aeabi_set_public_attributes): Support VFPv3 and NEON attributes. Fix
1110 VFPv1 attribute.
1111
1112 2006-04-25 Bob Wilson <bob.wilson@acm.org>
1113
1114 * config/xtensa-relax.c (widen_spec_list): Use new "WIDE.<opcode>"
1115 syntax instead of hardcoded opcodes with ".w18" suffixes.
1116 (wide_branch_opcode): New.
1117 (build_transition): Use it to check for wide branch opcodes with
1118 either ".w18" or ".w15" suffixes.
1119
1120 2006-04-25 Bob Wilson <bob.wilson@acm.org>
1121
1122 * config/tc-xtensa.c (xtensa_create_literal_symbol,
1123 xg_assemble_literal, xg_assemble_literal_space): Do not set the
1124 frag's is_literal flag.
1125
1126 2006-04-25 Bob Wilson <bob.wilson@acm.org>
1127
1128 * config/xtensa-relax.c (XCHAL_HAVE_WIDE_BRANCHES): Provide default.
1129
1130 2006-04-23 Kazu Hirata <kazu@codesourcery.com>
1131
1132 * config/obj-coff.c, config/tc-arm.c, config/tc-bfin.c,
1133 config/tc-cris.c, config/tc-crx.c, config/tc-i386.c,
1134 config/tc-ia64.c, config/tc-maxq.c, config/tc-maxq.h,
1135 config/tc-mips.c, config/tc-msp430.c, config/tc-sh.c,
1136 config/tc-tic4x.c, config/tc-xtensa.c: Fix comment typos.
1137
1138 2005-04-20 Paul Brook <paul@codesourcery.com>
1139
1140 * config/tc-arm.c (s_arm_arch, s_arm_cpu, s_arm_fpu): Enable for
1141 all targets.
1142 (md_pseudo_table): Enable .arch, .cpu and .fpu for all targets.
1143
1144 2006-04-19 Alan Modra <amodra@bigpond.net.au>
1145
1146 * Makefile.am (CPU_TYPES): Add maxq and mt. Sort.
1147 (CPU_OBJ_VALID): Change sense of COFF test to default to invalid.
1148 Make some cpus unsupported on ELF. Run "make dep-am".
1149 * Makefile.in: Regenerate.
1150
1151 2006-04-19 Alan Modra <amodra@bigpond.net.au>
1152
1153 * configure.in (--enable-targets): Indent help message.
1154 * configure: Regenerate.
1155
1156 2006-04-18 H.J. Lu <hongjiu.lu@intel.com>
1157
1158 PR gas/2533
1159 * config/tc-i386.c (i386_immediate): Check illegal immediate
1160 register operand.
1161
1162 2006-04-18 Alan Modra <amodra@bigpond.net.au>
1163
1164 * config/tc-i386.c: Formatting.
1165 (output_disp, output_imm): ISO C90 params.
1166
1167 * frags.c (frag_offset_fixed_p): Constify args.
1168 * frags.h (frag_offset_fixed_p): Ditto.
1169
1170 * config/tc-dlx.h (tc_coff_symbol_emit_hook): Delete.
1171 (COFF_MAGIC): Delete.
1172
1173 * config/tc-xc16x.h (TC_LINKRELAX_FIXUP): Delete.
1174
1175 2006-04-16 Daniel Jacobowitz <dan@codesourcery.com>
1176
1177 * po/POTFILES.in: Regenerated.
1178
1179 2006-04-16 Mark Mitchell <mark@codesourcery.com>
1180
1181 * doc/as.texinfo: Mention that some .type syntaxes are not
1182 supported on all architectures.
1183
1184 2006-04-14 Sterling Augustine <sterling@tensilica.com>
1185
1186 * config/tc-xtensa.c (emit_single_op): Do not relax MOVI
1187 instructions when such transformations have been disabled.
1188
1189 2006-04-10 Sterling Augustine <sterling@tensilica.com>
1190
1191 * config/tc-xtensa.c (xg_assemble_vliw_tokens): Record loop target
1192 symbols in RELAX[_CHECK]_ALIGN_NEXT_OPCODE frags.
1193 (xtensa_fix_close_loop_end_frags): Use the recorded values instead of
1194 decoding the loop instructions. Remove current_offset variable.
1195 (xtensa_fix_short_loop_frags): Likewise.
1196 (min_bytes_to_other_loop_end): Remove current_offset argument.
1197
1198 2006-04-09 Arnold Metselaar <arnold.metselaar@planet.nl>
1199
1200 * config/tc-z80.c (z80_optimize_expr): Removed.
1201 * config/tc-z80.h (z80_optimize_expr, md_optimize_expr): Removed.
1202
1203 2006-04-07 Joerg Wunsch <j.gnu@uriah.heep.sax.de>
1204
1205 * gas/config/tc-avr.c (mcu_types): Add support for attiny261,
1206 attiny461, attiny861, attiny25, attiny45, attiny85,attiny24,
1207 attiny44, attiny84, at90pwm2, at90pwm3, atmega164, atmega324,
1208 atmega644, atmega329, atmega3290, atmega649, atmega6490,
1209 atmega406, atmega640, atmega1280, atmega1281, at90can32,
1210 at90can64, at90usb646, at90usb647, at90usb1286 and
1211 at90usb1287.
1212 Move atmega48 and atmega88 from AVR_ISA_M8 to AVR_ISA_PWMx.
1213
1214 2006-04-07 Paul Brook <paul@codesourcery.com>
1215
1216 * config/tc-arm.c (parse_operands): Set default error message.
1217
1218 2006-04-07 Paul Brook <paul@codesourcery.com>
1219
1220 * config/tc-arm.c (parse_tb): Set inst.error before returning FAIL.
1221
1222 2006-04-07 Paul Brook <paul@codesourcery.com>
1223
1224 * config/tc-arm.c (md_apply_fix): Set H bit on blx instruction.
1225
1226 2006-04-07 Paul Brook <paul@codesourcery.com>
1227
1228 * config/tc-arm.c (THUMB2_LOAD_BIT): Define.
1229 (move_or_literal_pool): Handle Thumb-2 instructions.
1230 (do_t_ldst): Call move_or_literal_pool for =N addressing modes.
1231
1232 2006-04-07 Alan Modra <amodra@bigpond.net.au>
1233
1234 PR 2512.
1235 * config/tc-i386.c (match_template): Move 64-bit operand tests
1236 inside loop.
1237
1238 2006-04-06 Carlos O'Donell <carlos@codesourcery.com>
1239
1240 * po/Make-in: Add install-html target.
1241 * Makefile.am: Add install-html and install-html-recursive targets.
1242 * Makefile.in: Regenerate.
1243 * configure.in: AC_SUBST datarootdir, docdir, htmldir.
1244 * configure: Regenerate.
1245 * doc/Makefile.am: Add install-html and install-html-am targets.
1246 * doc/Makefile.in: Regenerate.
1247
1248 2006-04-06 Alan Modra <amodra@bigpond.net.au>
1249
1250 * frags.c (frag_offset_fixed_p): Reinitialise offset before
1251 second scan.
1252
1253 2006-04-05 Richard Sandiford <richard@codesourcery.com>
1254 Daniel Jacobowitz <dan@codesourcery.com>
1255
1256 * config/tc-sparc.c (sparc_target_format): Handle TE_VXWORKS.
1257 (GOTT_BASE, GOTT_INDEX): New.
1258 (tc_gen_reloc): Don't alter relocations against GOTT_BASE and
1259 GOTT_INDEX when generating VxWorks PIC.
1260 * configure.tgt (sparc*-*-vxworks*): Remove this special case;
1261 use the generic *-*-vxworks* stanza instead.
1262
1263 2006-04-04 Alan Modra <amodra@bigpond.net.au>
1264
1265 PR 997
1266 * frags.c (frag_offset_fixed_p): New function.
1267 * frags.h (frag_offset_fixed_p): Declare.
1268 * expr.c (expr): Use frag_offset_fixed_p when simplifying subtraction.
1269 (resolve_expression): Likewise.
1270
1271 2006-04-03 Sterling Augustine <sterling@tensilica.com>
1272
1273 * config/tc-xtensa.c (init_op_placement_info_table): Check for formats
1274 of the same length but different numbers of slots.
1275
1276 2006-03-30 Andreas Schwab <schwab@suse.de>
1277
1278 * configure.in: Fix help string for --enable-targets option.
1279 * configure: Regenerate.
1280
1281 2006-03-28 Nathan Sidwell <nathan@codesourcery.com>
1282
1283 * gas/config/tc-m68k.c (find_cf_chip): Merge into ...
1284 (m68k_ip): ... here. Use for all chips. Protect against buffer
1285 overrun and avoid excessive copying.
1286
1287 * config/tc-m68k.c (m68000_control_regs, m68010_control_regs,
1288 m68020_control_regs, m68040_control_regs, m68060_control_regs,
1289 mcf_control_regs, mcf5208_control_regs, mcf5213_control_regs,
1290 mcf5329_control_regs, mcf5249_control_regs, mcf528x_control_regs,
1291 mcfv4e_control_regs, m68010_control_regs): Rename and reorder to ...
1292 (m68000_ctrl, m68010_ctrl, m68020_ctrl, m68040_ctrl, m68060_ctrl,
1293 mcf_ctrl, mcf5208_ctrl, mcf5213_ctrl, mcf5235_ctrl, mcf5249_ctrl,
1294 mcf5216_ctrl, mcf5250_ctrl, mcf5271_ctrl, mcf5272_ctrl,
1295 mcf5282_ctrl, mcfv4e_ctrl): ... these.
1296 (mcf5275_ctrl, mcf5329_ctrl, mcf5373_ctrl): New.
1297 (struct m68k_cpu): Change chip field to control_regs.
1298 (current_chip): Remove.
1299 (control_regs): New.
1300 (m68k_archs, m68k_extensions): Adjust.
1301 (m68k_cpus): Reorder to be in cpu number order. Adjust.
1302 (CPU_ALLOW_MC, CPU_ALLOW_NEGATION): Remove.
1303 (find_cf_chip): Reimplement for new organization of cpu table.
1304 (select_control_regs): Remove.
1305 (mri_chip): Adjust.
1306 (struct save_opts): Save control regs, not chip.
1307 (s_save, s_restore): Adjust.
1308 (m68k_lookup_cpu): Give deprecated warning when necessary.
1309 (m68k_init_arch): Adjust.
1310 (md_show_usage): Adjust for new cpu table organization.
1311
1312 2006-03-25 Bernd Schmidt <bernd.schmidt@analog.com>
1313
1314 * config/bfin-defs.h (Expr_Node_Type enum): Add Expr_Node_GOT_Reloc.
1315 * config/bfin-lex.l: Recognize GOT17M4 and FUNCDESC_GOT17M4.
1316 * config/bfin-parse.y: Include "libbfd.h", "elf/common.h" and
1317 "elf/bfin.h".
1318 (GOT17M4, FUNCDESC_GOT17M4): New tokens of type <value>.
1319 (any_gotrel): New rule.
1320 (got): Use it, and create Expr_Node_GOT_Reloc nodes.
1321 * config/tc-bfin.c: Include "libbfd.h", "elf/common.h" and
1322 "elf/bfin.h".
1323 (DEFAULT_FLAGS, bfin_flags, bfin_pic_flag): New.
1324 (bfin_pic_ptr): New function.
1325 (md_pseudo_table): Add it for ".picptr".
1326 (OPTION_FDPIC): New macro.
1327 (md_longopts): Add -mfdpic.
1328 (md_parse_option): Handle it.
1329 (md_begin): Set BFD flags.
1330 (md_apply_fix3, bfin_fix_adjustable): Handle new relocs.
1331 (bfin_gen_ldstidxi): Adjust to match the trees that the parser gives
1332 us for GOT relocs.
1333 * Makefile.am (bfin-parse.o): Update dependencies.
1334 (DEPTC_bfin_elf): Likewise.
1335 * Makefile.in: Regenerate.
1336
1337 2006-03-25 Richard Sandiford <richard@codesourcery.com>
1338
1339 * config/tc-m68k.c (m68k_cpus): Change cpu_cf5208 entries to use
1340 mcfemac instead of mcfmac.
1341
1342 2006-03-23 Michael Matz <matz@suse.de>
1343
1344 * config/tc-i386.c (type_names): Correct placement of 'static'.
1345 (reloc): Map some more relocs to their 64 bit counterpart when
1346 size is 8.
1347 (output_insn): Work around breakage if DEBUG386 is defined.
1348 (output_disp): A BFD_RELOC_64 with GOT_symbol as operand also
1349 needs to be mapped to BFD_RELOC_X86_64_GOTPC64 or
1350 BFD_RELOC_X86_64_GOTPC32. Also x86-64 handles pcrel addressing
1351 different from i386.
1352 (output_imm): Ditto.
1353 (lex_got): Recognize @PLTOFF and @GOTPLT. Make @GOT accept also
1354 Imm64.
1355 (md_convert_frag): Jumps can now be larger than 2GB away, error
1356 out in that case.
1357 (tc_gen_reloc): New relocs are passed through. BFD_RELOC_64
1358 and BFD_RELOC_64_PCREL are mapped to BFD_RELOC_X86_64_GOTPC64.
1359
1360 2006-03-22 Richard Sandiford <richard@codesourcery.com>
1361 Daniel Jacobowitz <dan@codesourcery.com>
1362 Phil Edwards <phil@codesourcery.com>
1363 Zack Weinberg <zack@codesourcery.com>
1364 Mark Mitchell <mark@codesourcery.com>
1365 Nathan Sidwell <nathan@codesourcery.com>
1366
1367 * config/tc-mips.c (mips_target_format): Handle vxworks targets.
1368 (md_begin): Complain about -G being used for PIC. Don't change
1369 the text, data and bss alignments on VxWorks.
1370 (reloc_needs_lo_p): Don't return true for R_MIPS_GOT16 when
1371 generating VxWorks PIC.
1372 (load_address): Extend SVR4_PIC handling to VXWORKS_PIC.
1373 (macro): Likewise, but do not treat la $25 specially for
1374 VxWorks PIC, and do not handle jal.
1375 (OPTION_MVXWORKS_PIC): New macro.
1376 (md_longopts): Add -mvxworks-pic.
1377 (md_parse_option): Don't complain about using PIC and -G together here.
1378 Handle OPTION_MVXWORKS_PIC.
1379 (md_estimate_size_before_relax): Always use the first relaxation
1380 sequence on VxWorks.
1381 * config/tc-mips.h (VXWORKS_PIC): New.
1382
1383 2006-03-21 Paul Brook <paul@codesourcery.com>
1384
1385 * config/tc-arm.c (md_apply_fix): Fix typo in offset mask.
1386
1387 2006-03-21 Sterling Augustine <sterling@tensilica.com>
1388
1389 * config/tc-xtensa.c (enforce_three_byte_loop_align): New flag.
1390 (xtensa_setup_hw_workarounds): Set this new flag for older hardware.
1391 (get_loop_align_size): New.
1392 (xtensa_end): Skip xtensa_mark_narrow_branches when not aligning.
1393 (xtensa_mark_zcl_first_insns): Prevent widening of first loop frag.
1394 (get_text_align_power): Rewrite to handle inputs in the range 2-8.
1395 (get_noop_aligned_address): Use get_loop_align_size.
1396 (get_aligned_diff): Likewise.
1397
1398 2006-03-21 Paul Brook <paul@codesourcery.com>
1399
1400 * config/tc-arm.c (insns): Correct opcodes for ldrbt and strbt.
1401
1402 2006-03-20 Paul Brook <paul@codesourcery.com>
1403
1404 * config/tc-arm.c (BAD_BRANCH, BAD_NOT_IT): Define.
1405 (do_t_branch): Encode branches inside IT blocks as unconditional.
1406 (do_t_cps): New function.
1407 (do_t_blx, do_t_bkpt, do_t_branch23, do_t_bx, do_t_bxj, do_t_cpsi,
1408 do_t_czb, do_t_it, do_t_setend, do_t_tb): Add IT constaints.
1409 (opcode_lookup): Allow conditional suffixes on all instructions in
1410 Thumb mode.
1411 (md_assemble): Advance condexec state before checking for errors.
1412 (insns): Use do_t_cps.
1413
1414 2006-03-20 Paul Brook <paul@codesourcery.com>
1415
1416 * config/tc-arm.c (output_relax_insn): Call dwarf2_emit_insn before
1417 outputting the insn.
1418
1419 2006-03-18 Jan-Benedict Glaw <jbglaw@lug-owl.de>
1420
1421 * config/tc-vax.c: Update copyright year.
1422 * config/tc-vax.h: Likewise.
1423
1424 2006-03-18 Jan-Benedict Glaw <jbglaw@lug-owl.de>
1425
1426 * config/tc-vax.c (md_chars_to_number): Used only locally, so
1427 make it static.
1428 * config/tc-vax.h (md_chars_to_number): Remove obsolete declaration.
1429
1430 2006-03-17 Paul Brook <paul@codesourcery.com>
1431
1432 * config/tc-arm.c (insns): Add ldm and stm.
1433
1434 2006-03-17 Ben Elliston <bje@au.ibm.com>
1435
1436 PR gas/2446
1437 * doc/as.texinfo (Ident): Document this directive more thoroughly.
1438
1439 2006-03-16 Paul Brook <paul@codesourcery.com>
1440
1441 * config/tc-arm.c (insns): Add "svc".
1442
1443 2006-03-13 Bob Wilson <bob.wilson@acm.org>
1444
1445 * config/tc-xtensa.c (xg_translate_sysreg_op): Remove has_underbar
1446 flag and avoid double underscore prefixes.
1447
1448 2006-03-10 Paul Brook <paul@codesourcery.com>
1449
1450 * config/tc-arm.c (md_begin): Handle EABIv5.
1451 (arm_eabis): Add EF_ARM_EABI_VER5.
1452 * doc/c-arm.texi: Document -meabi=5.
1453
1454 2006-03-10 Ben Elliston <bje@au.ibm.com>
1455
1456 * app.c (do_scrub_chars): Simplify string handling.
1457
1458 2006-03-07 Richard Sandiford <richard@codesourcery.com>
1459 Daniel Jacobowitz <dan@codesourcery.com>
1460 Zack Weinberg <zack@codesourcery.com>
1461 Nathan Sidwell <nathan@codesourcery.com>
1462 Paul Brook <paul@codesourcery.com>
1463 Ricardo Anguiano <anguiano@codesourcery.com>
1464 Phil Edwards <phil@codesourcery.com>
1465
1466 * config/tc-arm.c (md_apply_fix): Install a value of zero into a
1467 BFD_RELOC_ARM_OFFSET_IMM field if we're going to generate a RELA
1468 R_ARM_ABS12 reloc.
1469 (tc_gen_reloc): Keep the original fx_offset for RELA pc-relative
1470 relocs, but adjust by md_pcrel_from_section. Create R_ARM_ABS12
1471 relocations for BFD_RELOC_ARM_OFFSET_IMM on RELA targets.
1472
1473 2006-03-06 Bob Wilson <bob.wilson@acm.org>
1474
1475 * config/tc-xtensa.c (xtensa_post_relax_hook): Generate literal tables
1476 even when using the text-section-literals option.
1477
1478 2006-03-06 Nathan Sidwell <nathan@codesourcery.com>
1479
1480 * config/tc-m68k.c (m68k_extensions): Allow 'float' on both m68k
1481 and cf.
1482 (m68k_ip): <case 'J'> Check we have some control regs.
1483 (md_parse_option): Allow raw arch switch.
1484 (m68k_init_arch): Better detection of arch/cpu mismatch. Detect
1485 whether 68881 or cfloat was meant by -mfloat.
1486 (md_show_usage): Adjust extension display.
1487 (m68k_elf_final_processing): Adjust.
1488
1489 2006-03-03 Bjoern Haase <bjoern.m.haase@web.de>
1490
1491 * config/tc-avr.c (avr_mod_hash_value): New function.
1492 (md_apply_fix, exp_mod): Use BFD_RELOC_HH8_LDI and
1493 BFD_RELOC_MS8_LDI for hlo8() and hhi8()
1494 (md_begin): Set linkrelax variable to 1, use avr_mod_hash_value
1495 instead of int avr_ldi_expression: use avr_mod_hash_value instead
1496 of (int).
1497 (tc_gen_reloc): Handle substractions of symbols, if possible do
1498 fixups, abort otherwise.
1499 * config/tc-avr.h (TC_LINKRELAX_FIXUP, TC_VALIDATE_FIX,
1500 tc_fix_adjustable): Define.
1501
1502 2006-03-02 James E Wilson <wilson@specifix.com>
1503
1504 * config/tc-ia64.c (emit_one_bundle): For IA64_OPCODE_LAST, if we
1505 change the template, then clear md.slot[curr].end_of_insn_group.
1506
1507 2006-02-28 Jan Beulich <jbeulich@novell.com>
1508
1509 * macro.c (get_any_string): Don't insert quotes for <>-quoted input.
1510
1511 2006-02-28 Jan Beulich <jbeulich@novell.com>
1512
1513 PR/1070
1514 * macro.c (getstring): Don't treat parentheses special anymore.
1515 (get_any_string): Don't consider '(' and ')' as quoting anymore.
1516 Special-case '(', ')', '[', and ']' when dealing with non-quoting
1517 characters.
1518
1519 2006-02-28 Mat <mat@csail.mit.edu>
1520
1521 * dwarf2dbg.c (get_filenum): Don't inadvertently decrease files_in_use.
1522
1523 2006-02-27 Jakub Jelinek <jakub@redhat.com>
1524
1525 * dw2gencfi.c (struct fde_entry, struct cie_entry): Add signal_frame
1526 field.
1527 (CFI_signal_frame): Define.
1528 (cfi_pseudo_table): Add .cfi_signal_frame.
1529 (dot_cfi): Handle CFI_signal_frame.
1530 (output_cie): Handle cie->signal_frame.
1531 (select_cie_for_fde): Don't share CIE if signal_frame flag is
1532 different. Copy signal_frame from FDE to newly created CIE.
1533 * doc/as.texinfo: Document .cfi_signal_frame.
1534
1535 2006-02-27 Carlos O'Donell <carlos@codesourcery.com>
1536
1537 * doc/Makefile.am: Add html target.
1538 * doc/Makefile.in: Regenerate.
1539 * po/Make-in: Add html target.
1540
1541 2006-02-27 H.J. Lu <hongjiu.lu@intel.com>
1542
1543 * config/tc-i386.c (output_insn): Support Intel Merom New
1544 Instructions.
1545
1546 * config/tc-i386.h (CpuMNI): New.
1547 (CpuUnknownFlags): Add CpuMNI.
1548
1549 2006-02-24 David S. Miller <davem@sunset.davemloft.net>
1550
1551 * config/tc-sparc.c (priv_reg_table): Add entry for "gl".
1552 (hpriv_reg_table): New table for hyperprivileged registers.
1553 (sparc_ip): New cases '$' and '%' for wrhpr/rdhpr hyperprivileged
1554 register encoding.
1555
1556 2006-02-24 DJ Delorie <dj@redhat.com>
1557
1558 * config/tc-m32c.h (md_apply_fix): Define to m32c_apply_fix.
1559 (tc_gen_reloc): Don't define.
1560 * config/tc-m32c.c (rl_for, relaxable): New convenience macros.
1561 (OPTION_LINKRELAX): New.
1562 (md_longopts): Add it.
1563 (m32c_relax): New.
1564 (md_parse_options): Set it.
1565 (md_assemble): Emit relaxation relocs as needed.
1566 (md_convert_frag): Emit relaxation relocs as needed.
1567 (md_cgen_lookup_reloc): Add LAB_8_8 and LAB_8_16.
1568 (m32c_apply_fix): New.
1569 (tc_gen_reloc): New.
1570 (m32c_force_relocation): Force out jump relocs when relaxing.
1571 (m32c_fix_adjustable): Return false if relaxing.
1572
1573 2006-02-24 Paul Brook <paul@codesourcery.com>
1574
1575 * config/arm/tc-arm.c (arm_ext_v6_notm, arm_ext_div, arm_ext_v7,
1576 arm_ext_v7a, arm_ext_v7r, arm_ext_v7m): New variables.
1577 (struct asm_barrier_opt): Define.
1578 (arm_v7m_psr_hsh, arm_barrier_opt_hsh): New variables.
1579 (parse_psr): Accept V7M psr names.
1580 (parse_barrier): New function.
1581 (enum operand_parse_code): Add OP_oBARRIER.
1582 (parse_operands): Implement OP_oBARRIER.
1583 (do_barrier): New function.
1584 (do_dbg, do_pli, do_t_barrier, do_t_dbg, do_t_div): New functions.
1585 (do_t_cpsi): Add V7M restrictions.
1586 (do_t_mrs, do_t_msr): Validate V7M variants.
1587 (md_assemble): Check for NULL variants.
1588 (v7m_psrs, barrier_opt_names): New tables.
1589 (insns): Add V7 instructions. Mark V6 instructions absent from V7M.
1590 (md_begin): Initialize arm_v7m_psr_hsh and arm_barrier_opt_hsh.
1591 (arm_cpu_option_table): Add Cortex-M3, R4 and A8.
1592 (arm_arch_option_table): Add armv7, armv7a, armv7r and armv7m.
1593 (struct cpu_arch_ver_table): Define.
1594 (cpu_arch_ver): New.
1595 (aeabi_set_public_attributes): Use cpu_arch_ver. Set
1596 Tag_CPU_arch_profile.
1597 * doc/c-arm.texi: Document new cpu and arch options.
1598
1599 2006-02-23 H.J. Lu <hongjiu.lu@intel.com>
1600
1601 * config/tc-ia64.c (operand_match): Handle IA64_OPND_IMMU5b.
1602
1603 2006-02-23 H.J. Lu <hongjiu.lu@intel.com>
1604
1605 * config/tc-ia64.c: Update copyright years.
1606
1607 2006-02-22 H.J. Lu <hongjiu.lu@intel.com>
1608
1609 * config/tc-ia64.c (specify_resource): Add the rule 17 from
1610 SDM 2.2.
1611
1612 2005-02-22 Paul Brook <paul@codesourcery.com>
1613
1614 * config/tc-arm.c (do_pld): Remove incorrect write to
1615 inst.instruction.
1616 (encode_thumb32_addr_mode): Use correct operand.
1617
1618 2006-02-21 Paul Brook <paul@codesourcery.com>
1619
1620 * config/tc-arm.c (md_apply_fix): Fix off-by-one errors.
1621
1622 2006-02-17 Shrirang Khisti <shrirangk@kpitcummins.com>
1623 Anil Paranjape <anilp1@kpitcummins.com>
1624 Shilin Shakti <shilins@kpitcummins.com>
1625
1626 * Makefile.am: Add xc16x related entry.
1627 * Makefile.in: Regenerate.
1628 * configure.in: Added xc16x related entry.
1629 * configure: Regenerate.
1630 * config/tc-xc16x.h: New file
1631 * config/tc-xc16x.c: New file
1632 * doc/c-xc16x.texi: New file for xc16x
1633 * doc/all.texi: Entry for xc16x
1634 * doc/Makefile.texi: Added c-xc16x.texi
1635 * NEWS: Announce the support for the new target.
1636
1637 2006-02-16 Nick Hudson <nick.hudson@dsl.pipex.com>
1638
1639 * configure.tgt: set emulation for mips-*-netbsd*
1640
1641 2006-02-14 Jakub Jelinek <jakub@redhat.com>
1642
1643 * config.in: Rebuilt.
1644
1645 2006-02-13 Bob Wilson <bob.wilson@acm.org>
1646
1647 * config/tc-xtensa.c (xg_add_opcode_fix): Number operands starting
1648 from 1, not 0, in error messages.
1649 (md_assemble): Simplify special-case check for ENTRY instructions.
1650 (tinsn_has_invalid_symbolic_operands): Do not include opcode and
1651 operand in error message.
1652
1653 2006-02-13 Joseph S. Myers <joseph@codesourcery.com>
1654
1655 * configure.tgt (arm-*-linux-gnueabi*): Change to
1656 arm-*-linux-*eabi*.
1657
1658 2006-02-10 Nick Clifton <nickc@redhat.com>
1659
1660 * config/tc-crx.c (check_range): Ensure that the sign bit of a
1661 32-bit value is propagated into the upper bits of a 64-bit long.
1662
1663 * config/tc-arc.c (init_opcode_tables): Fix cast.
1664 (arc_extoper, md_operand): Likewise.
1665
1666 2006-02-09 David Heine <dlheine@tensilica.com>
1667
1668 * config/tc-xtensa.c (xg_assembly_relax): Increment steps_taken for
1669 each relaxation step.
1670
1671 2006-02-09 Eric Botcazou <ebotcazou@libertysurf.fr>
1672
1673 * configure.in (CHECK_DECLS): Add vsnprintf.
1674 * configure: Regenerate.
1675 * messages.c (errno.h, stdarg.h, varargs.h, va_list): Do not
1676 include/declare here, but...
1677 * as.h: Move code detecting VARARGS idiom to the top.
1678 (errno.h, stdarg.h, varargs.h, va_list): ...here.
1679 (vsnprintf): Declare if not already declared.
1680
1681 2006-02-08 H.J. Lu <hongjiu.lu@intel.com>
1682
1683 * as.c (close_output_file): New.
1684 (main): Register close_output_file with xatexit before
1685 dump_statistics. Don't call output_file_close.
1686
1687 2006-02-07 Nathan Sidwell <nathan@codesourcery.com>
1688
1689 * config/tc-m68k.c (mcf5208_control_regs, mcf5213_control_regs,
1690 mcf5329_control_regs): New.
1691 (not_current_architecture, selected_arch, selected_cpu): New.
1692 (m68k_archs, m68k_extensions): New.
1693 (archs): Renamed to ...
1694 (m68k_cpus): ... here. Adjust.
1695 (n_arches): Remove.
1696 (md_pseudo_table): Add arch and cpu directives.
1697 (find_cf_chip, m68k_ip): Adjust table scanning.
1698 (no_68851, no_68881): Remove.
1699 (md_assemble): Lazily initialize.
1700 (select_control_regs): Adjust cpu names. Add 5208, 5213, 5329.
1701 (md_init_after_args): Move functionality to m68k_init_arch.
1702 (mri_chip): Adjust table scanning.
1703 (md_parse_option): Reimplement 'm' processing to add -march & -mcpu
1704 options with saner parsing.
1705 (m68k_lookup_cpu, m68k_set_arch, m68k_set_cpu, m68k_set_extension,
1706 m68k_init_arch): New.
1707 (s_m68k_cpu, s_m68k_arch): New.
1708 (md_show_usage): Adjust.
1709 (m68k_elf_final_processing): Set CF EF flags.
1710 * config/tc-m68k.h (m68k_init_after_args): Remove.
1711 (tc_init_after_args): Remove.
1712 * doc/c-m68k.texi (M68K-Opts): Document -march, -mcpu options.
1713 (M68k-Directives): Document .arch and .cpu directives.
1714
1715 2006-02-05 Arnold Metselaar <arnold.metselaar@planet.nl>
1716
1717 * config/tc-z80.c (z80_start_line_hook): allow .equ and .defl as
1718 synonyms for equ and defl.
1719 (z80_cons_fix_new): New function.
1720 (emit_byte): Disallow relative jumps to absolute locations.
1721 (emit_data): Only handle defb, prototype changed, because defb is
1722 now handled as pseudo-op rather than an instruction.
1723 (instab): Entries for defb,defw,db,dw moved from here...
1724 (md_pseudo_table): ... to here, use generic cons() for defw,dw.
1725 Add entries for def24,def32,d24,d32.
1726 (md_assemble): Improved error handling.
1727 (md_apply_fix): New case BFD_RELOC_24, set fixP->fx_no_overflow to one.
1728 * config/tc-z80.h (TC_CONS_FIX_NEW): Define.
1729 (z80_cons_fix_new): Declare.
1730 * doc/c-z80.texi (defb, db): Mention warning on overflow.
1731 (def24,d24,def32,d32): New pseudo-ops.
1732
1733 2006-02-02 Paul Brook <paul@codesourcery.com>
1734
1735 * config/tc-arm.c (do_shift): Remove Thumb-1 constraint.
1736
1737 2005-02-02 Paul Brook <paul@codesourcery.com>
1738
1739 * config/tc-arm.c (T2_OPCODE_MASK, T2_DATA_OP_SHIFT, T2_OPCODE_AND,
1740 T2_OPCODE_BIC, T2_OPCODE_ORR, T2_OPCODE_ORN, T2_OPCODE_EOR,
1741 T2_OPCODE_ADD, T2_OPCODE_ADC, T2_OPCODE_SBC, T2_OPCODE_SUB,
1742 T2_OPCODE_RSB): Define.
1743 (thumb32_negate_data_op): New function.
1744 (md_apply_fix): Use it.
1745
1746 2006-01-31 Bob Wilson <bob.wilson@acm.org>
1747
1748 * config/xtensa-istack.h (TInsn): Remove record_fix and sub_symbol
1749 fields.
1750 * config/tc-xtensa.h (xtensa_frag_type): Remove slot_sub_symbols field.
1751 * config/tc-xtensa.c (md_apply_fix): Check for unexpected uses of
1752 subtracted symbols.
1753 (relaxation_requirements): Add pfinish_frag argument and use it to
1754 replace setting tinsn->record_fix fields.
1755 (xg_assemble_vliw_tokens): Adjust calls to relaxation_requirements
1756 and vinsn_to_insnbuf. Remove references to record_fix and
1757 slot_sub_symbols fields.
1758 (xtensa_mark_narrow_branches): Delete unused code.
1759 (is_narrow_branch_guaranteed_in_range): Handle expr that is not just
1760 a symbol.
1761 (convert_frag_immed): Adjust vinsn_to_insnbuf call and do not set
1762 record_fix fields.
1763 (tinsn_immed_from_frag): Remove code for handling slot_sub_symbols.
1764 (vinsn_to_insnbuf): Change use of record_fixup argument, replacing use
1765 of the record_fix field. Simplify error messages for unexpected
1766 symbolic operands.
1767 (set_expr_symbol_offset_diff): Delete.
1768
1769 2006-01-31 Paul Brook <paul@codesourcery.com>
1770
1771 * config/tc-arm.c (arm_reg_parse): Check if reg is non-NULL.
1772
1773 2006-01-31 Paul Brook <paul@codesourcery.com>
1774 Richard Earnshaw <rearnsha@arm.com>
1775
1776 * config/tc-arm.c: Use arm_feature_set.
1777 (arm_ext_*, arm_arch_full, arm_arch_t2, arm_arch_none,
1778 arm_cext_iwmmxt, arm_cext_xscale, arm_cext_maverick, fpu_fpa_ext_v1,
1779 fpu_fpa_ext_v2, fpu_vfp_ext_v1xd, fpu_vfp_ext_v1, fpu_vfp_ext_v2):
1780 New variables.
1781 (insns): Use them.
1782 (md_atof, opcode_select, opcode_select, md_assemble, md_assemble,
1783 md_begin, arm_parse_extension, arm_parse_cpu, arm_parse_arch,
1784 arm_parse_fpu, arm_parse_float_abi, aeabi_set_public_attributes,
1785 s_arm_cpu, s_arm_arch, s_arm_fpu): Use macros for accessing CPU
1786 feature flags.
1787 (arm_legacy_option_table, arm_option_cpu_value_table): New types.
1788 (arm_opts): Move old cpu/arch options from here...
1789 (arm_legacy_opts): ... to here.
1790 (md_parse_option): Search arm_legacy_opts.
1791 (arm_cpus, arm_archs, arm_extensions, arm_fpus)
1792 (arm_float_abis, arm_eabis): Make const.
1793
1794 2006-01-25 Bob Wilson <bob.wilson@acm.org>
1795
1796 * config/tc-xtensa.c (md_apply_fix): Set value to zero for PLT relocs.
1797
1798 2006-01-21 Jie Zhang <jie.zhang@analog.com>
1799
1800 * config/bfin-parse.y (asm_1): Check value range for 16 bit immediate
1801 in load immediate intruction.
1802
1803 2006-01-21 Jie Zhang <jie.zhang@analog.com>
1804
1805 * config/bfin-parse.y (value_match): Use correct conversion
1806 specifications in template string for __FILE__ and __LINE__.
1807 (binary): Ditto.
1808 (unary): Ditto.
1809
1810 2006-01-18 Alexandre Oliva <aoliva@redhat.com>
1811
1812 Introduce TLS descriptors for i386 and x86_64.
1813 * config/tc-i386.c (tc_i386_fix_adjustable): Handle
1814 BFD_RELOC_386_TLS_GOTDESC, BFD_RELOC_386_TLS_DESC_CALL,
1815 BFD_RELOC_X86_64_GOTPC32_TLSDESC, BFD_RELOC_X86_64_TLSDESC_CALL.
1816 (optimize_disp): Emit fix up for BFD_RELOC_386_TLS_DESC_CALL and
1817 BFD_RELOC_X86_64_TLSDESC_CALL immediately, and clear the
1818 displacement bits.
1819 (build_modrm_byte): Set up zero modrm for TLS desc calls.
1820 (lex_got): Handle @tlsdesc and @tlscall.
1821 (md_apply_fix, tc_gen_reloc): Handle the new relocations.
1822
1823 2006-01-11 Nick Clifton <nickc@redhat.com>
1824
1825 Fixes for building on 64-bit hosts:
1826 * config/tc-avr.c (mod_index): New union to allow conversion
1827 between pointers and integers.
1828 (md_begin, avr_ldi_expression): Use it.
1829 * config/tc-i370.c (md_assemble): Add cast for argument to print
1830 statement.
1831 * config/tc-tic54x.c (subsym_substitute): Likewise.
1832 * config/tc-mn10200.c (md_assemble): Use a union to convert the
1833 opindex field of fr_cgen structure into a pointer so that it can
1834 be stored in a frag.
1835 * config/tc-mn10300.c (md_assemble): Likewise.
1836 * config/tc-frv.c (frv_debug_tomcat): Use %p to print pointer
1837 types.
1838 * config/tc-v850.c: Replace uses of (int) casts with correct
1839 types.
1840
1841 2006-01-09 H.J. Lu <hongjiu.lu@intel.com>
1842
1843 PR gas/2117
1844 * symbols.c (snapshot_symbol): Don't change a defined symbol.
1845
1846 2006-01-03 Hans-Peter Nilsson <hp@bitrange.com>
1847
1848 PR gas/2101
1849 * config/tc-mmix.c (mmix_handle_mmixal): Don't treat #[0-9][FB] as
1850 a local-label reference.
1851
1852 For older changes see ChangeLog-2005
1853 \f
1854 Local Variables:
1855 mode: change-log
1856 left-margin: 8
1857 fill-column: 74
1858 version-control: never
1859 End: