* config/bfin-parse.y (binary): Do some more constant folding for
[binutils-gdb.git] / gas / ChangeLog
1 2006-09-15 Bernd Schmidt <bernd.schmidt@analog.com>
2
3 * config/bfin-parse.y (binary): Do some more constant folding for
4 additions.
5
6 2006-09-13 Jan Beulich <jbeulich@novell.com>
7
8 * input-file.c (input_file_give_next_buffer): Demote as_bad to
9 as_warn.
10
11 2006-09-13 Alan Modra <amodra@bigpond.net.au>
12
13 PR gas/3165
14 * config/tc-sh (DWARF2_CIE_DATA_ALIGNMENT): Wrap negative number
15 in parens.
16
17 2006-09-13 Alan Modra <amodra@bigpond.net.au>
18
19 * input-file.c (input_file_open): Replace as_perror with as_bad
20 so that gas exits with error on file errors. Correct error
21 message.
22 (input_file_get, input_file_give_next_buffer): Likewise.
23 * input-file.h: Update comment.
24
25 2006-09-11 Tomas Frydrych <dr.tomas@yahoo.co.uk>
26
27 PR gas/3172
28 * config/tc-arm.c (parse_typed_reg_or_scalar): Accept wCg class
29 registers as a sub-class of wC registers.
30
31 2006-09-11 Alan Modra <amodra@bigpond.net.au>
32
33 PR gas/3165
34 * config/tc-mips.h (enum dwarf2_format): Forward declare.
35 (DWARF2_CIE_DATA_ALIGNMENT): Wrap negative number in parens.
36 * config/tc-alpha.h (DWARF2_CIE_DATA_ALIGNMENT): Likewise.
37 * config/tc-arm.h (DWARF2_CIE_DATA_ALIGNMENT): Likewise.
38
39 2006-09-08 Nick Clifton <nickc@redhat.com>
40
41 PR gas/3129
42 * doc/as.texinfo (Macro): Improve documentation about separating
43 macro arguments from following text.
44
45 2006-09-08 Paul Brook <paul@codesourcery.com>
46
47 * config/tc-arm.c (insns): Allow ARM IT pseudo-insn on all cores.
48
49 2006-09-07 Paul Brook <paul@codesourcery.com>
50
51 * config/tc-arm.c (parse_operands): Mark operand as present.
52
53 2006-09-04 Paul Brook <paul@codesourcery.com>
54
55 * config/tc-arm.c (do_neon_dyadic_if_i): Remove.
56 (do_neon_dyadic_if_i_d): Avoid setting U bit.
57 (do_neon_mac_maybe_scalar): Ditto.
58 (do_neon_dyadic_narrow): Force operand type to NT_integer.
59 (insns): Remove out of date comments.
60
61 2006-08-29 Nick Clifton <nickc@redhat.com>
62
63 * read.c (s_align): Initialize the 'stopc' variable to prevent
64 compiler complaints about it being used without being
65 initialized.
66 (s_comm_internal, s_mri_common, s_fail, s_globl, s_space,
67 s_float_space, s_struct, cons_worker, equals): Likewise.
68
69 2006-08-29 Malcolm Parsons <malcolm.parsons@gmail.com>
70
71 * ecoff.c (ecoff_directive_val): Fix message typo.
72 * config/tc-ns32k.c (convert_iif): Likewise.
73 * config/tc-sh64.c (shmedia_check_limits): Likewise.
74
75 2006-08-25 Sterling Augustine <sterling@tensilica.com>
76 Bob Wilson <bob.wilson@acm.org>
77
78 * config/tc-xtensa.c (xtensa_mark_literal_pool_location): Do not check
79 the state of the absolute_literals directive. Remove align frag at
80 the start of the literal pool position.
81
82 2006-08-25 Bob Wilson <bob.wilson@acm.org>
83
84 * doc/c-xtensa.texi: Add @group commands in examples.
85
86 2006-08-24 Bob Wilson <bob.wilson@acm.org>
87
88 * config/tc-xtensa.c (FINI_LITERAL_SECTION_NAME): Delete.
89 (INIT_LITERAL_SECTION_NAME): Delete.
90 (lit_state struct): Remove segment names, init_lit_seg, and
91 fini_lit_seg. Add lit_prefix and current_text_seg.
92 (init_literal_head_h, init_literal_head): Delete.
93 (fini_literal_head_h, fini_literal_head): Delete.
94 (xtensa_begin_directive): Move argument parsing to
95 xtensa_literal_prefix function.
96 (xtensa_end_directive): Deallocate lit_prefix field of lit_state.
97 (xtensa_literal_prefix): Parse the directive argument here and
98 record it in the lit_prefix field. Remove code to derive literal
99 section names.
100 (linkonce_len): New.
101 (get_is_linkonce_section): Use linkonce_len. Check for any
102 ".gnu.linkonce.*" section, not just text sections.
103 (md_begin): Remove initialization of deleted lit_state fields.
104 (xtensa_reorder_segments, xtensa_post_relax_hook): Remove references
105 to init_literal_head and fini_literal_head.
106 (xtensa_move_literals): Likewise. Skip literals for .init and .fini
107 when traversing literal_head list.
108 (match_section_group): New.
109 (cache_literal_section): Rewrite to determine the literal section
110 name on the fly, create the section and return it.
111 (xtensa_switch_to_literal_fragment): Adjust for cache_literal_section.
112 (xtensa_switch_to_non_abs_literal_fragment): Likewise.
113 (xtensa_create_property_segments, xtensa_create_xproperty_segments):
114 Use xtensa_get_property_section from bfd.
115 (retrieve_xtensa_section): Delete.
116 * doc/c-xtensa.texi (Xtensa Options): Fix --text-section-literals
117 description to refer to plural literal sections and add xref to
118 the Literal Directive section.
119 (Literal Directive): Describe new rules for deriving literal section
120 names. Add footnote for special case of .init/.fini with
121 --text-section-literals.
122 (Literal Prefix Directive): Replace old naming rules with xref to the
123 Literal Directive section.
124
125 2006-08-21 Joseph Myers <joseph@codesourcery.com>
126
127 * config/tc-arm.c (s_arm_unwind_save_mmxwr): Correct condition for
128 merging with previous long opcode.
129
130 2006-08-22 Pedro Alves <pedro_alves@portugalmail.pt>
131
132 * Makefile.am (TARG_ENV_HFILES): Add te-wince-pe.h.
133 * Makefile.in: Regenerate.
134 * config/tc-arm.h [TARGET_FORMAT]: ARM wince bfd names were
135 renamed. Adjust.
136
137 2006-08-16 Julian Brown <julian@codesourcery.com>
138
139 * config/tc-arm.c (md_assemble): Improve diagnostic when attempting
140 to use ARM instructions on non-ARM-supporting cores.
141 (autoselect_thumb_from_cpu_variant): New function. Switch on Thumb
142 mode automatically based on cpu variant.
143 (md_begin): Call above function.
144
145 2006-08-16 Julian Brown <julian@codesourcery.com>
146
147 * config/tc-arm.c (opcode_lookup): Allow Neon type suffixes to be
148 recognized in non-unified syntax mode.
149
150 2006-08-15 Thiemo Seufer <ths@mips.com>
151 Nigel Stephens <nigel@mips.com>
152 David Ung <davidu@mips.com>
153
154 * configure.tgt: Handle mips*-sde-elf*.
155
156 2006-08-12 Thiemo Seufer <ths@networkno.de>
157
158 * config/tc-mips.c (mips16_ip): Fix argument register handling
159 for restore instruction.
160
161 2006-08-08 Bob Wilson <bob.wilson@acm.org>
162
163 * dwarf2dbg.c (DWARF2_USE_FIXED_ADVANCE_PC): New.
164 (out_sleb128): New.
165 (out_fixed_inc_line_addr): New.
166 (process_entries): Use out_fixed_inc_line_addr when
167 DWARF2_USE_FIXED_ADVANCE_PC is set.
168 * config/tc-xtensa.h (DWARF2_USE_FIXED_ADVANCE_PC): Define.
169
170 2006-08-08 DJ Delorie <dj@redhat.com>
171
172 * config/tc-sh.c (sh_frob_section): Canonicalize pointers to local
173 vs full symbols so that we never have more than one pointer value
174 for any given symbol in our symbol table.
175
176 2006-08-08 Sterling Augustine <sterling@tensilica.com>
177
178 * dwarf2dbg.c (out_debug_info): Add new parameter ranges_seg
179 and emit DW_AT_ranges when code in compilation unit is not
180 contiguous.
181 (out_debug_abbrev): Emit DW_AT_ranges abbreviation if code in
182 is not contiguous.
183 (dwarf2_finish): Create and pass ranges_seg to out_debug_info.
184 (out_debug_ranges): New function to emit .debug_ranges section
185 when code is not contiguous.
186
187 2006-08-08 Nick Clifton <nickc@redhat.com>
188
189 * config/tc-arm.c (WARN_DEPRECATED): Enable.
190
191 2006-08-05 Pedro Alves <pedro_alves@portugalmail.pt>
192
193 * config/tc-arm.c: Move "dwarf2dbg.h" inclusion out of OBJ_ELF
194 only block.
195 (pe_directive_secrel) [TE_PE]: New function.
196 (md_pseudo_table) [!OBJ_ELF]: Handle 2byte, 4byte, 8byte, file,
197 loc, loc_mark_labels.
198 [TE_PE]: Handle secrel32.
199 (output_relax_insn): Remove OBJ_ELF around dwarf2_emit_insn
200 call.
201 (output_inst): Remove OBJ_ELF around dwarf2_emit_insn call.
202 (arm_frob_label): Remove OBJ_ELF around dwarf2_emit_label call.
203 (md_section_align): Only round section sizes here for AOUT
204 targets.
205 (tc_arm_regname_to_dw2regnum): Move out for OBJ_ELF only block.
206 (tc_pe_dwarf2_emit_offset): New function.
207 (md_apply_fix) [TE_PE]: Handle BFD_RELOC_32_SECREL.
208 (cons_fix_new_arm): Handle O_secrel.
209 * config/tc-arm.h : Move DWARF2_LINE_MIN_INSN_LENGTH,
210 DWARF2_DEFAULT_RETURN_COLUMN and DWARF2_CIE_DATA_ALIGNMENT out
211 of OBJ_ELF only block.
212 [TE_PE]: Define O_secrel, TC_DWARF2_EMIT_OFFSET, and declare
213 tc_pe_dwarf2_emit_offset.
214
215 2006-08-04 Richard Sandiford <richard@codesourcery.com>
216
217 * config/tc-sh.c (apply_full_field_fix): New function.
218 (md_apply_fix): Use it instead of md_number_to_chars. Do not fill
219 in fx_addnumber for BFD_RELOC_32_PLT_PCREL.
220 (tc_gen_reloc): Use fx_addnumber rather than 0 as the default case.
221 * config/tc-sh.h (TARGET_FORMAT): Override for TE_VXWORKS.
222
223 2006-08-03 Nick Clifton <nickc@redhat.com>
224
225 PR gas/2991
226 * config.in: Regenerate.
227
228 2006-08-03 Joseph Myers <joseph@codesourcery.com>
229
230 * config/tc-arm.c (parse_operands): Handle invalid register name
231 for OP_RIWR_RIWC.
232
233 2006-08-03 Joseph Myers <joseph@codesourcery.com>
234
235 * config/tc-arm.c (enum operand_parse_code): Add OP_RIWC_RIWG.
236 (parse_operands): Handle it.
237 (insns): Use it for tmcr and tmrc.
238
239 2006-08-02 Petr Salinger <Petr.Salinger@seznam.cz>
240
241 PR binutils/2983
242 * config/tc-i386.c (md_parse_option): Treat any target starting
243 with elf64_x86_64 as a viable target for the -64 switch.
244 (i386_target_format): For 64-bit ELF flavoured output use
245 ELF_TARGET_FORMAT64.
246 * config/tc-i386.h (ELF_TARGET_FORMAT64): Define.
247
248 2006-08-02 Nick Clifton <nickc@redhat.com>
249
250 PR gas/2991
251 * acinclude.m4 (BFD_BINARY_FOPEN): Import this function from
252 bfd/aclocal.m4.
253 * configure.in: Run BFD_BINARY_FOPEN.
254 * configure: Regenerate.
255 * as.h: Look at USE_BINARY_FOPEN to decide which fopen-*.h header
256 file to include.
257
258 2006-08-01 H.J. Lu <hongjiu.lu@intel.com>
259
260 * config/tc-i386.c (md_assemble): Don't update
261 cpu_arch_isa_flags.
262
263 2006-08-01 Thiemo Seufer <ths@mips.com>
264
265 * config/tc-mips.c (md_section_align): Check ELF-ness at runtime.
266
267 2006-08-01 Thiemo Seufer <ths@mips.com>
268
269 * config/tc-mips.c (macro_build_lui): Fix comment formatting.
270 (md_apply_fix): Likewise. Unify handling of BFD_RELOC_RVA,
271 BFD_RELOC_32 and BFD_RELOC_16.
272 (s_align, s_cpload, s_cplocal, s_cprestore, s_mips_stab,
273 md_convert_frag, md_obj_end): Fix comment formatting.
274
275 2006-07-31 Thiemo Seufer <ths@mips.com>
276
277 * config/tc-mips.c (md_apply_fix, tc_gen_reloc): Remove special
278 handling for BFD_RELOC_MIPS16_JMP.
279
280 2006-07-24 Andreas Schwab <schwab@suse.de>
281
282 PR/2756
283 * read.c (read_a_source_file): Ignore unknown text after line
284 comment character. Fix misleading comment.
285
286 2006-07-24 Ralk Wildenhues <Ralf.Wildenhues@gmx.de>
287
288 * doc/all.texi, doc/as.texinfo, doc/c-arc.texi, doc/c-arm.texi,
289 doc/c-avr.texi, doc/c-bfin.texi, doc/c-i386.texi,
290 doc/c-i960.texi, doc/c-m32r.texi, doc/c-m68k.texi,
291 doc/c-mmix.texi, doc/c-pdp11.texi, doc/c-ppc.texi,
292 doc/c-tic54x.texi, doc/c-v850.texi, doc/c-xtensa.texi,
293 doc/c-z80.texi, doc/internals.texi: Fix some typos.
294
295 2006-07-21 Nick Clifton <nickc@redhat.com>
296
297 * config/tc-sh.c (md_longopts): Add -EL and -EB for use by the
298 linker testsuite.
299
300 2006-07-20 Thiemo Seufer <ths@mips.com>
301 Nigel Stephens <nigel@mips.com>
302
303 * config/tc-mips.c (md_parse_option): Don't infer optimisation
304 options from debug options.
305
306 2006-07-20 Thiemo Seufer <ths@mips.com>
307
308 * config/tc-mips.c (mips_fix_adjustable): Handle BFD_RELOC_MIPS16_JMP.
309 (tc_gen_reloc): Handle mips16 jumps to section symbol offsets.
310
311 2006-07-19 Paul Brook <paul@codesourcery.com>
312
313 * config/tc-arm.c (insns): Fix rbit Arm opcode.
314
315 2006-07-18 Paul Brook <paul@codesourcery.com>
316
317 * tc-arm.c (do_t_add_sub): Use addw/subw when source is PC.
318 (md_convert_frag): Use correct reloc for add_pc. Use
319 BFD_RELOC_ARM_T32_ADD_IMM for normal add/sum.
320 (md_apply_fix): Handle BFD_RELOC_ARM_T32_ADD_IMM.
321 (arm_force_relocation): Handle BFD_RELOC_ARM_T32_ADD_IMM.
322
323 2006-07-17 Mat Hostetter <mat@lcs.mit.edu>
324
325 * symbols.c (report_op_error): Fix pasto. Don't use as_bad_where
326 when file and line unknown.
327
328 2006-07-17 Thiemo Seufer <ths@mips.com>
329
330 * read.c (s_struct): Use IS_ELF.
331 * config/tc-mips.c (md_begin, mips16_mark_labels, mips_ip,
332 md_parse_option, s_change_sec, pic_need_relax, mips_fix_adjustable,
333 tc_gen_reloc, mips_frob_file_after_relocs, s_mips_end, s_mips_frame,
334 s_mips_mask): Likewise.
335
336 2006-07-16 Thiemo Seufer <ths@mips.com>
337 David Ung <davidu@mips.com>
338
339 * read.c (s_struct): Handle ELF section changing.
340 * config/tc-mips.c (s_align): Leave enabling auto-align to the
341 generic code.
342 (s_change_sec): Try section changing only if we output ELF.
343
344 2006-07-15 H.J. Lu <hongjiu.lu@intel.com>
345
346 * config/tc-i386.c (cpu_arch): Remove Cpu086, CpuAthlon and
347 CpuAmdFam10.
348 (smallest_imm_type): Remove Cpu086.
349 (i386_target_format): Likewise.
350
351 * config/tc-i386.h: Remove Cpu086, CpuAthlon and CpuAmdFam10.
352 Update CpuXXX.
353
354 2006-07-13 Dwarakanath Rajagopal <dwarak.rajagopal@amd.com>
355 Michael Meissner <michael.meissner@amd.com>
356
357 * config/tc-i386.h (PROCESSOR_AMDFAM10): New processor_type.
358 (CpuSSE4a, CpuABM, CpuAmdFam10): New Cpu directives.
359 * config/tc-i386.c (cpu_arch): Add support for AmdFam10
360 architecture.
361 (i386_align_code): Ditto.
362 (md_assemble_code): Add support for insertq/extrq instructions,
363 swapping as needed for intel syntax.
364 (swap_imm_operands): New function to swap immediate operands.
365 (swap_operands): Deal with 4 operand instructions.
366 (build_modrm_byte): Add support for insertq instruction.
367
368 2006-07-13 H.J. Lu <hongjiu.lu@intel.com>
369
370 * config/tc-i386.h (Size64): Fix a typo in comment.
371
372 2006-07-12 Nick Clifton <nickc@redhat.com>
373
374 * config/tc-sh.c (md_apply_fix): Do not allow the generic code in
375 fixup_segment() to repeat a range check on a value that has
376 already been checked here.
377
378 2006-07-07 James E Wilson <wilson@specifix.com>
379
380 * config/tc-mips.c (mips_cpu_info_table): Add sb1a.
381
382 2006-07-06 Mohammed Adnène Trojette <adn@diwi.org>
383 Nick Clifton <nickc@redhat.com>
384
385 PR binutils/2877
386 * doc/as.texi: Fix spelling typo: branchs => branches.
387 * doc/c-m68hc11.texi: Likewise.
388 * config/tc-m68hc11.c: Likewise.
389 Support old spelling of command line switch for backwards
390 compatibility.
391
392 2006-07-04 Thiemo Seufer <ths@mips.com>
393 David Ung <davidu@mips.com>
394
395 * config/tc-mips.c (s_is_linkonce): New function.
396 (mips16_mark_labels): Don't adjust mips16 symbol addresses for
397 weak, external, and linkonce symbols.
398 (pic_need_relax): Use s_is_linkonce.
399
400 2006-06-24 H.J. Lu <hongjiu.lu@intel.com>
401
402 * doc/as.texinfo (Org): Remove space.
403 (P2align): Add "@var{abs-expr},".
404
405 2006-06-23 H.J. Lu <hongjiu.lu@intel.com>
406
407 * config/tc-i386.c (cpu_arch_tune_set): New.
408 (cpu_arch_isa): Likewise.
409 (i386_align_code): Use xchg %ax,%ax for 2 byte nop. Optimize
410 nops with short or long nop sequences based on -march=/.arch
411 and -mtune=.
412 (set_cpu_arch): Set cpu_arch_isa. If cpu_arch_tune_set is 0,
413 set cpu_arch_tune and cpu_arch_tune_flags.
414 (md_parse_option): For -march=, set cpu_arch_isa and set
415 cpu_arch_tune and cpu_arch_tune_flags if cpu_arch_tune_set is
416 0. Set cpu_arch_tune_set to 1 for -mtune=.
417 (i386_target_format): Don't set cpu_arch_tune.
418
419 2006-06-23 Nigel Stephens <nigel@mips.com>
420
421 * config/tc-mips.c (nopic_need_relax): Handle -fdata-sections
422 generated .sbss.* and .gnu.linkonce.sb.*.
423
424 2006-06-23 Thiemo Seufer <ths@mips.com>
425 David Ung <davidu@mips.com>
426
427 * config/tc-mips.h (TC_SEGMENT_INFO_TYPE): Declare per-segment
428 label_list.
429 * config/tc-mips.c (label_list): Define per-segment label_list.
430 (mips_clear_insn_labels, mips_move_labels, mips16_mark_labels,
431 append_insn, s_align, s_cons, s_float_cons, s_gpword, s_gpdword,
432 mips_from_file_after_relocs, mips_define_label): Use per-segment
433 label_list.
434
435 2006-06-22 Thiemo Seufer <ths@mips.com>
436
437 * config/tc-mips.c (ISA_SUPPORTS_MIPS16E): New macro.
438 (append_insn): Use it.
439 (md_apply_fix): Whitespace formatting.
440 (md_begin, append_insn, macro, macro2, mips16_immed, mips_align,
441 mips16_extended_frag): Remove register specifier.
442 (md_convert_frag): Likewise. Use TRUE ans FALSE instead of numeric
443 constants.
444
445 2006-06-21 Mark Shinwell <shinwell@codesourcery.com>
446
447 * config/tc-arm.c (s_arm_unwind_save_vfp_armv6): New. Parse
448 a directive saving VFP registers for ARMv6 or later.
449 (s_arm_unwind_save): Add parameter arch_v6 and call
450 s_arm_unwind_save_vfp or s_arm_unwind_save_vfp_armv6 as
451 appropriate.
452 (md_pseudo_table): Add entry for new "vsave" directive.
453 * doc/c-arm.texi: Correct error in example for "save"
454 directive (fstmdf -> fstmdx). Also document "vsave" directive.
455
456 2006-06-18 Joerg Wunsch <j.gnu@uriah.heep.sax.de>
457 Anatoly Sokolov <aesok@post.ru>
458
459 * config/tc-avr.c (mcu_types): Add support for atmega165p, atmega169p
460 and atmega644p devices. Rename atmega164/atmega324 devices to
461 atmega164p/atmega324p.
462 * doc/c-avr.texi: Document new mcu and arch options.
463
464 2006-06-17 Nick Clifton <nickc@redhat.com>
465
466 * config/tc-arm.c (enum parse_operand_result): Move outside of
467 #ifdef OBJ_ELF so that non-ELF targeted ARM ports can build.
468
469 2006-06-16 H.J. Lu <hongjiu.lu@intel.com>
470
471 * config/tc-i386.h (processor_type): New.
472 (arch_entry): Add type.
473
474 * config/tc-i386.c (cpu_arch_tune): New.
475 (cpu_arch_tune_flags): Likewise.
476 (cpu_arch_isa_flags): Likewise.
477 (cpu_arch): Updated.
478 (set_cpu_arch): Also update cpu_arch_isa_flags.
479 (md_assemble): Update cpu_arch_isa_flags.
480 (OPTION_MARCH): New.
481 (OPTION_MTUNE): Likewise.
482 (md_longopts): Add -march= and -mtune=.
483 (md_parse_option): Support -march= and -mtune=.
484 (md_show_usage): Add -march=CPU/-mtune=CPU.
485 (i386_target_format): Also update cpu_arch_isa_flags,
486 cpu_arch_tune and cpu_arch_tune_flags.
487
488 * doc/as.texinfo: Add -march=CPU/-mtune=CPU.
489
490 * doc/c-i386.texi: Document -march=CPU/-mtune=CPU.
491
492 2006-06-15 Mark Shinwell <shinwell@codesourcery.com>
493
494 * config/tc-arm.c (enum parse_operand_result): New.
495 (struct group_reloc_table_entry): New.
496 (enum group_reloc_type): New.
497 (group_reloc_table): New array.
498 (find_group_reloc_table_entry): New function.
499 (parse_shifter_operand_group_reloc): New function.
500 (parse_address_main): New function, incorporating code
501 from the old parse_address function. To be used via...
502 (parse_address): wrapper for parse_address_main; and
503 (parse_address_group_reloc): new function, likewise.
504 (enum operand_parse_code): New codes OP_SHG, OP_ADDRGLDR,
505 OP_ADDRGLDRS, OP_ADDRGLDC.
506 (parse_operands): Support for these new operand codes.
507 New macro po_misc_or_fail_no_backtrack.
508 (encode_arm_cp_address): Preserve group relocations.
509 (insns): Modify to use the above operand codes where group
510 relocations are permitted.
511 (md_apply_fix): Handle the group relocations
512 ALU_PC_G0_NC through LDC_SB_G2.
513 (tc_gen_reloc): Likewise.
514 (arm_force_relocation): Leave group relocations for the linker.
515 (arm_fix_adjustable): Likewise.
516
517 2006-06-15 Julian Brown <julian@codesourcery.com>
518
519 * config/tc-arm.c (do_vfp_nsyn_ldr_str): Remove, fold into...
520 (do_neon_ldr_str): Always defer to VFP encoding routines, which handle
521 relocs properly.
522
523 2006-06-12 H.J. Lu <hongjiu.lu@intel.com>
524
525 * config/tc-i386.c (process_suffix): Don't add rex64 for
526 "xchg %rax,%rax".
527
528 2006-06-09 Thiemo Seufer <ths@mips.com>
529
530 * config/tc-mips.c (mips_ip): Maintain argument count.
531
532 2006-06-09 Alan Modra <amodra@bigpond.net.au>
533
534 * config/tc-iq2000.c: Include sb.h.
535
536 2006-06-08 Nigel Stephens <nigel@mips.com>
537
538 * config/tc-mips.c (mips_pseudo_table): Add "origin" and "repeat"
539 aliases for better compatibility with SGI tools.
540
541 2006-06-08 Alan Modra <amodra@bigpond.net.au>
542
543 * configure.in (BFDLIB, BFDVER_H, ALL_OBJ_DEPS): Delete.
544 * Makefile.am (GASLIBS): Expand @BFDLIB@.
545 (BFDVER_H): Delete.
546 (OBJS): Expand @ALL_OBJ_DEPS@. Depend on all fopen-*.h variants.
547 (obj-aout.o): Depend on $(DEP_@target_get_type@_aout)
548 (obj-coff.o, obj-ecoff.o, obj-elf.o): Similarly.
549 Run "make dep-am".
550 * dep-in.sed: Don't substitute bfdver.h. Do remove symcat.h.
551 * Makefile.in: Regenerate.
552 * doc/Makefile.in: Regenerate.
553 * configure: Regenerate.
554
555 2006-06-07 Joseph S. Myers <joseph@codesourcery.com>
556
557 * po/Make-in (pdf, ps): New dummy targets.
558
559 2006-06-07 Julian Brown <julian@codesourcery.com>
560
561 * config/tc-arm.c (stdarg.h): include.
562 (arm_it): Add uncond_value field. Add isvec and issingle to operand
563 array.
564 (arm_reg_type): Add REG_TYPE_VFSD (single or double VFP reg) and
565 REG_TYPE_NSDQ (single, double or quad vector reg).
566 (reg_expected_msgs): Update.
567 (BAD_FPU): Add macro for unsupported FPU instruction error.
568 (parse_neon_type): Support 'd' as an alias for .f64.
569 (parse_typed_reg_or_scalar): Support REG_TYPE_VFSD, REG_TYPE_NSDQ
570 sets of registers.
571 (parse_vfp_reg_list): Don't update first arg on error.
572 (parse_neon_mov): Support extra syntax for VFP moves.
573 (operand_parse_code): Add OP_RVSD, OP_RNSDQ, OP_VRSDLST, OP_RVSD_IO,
574 OP_RNSDQ_RNSC, OP_RVC_PSR, OP_APSR_RR, OP_oRNSDQ.
575 (parse_operands): Support isvec, issingle operands fields, new parse
576 codes above.
577 (do_vfp_nsyn_mrs, do_vfp_nsyn_msr): New functions. Support VFP mrs,
578 msr variants.
579 (do_mrs, do_msr, do_t_mrs, do_t_msr): Add support for above.
580 (NEON_ENC_TAB): Add vnmul, vnmla, vnmls, vcmp, vcmpz, vcmpe, vcmpez.
581 (NEON_ENC_SINGLE, NEON_ENC_DOUBLE): Define macros.
582 (NEON_SHAPE_DEF): New macro. Define table of possible instruction
583 shapes.
584 (neon_shape): Redefine in terms of above.
585 (neon_shape_class): New enumeration, table of shape classes.
586 (neon_shape_el): New enumeration. One element of a shape.
587 (neon_shape_el_size): Register widths of above, where appropriate.
588 (neon_shape_info): New struct. Info for shape table.
589 (neon_shape_tab): New array.
590 (neon_type_mask): Add N_F64, N_VFP. Update N_MAX_NONSPECIAL.
591 (neon_check_shape): Rewrite as...
592 (neon_select_shape): New function to classify instruction shapes,
593 driven by new table neon_shape_tab array.
594 (neon_quad): New function. Return 1 if shape should set Q flag in
595 instructions (or equivalent), 0 otherwise.
596 (type_chk_of_el_type): Support F64.
597 (el_type_of_type_chk): Likewise.
598 (neon_check_type): Add support for VFP type checking (VFP data
599 elements fill their containing registers).
600 (do_vfp_cond_or_thumb): Fill in condition field in ARM mode, or 0xE
601 in thumb mode for VFP instructions.
602 (do_vfp_nsyn_opcode): New function. Look up the opcode in argument,
603 and encode the current instruction as if it were that opcode.
604 (try_vfp_nsyn): New. If this looks like a VFP instruction with ARGS
605 arguments, call function in PFN.
606 (do_vfp_nsyn_add_sub, do_vfp_nsyn_mla_mls, do_vfp_nsyn_mul)
607 (do_vfp_nsyn_abs_neg, do_vfp_nsyn_ldm_stm, do_vfp_nsyn_ldr_str)
608 (do_vfp_nsyn_sqrt, do_vfp_nsyn_div, do_vfp_nsyn_nmul)
609 (do_vfp_nsyn_cmp, nsyn_insert_sp, do_vfp_nsyn_push)
610 (do_vfp_nsyn_pop, do_vfp_nsyn_cvt, do_vfp_nsyn_cvtz): New functions.
611 Redirect Neon-syntax VFP instructions to VFP instruction handlers.
612 (do_neon_dyadic_i_su, do_neon_dyadic_i64_su, do_neon_shl_imm)
613 (do_neon_qshl_imm, do_neon_logic, do_neon_bitfield)
614 (neon_dyadic_misc, neon_compare, do_neon_tst, do_neon_qdmulh)
615 (do_neon_fcmp_absolute, do_neon_step, do_neon_sli, do_neon_sri)
616 (do_neon_qshlu_imm, neon_move_immediate, do_neon_mvn, do_neon_ext)
617 (do_neon_rev, do_neon_dup, do_neon_rshift_round_imm, do_neon_trn)
618 (do_neon_zip_uzp, do_neon_sat_abs_neg, do_neon_pair_long)
619 (do_neon_recip_est, do_neon_cls, do_neon_clz, do_neon_cnt)
620 (do_neon_swp): Use neon_select_shape not neon_check_shape. Use
621 neon_quad.
622 (vfp_or_neon_is_neon): New function. Call if a mnemonic shared
623 between VFP and Neon turns out to belong to Neon. Perform
624 architecture check and fill in condition field if appropriate.
625 (do_neon_addsub_if_i, do_neon_mac_maybe_scalar, do_neon_abs_neg)
626 (do_neon_cvt): Add support for VFP variants of instructions.
627 (neon_cvt_flavour): Extend to cover VFP conversions.
628 (do_neon_mov): Rewrite to use neon_select_shape. Add support for VFP
629 vmov variants.
630 (do_neon_ldr_str): Handle single-precision VFP load/store.
631 (do_neon_ld_st_interleave, do_neon_ld_st_lane, do_neon_ld_dup): Use
632 NS_NULL not NS_IGNORE.
633 (opcode_tag): Add OT_csuffixF for operands which either take a
634 conditional suffix, or have 0xF in the condition field.
635 (md_assemble): Add support for OT_csuffixF.
636 (NCE): Replace macro with...
637 (NCE_tag, NCE, NCEF): New macros.
638 (nCE): Replace macro with...
639 (nCE_tag, nCE, nCEF): New macros.
640 (insns): Add support for VFP insns or VFP versions of insns msr,
641 mrs, vsqrt, vdiv, vnmul, vnmla, vnmls, vcmp, vcmpe, vpush, vpop,
642 vcvtz, vmul, vmla, vmls, vadd, vsub, vabs, vneg, vldm, vldmia,
643 vldbdb, vstm, vstmia, vstmdb, vldr, vstr, vcvt, vmov. Group shared
644 VFP/Neon insns together.
645
646 2006-06-07 Alan Modra <amodra@bigpond.net.au>
647 Ladislav Michl <ladis@linux-mips.org>
648
649 * app.c: Don't include headers already included by as.h.
650 * as.c: Likewise.
651 * atof-generic.c: Likewise.
652 * cgen.c: Likewise.
653 * dwarf2dbg.c: Likewise.
654 * expr.c: Likewise.
655 * input-file.c: Likewise.
656 * input-scrub.c: Likewise.
657 * macro.c: Likewise.
658 * output-file.c: Likewise.
659 * read.c: Likewise.
660 * sb.c: Likewise.
661 * config/bfin-lex.l: Likewise.
662 * config/obj-coff.h: Likewise.
663 * config/obj-elf.h: Likewise.
664 * config/obj-som.h: Likewise.
665 * config/tc-arc.c: Likewise.
666 * config/tc-arm.c: Likewise.
667 * config/tc-avr.c: Likewise.
668 * config/tc-bfin.c: Likewise.
669 * config/tc-cris.c: Likewise.
670 * config/tc-d10v.c: Likewise.
671 * config/tc-d30v.c: Likewise.
672 * config/tc-dlx.h: Likewise.
673 * config/tc-fr30.c: Likewise.
674 * config/tc-frv.c: Likewise.
675 * config/tc-h8300.c: Likewise.
676 * config/tc-hppa.c: Likewise.
677 * config/tc-i370.c: Likewise.
678 * config/tc-i860.c: Likewise.
679 * config/tc-i960.c: Likewise.
680 * config/tc-ip2k.c: Likewise.
681 * config/tc-iq2000.c: Likewise.
682 * config/tc-m32c.c: Likewise.
683 * config/tc-m32r.c: Likewise.
684 * config/tc-maxq.c: Likewise.
685 * config/tc-mcore.c: Likewise.
686 * config/tc-mips.c: Likewise.
687 * config/tc-mmix.c: Likewise.
688 * config/tc-mn10200.c: Likewise.
689 * config/tc-mn10300.c: Likewise.
690 * config/tc-msp430.c: Likewise.
691 * config/tc-mt.c: Likewise.
692 * config/tc-ns32k.c: Likewise.
693 * config/tc-openrisc.c: Likewise.
694 * config/tc-ppc.c: Likewise.
695 * config/tc-s390.c: Likewise.
696 * config/tc-sh.c: Likewise.
697 * config/tc-sh64.c: Likewise.
698 * config/tc-sparc.c: Likewise.
699 * config/tc-tic30.c: Likewise.
700 * config/tc-tic4x.c: Likewise.
701 * config/tc-tic54x.c: Likewise.
702 * config/tc-v850.c: Likewise.
703 * config/tc-vax.c: Likewise.
704 * config/tc-xc16x.c: Likewise.
705 * config/tc-xstormy16.c: Likewise.
706 * config/tc-xtensa.c: Likewise.
707 * config/tc-z80.c: Likewise.
708 * config/tc-z8k.c: Likewise.
709 * macro.h: Don't include sb.h or ansidecl.h.
710 * sb.h: Don't include stdio.h or ansidecl.h.
711 * cond.c: Include sb.h.
712 * itbl-lex.l: Include as.h instead of other system headers.
713 * itbl-parse.y: Likewise.
714 * itbl-ops.c: Similarly.
715 * itbl-ops.h: Don't include as.h or ansidecl.h.
716 * config/bfin-defs.h: Don't include bfd.h or as.h.
717 * config/bfin-parse.y: Include as.h instead of other system headers.
718
719 2006-06-06 Ben Elliston <bje@au.ibm.com>
720 Anton Blanchard <anton@samba.org>
721
722 * config/tc-ppc.c (parse_cpu): Handle "-mpower6".
723 (md_show_usage): Document it.
724 (ppc_setup_opcodes): Test power6 opcode flag bits.
725 * doc/c-ppc.texi (PowerPC-Opts): Document "-mpower6".
726
727 2006-06-06 Thiemo Seufer <ths@mips.com>
728 Chao-ying Fu <fu@mips.com>
729
730 * config/tc-mips.c (ISA_SUPPORTS_DSP64): New macro.
731 (CPU_HAS_MIPS3D, CPU_HAS_MDMX, CPU_HAS_DSP, CPU_HAS_MT): Delete.
732 (macro_build): Update comment.
733 (mips_ip): Allow DSP64 instructions for MIPS64R2.
734 (mips_after_parse_args): Remove uses of CPU_HAS_MIPS3D and
735 CPU_HAS_MDMX.
736 (mips_cpu_info): Fix formatting. Add MIPS_CPU_ASE_MIPS3D and
737 MIPS_CPU_ASE_MDMX flags for sb1.
738
739 2006-06-05 Thiemo Seufer <ths@mips.com>
740
741 * config/tc-mips.c (macro_build): Use INSERT_OPERAND wherew
742 appropriate.
743 (mips16_macro_build): Use MIPS16_INSERT_OPERAND where appropriate.
744 (mips_ip): Make overflowed/underflowed constant arguments in DSP
745 and MT instructions a fatal error. Use INSERT_OPERAND where
746 appropriate. Improve warnings for break and wait code overflows.
747 Use symbolic constant of OP_MASK_COPZ.
748 (mips16_ip): Use MIPS16_INSERT_OPERAND where appropriate.
749
750 2006-06-05 Daniel Jacobowitz <dan@codesourcery.com>
751
752 * po/Make-in (top_builddir): Define.
753
754 2006-06-02 Joseph S. Myers <joseph@codesourcery.com>
755
756 * doc/Makefile.am (TEXI2DVI): Define.
757 * doc/Makefile.in: Regenerate.
758 * doc/c-arc.texi: Fix typo.
759
760 2006-06-01 Alan Modra <amodra@bigpond.net.au>
761
762 * config/obj-ieee.c: Delete.
763 * config/obj-ieee.h: Delete.
764 * Makefile.am (OBJ_FORMATS): Remove ieee.
765 (OBJ_FORMAT_CFILES, OBJ_FORMAT_HFILES): Similarly.
766 (obj-ieee.o): Remove rule.
767 * Makefile.in: Regenerate.
768 * configure.in (atof): Remove tahoe.
769 (OBJ_MAYBE_IEEE): Don't define.
770 * configure: Regenerate.
771 * config.in: Regenerate.
772 * doc/Makefile.in: Regenerate.
773 * po/POTFILES.in: Regenerate.
774
775 2006-05-31 Daniel Jacobowitz <dan@codesourcery.com>
776
777 * Makefile.am: Replace INTLLIBS and INTLDEPS with LIBINTL
778 and LIBINTL_DEP everywhere.
779 (INTLLIBS): Remove.
780 (INCLUDES, DEP_INCLUDES): Use @INCINTL@.
781 * acinclude.m4: Include new gettext macros.
782 * configure.in: Use ZW_GNU_GETTEXT_SISTER_DIR and AM_PO_SUBDIRS.
783 Remove local code for po/Makefile.
784 * Makefile.in, configure, doc/Makefile.in: Regenerated.
785
786 2006-05-30 Nick Clifton <nickc@redhat.com>
787
788 * po/es.po: Updated Spanish translation.
789
790 2006-05-06 Denis Chertykov <denisc@overta.ru>
791
792 * doc/c-avr.texi: New file.
793 * doc/Makefile.am (CPU_DOCS): Add c-avr.texi
794 * doc/all.texi: Set AVR
795 * doc/as.texinfo: Include c-avr.texi
796
797 2006-05-28 Jie Zhang <jie.zhang@analog.com>
798
799 * config/bfin-parse.y (check_macfunc): Loose the condition of
800 calling check_multiply_halfregs ().
801
802 2006-05-25 Jie Zhang <jie.zhang@analog.com>
803
804 * config/bfin-parse.y (asm_1): Better check and deal with
805 vector and scalar Multiply 16-Bit Operands instructions.
806
807 2006-05-24 Nick Clifton <nickc@redhat.com>
808
809 * config/tc-hppa.c: Convert to ISO C90 format.
810 * config/tc-hppa.h: Likewise.
811
812 2006-05-24 Carlos O'Donell <carlos@systemhalted.org>
813 Randolph Chung <randolph@tausq.org>
814
815 * config/tc-hppa.c (is_tls_gdidx, is_tls_ldidx, is_tls_dtpoff,
816 is_tls_ieoff, is_tls_leoff): Define.
817 (fix_new_hppa): Handle TLS.
818 (cons_fix_new_hppa): Likewise.
819 (pa_ip): Likewise.
820 (md_apply_fix): Handle TLS relocs.
821 * config/tc-hppa.h (hppa_fix_adjustable): Handle TLS.
822
823 2006-05-24 Bjoern Haase <bjoern.m.haase@web.de>
824
825 * config/tc-avr.c: Add new cpu targets avr6, avr2560 and avr2561.
826
827 2006-05-23 Thiemo Seufer <ths@mips.com>
828 David Ung <davidu@mips.com>
829 Nigel Stephens <nigel@mips.com>
830
831 [ gas/ChangeLog ]
832 * config/tc-mips.c (ISA_SUPPORTS_SMARTMIPS): Rename.
833 (ISA_SUPPORTS_DSP_ASE, ISA_SUPPORTS_MT_ASE, ISA_HAS_64BIT_FPRS,
834 ISA_HAS_MXHC1): New macros.
835 (HAVE_32BIT_FPRS): Use ISA_HAS_64BIT_FPRS instead of
836 ISA_HAS_64BIT_REGS. Formatting fixes. Improved comments.
837 (mips_cpu_info): Change to use combined ASE/IS_ISA flag.
838 (MIPS_CPU_IS_ISA, MIPS_CPU_ASE_SMARTMIPS, MIPS_CPU_ASE_DSP,
839 MIPS_CPU_ASE_MT, MIPS_CPU_ASE_MIPS3D, MIPS_CPU_ASE_MDMX): New defines.
840 (mips_after_parse_args): Change default handling of float register
841 size to account for 32bit code with 64bit FP. Better sanity checking
842 of ISA/ASE/ABI option combinations.
843 (s_mipsset): Support switching of GPR and FPR sizes via
844 .set {g,f}p={32,64,default}. Better sanity checking for .set ASE
845 options.
846 (mips_elf_final_processing): We should record the use of 64bit FP
847 registers in 32bit code but we don't, because ELF header flags are
848 a scarce ressource.
849 (mips_cpu_info_table): Add ASE flags for CPUs with mandatory ASE
850 extensions. Add 4ksc, 4kec, 4kem, 4kep, 4ksd, m4kp, 24kec, 24kef,
851 24kex, 34kc, 34kf, 34kx, 25kf CPU definitions.
852 (mips_cpu_info_from_isa): Use MIPS_CPU_IS_ISA.
853 * doc/c-mips.texi: Document .set {g,f}p={32,64,default}. Document
854 missing -march options. Document .set arch=CPU. Move .set smartmips
855 to ASE page. Use @code for .set FOO examples.
856
857 2006-05-23 Jie Zhang <jie.zhang@analog.com>
858
859 * config/tc-bfin.c (bfin_start_line_hook): Bump line counters
860 if needed.
861
862 2006-05-23 Jie Zhang <jie.zhang@analog.com>
863
864 * config/bfin-defs.h (bfin_equals): Remove declaration.
865 * config/bfin-parse.y (asm_1): Remove "expr ASSIGN expr".
866 * config/tc-bfin.c (bfin_name_is_register): Remove.
867 (bfin_equals): Remove.
868 * config/tc-bfin.h (TC_EQUAL_IN_INSN): Redefine as 1.
869 (bfin_name_is_register): Remove declaration.
870
871 2006-05-19 Thiemo Seufer <ths@mips.com>
872 Nigel Stephens <nigel@mips.com>
873
874 * config/tc-mipc.c (ISA_HAS_ODD_SINGLE_FPR): New define.
875 (mips_oddfpreg_ok): New function.
876 (mips_ip): Use it.
877
878 2006-05-19 Thiemo Seufer <ths@mips.com>
879 David Ung <davidu@mips.com>
880
881 * config/tc-mips.h (tc_mips_regname_to_dw2regnum): Declare.
882 * config/tc-mipc.c (ABI_NEEDS_64BIT_REGS, ISA_HAS_64BIT_REGS,
883 ISA_HAS_DROR, ISA_HAS_ROR): Reformat.
884 (regname, RTYPE_MASK, RTYPE_NUM, RTYPE_FPU, RTYPE_FCC, RTYPE_VEC,
885 RTYPE_GP, RTYPE_CP0, RTYPE_PC, RTYPE_ACC, RTYPE_CCC, RNUM_MASK,
886 RWARN, GENERIC_REGISTER_NUMBERS, FPU_REGISTER_NAMES,
887 FPU_CONDITION_CODE_NAMES, COPROC_CONDITION_CODE_NAMES,
888 N32N64_SYMBOLIC_REGISTER_NAMES, O32_SYMBOLIC_REGISTER_NAMES,
889 SYMBOLIC_REGISTER_NAMES, MIPS16_SPECIAL_REGISTER_NAMES,
890 MDMX_VECTOR_REGISTER_NAMES, MIPS_DSP_ACCUMULATOR_NAMES, reg_names,
891 reg_names_o32, reg_names_n32n64): Define register classes.
892 (reg_lookup): New function, use register classes.
893 (md_begin): Reserve register names in the symbol table. Simplify
894 OBJ_ELF defines.
895 (mips_ip): Fix comment formatting. Handle symbolic COP0 registers.
896 Use reg_lookup.
897 (mips16_ip): Use reg_lookup.
898 (tc_get_register): Likewise.
899 (tc_mips_regname_to_dw2regnum): New function.
900
901 2006-05-19 Thiemo Seufer <ths@mips.com>
902
903 * config/tc-arm.c, config/tc-arm.h (tc_arm_regname_to_dw2regnum):
904 Un-constify string argument.
905 * config/tc-i386.c, config/tc-i386.h (tc_x86_regname_to_dw2regnum):
906 Likewise.
907 * config/tc-m68k.c, config/tc-m68k.h (tc_m68k_regname_to_dw2regnum):
908 Likewise.
909 * config/tc-ppc.c, config/tc-ppc.h (tc_ppc_regname_to_dw2regnum):
910 Likewise.
911 * config/tc-s390.c, config/tc-s390.h (tc_s390_regname_to_dw2regnum):
912 Likewise.
913 * config/tc-sh.c, config/tc-sh.h (sh_regname_to_dw2regnum):
914 Likewise.
915 * config/tc-sparc.c, config/tc-sparc.h (sparc_regname_to_dw2regnum):
916 Likewise.
917
918 2006-05-19 Nathan Sidwell <nathan@codesourcery.com>
919
920 * gas/config/tc-m68k.c (m68k_init_arch): Move checking of
921 cfloat/m68881 to correct architecture before using it.
922
923 2006-05-16 Bjoern Haase <bjoern.m.haase@web.de>
924
925 * config/tc-avr.h (TC_VALIDATE_FIX): Allow fixups for immediate
926 constant values.
927
928 2006-05-15 Paul Brook <paul@codesourcery.com>
929
930 * config/tc-arm.c (arm_adjust_symtab): Use
931 bfd_is_arm_special_symbol_name.
932
933 2006-05-15 Bob Wilson <bob.wilson@acm.org>
934
935 * config/tc-xtensa.c (is_direct_call_opcode, is_branch_jmp_to_next,
936 xg_assemble_vliw_tokens, xtensa_mark_narrow_branches,
937 xtensa_fix_short_loop_frags, is_local_forward_loop, relax_frag_immed):
938 Handle errors from calls to xtensa_opcode_is_* functions.
939
940 2006-05-14 Thiemo Seufer <ths@mips.com>
941
942 * config/tc-mips.c (macro_build): Test for currently active
943 mips16 option.
944 (mips16_ip): Reject invalid opcodes.
945
946 2006-05-11 Carlos O'Donell <carlos@codesourcery.com>
947
948 * doc/as.texinfo: Rename "Index" to "AS Index",
949 and "ABORT" to "ABORT (COFF)".
950
951 2006-05-11 Paul Brook <paul@codesourcery.com>
952
953 * config/tc-arm.c (parse_half): New function.
954 (operand_parse_code): Remove OP_Iffff. Add OP_HALF.
955 (parse_operands): Ditto.
956 (do_mov16): Reject invalid relocations.
957 (do_t_mov16): Ditto. Use Thumb reloc numbers.
958 (insns): Replace Iffff with HALF.
959 (md_apply_fix): Add MOVW and MOVT relocs.
960 (tc_gen_reloc): Ditto.
961 * doc/c-arm.texi: Document relocation operators
962
963 2006-05-11 Paul Brook <paul@codesourcery.com>
964
965 * config/tc-arm.c (arm_fix_adjustable): Return 0 for function symbols.
966
967 2006-05-11 Thiemo Seufer <ths@mips.com>
968
969 * config/tc-mips.c (append_insn): Don't check the range of j or
970 jal addresses.
971
972 2006-05-11 Pedro Alves <pedro_alves@portugalmail.pt>
973
974 * config/tc-arm.c (md_pcrel_from_section): Force a bias for
975 relocs against external symbols for WinCE targets.
976 (md_apply_fix): Likewise.
977
978 2006-05-09 David Ung <davidu@mips.com>
979
980 * config/tc-mips.c (append_insn): Only warn about an out-of-range
981 j or jal address.
982
983 2006-05-09 Nick Clifton <nickc@redhat.com>
984
985 * config/tc-arm.c (arm_fix_adjustable): For COFF, convert fixups
986 against symbols which are not going to be placed into the symbol
987 table.
988
989 2006-05-09 Ben Elliston <bje@au.ibm.com>
990
991 * expr.c (operand): Remove `if (0 && ..)' statement and
992 subsequently unused target_op label. Collapse `if (1 || ..)'
993 statement.
994 * app.c (do_scrub_chars): Remove unused case 0, as it is handled
995 separately above the switch.
996
997 2006-05-08 Nick Clifton <nickc@redhat.com>
998
999 PR gas/2623
1000 * config/tc-msp430.c (line_separator_character): Define as |.
1001
1002 2006-05-08 Thiemo Seufer <ths@mips.com>
1003 Nigel Stephens <nigel@mips.com>
1004 David Ung <davidu@mips.com>
1005
1006 * config/tc-mips.c (mips_set_options): Add ase_smartmips flag.
1007 (mips_opts): Likewise.
1008 (file_ase_smartmips): New variable.
1009 (ISA_HAS_ROR): SmartMIPS implements rotate instructions.
1010 (macro_build): Handle SmartMIPS instructions.
1011 (mips_ip): Likewise.
1012 (md_longopts): Add argument handling for smartmips.
1013 (md_parse_options, mips_after_parse_args): Likewise.
1014 (s_mipsset): Add .set smartmips support.
1015 (md_show_usage): Document -msmartmips/-mno-smartmips.
1016 * doc/as.texinfo: Document -msmartmips/-mno-smartmips and
1017 .set smartmips.
1018 * doc/c-mips.texi: Likewise.
1019
1020 2006-05-08 Alan Modra <amodra@bigpond.net.au>
1021
1022 * write.c (relax_segment): Add pass count arg. Don't error on
1023 negative org/space on first two passes.
1024 (relax_seg_info): New struct.
1025 (relax_seg, write_object_file): Adjust.
1026 * write.h (relax_segment): Update prototype.
1027
1028 2006-05-05 Julian Brown <julian@codesourcery.com>
1029
1030 * config/tc-arm.c (parse_vfp_reg_list): Improve register bounds
1031 checking.
1032 (do_neon_mov): Enable several VMOV variants for VFP. Add suitable
1033 architecture version checks.
1034 (insns): Allow overlapping instructions to be used in VFP mode.
1035
1036 2006-05-05 H.J. Lu <hongjiu.lu@intel.com>
1037
1038 PR gas/2598
1039 * config/obj-elf.c (obj_elf_change_section): Allow user
1040 specified SHF_ALPHA_GPREL.
1041
1042 2006-05-05 Bjoern Haase <bjoern.m.haase@web.de>
1043
1044 * gas/config/tc-avr.h (TC_VALIDATE_FIX): Define. Disable fixups
1045 for PMEM related expressions.
1046
1047 2006-05-05 Nick Clifton <nickc@redhat.com>
1048
1049 PR gas/2582
1050 * dwarf2dbg.c (INSERT_DIR_SEPARATOR): New macro. Handles the
1051 insertion of a directory separator character into a string at a
1052 given offset. Uses heuristics to decide when to use a backslash
1053 character rather than a forward-slash character.
1054 (dwarf2_directive_loc): Use the macro.
1055 (out_debug_info): Likewise.
1056
1057 2006-05-05 Thiemo Seufer <ths@mips.com>
1058 David Ung <davidu@mips.com>
1059
1060 * config/tc-mips.c (macro_build): Add case 'k' to handle cache
1061 instruction.
1062 (macro): Add new case M_CACHE_AB.
1063
1064 2006-05-04 Kazu Hirata <kazu@codesourcery.com>
1065
1066 * config/tc-arm.c (opcode_tag): Add OT_cinfix3_deprecated.
1067 (opcode_lookup): Issue a warning for opcode with
1068 OT_cinfix3_deprecated. Otherwise treat OT_cinfix3_deprecated
1069 identical to OT_cinfix3.
1070 (TxC3w, TC3w, tC3w): New.
1071 (insns): Use tC3w and TC3w for comparison instructions with
1072 's' suffix.
1073
1074 2006-05-04 Alan Modra <amodra@bigpond.net.au>
1075
1076 * subsegs.h (struct frchain): Delete frch_seg.
1077 (frchain_root): Delete.
1078 (seg_info): Define as macro.
1079 * subsegs.c (frchain_root): Delete.
1080 (abs_seg_info, und_seg_info, absolute_frchain): Delete.
1081 (subsegs_begin, subseg_change): Adjust for above.
1082 (subseg_set_rest): Likewise. Add new frchain structs to seginfo
1083 rather than to one big list.
1084 (subseg_get): Don't special case abs, und sections.
1085 (subseg_new, subseg_force_new): Don't set frchainP here.
1086 (seg_info): Delete.
1087 (subsegs_print_statistics): Adjust frag chain control list traversal.
1088 * debug.c (dmp_frags): Likewise.
1089 * dwarf2dbg.c (first_frag_for_seg): Don't start looking for frag
1090 at frchain_root. Make use of known frchain ordering.
1091 (last_frag_for_seg): Likewise.
1092 (get_frag_fix): Likewise. Add seg param.
1093 (process_entries, out_debug_aranges): Adjust get_frag_fix calls.
1094 * write.c (chain_frchains_together_1): Adjust for struct frchain.
1095 (SUB_SEGMENT_ALIGN): Likewise.
1096 (subsegs_finish): Adjust frchain list traversal.
1097 * config/tc-xtensa.c (xtensa_cleanup_align_frags): Likewise.
1098 (xtensa_fix_target_frags, xtensa_mark_narrow_branches): Likewise.
1099 (xtensa_mark_zcl_first_insns, xtensa_fix_a0_b_retw_frags): Likewise.
1100 (xtensa_fix_b_j_loop_end_frags): Likewise.
1101 (xtensa_fix_close_loop_end_frags): Likewise.
1102 (xtensa_fix_short_loop_frags, xtensa_sanity_check): Likewise.
1103 (retrieve_segment_info): Delete frch_seg initialisation.
1104
1105 2006-05-03 Alan Modra <amodra@bigpond.net.au>
1106
1107 * subsegs.c (subseg_get): Don't call obj_sec_set_private_data.
1108 * config/obj-elf.h (obj_sec_set_private_data): Delete.
1109 * config/tc-hppa.c (tc_gen_reloc): Don't use bfd_abs_symbol.
1110 * config/tc-mn10300.c (tc_gen_reloc): Likewise.
1111
1112 2006-05-02 Joseph Myers <joseph@codesourcery.com>
1113
1114 * config/tc-arm.c (do_iwmmxt_wldstbh): Don't multiply offset by 4
1115 here.
1116 (md_apply_fix3): Multiply offset by 4 here for
1117 BFD_RELOC_ARM_CP_OFF_IMM_S2 and BFD_RELOC_ARM_T32_CP_OFF_IMM_S2.
1118
1119 2006-05-02 H.J. Lu <hongjiu.lu@intel.com>
1120 Jan Beulich <jbeulich@novell.com>
1121
1122 * config/tc-i386.c (output_invalid_buf): Change size for
1123 unsigned char.
1124 * config/tc-tic30.c (output_invalid_buf): Likewise.
1125
1126 * config/tc-i386.c (output_invalid): Cast none-ascii char to
1127 unsigned char.
1128 * config/tc-tic30.c (output_invalid): Likewise.
1129
1130 2006-05-02 Daniel Jacobowitz <dan@codesourcery.com>
1131
1132 * doc/Makefile.am (AM_MAKEINFOFLAGS): New.
1133 (TEXI2POD): Use AM_MAKEINFOFLAGS.
1134 (asconfig.texi): Don't set top_srcdir.
1135 * doc/as.texinfo: Don't use top_srcdir.
1136 * aclocal.m4, Makefile.in, doc/Makefile.in: Regenerated.
1137
1138 2006-05-02 H.J. Lu <hongjiu.lu@intel.com>
1139
1140 * config/tc-i386.c (output_invalid_buf): Change size to 16.
1141 * config/tc-tic30.c (output_invalid_buf): Likewise.
1142
1143 * config/tc-i386.c (output_invalid): Use snprintf instead of
1144 sprintf.
1145 * config/tc-ia64.c (declare_register_set): Likewise.
1146 (emit_one_bundle): Likewise.
1147 (check_dependencies): Likewise.
1148 * config/tc-tic30.c (output_invalid): Likewise.
1149
1150 2006-05-02 Paul Brook <paul@codesourcery.com>
1151
1152 * config/tc-arm.c (arm_optimize_expr): New function.
1153 * config/tc-arm.h (md_optimize_expr): Define
1154 (arm_optimize_expr): Add prototype.
1155 (TC_FORCE_RELOCATION_SUB_SAME): Define.
1156
1157 2006-05-02 Ben Elliston <bje@au.ibm.com>
1158
1159 * config/obj-elf.h (ELF_TARGET_SYMBOL_FIELDS): Make single bit
1160 field unsigned.
1161
1162 * sb.h (sb_list_vector): Move to sb.c.
1163 * sb.c (free_list): Use type of sb_list_vector directly.
1164 (sb_build): Fix off-by-one error in assertion about `size'.
1165
1166 2006-05-01 Ben Elliston <bje@au.ibm.com>
1167
1168 * listing.c (listing_listing): Remove useless loop.
1169 * macro.c (macro_expand): Remove is_positional local variable.
1170 * read.c (s_comm_internal): Simplify `if' condition 1 || x -> 1
1171 and simplify surrounding expressions, where possible.
1172 (assign_symbol): Likewise.
1173 (s_weakref): Likewise.
1174 * symbols.c (colon): Likewise.
1175
1176 2006-05-01 James Lemke <jwlemke@wasabisystems.com>
1177
1178 * subsegs.c (subseg_set_rest): Always set seginfp->frchainP if NULL.
1179
1180 2006-04-30 Thiemo Seufer <ths@mips.com>
1181 David Ung <davidu@mips.com>
1182
1183 * config/tc-mips.c (validate_mips_insn): Handling of udi cases.
1184 (mips_immed): New table that records various handling of udi
1185 instruction patterns.
1186 (mips_ip): Adds udi handling.
1187
1188 2006-04-28 Alan Modra <amodra@bigpond.net.au>
1189
1190 * dwarf2dbg.c (get_line_subseg): Attach new struct line_seg to end
1191 of list rather than beginning.
1192
1193 2006-04-26 Julian Brown <julian@codesourcery.com>
1194
1195 * gas/config/tc-arm.c (neon_is_quarter_float): Move, and rename to...
1196 (is_quarter_float): Rename from above. Simplify slightly.
1197 (parse_qfloat_immediate): Parse a "quarter precision" floating-point
1198 number.
1199 (parse_neon_mov): Parse floating-point constants.
1200 (neon_qfloat_bits): Fix encoding.
1201 (neon_cmode_for_move_imm): Tweak to use floating-point encoding in
1202 preference to integer encoding when using the F32 type.
1203
1204 2006-04-26 Julian Brown <julian@codesourcery.com>
1205
1206 * config/tc-arm.c (neon_el_type): Make NT_invtype be the zero (so
1207 zero-initialising structures containing it will lead to invalid types).
1208 (arm_it): Add vectype to each operand.
1209 (NTA_HASTYPE, NTA_HASINDEX): Constants used in neon_typed_alias
1210 defined field.
1211 (neon_typed_alias): New structure. Extra information for typed
1212 register aliases.
1213 (reg_entry): Add neon type info field.
1214 (arm_reg_parse): Remove RTYPE argument (revert to previous arguments).
1215 Break out alternative syntax for coprocessor registers, etc. into...
1216 (arm_reg_alt_syntax): New function. Alternate syntax handling broken
1217 out from arm_reg_parse.
1218 (parse_neon_type): Move. Return SUCCESS/FAIL.
1219 (first_error): New function. Call to ensure first error which occurs is
1220 reported.
1221 (parse_neon_operand_type): Parse exactly one type.
1222 (NEON_ALL_LANES, NEON_INTERLEAVE_LANES): Move.
1223 (parse_typed_reg_or_scalar): New function. Handle core of both
1224 arm_typed_reg_parse and parse_scalar.
1225 (arm_typed_reg_parse): Parse a register with an optional type.
1226 (NEON_SCALAR_REG, NEON_SCALAR_INDEX): Extract parts of parse_scalar
1227 result.
1228 (parse_scalar): Parse a Neon scalar with optional type.
1229 (parse_reg_list): Use first_error.
1230 (parse_vfp_reg_list): Use arm_typed_reg_parse instead of arm_reg_parse.
1231 (neon_alias_types_same): New function. Return true if two (alias) types
1232 are the same.
1233 (parse_neon_el_struct_list): Use parse_typed_reg_or_scalar. Return type
1234 of elements.
1235 (insert_reg_alias): Return new reg_entry not void.
1236 (insert_neon_reg_alias): New function. Insert type/index information as
1237 well as register for alias.
1238 (create_neon_reg_alias): New function. Parse .dn/.qn directives and
1239 make typed register aliases accordingly.
1240 (s_dn, s_qn): New functions. Handle incorrectly used .dn/.qn at start
1241 of line.
1242 (s_unreq): Delete type information if present.
1243 (s_arm_unwind_save_mmxwr): Remove arg 3 from arm_reg_parse calls.
1244 (s_arm_unwind_save_mmxwcg): Likewise.
1245 (s_arm_unwind_movsp): Likewise.
1246 (s_arm_unwind_setfp): Likewise.
1247 (parse_shift): Likewise.
1248 (parse_shifter_operand): Likewise.
1249 (parse_address): Likewise.
1250 (parse_tb): Likewise.
1251 (tc_arm_regname_to_dw2regnum): Likewise.
1252 (md_pseudo_table): Add dn, qn.
1253 (parse_neon_mov): Handle typed operands.
1254 (parse_operands): Likewise.
1255 (neon_type_mask): Add N_SIZ.
1256 (N_ALLMODS): New macro.
1257 (neon_check_shape): Fix typo in NS_DDD_QQQ case. Use first_error.
1258 (el_type_of_type_chk): Add some safeguards.
1259 (modify_types_allowed): Fix logic bug.
1260 (neon_check_type): Handle operands with types.
1261 (neon_three_same): Remove redundant optional arg handling.
1262 (do_neon_dyadic_i64_su, do_neon_shl_imm, do_neon_qshl_imm)
1263 (do_neon_logic, do_neon_qdmulh, do_neon_fcmp_absolute)
1264 (do_neon_step): Adjust accordingly.
1265 (neon_cmode_for_logic_imm): Use first_error.
1266 (do_neon_bitfield): Call neon_check_type.
1267 (neon_dyadic): Rename to...
1268 (neon_dyadic_misc): ...this. New name for neon_dyadic. Add bitfield
1269 to allow modification of type of the destination.
1270 (do_neon_dyadic_if_su, do_neon_dyadic_if_i, do_neon_dyadic_if_i_d)
1271 (do_neon_addsub_if_i, do_neon_mul): Adjust accordingly.
1272 (do_neon_compare): Make destination be an untyped bitfield.
1273 (neon_scalar_for_mul): Use NEON_SCALAR_REG, NEON_SCALAR_INDEX.
1274 (neon_mul_mac): Return early in case of errors.
1275 (neon_move_immediate): Use first_error.
1276 (neon_mac_reg_scalar_long): Fix type to include scalar.
1277 (do_neon_dup): Likewise.
1278 (do_neon_mov): Likewise (in several places).
1279 (do_neon_tbl_tbx): Fix type.
1280 (do_neon_ld_st_interleave, neon_alignment_bit, do_neon_ld_st_lane)
1281 (do_neon_ld_dup): Exit early in case of errors and/or use
1282 first_error.
1283 (opcode_lookup): Update for parse_neon_type returning SUCCESS/FAIL.
1284 Handle .dn/.qn directives.
1285 (REGDEF): Add zero for reg_entry neon field.
1286
1287 2006-04-26 Julian Brown <julian@codesourcery.com>
1288
1289 * config/tc-arm.c (limits.h): Include.
1290 (fpu_arch_vfp_v3, fpu_vfp_ext_v3, fpu_neon_ext_v1)
1291 (fpu_vfp_v3_or_neon_ext): Declare constants.
1292 (neon_el_type): New enumeration of types for Neon vector elements.
1293 (neon_type_el): New struct. Define type and size of a vector element.
1294 (NEON_MAX_TYPE_ELS): Define constant. The maximum number of types per
1295 instruction.
1296 (neon_type): Define struct. The type of an instruction.
1297 (arm_it): Add 'vectype' for the current instruction.
1298 (isscalar, immisalign, regisimm, isquad): New predicates for operands.
1299 (vfp_sp_reg_pos): Rename to...
1300 (vfp_reg_pos): ...this, and add VFP_REG_Dd, VFP_REG_Dm, VFP_REG_Dn
1301 tags.
1302 (arm_reg_type): Add REG_TYPE_NQ (Neon Q register) and REG_TYPE_NDQ
1303 (Neon D or Q register).
1304 (reg_expected_msgs): Sync with above. Allow VFD to mean VFP or Neon D
1305 register.
1306 (GE_OPT_PREFIX_BIG): Define constant, for use in...
1307 (my_get_expression): Allow above constant as argument to accept
1308 64-bit constants with optional prefix.
1309 (arm_reg_parse): Add extra argument to return the specific type of
1310 register in when either a D or Q register (REG_TYPE_NDQ) is
1311 requested. Can be NULL.
1312 (parse_scalar): New function. Parse Neon scalar (vector reg and index).
1313 (parse_reg_list): Update for new arm_reg_parse args.
1314 (parse_vfp_reg_list): Allow parsing of Neon D/Q register lists.
1315 (parse_neon_el_struct_list): New function. Parse element/structure
1316 register lists for VLD<n>/VST<n> instructions.
1317 (s_arm_unwind_save_vfp): Update for new parse_vfp_reg_list args.
1318 (s_arm_unwind_save_mmxwr): Likewise.
1319 (s_arm_unwind_save_mmxwcg): Likewise.
1320 (s_arm_unwind_movsp): Likewise.
1321 (s_arm_unwind_setfp): Likewise.
1322 (parse_big_immediate): New function. Parse an immediate, which may be
1323 64 bits wide. Put results in inst.operands[i].
1324 (parse_shift): Update for new arm_reg_parse args.
1325 (parse_address): Likewise. Add parsing of alignment specifiers.
1326 (parse_neon_mov): Parse the operands of a VMOV instruction.
1327 (operand_parse_code): Add OP_RND, OP_RNQ, OP_RNDQ, OP_RNSC, OP_NRDLST,
1328 OP_NSTRLST, OP_NILO, OP_RNDQ_I0, OP_RR_RNSC, OP_RNDQ_RNSC, OP_RND_RNSC,
1329 OP_VMOV, OP_RNDQ_IMVNb, OP_RNDQ_I63b, OP_I0, OP_I16z, OP_I32z, OP_I64,
1330 OP_I64z, OP_oI32b, OP_oRND, OP_oRNQ, OP_oRNDQ.
1331 (parse_operands): Handle new codes above.
1332 (encode_arm_vfp_sp_reg): Rename to...
1333 (encode_arm_vfp_reg): ...this. Handle D regs (0-31) too. Complain if
1334 selected VFP version only supports D0-D15.
1335 (do_vfp_sp_monadic, do_vfp_sp_dyadic, do_vfp_sp_compare_z)
1336 (do_vfp_dp_sp_cvt, do_vfp_reg_from_sp, do_vfp_reg2_from_sp2)
1337 (do_vfp_sp_from_reg, do_vfp_sp2_from_reg2, do_vfp_sp_ldst)
1338 (do_vfp_dp_ldst, vfp_sp_ldstm, vfp_dp_ldstm): Update for new
1339 encode_arm_vfp_reg name, and allow 32 D regs.
1340 (do_vfp_dp_rd_rm, do_vfp_dp_rn_rd, do_vfp_dp_rd_rn, do_vfp_dp_rd_rn_rm)
1341 (do_vfp_rm_rd_rn): New functions to encode VFP insns allowing 32 D
1342 regs.
1343 (do_vfp_sp_const, do_vfp_dp_const, vfp_conv, do_vfp_sp_conv_16)
1344 (do_vfp_dp_conv_16, do_vfp_sp_conv_32, do_vfp_dp_conv_32): Handle
1345 constant-load and conversion insns introduced with VFPv3.
1346 (neon_tab_entry): New struct.
1347 (NEON_ENC_TAB): Bit patterns for overloaded Neon instructions, and
1348 those which are the targets of pseudo-instructions.
1349 (neon_opc): Enumerate opcodes, use as indices into...
1350 (neon_enc_tab): ...this. Hold data from NEON_ENC_TAB.
1351 (NEON_ENC_INTEGER, NEON_ENC_ARMREG, NEON_ENC_POLY, NEON_ENC_FLOAT)
1352 (NEON_ENC_SCALAR, NEON_ENC_IMMED, NEON_ENC_INTERLV, NEON_ENC_LANE)
1353 (NEON_ENC_DUP): Define meaningful helper macros to look up values in
1354 neon_enc_tab.
1355 (neon_shape): Enumerate shapes (permitted register widths, etc.) for
1356 Neon instructions.
1357 (neon_type_mask): New. Compact type representation for type checking.
1358 (N_SU_ALL, N_SU_32, N_SU_16_64, N_SUF_32, N_I_ALL, N_IF_32): Common
1359 permitted type combinations.
1360 (N_IGNORE_TYPE): New macro.
1361 (neon_check_shape): New function. Check an instruction shape for
1362 multiple alternatives. Return the specific shape for the current
1363 instruction.
1364 (neon_modify_type_size): New function. Modify a vector type and size,
1365 depending on the bit mask in argument 1.
1366 (neon_type_promote): New function. Convert a given "key" type (of an
1367 operand) into the correct type for a different operand, based on a bit
1368 mask.
1369 (type_chk_of_el_type): New function. Convert a type and size into the
1370 compact representation used for type checking.
1371 (el_type_of_type_ckh): New function. Reverse of above (only when a
1372 single bit is set in the bit mask).
1373 (modify_types_allowed): New function. Alter a mask of allowed types
1374 based on a bit mask of modifications.
1375 (neon_check_type): New function. Check the type of the current
1376 instruction against the variable argument list. The "key" type of the
1377 instruction is returned.
1378 (neon_dp_fixup): New function. Fill in and modify instruction bits for
1379 a Neon data-processing instruction depending on whether we're in ARM
1380 mode or Thumb-2 mode.
1381 (neon_logbits): New function.
1382 (neon_three_same, neon_two_same, do_neon_dyadic_i_su)
1383 (do_neon_dyadic_i64_su, neon_imm_shift, do_neon_shl_imm)
1384 (do_neon_qshl_imm, neon_cmode_for_logic_imm, neon_bits_same_in_bytes)
1385 (neon_squash_bits, neon_is_quarter_float, neon_qfloat_bits)
1386 (neon_cmode_for_move_imm, neon_write_immbits, neon_invert_size)
1387 (do_neon_logic, do_neon_bitfield, neon_dyadic, do_neon_dyadic_if_su)
1388 (do_neon_dyadic_if_su_d, do_neon_dyadic_if_i, do_neon_dyadic_if_i_d)
1389 (do_neon_addsub_if_i, neon_exchange_operands, neon_compare)
1390 (do_neon_cmp, do_neon_cmp_inv, do_neon_ceq, neon_scalar_for_mul)
1391 (neon_mul_mac, do_neon_mac_maybe_scalar, do_neon_tst, do_neon_mul)
1392 (do_neon_qdmulh, do_neon_fcmp_absolute, do_neon_fcmp_absolute_inv)
1393 (do_neon_step, do_neon_abs_neg, do_neon_sli, do_neon_sri)
1394 (do_neon_qshlu_imm, do_neon_qmovn, do_neon_qmovun)
1395 (do_neon_rshift_sat_narrow, do_neon_rshift_sat_narrow_u, do_neon_movn)
1396 (do_neon_rshift_narrow, do_neon_shll, neon_cvt_flavour, do_neon_cvt)
1397 (neon_move_immediate, do_neon_mvn, neon_mixed_length)
1398 (do_neon_dyadic_long, do_neon_abal, neon_mac_reg_scalar_long)
1399 (do_neon_mac_maybe_scalar_long, do_neon_dyadic_wide, do_neon_vmull)
1400 (do_neon_ext, do_neon_rev, do_neon_dup, do_neon_mov)
1401 (do_neon_rshift_round_imm, do_neon_movl, do_neon_trn, do_neon_zip_uzp)
1402 (do_neon_sat_abs_neg, do_neon_pair_long, do_neon_recip_est)
1403 (do_neon_cls, do_neon_clz, do_neon_cnt, do_neon_swp, do_neon_tbl_tbx)
1404 (do_neon_ldm_stm, do_neon_ldr_str, do_neon_ld_st_interleave)
1405 (neon_alignment_bit, do_neon_ld_st_lane, do_neon_ld_dup)
1406 (do_neon_ldx_stx): New functions. Neon bit encoding and encoding
1407 helpers.
1408 (parse_neon_type): New function. Parse Neon type specifier.
1409 (opcode_lookup): Allow parsing of Neon type specifiers.
1410 (REGNUM2, REGSETH, REGSET2): New macros.
1411 (reg_names): Add new VFPv3 and Neon registers.
1412 (NUF, nUF, NCE, nCE): New macros for opcode table.
1413 (insns): More VFP registers allowed in fcpyd, fmdhr, fmdlr, fmrdh,
1414 fmrdl, fabsd, fnegd, fsqrtd, faddd, fsubd, fmuld, fdivd, fmacd, fmscd,
1415 fnmuld, fnmacd, fnmscd, fcmpd, fcmpzd, fcmped, fcmpezd, fmdrr, fmrrd.
1416 Add Neon instructions vaba, vhadd, vrhadd, vhsub, vqadd, vqsub, vrshl,
1417 vqrshl, vshl, vqshl{u}, vand, vbic, vorr, vorn, veor, vbsl, vbit, vbif,
1418 vabd, vmax, vmin, vcge, vcgt, vclt, vcle, vceq, vpmax, vpmin, vmla,
1419 vmls, vpadd, vadd, vsub, vtst, vmul, vqdmulh, vqrdmulh, vacge, vacgt,
1420 vaclt, vacle, vrecps, vrsqrts, vabs, vneg, v{r}shr, v{r}sra, vsli,
1421 vsri, vqshrn, vq{r}shr{u}n, v{r}shrn, vshll, vcvt, vmov, vmvn, vabal,
1422 vabdl, vaddl, vsubl, vmlal, vmlsl, vaddw, vsubw, v{r}addhn, v{r}subhn,
1423 vqdmlal, vqdmlsl, vqdmull, vmull, vext, vrev64, vrev32, vrev16, vdup,
1424 vmovl, v{q}movn, vzip, vuzp, vqabs, vqneg, vpadal, vpaddl, vrecpe,
1425 vrsqrte, vcls, vclz, vcnt, vswp, vtrn, vtbl, vtbx, vldm, vstm, vldr,
1426 vstr, vld[1234], vst[1234], fconst[sd], f[us][lh]to[sd],
1427 fto[us][lh][sd].
1428 (tc_arm_regname_to_dw2regnum): Update for arm_reg_parse args.
1429 (arm_cpu_option_table): Add Neon and VFPv3 to Cortex-A8.
1430 (arm_option_cpu_value): Add vfp3 and neon.
1431 (aeabi_set_public_attributes): Support VFPv3 and NEON attributes. Fix
1432 VFPv1 attribute.
1433
1434 2006-04-25 Bob Wilson <bob.wilson@acm.org>
1435
1436 * config/xtensa-relax.c (widen_spec_list): Use new "WIDE.<opcode>"
1437 syntax instead of hardcoded opcodes with ".w18" suffixes.
1438 (wide_branch_opcode): New.
1439 (build_transition): Use it to check for wide branch opcodes with
1440 either ".w18" or ".w15" suffixes.
1441
1442 2006-04-25 Bob Wilson <bob.wilson@acm.org>
1443
1444 * config/tc-xtensa.c (xtensa_create_literal_symbol,
1445 xg_assemble_literal, xg_assemble_literal_space): Do not set the
1446 frag's is_literal flag.
1447
1448 2006-04-25 Bob Wilson <bob.wilson@acm.org>
1449
1450 * config/xtensa-relax.c (XCHAL_HAVE_WIDE_BRANCHES): Provide default.
1451
1452 2006-04-23 Kazu Hirata <kazu@codesourcery.com>
1453
1454 * config/obj-coff.c, config/tc-arm.c, config/tc-bfin.c,
1455 config/tc-cris.c, config/tc-crx.c, config/tc-i386.c,
1456 config/tc-ia64.c, config/tc-maxq.c, config/tc-maxq.h,
1457 config/tc-mips.c, config/tc-msp430.c, config/tc-sh.c,
1458 config/tc-tic4x.c, config/tc-xtensa.c: Fix comment typos.
1459
1460 2005-04-20 Paul Brook <paul@codesourcery.com>
1461
1462 * config/tc-arm.c (s_arm_arch, s_arm_cpu, s_arm_fpu): Enable for
1463 all targets.
1464 (md_pseudo_table): Enable .arch, .cpu and .fpu for all targets.
1465
1466 2006-04-19 Alan Modra <amodra@bigpond.net.au>
1467
1468 * Makefile.am (CPU_TYPES): Add maxq and mt. Sort.
1469 (CPU_OBJ_VALID): Change sense of COFF test to default to invalid.
1470 Make some cpus unsupported on ELF. Run "make dep-am".
1471 * Makefile.in: Regenerate.
1472
1473 2006-04-19 Alan Modra <amodra@bigpond.net.au>
1474
1475 * configure.in (--enable-targets): Indent help message.
1476 * configure: Regenerate.
1477
1478 2006-04-18 H.J. Lu <hongjiu.lu@intel.com>
1479
1480 PR gas/2533
1481 * config/tc-i386.c (i386_immediate): Check illegal immediate
1482 register operand.
1483
1484 2006-04-18 Alan Modra <amodra@bigpond.net.au>
1485
1486 * config/tc-i386.c: Formatting.
1487 (output_disp, output_imm): ISO C90 params.
1488
1489 * frags.c (frag_offset_fixed_p): Constify args.
1490 * frags.h (frag_offset_fixed_p): Ditto.
1491
1492 * config/tc-dlx.h (tc_coff_symbol_emit_hook): Delete.
1493 (COFF_MAGIC): Delete.
1494
1495 * config/tc-xc16x.h (TC_LINKRELAX_FIXUP): Delete.
1496
1497 2006-04-16 Daniel Jacobowitz <dan@codesourcery.com>
1498
1499 * po/POTFILES.in: Regenerated.
1500
1501 2006-04-16 Mark Mitchell <mark@codesourcery.com>
1502
1503 * doc/as.texinfo: Mention that some .type syntaxes are not
1504 supported on all architectures.
1505
1506 2006-04-14 Sterling Augustine <sterling@tensilica.com>
1507
1508 * config/tc-xtensa.c (emit_single_op): Do not relax MOVI
1509 instructions when such transformations have been disabled.
1510
1511 2006-04-10 Sterling Augustine <sterling@tensilica.com>
1512
1513 * config/tc-xtensa.c (xg_assemble_vliw_tokens): Record loop target
1514 symbols in RELAX[_CHECK]_ALIGN_NEXT_OPCODE frags.
1515 (xtensa_fix_close_loop_end_frags): Use the recorded values instead of
1516 decoding the loop instructions. Remove current_offset variable.
1517 (xtensa_fix_short_loop_frags): Likewise.
1518 (min_bytes_to_other_loop_end): Remove current_offset argument.
1519
1520 2006-04-09 Arnold Metselaar <arnold.metselaar@planet.nl>
1521
1522 * config/tc-z80.c (z80_optimize_expr): Removed.
1523 * config/tc-z80.h (z80_optimize_expr, md_optimize_expr): Removed.
1524
1525 2006-04-07 Joerg Wunsch <j.gnu@uriah.heep.sax.de>
1526
1527 * gas/config/tc-avr.c (mcu_types): Add support for attiny261,
1528 attiny461, attiny861, attiny25, attiny45, attiny85,attiny24,
1529 attiny44, attiny84, at90pwm2, at90pwm3, atmega164, atmega324,
1530 atmega644, atmega329, atmega3290, atmega649, atmega6490,
1531 atmega406, atmega640, atmega1280, atmega1281, at90can32,
1532 at90can64, at90usb646, at90usb647, at90usb1286 and
1533 at90usb1287.
1534 Move atmega48 and atmega88 from AVR_ISA_M8 to AVR_ISA_PWMx.
1535
1536 2006-04-07 Paul Brook <paul@codesourcery.com>
1537
1538 * config/tc-arm.c (parse_operands): Set default error message.
1539
1540 2006-04-07 Paul Brook <paul@codesourcery.com>
1541
1542 * config/tc-arm.c (parse_tb): Set inst.error before returning FAIL.
1543
1544 2006-04-07 Paul Brook <paul@codesourcery.com>
1545
1546 * config/tc-arm.c (md_apply_fix): Set H bit on blx instruction.
1547
1548 2006-04-07 Paul Brook <paul@codesourcery.com>
1549
1550 * config/tc-arm.c (THUMB2_LOAD_BIT): Define.
1551 (move_or_literal_pool): Handle Thumb-2 instructions.
1552 (do_t_ldst): Call move_or_literal_pool for =N addressing modes.
1553
1554 2006-04-07 Alan Modra <amodra@bigpond.net.au>
1555
1556 PR 2512.
1557 * config/tc-i386.c (match_template): Move 64-bit operand tests
1558 inside loop.
1559
1560 2006-04-06 Carlos O'Donell <carlos@codesourcery.com>
1561
1562 * po/Make-in: Add install-html target.
1563 * Makefile.am: Add install-html and install-html-recursive targets.
1564 * Makefile.in: Regenerate.
1565 * configure.in: AC_SUBST datarootdir, docdir, htmldir.
1566 * configure: Regenerate.
1567 * doc/Makefile.am: Add install-html and install-html-am targets.
1568 * doc/Makefile.in: Regenerate.
1569
1570 2006-04-06 Alan Modra <amodra@bigpond.net.au>
1571
1572 * frags.c (frag_offset_fixed_p): Reinitialise offset before
1573 second scan.
1574
1575 2006-04-05 Richard Sandiford <richard@codesourcery.com>
1576 Daniel Jacobowitz <dan@codesourcery.com>
1577
1578 * config/tc-sparc.c (sparc_target_format): Handle TE_VXWORKS.
1579 (GOTT_BASE, GOTT_INDEX): New.
1580 (tc_gen_reloc): Don't alter relocations against GOTT_BASE and
1581 GOTT_INDEX when generating VxWorks PIC.
1582 * configure.tgt (sparc*-*-vxworks*): Remove this special case;
1583 use the generic *-*-vxworks* stanza instead.
1584
1585 2006-04-04 Alan Modra <amodra@bigpond.net.au>
1586
1587 PR 997
1588 * frags.c (frag_offset_fixed_p): New function.
1589 * frags.h (frag_offset_fixed_p): Declare.
1590 * expr.c (expr): Use frag_offset_fixed_p when simplifying subtraction.
1591 (resolve_expression): Likewise.
1592
1593 2006-04-03 Sterling Augustine <sterling@tensilica.com>
1594
1595 * config/tc-xtensa.c (init_op_placement_info_table): Check for formats
1596 of the same length but different numbers of slots.
1597
1598 2006-03-30 Andreas Schwab <schwab@suse.de>
1599
1600 * configure.in: Fix help string for --enable-targets option.
1601 * configure: Regenerate.
1602
1603 2006-03-28 Nathan Sidwell <nathan@codesourcery.com>
1604
1605 * gas/config/tc-m68k.c (find_cf_chip): Merge into ...
1606 (m68k_ip): ... here. Use for all chips. Protect against buffer
1607 overrun and avoid excessive copying.
1608
1609 * config/tc-m68k.c (m68000_control_regs, m68010_control_regs,
1610 m68020_control_regs, m68040_control_regs, m68060_control_regs,
1611 mcf_control_regs, mcf5208_control_regs, mcf5213_control_regs,
1612 mcf5329_control_regs, mcf5249_control_regs, mcf528x_control_regs,
1613 mcfv4e_control_regs, m68010_control_regs): Rename and reorder to ...
1614 (m68000_ctrl, m68010_ctrl, m68020_ctrl, m68040_ctrl, m68060_ctrl,
1615 mcf_ctrl, mcf5208_ctrl, mcf5213_ctrl, mcf5235_ctrl, mcf5249_ctrl,
1616 mcf5216_ctrl, mcf5250_ctrl, mcf5271_ctrl, mcf5272_ctrl,
1617 mcf5282_ctrl, mcfv4e_ctrl): ... these.
1618 (mcf5275_ctrl, mcf5329_ctrl, mcf5373_ctrl): New.
1619 (struct m68k_cpu): Change chip field to control_regs.
1620 (current_chip): Remove.
1621 (control_regs): New.
1622 (m68k_archs, m68k_extensions): Adjust.
1623 (m68k_cpus): Reorder to be in cpu number order. Adjust.
1624 (CPU_ALLOW_MC, CPU_ALLOW_NEGATION): Remove.
1625 (find_cf_chip): Reimplement for new organization of cpu table.
1626 (select_control_regs): Remove.
1627 (mri_chip): Adjust.
1628 (struct save_opts): Save control regs, not chip.
1629 (s_save, s_restore): Adjust.
1630 (m68k_lookup_cpu): Give deprecated warning when necessary.
1631 (m68k_init_arch): Adjust.
1632 (md_show_usage): Adjust for new cpu table organization.
1633
1634 2006-03-25 Bernd Schmidt <bernd.schmidt@analog.com>
1635
1636 * config/bfin-defs.h (Expr_Node_Type enum): Add Expr_Node_GOT_Reloc.
1637 * config/bfin-lex.l: Recognize GOT17M4 and FUNCDESC_GOT17M4.
1638 * config/bfin-parse.y: Include "libbfd.h", "elf/common.h" and
1639 "elf/bfin.h".
1640 (GOT17M4, FUNCDESC_GOT17M4): New tokens of type <value>.
1641 (any_gotrel): New rule.
1642 (got): Use it, and create Expr_Node_GOT_Reloc nodes.
1643 * config/tc-bfin.c: Include "libbfd.h", "elf/common.h" and
1644 "elf/bfin.h".
1645 (DEFAULT_FLAGS, bfin_flags, bfin_pic_flag): New.
1646 (bfin_pic_ptr): New function.
1647 (md_pseudo_table): Add it for ".picptr".
1648 (OPTION_FDPIC): New macro.
1649 (md_longopts): Add -mfdpic.
1650 (md_parse_option): Handle it.
1651 (md_begin): Set BFD flags.
1652 (md_apply_fix3, bfin_fix_adjustable): Handle new relocs.
1653 (bfin_gen_ldstidxi): Adjust to match the trees that the parser gives
1654 us for GOT relocs.
1655 * Makefile.am (bfin-parse.o): Update dependencies.
1656 (DEPTC_bfin_elf): Likewise.
1657 * Makefile.in: Regenerate.
1658
1659 2006-03-25 Richard Sandiford <richard@codesourcery.com>
1660
1661 * config/tc-m68k.c (m68k_cpus): Change cpu_cf5208 entries to use
1662 mcfemac instead of mcfmac.
1663
1664 2006-03-23 Michael Matz <matz@suse.de>
1665
1666 * config/tc-i386.c (type_names): Correct placement of 'static'.
1667 (reloc): Map some more relocs to their 64 bit counterpart when
1668 size is 8.
1669 (output_insn): Work around breakage if DEBUG386 is defined.
1670 (output_disp): A BFD_RELOC_64 with GOT_symbol as operand also
1671 needs to be mapped to BFD_RELOC_X86_64_GOTPC64 or
1672 BFD_RELOC_X86_64_GOTPC32. Also x86-64 handles pcrel addressing
1673 different from i386.
1674 (output_imm): Ditto.
1675 (lex_got): Recognize @PLTOFF and @GOTPLT. Make @GOT accept also
1676 Imm64.
1677 (md_convert_frag): Jumps can now be larger than 2GB away, error
1678 out in that case.
1679 (tc_gen_reloc): New relocs are passed through. BFD_RELOC_64
1680 and BFD_RELOC_64_PCREL are mapped to BFD_RELOC_X86_64_GOTPC64.
1681
1682 2006-03-22 Richard Sandiford <richard@codesourcery.com>
1683 Daniel Jacobowitz <dan@codesourcery.com>
1684 Phil Edwards <phil@codesourcery.com>
1685 Zack Weinberg <zack@codesourcery.com>
1686 Mark Mitchell <mark@codesourcery.com>
1687 Nathan Sidwell <nathan@codesourcery.com>
1688
1689 * config/tc-mips.c (mips_target_format): Handle vxworks targets.
1690 (md_begin): Complain about -G being used for PIC. Don't change
1691 the text, data and bss alignments on VxWorks.
1692 (reloc_needs_lo_p): Don't return true for R_MIPS_GOT16 when
1693 generating VxWorks PIC.
1694 (load_address): Extend SVR4_PIC handling to VXWORKS_PIC.
1695 (macro): Likewise, but do not treat la $25 specially for
1696 VxWorks PIC, and do not handle jal.
1697 (OPTION_MVXWORKS_PIC): New macro.
1698 (md_longopts): Add -mvxworks-pic.
1699 (md_parse_option): Don't complain about using PIC and -G together here.
1700 Handle OPTION_MVXWORKS_PIC.
1701 (md_estimate_size_before_relax): Always use the first relaxation
1702 sequence on VxWorks.
1703 * config/tc-mips.h (VXWORKS_PIC): New.
1704
1705 2006-03-21 Paul Brook <paul@codesourcery.com>
1706
1707 * config/tc-arm.c (md_apply_fix): Fix typo in offset mask.
1708
1709 2006-03-21 Sterling Augustine <sterling@tensilica.com>
1710
1711 * config/tc-xtensa.c (enforce_three_byte_loop_align): New flag.
1712 (xtensa_setup_hw_workarounds): Set this new flag for older hardware.
1713 (get_loop_align_size): New.
1714 (xtensa_end): Skip xtensa_mark_narrow_branches when not aligning.
1715 (xtensa_mark_zcl_first_insns): Prevent widening of first loop frag.
1716 (get_text_align_power): Rewrite to handle inputs in the range 2-8.
1717 (get_noop_aligned_address): Use get_loop_align_size.
1718 (get_aligned_diff): Likewise.
1719
1720 2006-03-21 Paul Brook <paul@codesourcery.com>
1721
1722 * config/tc-arm.c (insns): Correct opcodes for ldrbt and strbt.
1723
1724 2006-03-20 Paul Brook <paul@codesourcery.com>
1725
1726 * config/tc-arm.c (BAD_BRANCH, BAD_NOT_IT): Define.
1727 (do_t_branch): Encode branches inside IT blocks as unconditional.
1728 (do_t_cps): New function.
1729 (do_t_blx, do_t_bkpt, do_t_branch23, do_t_bx, do_t_bxj, do_t_cpsi,
1730 do_t_czb, do_t_it, do_t_setend, do_t_tb): Add IT constaints.
1731 (opcode_lookup): Allow conditional suffixes on all instructions in
1732 Thumb mode.
1733 (md_assemble): Advance condexec state before checking for errors.
1734 (insns): Use do_t_cps.
1735
1736 2006-03-20 Paul Brook <paul@codesourcery.com>
1737
1738 * config/tc-arm.c (output_relax_insn): Call dwarf2_emit_insn before
1739 outputting the insn.
1740
1741 2006-03-18 Jan-Benedict Glaw <jbglaw@lug-owl.de>
1742
1743 * config/tc-vax.c: Update copyright year.
1744 * config/tc-vax.h: Likewise.
1745
1746 2006-03-18 Jan-Benedict Glaw <jbglaw@lug-owl.de>
1747
1748 * config/tc-vax.c (md_chars_to_number): Used only locally, so
1749 make it static.
1750 * config/tc-vax.h (md_chars_to_number): Remove obsolete declaration.
1751
1752 2006-03-17 Paul Brook <paul@codesourcery.com>
1753
1754 * config/tc-arm.c (insns): Add ldm and stm.
1755
1756 2006-03-17 Ben Elliston <bje@au.ibm.com>
1757
1758 PR gas/2446
1759 * doc/as.texinfo (Ident): Document this directive more thoroughly.
1760
1761 2006-03-16 Paul Brook <paul@codesourcery.com>
1762
1763 * config/tc-arm.c (insns): Add "svc".
1764
1765 2006-03-13 Bob Wilson <bob.wilson@acm.org>
1766
1767 * config/tc-xtensa.c (xg_translate_sysreg_op): Remove has_underbar
1768 flag and avoid double underscore prefixes.
1769
1770 2006-03-10 Paul Brook <paul@codesourcery.com>
1771
1772 * config/tc-arm.c (md_begin): Handle EABIv5.
1773 (arm_eabis): Add EF_ARM_EABI_VER5.
1774 * doc/c-arm.texi: Document -meabi=5.
1775
1776 2006-03-10 Ben Elliston <bje@au.ibm.com>
1777
1778 * app.c (do_scrub_chars): Simplify string handling.
1779
1780 2006-03-07 Richard Sandiford <richard@codesourcery.com>
1781 Daniel Jacobowitz <dan@codesourcery.com>
1782 Zack Weinberg <zack@codesourcery.com>
1783 Nathan Sidwell <nathan@codesourcery.com>
1784 Paul Brook <paul@codesourcery.com>
1785 Ricardo Anguiano <anguiano@codesourcery.com>
1786 Phil Edwards <phil@codesourcery.com>
1787
1788 * config/tc-arm.c (md_apply_fix): Install a value of zero into a
1789 BFD_RELOC_ARM_OFFSET_IMM field if we're going to generate a RELA
1790 R_ARM_ABS12 reloc.
1791 (tc_gen_reloc): Keep the original fx_offset for RELA pc-relative
1792 relocs, but adjust by md_pcrel_from_section. Create R_ARM_ABS12
1793 relocations for BFD_RELOC_ARM_OFFSET_IMM on RELA targets.
1794
1795 2006-03-06 Bob Wilson <bob.wilson@acm.org>
1796
1797 * config/tc-xtensa.c (xtensa_post_relax_hook): Generate literal tables
1798 even when using the text-section-literals option.
1799
1800 2006-03-06 Nathan Sidwell <nathan@codesourcery.com>
1801
1802 * config/tc-m68k.c (m68k_extensions): Allow 'float' on both m68k
1803 and cf.
1804 (m68k_ip): <case 'J'> Check we have some control regs.
1805 (md_parse_option): Allow raw arch switch.
1806 (m68k_init_arch): Better detection of arch/cpu mismatch. Detect
1807 whether 68881 or cfloat was meant by -mfloat.
1808 (md_show_usage): Adjust extension display.
1809 (m68k_elf_final_processing): Adjust.
1810
1811 2006-03-03 Bjoern Haase <bjoern.m.haase@web.de>
1812
1813 * config/tc-avr.c (avr_mod_hash_value): New function.
1814 (md_apply_fix, exp_mod): Use BFD_RELOC_HH8_LDI and
1815 BFD_RELOC_MS8_LDI for hlo8() and hhi8()
1816 (md_begin): Set linkrelax variable to 1, use avr_mod_hash_value
1817 instead of int avr_ldi_expression: use avr_mod_hash_value instead
1818 of (int).
1819 (tc_gen_reloc): Handle substractions of symbols, if possible do
1820 fixups, abort otherwise.
1821 * config/tc-avr.h (TC_LINKRELAX_FIXUP, TC_VALIDATE_FIX,
1822 tc_fix_adjustable): Define.
1823
1824 2006-03-02 James E Wilson <wilson@specifix.com>
1825
1826 * config/tc-ia64.c (emit_one_bundle): For IA64_OPCODE_LAST, if we
1827 change the template, then clear md.slot[curr].end_of_insn_group.
1828
1829 2006-02-28 Jan Beulich <jbeulich@novell.com>
1830
1831 * macro.c (get_any_string): Don't insert quotes for <>-quoted input.
1832
1833 2006-02-28 Jan Beulich <jbeulich@novell.com>
1834
1835 PR/1070
1836 * macro.c (getstring): Don't treat parentheses special anymore.
1837 (get_any_string): Don't consider '(' and ')' as quoting anymore.
1838 Special-case '(', ')', '[', and ']' when dealing with non-quoting
1839 characters.
1840
1841 2006-02-28 Mat <mat@csail.mit.edu>
1842
1843 * dwarf2dbg.c (get_filenum): Don't inadvertently decrease files_in_use.
1844
1845 2006-02-27 Jakub Jelinek <jakub@redhat.com>
1846
1847 * dw2gencfi.c (struct fde_entry, struct cie_entry): Add signal_frame
1848 field.
1849 (CFI_signal_frame): Define.
1850 (cfi_pseudo_table): Add .cfi_signal_frame.
1851 (dot_cfi): Handle CFI_signal_frame.
1852 (output_cie): Handle cie->signal_frame.
1853 (select_cie_for_fde): Don't share CIE if signal_frame flag is
1854 different. Copy signal_frame from FDE to newly created CIE.
1855 * doc/as.texinfo: Document .cfi_signal_frame.
1856
1857 2006-02-27 Carlos O'Donell <carlos@codesourcery.com>
1858
1859 * doc/Makefile.am: Add html target.
1860 * doc/Makefile.in: Regenerate.
1861 * po/Make-in: Add html target.
1862
1863 2006-02-27 H.J. Lu <hongjiu.lu@intel.com>
1864
1865 * config/tc-i386.c (output_insn): Support Intel Merom New
1866 Instructions.
1867
1868 * config/tc-i386.h (CpuMNI): New.
1869 (CpuUnknownFlags): Add CpuMNI.
1870
1871 2006-02-24 David S. Miller <davem@sunset.davemloft.net>
1872
1873 * config/tc-sparc.c (priv_reg_table): Add entry for "gl".
1874 (hpriv_reg_table): New table for hyperprivileged registers.
1875 (sparc_ip): New cases '$' and '%' for wrhpr/rdhpr hyperprivileged
1876 register encoding.
1877
1878 2006-02-24 DJ Delorie <dj@redhat.com>
1879
1880 * config/tc-m32c.h (md_apply_fix): Define to m32c_apply_fix.
1881 (tc_gen_reloc): Don't define.
1882 * config/tc-m32c.c (rl_for, relaxable): New convenience macros.
1883 (OPTION_LINKRELAX): New.
1884 (md_longopts): Add it.
1885 (m32c_relax): New.
1886 (md_parse_options): Set it.
1887 (md_assemble): Emit relaxation relocs as needed.
1888 (md_convert_frag): Emit relaxation relocs as needed.
1889 (md_cgen_lookup_reloc): Add LAB_8_8 and LAB_8_16.
1890 (m32c_apply_fix): New.
1891 (tc_gen_reloc): New.
1892 (m32c_force_relocation): Force out jump relocs when relaxing.
1893 (m32c_fix_adjustable): Return false if relaxing.
1894
1895 2006-02-24 Paul Brook <paul@codesourcery.com>
1896
1897 * config/arm/tc-arm.c (arm_ext_v6_notm, arm_ext_div, arm_ext_v7,
1898 arm_ext_v7a, arm_ext_v7r, arm_ext_v7m): New variables.
1899 (struct asm_barrier_opt): Define.
1900 (arm_v7m_psr_hsh, arm_barrier_opt_hsh): New variables.
1901 (parse_psr): Accept V7M psr names.
1902 (parse_barrier): New function.
1903 (enum operand_parse_code): Add OP_oBARRIER.
1904 (parse_operands): Implement OP_oBARRIER.
1905 (do_barrier): New function.
1906 (do_dbg, do_pli, do_t_barrier, do_t_dbg, do_t_div): New functions.
1907 (do_t_cpsi): Add V7M restrictions.
1908 (do_t_mrs, do_t_msr): Validate V7M variants.
1909 (md_assemble): Check for NULL variants.
1910 (v7m_psrs, barrier_opt_names): New tables.
1911 (insns): Add V7 instructions. Mark V6 instructions absent from V7M.
1912 (md_begin): Initialize arm_v7m_psr_hsh and arm_barrier_opt_hsh.
1913 (arm_cpu_option_table): Add Cortex-M3, R4 and A8.
1914 (arm_arch_option_table): Add armv7, armv7a, armv7r and armv7m.
1915 (struct cpu_arch_ver_table): Define.
1916 (cpu_arch_ver): New.
1917 (aeabi_set_public_attributes): Use cpu_arch_ver. Set
1918 Tag_CPU_arch_profile.
1919 * doc/c-arm.texi: Document new cpu and arch options.
1920
1921 2006-02-23 H.J. Lu <hongjiu.lu@intel.com>
1922
1923 * config/tc-ia64.c (operand_match): Handle IA64_OPND_IMMU5b.
1924
1925 2006-02-23 H.J. Lu <hongjiu.lu@intel.com>
1926
1927 * config/tc-ia64.c: Update copyright years.
1928
1929 2006-02-22 H.J. Lu <hongjiu.lu@intel.com>
1930
1931 * config/tc-ia64.c (specify_resource): Add the rule 17 from
1932 SDM 2.2.
1933
1934 2005-02-22 Paul Brook <paul@codesourcery.com>
1935
1936 * config/tc-arm.c (do_pld): Remove incorrect write to
1937 inst.instruction.
1938 (encode_thumb32_addr_mode): Use correct operand.
1939
1940 2006-02-21 Paul Brook <paul@codesourcery.com>
1941
1942 * config/tc-arm.c (md_apply_fix): Fix off-by-one errors.
1943
1944 2006-02-17 Shrirang Khisti <shrirangk@kpitcummins.com>
1945 Anil Paranjape <anilp1@kpitcummins.com>
1946 Shilin Shakti <shilins@kpitcummins.com>
1947
1948 * Makefile.am: Add xc16x related entry.
1949 * Makefile.in: Regenerate.
1950 * configure.in: Added xc16x related entry.
1951 * configure: Regenerate.
1952 * config/tc-xc16x.h: New file
1953 * config/tc-xc16x.c: New file
1954 * doc/c-xc16x.texi: New file for xc16x
1955 * doc/all.texi: Entry for xc16x
1956 * doc/Makefile.texi: Added c-xc16x.texi
1957 * NEWS: Announce the support for the new target.
1958
1959 2006-02-16 Nick Hudson <nick.hudson@dsl.pipex.com>
1960
1961 * configure.tgt: set emulation for mips-*-netbsd*
1962
1963 2006-02-14 Jakub Jelinek <jakub@redhat.com>
1964
1965 * config.in: Rebuilt.
1966
1967 2006-02-13 Bob Wilson <bob.wilson@acm.org>
1968
1969 * config/tc-xtensa.c (xg_add_opcode_fix): Number operands starting
1970 from 1, not 0, in error messages.
1971 (md_assemble): Simplify special-case check for ENTRY instructions.
1972 (tinsn_has_invalid_symbolic_operands): Do not include opcode and
1973 operand in error message.
1974
1975 2006-02-13 Joseph S. Myers <joseph@codesourcery.com>
1976
1977 * configure.tgt (arm-*-linux-gnueabi*): Change to
1978 arm-*-linux-*eabi*.
1979
1980 2006-02-10 Nick Clifton <nickc@redhat.com>
1981
1982 * config/tc-crx.c (check_range): Ensure that the sign bit of a
1983 32-bit value is propagated into the upper bits of a 64-bit long.
1984
1985 * config/tc-arc.c (init_opcode_tables): Fix cast.
1986 (arc_extoper, md_operand): Likewise.
1987
1988 2006-02-09 David Heine <dlheine@tensilica.com>
1989
1990 * config/tc-xtensa.c (xg_assembly_relax): Increment steps_taken for
1991 each relaxation step.
1992
1993 2006-02-09 Eric Botcazou <ebotcazou@libertysurf.fr>
1994
1995 * configure.in (CHECK_DECLS): Add vsnprintf.
1996 * configure: Regenerate.
1997 * messages.c (errno.h, stdarg.h, varargs.h, va_list): Do not
1998 include/declare here, but...
1999 * as.h: Move code detecting VARARGS idiom to the top.
2000 (errno.h, stdarg.h, varargs.h, va_list): ...here.
2001 (vsnprintf): Declare if not already declared.
2002
2003 2006-02-08 H.J. Lu <hongjiu.lu@intel.com>
2004
2005 * as.c (close_output_file): New.
2006 (main): Register close_output_file with xatexit before
2007 dump_statistics. Don't call output_file_close.
2008
2009 2006-02-07 Nathan Sidwell <nathan@codesourcery.com>
2010
2011 * config/tc-m68k.c (mcf5208_control_regs, mcf5213_control_regs,
2012 mcf5329_control_regs): New.
2013 (not_current_architecture, selected_arch, selected_cpu): New.
2014 (m68k_archs, m68k_extensions): New.
2015 (archs): Renamed to ...
2016 (m68k_cpus): ... here. Adjust.
2017 (n_arches): Remove.
2018 (md_pseudo_table): Add arch and cpu directives.
2019 (find_cf_chip, m68k_ip): Adjust table scanning.
2020 (no_68851, no_68881): Remove.
2021 (md_assemble): Lazily initialize.
2022 (select_control_regs): Adjust cpu names. Add 5208, 5213, 5329.
2023 (md_init_after_args): Move functionality to m68k_init_arch.
2024 (mri_chip): Adjust table scanning.
2025 (md_parse_option): Reimplement 'm' processing to add -march & -mcpu
2026 options with saner parsing.
2027 (m68k_lookup_cpu, m68k_set_arch, m68k_set_cpu, m68k_set_extension,
2028 m68k_init_arch): New.
2029 (s_m68k_cpu, s_m68k_arch): New.
2030 (md_show_usage): Adjust.
2031 (m68k_elf_final_processing): Set CF EF flags.
2032 * config/tc-m68k.h (m68k_init_after_args): Remove.
2033 (tc_init_after_args): Remove.
2034 * doc/c-m68k.texi (M68K-Opts): Document -march, -mcpu options.
2035 (M68k-Directives): Document .arch and .cpu directives.
2036
2037 2006-02-05 Arnold Metselaar <arnold.metselaar@planet.nl>
2038
2039 * config/tc-z80.c (z80_start_line_hook): allow .equ and .defl as
2040 synonyms for equ and defl.
2041 (z80_cons_fix_new): New function.
2042 (emit_byte): Disallow relative jumps to absolute locations.
2043 (emit_data): Only handle defb, prototype changed, because defb is
2044 now handled as pseudo-op rather than an instruction.
2045 (instab): Entries for defb,defw,db,dw moved from here...
2046 (md_pseudo_table): ... to here, use generic cons() for defw,dw.
2047 Add entries for def24,def32,d24,d32.
2048 (md_assemble): Improved error handling.
2049 (md_apply_fix): New case BFD_RELOC_24, set fixP->fx_no_overflow to one.
2050 * config/tc-z80.h (TC_CONS_FIX_NEW): Define.
2051 (z80_cons_fix_new): Declare.
2052 * doc/c-z80.texi (defb, db): Mention warning on overflow.
2053 (def24,d24,def32,d32): New pseudo-ops.
2054
2055 2006-02-02 Paul Brook <paul@codesourcery.com>
2056
2057 * config/tc-arm.c (do_shift): Remove Thumb-1 constraint.
2058
2059 2005-02-02 Paul Brook <paul@codesourcery.com>
2060
2061 * config/tc-arm.c (T2_OPCODE_MASK, T2_DATA_OP_SHIFT, T2_OPCODE_AND,
2062 T2_OPCODE_BIC, T2_OPCODE_ORR, T2_OPCODE_ORN, T2_OPCODE_EOR,
2063 T2_OPCODE_ADD, T2_OPCODE_ADC, T2_OPCODE_SBC, T2_OPCODE_SUB,
2064 T2_OPCODE_RSB): Define.
2065 (thumb32_negate_data_op): New function.
2066 (md_apply_fix): Use it.
2067
2068 2006-01-31 Bob Wilson <bob.wilson@acm.org>
2069
2070 * config/xtensa-istack.h (TInsn): Remove record_fix and sub_symbol
2071 fields.
2072 * config/tc-xtensa.h (xtensa_frag_type): Remove slot_sub_symbols field.
2073 * config/tc-xtensa.c (md_apply_fix): Check for unexpected uses of
2074 subtracted symbols.
2075 (relaxation_requirements): Add pfinish_frag argument and use it to
2076 replace setting tinsn->record_fix fields.
2077 (xg_assemble_vliw_tokens): Adjust calls to relaxation_requirements
2078 and vinsn_to_insnbuf. Remove references to record_fix and
2079 slot_sub_symbols fields.
2080 (xtensa_mark_narrow_branches): Delete unused code.
2081 (is_narrow_branch_guaranteed_in_range): Handle expr that is not just
2082 a symbol.
2083 (convert_frag_immed): Adjust vinsn_to_insnbuf call and do not set
2084 record_fix fields.
2085 (tinsn_immed_from_frag): Remove code for handling slot_sub_symbols.
2086 (vinsn_to_insnbuf): Change use of record_fixup argument, replacing use
2087 of the record_fix field. Simplify error messages for unexpected
2088 symbolic operands.
2089 (set_expr_symbol_offset_diff): Delete.
2090
2091 2006-01-31 Paul Brook <paul@codesourcery.com>
2092
2093 * config/tc-arm.c (arm_reg_parse): Check if reg is non-NULL.
2094
2095 2006-01-31 Paul Brook <paul@codesourcery.com>
2096 Richard Earnshaw <rearnsha@arm.com>
2097
2098 * config/tc-arm.c: Use arm_feature_set.
2099 (arm_ext_*, arm_arch_full, arm_arch_t2, arm_arch_none,
2100 arm_cext_iwmmxt, arm_cext_xscale, arm_cext_maverick, fpu_fpa_ext_v1,
2101 fpu_fpa_ext_v2, fpu_vfp_ext_v1xd, fpu_vfp_ext_v1, fpu_vfp_ext_v2):
2102 New variables.
2103 (insns): Use them.
2104 (md_atof, opcode_select, opcode_select, md_assemble, md_assemble,
2105 md_begin, arm_parse_extension, arm_parse_cpu, arm_parse_arch,
2106 arm_parse_fpu, arm_parse_float_abi, aeabi_set_public_attributes,
2107 s_arm_cpu, s_arm_arch, s_arm_fpu): Use macros for accessing CPU
2108 feature flags.
2109 (arm_legacy_option_table, arm_option_cpu_value_table): New types.
2110 (arm_opts): Move old cpu/arch options from here...
2111 (arm_legacy_opts): ... to here.
2112 (md_parse_option): Search arm_legacy_opts.
2113 (arm_cpus, arm_archs, arm_extensions, arm_fpus)
2114 (arm_float_abis, arm_eabis): Make const.
2115
2116 2006-01-25 Bob Wilson <bob.wilson@acm.org>
2117
2118 * config/tc-xtensa.c (md_apply_fix): Set value to zero for PLT relocs.
2119
2120 2006-01-21 Jie Zhang <jie.zhang@analog.com>
2121
2122 * config/bfin-parse.y (asm_1): Check value range for 16 bit immediate
2123 in load immediate intruction.
2124
2125 2006-01-21 Jie Zhang <jie.zhang@analog.com>
2126
2127 * config/bfin-parse.y (value_match): Use correct conversion
2128 specifications in template string for __FILE__ and __LINE__.
2129 (binary): Ditto.
2130 (unary): Ditto.
2131
2132 2006-01-18 Alexandre Oliva <aoliva@redhat.com>
2133
2134 Introduce TLS descriptors for i386 and x86_64.
2135 * config/tc-i386.c (tc_i386_fix_adjustable): Handle
2136 BFD_RELOC_386_TLS_GOTDESC, BFD_RELOC_386_TLS_DESC_CALL,
2137 BFD_RELOC_X86_64_GOTPC32_TLSDESC, BFD_RELOC_X86_64_TLSDESC_CALL.
2138 (optimize_disp): Emit fix up for BFD_RELOC_386_TLS_DESC_CALL and
2139 BFD_RELOC_X86_64_TLSDESC_CALL immediately, and clear the
2140 displacement bits.
2141 (build_modrm_byte): Set up zero modrm for TLS desc calls.
2142 (lex_got): Handle @tlsdesc and @tlscall.
2143 (md_apply_fix, tc_gen_reloc): Handle the new relocations.
2144
2145 2006-01-11 Nick Clifton <nickc@redhat.com>
2146
2147 Fixes for building on 64-bit hosts:
2148 * config/tc-avr.c (mod_index): New union to allow conversion
2149 between pointers and integers.
2150 (md_begin, avr_ldi_expression): Use it.
2151 * config/tc-i370.c (md_assemble): Add cast for argument to print
2152 statement.
2153 * config/tc-tic54x.c (subsym_substitute): Likewise.
2154 * config/tc-mn10200.c (md_assemble): Use a union to convert the
2155 opindex field of fr_cgen structure into a pointer so that it can
2156 be stored in a frag.
2157 * config/tc-mn10300.c (md_assemble): Likewise.
2158 * config/tc-frv.c (frv_debug_tomcat): Use %p to print pointer
2159 types.
2160 * config/tc-v850.c: Replace uses of (int) casts with correct
2161 types.
2162
2163 2006-01-09 H.J. Lu <hongjiu.lu@intel.com>
2164
2165 PR gas/2117
2166 * symbols.c (snapshot_symbol): Don't change a defined symbol.
2167
2168 2006-01-03 Hans-Peter Nilsson <hp@bitrange.com>
2169
2170 PR gas/2101
2171 * config/tc-mmix.c (mmix_handle_mmixal): Don't treat #[0-9][FB] as
2172 a local-label reference.
2173
2174 For older changes see ChangeLog-2005
2175 \f
2176 Local Variables:
2177 mode: change-log
2178 left-margin: 8
2179 fill-column: 74
2180 version-control: never
2181 End: