* config/tc-mips.c (nopic_need_relax): Handle -fdata-sections
[binutils-gdb.git] / gas / ChangeLog
1 2006-06-23 Nigel Stephens <nigel@mips.com>
2
3 * config/tc-mips.c (nopic_need_relax): Handle -fdata-sections
4 generated .sbss.* and .gnu.linkonce.sb.*.
5
6 2006-06-23 Thiemo Seufer <ths@mips.com>
7 David Ung <davidu@mips.com>
8
9 * config/tc-mips.h (TC_SEGMENT_INFO_TYPE): Declare per-segment
10 label_list.
11 * config/tc-mips.c (label_list): Define per-segment label_list.
12 (mips_clear_insn_labels, mips_move_labels, mips16_mark_labels,
13 append_insn, s_align, s_cons, s_float_cons, s_gpword, s_gpdword,
14 mips_from_file_after_relocs, mips_define_label): Use per-segment
15 label_list.
16
17 2006-06-22 Thiemo Seufer <ths@mips.com>
18
19 * config/tc-mips.c (ISA_SUPPORTS_MIPS16E): New macro.
20 (append_insn): Use it.
21 (md_apply_fix): Whitespace formatting.
22 (md_begin, append_insn, macro, macro2, mips16_immed, mips_align,
23 mips16_extended_frag): Remove register specifier.
24 (md_convert_frag): Likewise. Use TRUE ans FALSE instead of numeric
25 constants.
26
27 2006-06-21 Mark Shinwell <shinwell@codesourcery.com>
28
29 * config/tc-arm.c (s_arm_unwind_save_vfp_armv6): New. Parse
30 a directive saving VFP registers for ARMv6 or later.
31 (s_arm_unwind_save): Add parameter arch_v6 and call
32 s_arm_unwind_save_vfp or s_arm_unwind_save_vfp_armv6 as
33 appropriate.
34 (md_pseudo_table): Add entry for new "vsave" directive.
35 * doc/c-arm.texi: Correct error in example for "save"
36 directive (fstmdf -> fstmdx). Also document "vsave" directive.
37
38 2006-06-18 Joerg Wunsch <j.gnu@uriah.heep.sax.de>
39 Anatoly Sokolov <aesok@post.ru>
40
41 * config/tc-avr.c (mcu_types): Add support for atmega165p, atmega169p
42 and atmega644p devices. Rename atmega164/atmega324 devices to
43 atmega164p/atmega324p.
44 * doc/c-avr.texi: Document new mcu and arch options.
45
46 2006-06-17 Nick Clifton <nickc@redhat.com>
47
48 * config/tc-arm.c (enum parse_operand_result): Move outside of
49 #ifdef OBJ_ELF so that non-ELF targeted ARM ports can build.
50
51 2006-06-16 H.J. Lu <hongjiu.lu@intel.com>
52
53 * config/tc-i386.h (processor_type): New.
54 (arch_entry): Add type.
55
56 * config/tc-i386.c (cpu_arch_tune): New.
57 (cpu_arch_tune_flags): Likewise.
58 (cpu_arch_isa_flags): Likewise.
59 (cpu_arch): Updated.
60 (set_cpu_arch): Also update cpu_arch_isa_flags.
61 (md_assemble): Update cpu_arch_isa_flags.
62 (OPTION_MARCH): New.
63 (OPTION_MTUNE): Likewise.
64 (md_longopts): Add -march= and -mtune=.
65 (md_parse_option): Support -march= and -mtune=.
66 (md_show_usage): Add -march=CPU/-mtune=CPU.
67 (i386_target_format): Also update cpu_arch_isa_flags,
68 cpu_arch_tune and cpu_arch_tune_flags.
69
70 * doc/as.texinfo: Add -march=CPU/-mtune=CPU.
71
72 * doc/c-i386.texi: Document -march=CPU/-mtune=CPU.
73
74 2006-06-15 Mark Shinwell <shinwell@codesourcery.com>
75
76 * config/tc-arm.c (enum parse_operand_result): New.
77 (struct group_reloc_table_entry): New.
78 (enum group_reloc_type): New.
79 (group_reloc_table): New array.
80 (find_group_reloc_table_entry): New function.
81 (parse_shifter_operand_group_reloc): New function.
82 (parse_address_main): New function, incorporating code
83 from the old parse_address function. To be used via...
84 (parse_address): wrapper for parse_address_main; and
85 (parse_address_group_reloc): new function, likewise.
86 (enum operand_parse_code): New codes OP_SHG, OP_ADDRGLDR,
87 OP_ADDRGLDRS, OP_ADDRGLDC.
88 (parse_operands): Support for these new operand codes.
89 New macro po_misc_or_fail_no_backtrack.
90 (encode_arm_cp_address): Preserve group relocations.
91 (insns): Modify to use the above operand codes where group
92 relocations are permitted.
93 (md_apply_fix): Handle the group relocations
94 ALU_PC_G0_NC through LDC_SB_G2.
95 (tc_gen_reloc): Likewise.
96 (arm_force_relocation): Leave group relocations for the linker.
97 (arm_fix_adjustable): Likewise.
98
99 2006-06-15 Julian Brown <julian@codesourcery.com>
100
101 * config/tc-arm.c (do_vfp_nsyn_ldr_str): Remove, fold into...
102 (do_neon_ldr_str): Always defer to VFP encoding routines, which handle
103 relocs properly.
104
105 2006-06-12 H.J. Lu <hongjiu.lu@intel.com>
106
107 * config/tc-i386.c (process_suffix): Don't add rex64 for
108 "xchg %rax,%rax".
109
110 2006-06-09 Thiemo Seufer <ths@mips.com>
111
112 * config/tc-mips.c (mips_ip): Maintain argument count.
113
114 2006-06-09 Alan Modra <amodra@bigpond.net.au>
115
116 * config/tc-iq2000.c: Include sb.h.
117
118 2006-06-08 Nigel Stephens <nigel@mips.com>
119
120 * config/tc-mips.c (mips_pseudo_table): Add "origin" and "repeat"
121 aliases for better compatibility with SGI tools.
122
123 2006-06-08 Alan Modra <amodra@bigpond.net.au>
124
125 * configure.in (BFDLIB, BFDVER_H, ALL_OBJ_DEPS): Delete.
126 * Makefile.am (GASLIBS): Expand @BFDLIB@.
127 (BFDVER_H): Delete.
128 (OBJS): Expand @ALL_OBJ_DEPS@. Depend on all fopen-*.h variants.
129 (obj-aout.o): Depend on $(DEP_@target_get_type@_aout)
130 (obj-coff.o, obj-ecoff.o, obj-elf.o): Similarly.
131 Run "make dep-am".
132 * dep-in.sed: Don't substitute bfdver.h. Do remove symcat.h.
133 * Makefile.in: Regenerate.
134 * doc/Makefile.in: Regenerate.
135 * configure: Regenerate.
136
137 2006-06-07 Joseph S. Myers <joseph@codesourcery.com>
138
139 * po/Make-in (pdf, ps): New dummy targets.
140
141 2006-06-07 Julian Brown <julian@codesourcery.com>
142
143 * config/tc-arm.c (stdarg.h): include.
144 (arm_it): Add uncond_value field. Add isvec and issingle to operand
145 array.
146 (arm_reg_type): Add REG_TYPE_VFSD (single or double VFP reg) and
147 REG_TYPE_NSDQ (single, double or quad vector reg).
148 (reg_expected_msgs): Update.
149 (BAD_FPU): Add macro for unsupported FPU instruction error.
150 (parse_neon_type): Support 'd' as an alias for .f64.
151 (parse_typed_reg_or_scalar): Support REG_TYPE_VFSD, REG_TYPE_NSDQ
152 sets of registers.
153 (parse_vfp_reg_list): Don't update first arg on error.
154 (parse_neon_mov): Support extra syntax for VFP moves.
155 (operand_parse_code): Add OP_RVSD, OP_RNSDQ, OP_VRSDLST, OP_RVSD_IO,
156 OP_RNSDQ_RNSC, OP_RVC_PSR, OP_APSR_RR, OP_oRNSDQ.
157 (parse_operands): Support isvec, issingle operands fields, new parse
158 codes above.
159 (do_vfp_nsyn_mrs, do_vfp_nsyn_msr): New functions. Support VFP mrs,
160 msr variants.
161 (do_mrs, do_msr, do_t_mrs, do_t_msr): Add support for above.
162 (NEON_ENC_TAB): Add vnmul, vnmla, vnmls, vcmp, vcmpz, vcmpe, vcmpez.
163 (NEON_ENC_SINGLE, NEON_ENC_DOUBLE): Define macros.
164 (NEON_SHAPE_DEF): New macro. Define table of possible instruction
165 shapes.
166 (neon_shape): Redefine in terms of above.
167 (neon_shape_class): New enumeration, table of shape classes.
168 (neon_shape_el): New enumeration. One element of a shape.
169 (neon_shape_el_size): Register widths of above, where appropriate.
170 (neon_shape_info): New struct. Info for shape table.
171 (neon_shape_tab): New array.
172 (neon_type_mask): Add N_F64, N_VFP. Update N_MAX_NONSPECIAL.
173 (neon_check_shape): Rewrite as...
174 (neon_select_shape): New function to classify instruction shapes,
175 driven by new table neon_shape_tab array.
176 (neon_quad): New function. Return 1 if shape should set Q flag in
177 instructions (or equivalent), 0 otherwise.
178 (type_chk_of_el_type): Support F64.
179 (el_type_of_type_chk): Likewise.
180 (neon_check_type): Add support for VFP type checking (VFP data
181 elements fill their containing registers).
182 (do_vfp_cond_or_thumb): Fill in condition field in ARM mode, or 0xE
183 in thumb mode for VFP instructions.
184 (do_vfp_nsyn_opcode): New function. Look up the opcode in argument,
185 and encode the current instruction as if it were that opcode.
186 (try_vfp_nsyn): New. If this looks like a VFP instruction with ARGS
187 arguments, call function in PFN.
188 (do_vfp_nsyn_add_sub, do_vfp_nsyn_mla_mls, do_vfp_nsyn_mul)
189 (do_vfp_nsyn_abs_neg, do_vfp_nsyn_ldm_stm, do_vfp_nsyn_ldr_str)
190 (do_vfp_nsyn_sqrt, do_vfp_nsyn_div, do_vfp_nsyn_nmul)
191 (do_vfp_nsyn_cmp, nsyn_insert_sp, do_vfp_nsyn_push)
192 (do_vfp_nsyn_pop, do_vfp_nsyn_cvt, do_vfp_nsyn_cvtz): New functions.
193 Redirect Neon-syntax VFP instructions to VFP instruction handlers.
194 (do_neon_dyadic_i_su, do_neon_dyadic_i64_su, do_neon_shl_imm)
195 (do_neon_qshl_imm, do_neon_logic, do_neon_bitfield)
196 (neon_dyadic_misc, neon_compare, do_neon_tst, do_neon_qdmulh)
197 (do_neon_fcmp_absolute, do_neon_step, do_neon_sli, do_neon_sri)
198 (do_neon_qshlu_imm, neon_move_immediate, do_neon_mvn, do_neon_ext)
199 (do_neon_rev, do_neon_dup, do_neon_rshift_round_imm, do_neon_trn)
200 (do_neon_zip_uzp, do_neon_sat_abs_neg, do_neon_pair_long)
201 (do_neon_recip_est, do_neon_cls, do_neon_clz, do_neon_cnt)
202 (do_neon_swp): Use neon_select_shape not neon_check_shape. Use
203 neon_quad.
204 (vfp_or_neon_is_neon): New function. Call if a mnemonic shared
205 between VFP and Neon turns out to belong to Neon. Perform
206 architecture check and fill in condition field if appropriate.
207 (do_neon_addsub_if_i, do_neon_mac_maybe_scalar, do_neon_abs_neg)
208 (do_neon_cvt): Add support for VFP variants of instructions.
209 (neon_cvt_flavour): Extend to cover VFP conversions.
210 (do_neon_mov): Rewrite to use neon_select_shape. Add support for VFP
211 vmov variants.
212 (do_neon_ldr_str): Handle single-precision VFP load/store.
213 (do_neon_ld_st_interleave, do_neon_ld_st_lane, do_neon_ld_dup): Use
214 NS_NULL not NS_IGNORE.
215 (opcode_tag): Add OT_csuffixF for operands which either take a
216 conditional suffix, or have 0xF in the condition field.
217 (md_assemble): Add support for OT_csuffixF.
218 (NCE): Replace macro with...
219 (NCE_tag, NCE, NCEF): New macros.
220 (nCE): Replace macro with...
221 (nCE_tag, nCE, nCEF): New macros.
222 (insns): Add support for VFP insns or VFP versions of insns msr,
223 mrs, vsqrt, vdiv, vnmul, vnmla, vnmls, vcmp, vcmpe, vpush, vpop,
224 vcvtz, vmul, vmla, vmls, vadd, vsub, vabs, vneg, vldm, vldmia,
225 vldbdb, vstm, vstmia, vstmdb, vldr, vstr, vcvt, vmov. Group shared
226 VFP/Neon insns together.
227
228 2006-06-07 Alan Modra <amodra@bigpond.net.au>
229 Ladislav Michl <ladis@linux-mips.org>
230
231 * app.c: Don't include headers already included by as.h.
232 * as.c: Likewise.
233 * atof-generic.c: Likewise.
234 * cgen.c: Likewise.
235 * dwarf2dbg.c: Likewise.
236 * expr.c: Likewise.
237 * input-file.c: Likewise.
238 * input-scrub.c: Likewise.
239 * macro.c: Likewise.
240 * output-file.c: Likewise.
241 * read.c: Likewise.
242 * sb.c: Likewise.
243 * config/bfin-lex.l: Likewise.
244 * config/obj-coff.h: Likewise.
245 * config/obj-elf.h: Likewise.
246 * config/obj-som.h: Likewise.
247 * config/tc-arc.c: Likewise.
248 * config/tc-arm.c: Likewise.
249 * config/tc-avr.c: Likewise.
250 * config/tc-bfin.c: Likewise.
251 * config/tc-cris.c: Likewise.
252 * config/tc-d10v.c: Likewise.
253 * config/tc-d30v.c: Likewise.
254 * config/tc-dlx.h: Likewise.
255 * config/tc-fr30.c: Likewise.
256 * config/tc-frv.c: Likewise.
257 * config/tc-h8300.c: Likewise.
258 * config/tc-hppa.c: Likewise.
259 * config/tc-i370.c: Likewise.
260 * config/tc-i860.c: Likewise.
261 * config/tc-i960.c: Likewise.
262 * config/tc-ip2k.c: Likewise.
263 * config/tc-iq2000.c: Likewise.
264 * config/tc-m32c.c: Likewise.
265 * config/tc-m32r.c: Likewise.
266 * config/tc-maxq.c: Likewise.
267 * config/tc-mcore.c: Likewise.
268 * config/tc-mips.c: Likewise.
269 * config/tc-mmix.c: Likewise.
270 * config/tc-mn10200.c: Likewise.
271 * config/tc-mn10300.c: Likewise.
272 * config/tc-msp430.c: Likewise.
273 * config/tc-mt.c: Likewise.
274 * config/tc-ns32k.c: Likewise.
275 * config/tc-openrisc.c: Likewise.
276 * config/tc-ppc.c: Likewise.
277 * config/tc-s390.c: Likewise.
278 * config/tc-sh.c: Likewise.
279 * config/tc-sh64.c: Likewise.
280 * config/tc-sparc.c: Likewise.
281 * config/tc-tic30.c: Likewise.
282 * config/tc-tic4x.c: Likewise.
283 * config/tc-tic54x.c: Likewise.
284 * config/tc-v850.c: Likewise.
285 * config/tc-vax.c: Likewise.
286 * config/tc-xc16x.c: Likewise.
287 * config/tc-xstormy16.c: Likewise.
288 * config/tc-xtensa.c: Likewise.
289 * config/tc-z80.c: Likewise.
290 * config/tc-z8k.c: Likewise.
291 * macro.h: Don't include sb.h or ansidecl.h.
292 * sb.h: Don't include stdio.h or ansidecl.h.
293 * cond.c: Include sb.h.
294 * itbl-lex.l: Include as.h instead of other system headers.
295 * itbl-parse.y: Likewise.
296 * itbl-ops.c: Similarly.
297 * itbl-ops.h: Don't include as.h or ansidecl.h.
298 * config/bfin-defs.h: Don't include bfd.h or as.h.
299 * config/bfin-parse.y: Include as.h instead of other system headers.
300
301 2006-06-06 Ben Elliston <bje@au.ibm.com>
302 Anton Blanchard <anton@samba.org>
303
304 * config/tc-ppc.c (parse_cpu): Handle "-mpower6".
305 (md_show_usage): Document it.
306 (ppc_setup_opcodes): Test power6 opcode flag bits.
307 * doc/c-ppc.texi (PowerPC-Opts): Document "-mpower6".
308
309 2006-06-06 Thiemo Seufer <ths@mips.com>
310 Chao-ying Fu <fu@mips.com>
311
312 * config/tc-mips.c (ISA_SUPPORTS_DSP64): New macro.
313 (CPU_HAS_MIPS3D, CPU_HAS_MDMX, CPU_HAS_DSP, CPU_HAS_MT): Delete.
314 (macro_build): Update comment.
315 (mips_ip): Allow DSP64 instructions for MIPS64R2.
316 (mips_after_parse_args): Remove uses of CPU_HAS_MIPS3D and
317 CPU_HAS_MDMX.
318 (mips_cpu_info): Fix formatting. Add MIPS_CPU_ASE_MIPS3D and
319 MIPS_CPU_ASE_MDMX flags for sb1.
320
321 2006-06-05 Thiemo Seufer <ths@mips.com>
322
323 * config/tc-mips.c (macro_build): Use INSERT_OPERAND wherew
324 appropriate.
325 (mips16_macro_build): Use MIPS16_INSERT_OPERAND where appropriate.
326 (mips_ip): Make overflowed/underflowed constant arguments in DSP
327 and MT instructions a fatal error. Use INSERT_OPERAND where
328 appropriate. Improve warnings for break and wait code overflows.
329 Use symbolic constant of OP_MASK_COPZ.
330 (mips16_ip): Use MIPS16_INSERT_OPERAND where appropriate.
331
332 2006-06-05 Daniel Jacobowitz <dan@codesourcery.com>
333
334 * po/Make-in (top_builddir): Define.
335
336 2006-06-02 Joseph S. Myers <joseph@codesourcery.com>
337
338 * doc/Makefile.am (TEXI2DVI): Define.
339 * doc/Makefile.in: Regenerate.
340 * doc/c-arc.texi: Fix typo.
341
342 2006-06-01 Alan Modra <amodra@bigpond.net.au>
343
344 * config/obj-ieee.c: Delete.
345 * config/obj-ieee.h: Delete.
346 * Makefile.am (OBJ_FORMATS): Remove ieee.
347 (OBJ_FORMAT_CFILES, OBJ_FORMAT_HFILES): Similarly.
348 (obj-ieee.o): Remove rule.
349 * Makefile.in: Regenerate.
350 * configure.in (atof): Remove tahoe.
351 (OBJ_MAYBE_IEEE): Don't define.
352 * configure: Regenerate.
353 * config.in: Regenerate.
354 * doc/Makefile.in: Regenerate.
355 * po/POTFILES.in: Regenerate.
356
357 2006-05-31 Daniel Jacobowitz <dan@codesourcery.com>
358
359 * Makefile.am: Replace INTLLIBS and INTLDEPS with LIBINTL
360 and LIBINTL_DEP everywhere.
361 (INTLLIBS): Remove.
362 (INCLUDES, DEP_INCLUDES): Use @INCINTL@.
363 * acinclude.m4: Include new gettext macros.
364 * configure.in: Use ZW_GNU_GETTEXT_SISTER_DIR and AM_PO_SUBDIRS.
365 Remove local code for po/Makefile.
366 * Makefile.in, configure, doc/Makefile.in: Regenerated.
367
368 2006-05-30 Nick Clifton <nickc@redhat.com>
369
370 * po/es.po: Updated Spanish translation.
371
372 2006-05-06 Denis Chertykov <denisc@overta.ru>
373
374 * doc/c-avr.texi: New file.
375 * doc/Makefile.am (CPU_DOCS): Add c-avr.texi
376 * doc/all.texi: Set AVR
377 * doc/as.texinfo: Include c-avr.texi
378
379 2006-05-28 Jie Zhang <jie.zhang@analog.com>
380
381 * config/bfin-parse.y (check_macfunc): Loose the condition of
382 calling check_multiply_halfregs ().
383
384 2006-05-25 Jie Zhang <jie.zhang@analog.com>
385
386 * config/bfin-parse.y (asm_1): Better check and deal with
387 vector and scalar Multiply 16-Bit Operands instructions.
388
389 2006-05-24 Nick Clifton <nickc@redhat.com>
390
391 * config/tc-hppa.c: Convert to ISO C90 format.
392 * config/tc-hppa.h: Likewise.
393
394 2006-05-24 Carlos O'Donell <carlos@systemhalted.org>
395 Randolph Chung <randolph@tausq.org>
396
397 * config/tc-hppa.c (is_tls_gdidx, is_tls_ldidx, is_tls_dtpoff,
398 is_tls_ieoff, is_tls_leoff): Define.
399 (fix_new_hppa): Handle TLS.
400 (cons_fix_new_hppa): Likewise.
401 (pa_ip): Likewise.
402 (md_apply_fix): Handle TLS relocs.
403 * config/tc-hppa.h (hppa_fix_adjustable): Handle TLS.
404
405 2006-05-24 Bjoern Haase <bjoern.m.haase@web.de>
406
407 * config/tc-avr.c: Add new cpu targets avr6, avr2560 and avr2561.
408
409 2006-05-23 Thiemo Seufer <ths@mips.com>
410 David Ung <davidu@mips.com>
411 Nigel Stephens <nigel@mips.com>
412
413 [ gas/ChangeLog ]
414 * config/tc-mips.c (ISA_SUPPORTS_SMARTMIPS): Rename.
415 (ISA_SUPPORTS_DSP_ASE, ISA_SUPPORTS_MT_ASE, ISA_HAS_64BIT_FPRS,
416 ISA_HAS_MXHC1): New macros.
417 (HAVE_32BIT_FPRS): Use ISA_HAS_64BIT_FPRS instead of
418 ISA_HAS_64BIT_REGS. Formatting fixes. Improved comments.
419 (mips_cpu_info): Change to use combined ASE/IS_ISA flag.
420 (MIPS_CPU_IS_ISA, MIPS_CPU_ASE_SMARTMIPS, MIPS_CPU_ASE_DSP,
421 MIPS_CPU_ASE_MT, MIPS_CPU_ASE_MIPS3D, MIPS_CPU_ASE_MDMX): New defines.
422 (mips_after_parse_args): Change default handling of float register
423 size to account for 32bit code with 64bit FP. Better sanity checking
424 of ISA/ASE/ABI option combinations.
425 (s_mipsset): Support switching of GPR and FPR sizes via
426 .set {g,f}p={32,64,default}. Better sanity checking for .set ASE
427 options.
428 (mips_elf_final_processing): We should record the use of 64bit FP
429 registers in 32bit code but we don't, because ELF header flags are
430 a scarce ressource.
431 (mips_cpu_info_table): Add ASE flags for CPUs with mandatory ASE
432 extensions. Add 4ksc, 4kec, 4kem, 4kep, 4ksd, m4kp, 24kec, 24kef,
433 24kex, 34kc, 34kf, 34kx, 25kf CPU definitions.
434 (mips_cpu_info_from_isa): Use MIPS_CPU_IS_ISA.
435 * doc/c-mips.texi: Document .set {g,f}p={32,64,default}. Document
436 missing -march options. Document .set arch=CPU. Move .set smartmips
437 to ASE page. Use @code for .set FOO examples.
438
439 2006-05-23 Jie Zhang <jie.zhang@analog.com>
440
441 * config/tc-bfin.c (bfin_start_line_hook): Bump line counters
442 if needed.
443
444 2006-05-23 Jie Zhang <jie.zhang@analog.com>
445
446 * config/bfin-defs.h (bfin_equals): Remove declaration.
447 * config/bfin-parse.y (asm_1): Remove "expr ASSIGN expr".
448 * config/tc-bfin.c (bfin_name_is_register): Remove.
449 (bfin_equals): Remove.
450 * config/tc-bfin.h (TC_EQUAL_IN_INSN): Redefine as 1.
451 (bfin_name_is_register): Remove declaration.
452
453 2006-05-19 Thiemo Seufer <ths@mips.com>
454 Nigel Stephens <nigel@mips.com>
455
456 * config/tc-mipc.c (ISA_HAS_ODD_SINGLE_FPR): New define.
457 (mips_oddfpreg_ok): New function.
458 (mips_ip): Use it.
459
460 2006-05-19 Thiemo Seufer <ths@mips.com>
461 David Ung <davidu@mips.com>
462
463 * config/tc-mips.h (tc_mips_regname_to_dw2regnum): Declare.
464 * config/tc-mipc.c (ABI_NEEDS_64BIT_REGS, ISA_HAS_64BIT_REGS,
465 ISA_HAS_DROR, ISA_HAS_ROR): Reformat.
466 (regname, RTYPE_MASK, RTYPE_NUM, RTYPE_FPU, RTYPE_FCC, RTYPE_VEC,
467 RTYPE_GP, RTYPE_CP0, RTYPE_PC, RTYPE_ACC, RTYPE_CCC, RNUM_MASK,
468 RWARN, GENERIC_REGISTER_NUMBERS, FPU_REGISTER_NAMES,
469 FPU_CONDITION_CODE_NAMES, COPROC_CONDITION_CODE_NAMES,
470 N32N64_SYMBOLIC_REGISTER_NAMES, O32_SYMBOLIC_REGISTER_NAMES,
471 SYMBOLIC_REGISTER_NAMES, MIPS16_SPECIAL_REGISTER_NAMES,
472 MDMX_VECTOR_REGISTER_NAMES, MIPS_DSP_ACCUMULATOR_NAMES, reg_names,
473 reg_names_o32, reg_names_n32n64): Define register classes.
474 (reg_lookup): New function, use register classes.
475 (md_begin): Reserve register names in the symbol table. Simplify
476 OBJ_ELF defines.
477 (mips_ip): Fix comment formatting. Handle symbolic COP0 registers.
478 Use reg_lookup.
479 (mips16_ip): Use reg_lookup.
480 (tc_get_register): Likewise.
481 (tc_mips_regname_to_dw2regnum): New function.
482
483 2006-05-19 Thiemo Seufer <ths@mips.com>
484
485 * config/tc-arm.c, config/tc-arm.h (tc_arm_regname_to_dw2regnum):
486 Un-constify string argument.
487 * config/tc-i386.c, config/tc-i386.h (tc_x86_regname_to_dw2regnum):
488 Likewise.
489 * config/tc-m68k.c, config/tc-m68k.h (tc_m68k_regname_to_dw2regnum):
490 Likewise.
491 * config/tc-ppc.c, config/tc-ppc.h (tc_ppc_regname_to_dw2regnum):
492 Likewise.
493 * config/tc-s390.c, config/tc-s390.h (tc_s390_regname_to_dw2regnum):
494 Likewise.
495 * config/tc-sh.c, config/tc-sh.h (sh_regname_to_dw2regnum):
496 Likewise.
497 * config/tc-sparc.c, config/tc-sparc.h (sparc_regname_to_dw2regnum):
498 Likewise.
499
500 2006-05-19 Nathan Sidwell <nathan@codesourcery.com>
501
502 * gas/config/tc-m68k.c (m68k_init_arch): Move checking of
503 cfloat/m68881 to correct architecture before using it.
504
505 2006-05-16 Bjoern Haase <bjoern.m.haase@web.de>
506
507 * config/tc-avr.h (TC_VALIDATE_FIX): Allow fixups for immediate
508 constant values.
509
510 2006-05-15 Paul Brook <paul@codesourcery.com>
511
512 * config/tc-arm.c (arm_adjust_symtab): Use
513 bfd_is_arm_special_symbol_name.
514
515 2006-05-15 Bob Wilson <bob.wilson@acm.org>
516
517 * config/tc-xtensa.c (is_direct_call_opcode, is_branch_jmp_to_next,
518 xg_assemble_vliw_tokens, xtensa_mark_narrow_branches,
519 xtensa_fix_short_loop_frags, is_local_forward_loop, relax_frag_immed):
520 Handle errors from calls to xtensa_opcode_is_* functions.
521
522 2006-05-14 Thiemo Seufer <ths@mips.com>
523
524 * config/tc-mips.c (macro_build): Test for currently active
525 mips16 option.
526 (mips16_ip): Reject invalid opcodes.
527
528 2006-05-11 Carlos O'Donell <carlos@codesourcery.com>
529
530 * doc/as.texinfo: Rename "Index" to "AS Index",
531 and "ABORT" to "ABORT (COFF)".
532
533 2006-05-11 Paul Brook <paul@codesourcery.com>
534
535 * config/tc-arm.c (parse_half): New function.
536 (operand_parse_code): Remove OP_Iffff. Add OP_HALF.
537 (parse_operands): Ditto.
538 (do_mov16): Reject invalid relocations.
539 (do_t_mov16): Ditto. Use Thumb reloc numbers.
540 (insns): Replace Iffff with HALF.
541 (md_apply_fix): Add MOVW and MOVT relocs.
542 (tc_gen_reloc): Ditto.
543 * doc/c-arm.texi: Document relocation operators
544
545 2006-05-11 Paul Brook <paul@codesourcery.com>
546
547 * config/tc-arm.c (arm_fix_adjustable): Return 0 for function symbols.
548
549 2006-05-11 Thiemo Seufer <ths@mips.com>
550
551 * config/tc-mips.c (append_insn): Don't check the range of j or
552 jal addresses.
553
554 2006-05-11 Pedro Alves <pedro_alves@portugalmail.pt>
555
556 * config/tc-arm.c (md_pcrel_from_section): Force a bias for
557 relocs against external symbols for WinCE targets.
558 (md_apply_fix): Likewise.
559
560 2006-05-09 David Ung <davidu@mips.com>
561
562 * config/tc-mips.c (append_insn): Only warn about an out-of-range
563 j or jal address.
564
565 2006-05-09 Nick Clifton <nickc@redhat.com>
566
567 * config/tc-arm.c (arm_fix_adjustable): For COFF, convert fixups
568 against symbols which are not going to be placed into the symbol
569 table.
570
571 2006-05-09 Ben Elliston <bje@au.ibm.com>
572
573 * expr.c (operand): Remove `if (0 && ..)' statement and
574 subsequently unused target_op label. Collapse `if (1 || ..)'
575 statement.
576 * app.c (do_scrub_chars): Remove unused case 0, as it is handled
577 separately above the switch.
578
579 2006-05-08 Nick Clifton <nickc@redhat.com>
580
581 PR gas/2623
582 * config/tc-msp430.c (line_separator_character): Define as |.
583
584 2006-05-08 Thiemo Seufer <ths@mips.com>
585 Nigel Stephens <nigel@mips.com>
586 David Ung <davidu@mips.com>
587
588 * config/tc-mips.c (mips_set_options): Add ase_smartmips flag.
589 (mips_opts): Likewise.
590 (file_ase_smartmips): New variable.
591 (ISA_HAS_ROR): SmartMIPS implements rotate instructions.
592 (macro_build): Handle SmartMIPS instructions.
593 (mips_ip): Likewise.
594 (md_longopts): Add argument handling for smartmips.
595 (md_parse_options, mips_after_parse_args): Likewise.
596 (s_mipsset): Add .set smartmips support.
597 (md_show_usage): Document -msmartmips/-mno-smartmips.
598 * doc/as.texinfo: Document -msmartmips/-mno-smartmips and
599 .set smartmips.
600 * doc/c-mips.texi: Likewise.
601
602 2006-05-08 Alan Modra <amodra@bigpond.net.au>
603
604 * write.c (relax_segment): Add pass count arg. Don't error on
605 negative org/space on first two passes.
606 (relax_seg_info): New struct.
607 (relax_seg, write_object_file): Adjust.
608 * write.h (relax_segment): Update prototype.
609
610 2006-05-05 Julian Brown <julian@codesourcery.com>
611
612 * config/tc-arm.c (parse_vfp_reg_list): Improve register bounds
613 checking.
614 (do_neon_mov): Enable several VMOV variants for VFP. Add suitable
615 architecture version checks.
616 (insns): Allow overlapping instructions to be used in VFP mode.
617
618 2006-05-05 H.J. Lu <hongjiu.lu@intel.com>
619
620 PR gas/2598
621 * config/obj-elf.c (obj_elf_change_section): Allow user
622 specified SHF_ALPHA_GPREL.
623
624 2006-05-05 Bjoern Haase <bjoern.m.haase@web.de>
625
626 * gas/config/tc-avr.h (TC_VALIDATE_FIX): Define. Disable fixups
627 for PMEM related expressions.
628
629 2006-05-05 Nick Clifton <nickc@redhat.com>
630
631 PR gas/2582
632 * dwarf2dbg.c (INSERT_DIR_SEPARATOR): New macro. Handles the
633 insertion of a directory separator character into a string at a
634 given offset. Uses heuristics to decide when to use a backslash
635 character rather than a forward-slash character.
636 (dwarf2_directive_loc): Use the macro.
637 (out_debug_info): Likewise.
638
639 2006-05-05 Thiemo Seufer <ths@mips.com>
640 David Ung <davidu@mips.com>
641
642 * config/tc-mips.c (macro_build): Add case 'k' to handle cache
643 instruction.
644 (macro): Add new case M_CACHE_AB.
645
646 2006-05-04 Kazu Hirata <kazu@codesourcery.com>
647
648 * config/tc-arm.c (opcode_tag): Add OT_cinfix3_deprecated.
649 (opcode_lookup): Issue a warning for opcode with
650 OT_cinfix3_deprecated. Otherwise treat OT_cinfix3_deprecated
651 identical to OT_cinfix3.
652 (TxC3w, TC3w, tC3w): New.
653 (insns): Use tC3w and TC3w for comparison instructions with
654 's' suffix.
655
656 2006-05-04 Alan Modra <amodra@bigpond.net.au>
657
658 * subsegs.h (struct frchain): Delete frch_seg.
659 (frchain_root): Delete.
660 (seg_info): Define as macro.
661 * subsegs.c (frchain_root): Delete.
662 (abs_seg_info, und_seg_info, absolute_frchain): Delete.
663 (subsegs_begin, subseg_change): Adjust for above.
664 (subseg_set_rest): Likewise. Add new frchain structs to seginfo
665 rather than to one big list.
666 (subseg_get): Don't special case abs, und sections.
667 (subseg_new, subseg_force_new): Don't set frchainP here.
668 (seg_info): Delete.
669 (subsegs_print_statistics): Adjust frag chain control list traversal.
670 * debug.c (dmp_frags): Likewise.
671 * dwarf2dbg.c (first_frag_for_seg): Don't start looking for frag
672 at frchain_root. Make use of known frchain ordering.
673 (last_frag_for_seg): Likewise.
674 (get_frag_fix): Likewise. Add seg param.
675 (process_entries, out_debug_aranges): Adjust get_frag_fix calls.
676 * write.c (chain_frchains_together_1): Adjust for struct frchain.
677 (SUB_SEGMENT_ALIGN): Likewise.
678 (subsegs_finish): Adjust frchain list traversal.
679 * config/tc-xtensa.c (xtensa_cleanup_align_frags): Likewise.
680 (xtensa_fix_target_frags, xtensa_mark_narrow_branches): Likewise.
681 (xtensa_mark_zcl_first_insns, xtensa_fix_a0_b_retw_frags): Likewise.
682 (xtensa_fix_b_j_loop_end_frags): Likewise.
683 (xtensa_fix_close_loop_end_frags): Likewise.
684 (xtensa_fix_short_loop_frags, xtensa_sanity_check): Likewise.
685 (retrieve_segment_info): Delete frch_seg initialisation.
686
687 2006-05-03 Alan Modra <amodra@bigpond.net.au>
688
689 * subsegs.c (subseg_get): Don't call obj_sec_set_private_data.
690 * config/obj-elf.h (obj_sec_set_private_data): Delete.
691 * config/tc-hppa.c (tc_gen_reloc): Don't use bfd_abs_symbol.
692 * config/tc-mn10300.c (tc_gen_reloc): Likewise.
693
694 2006-05-02 Joseph Myers <joseph@codesourcery.com>
695
696 * config/tc-arm.c (do_iwmmxt_wldstbh): Don't multiply offset by 4
697 here.
698 (md_apply_fix3): Multiply offset by 4 here for
699 BFD_RELOC_ARM_CP_OFF_IMM_S2 and BFD_RELOC_ARM_T32_CP_OFF_IMM_S2.
700
701 2006-05-02 H.J. Lu <hongjiu.lu@intel.com>
702 Jan Beulich <jbeulich@novell.com>
703
704 * config/tc-i386.c (output_invalid_buf): Change size for
705 unsigned char.
706 * config/tc-tic30.c (output_invalid_buf): Likewise.
707
708 * config/tc-i386.c (output_invalid): Cast none-ascii char to
709 unsigned char.
710 * config/tc-tic30.c (output_invalid): Likewise.
711
712 2006-05-02 Daniel Jacobowitz <dan@codesourcery.com>
713
714 * doc/Makefile.am (AM_MAKEINFOFLAGS): New.
715 (TEXI2POD): Use AM_MAKEINFOFLAGS.
716 (asconfig.texi): Don't set top_srcdir.
717 * doc/as.texinfo: Don't use top_srcdir.
718 * aclocal.m4, Makefile.in, doc/Makefile.in: Regenerated.
719
720 2006-05-02 H.J. Lu <hongjiu.lu@intel.com>
721
722 * config/tc-i386.c (output_invalid_buf): Change size to 16.
723 * config/tc-tic30.c (output_invalid_buf): Likewise.
724
725 * config/tc-i386.c (output_invalid): Use snprintf instead of
726 sprintf.
727 * config/tc-ia64.c (declare_register_set): Likewise.
728 (emit_one_bundle): Likewise.
729 (check_dependencies): Likewise.
730 * config/tc-tic30.c (output_invalid): Likewise.
731
732 2006-05-02 Paul Brook <paul@codesourcery.com>
733
734 * config/tc-arm.c (arm_optimize_expr): New function.
735 * config/tc-arm.h (md_optimize_expr): Define
736 (arm_optimize_expr): Add prototype.
737 (TC_FORCE_RELOCATION_SUB_SAME): Define.
738
739 2006-05-02 Ben Elliston <bje@au.ibm.com>
740
741 * config/obj-elf.h (ELF_TARGET_SYMBOL_FIELDS): Make single bit
742 field unsigned.
743
744 * sb.h (sb_list_vector): Move to sb.c.
745 * sb.c (free_list): Use type of sb_list_vector directly.
746 (sb_build): Fix off-by-one error in assertion about `size'.
747
748 2006-05-01 Ben Elliston <bje@au.ibm.com>
749
750 * listing.c (listing_listing): Remove useless loop.
751 * macro.c (macro_expand): Remove is_positional local variable.
752 * read.c (s_comm_internal): Simplify `if' condition 1 || x -> 1
753 and simplify surrounding expressions, where possible.
754 (assign_symbol): Likewise.
755 (s_weakref): Likewise.
756 * symbols.c (colon): Likewise.
757
758 2006-05-01 James Lemke <jwlemke@wasabisystems.com>
759
760 * subsegs.c (subseg_set_rest): Always set seginfp->frchainP if NULL.
761
762 2006-04-30 Thiemo Seufer <ths@mips.com>
763 David Ung <davidu@mips.com>
764
765 * config/tc-mips.c (validate_mips_insn): Handling of udi cases.
766 (mips_immed): New table that records various handling of udi
767 instruction patterns.
768 (mips_ip): Adds udi handling.
769
770 2006-04-28 Alan Modra <amodra@bigpond.net.au>
771
772 * dwarf2dbg.c (get_line_subseg): Attach new struct line_seg to end
773 of list rather than beginning.
774
775 2006-04-26 Julian Brown <julian@codesourcery.com>
776
777 * gas/config/tc-arm.c (neon_is_quarter_float): Move, and rename to...
778 (is_quarter_float): Rename from above. Simplify slightly.
779 (parse_qfloat_immediate): Parse a "quarter precision" floating-point
780 number.
781 (parse_neon_mov): Parse floating-point constants.
782 (neon_qfloat_bits): Fix encoding.
783 (neon_cmode_for_move_imm): Tweak to use floating-point encoding in
784 preference to integer encoding when using the F32 type.
785
786 2006-04-26 Julian Brown <julian@codesourcery.com>
787
788 * config/tc-arm.c (neon_el_type): Make NT_invtype be the zero (so
789 zero-initialising structures containing it will lead to invalid types).
790 (arm_it): Add vectype to each operand.
791 (NTA_HASTYPE, NTA_HASINDEX): Constants used in neon_typed_alias
792 defined field.
793 (neon_typed_alias): New structure. Extra information for typed
794 register aliases.
795 (reg_entry): Add neon type info field.
796 (arm_reg_parse): Remove RTYPE argument (revert to previous arguments).
797 Break out alternative syntax for coprocessor registers, etc. into...
798 (arm_reg_alt_syntax): New function. Alternate syntax handling broken
799 out from arm_reg_parse.
800 (parse_neon_type): Move. Return SUCCESS/FAIL.
801 (first_error): New function. Call to ensure first error which occurs is
802 reported.
803 (parse_neon_operand_type): Parse exactly one type.
804 (NEON_ALL_LANES, NEON_INTERLEAVE_LANES): Move.
805 (parse_typed_reg_or_scalar): New function. Handle core of both
806 arm_typed_reg_parse and parse_scalar.
807 (arm_typed_reg_parse): Parse a register with an optional type.
808 (NEON_SCALAR_REG, NEON_SCALAR_INDEX): Extract parts of parse_scalar
809 result.
810 (parse_scalar): Parse a Neon scalar with optional type.
811 (parse_reg_list): Use first_error.
812 (parse_vfp_reg_list): Use arm_typed_reg_parse instead of arm_reg_parse.
813 (neon_alias_types_same): New function. Return true if two (alias) types
814 are the same.
815 (parse_neon_el_struct_list): Use parse_typed_reg_or_scalar. Return type
816 of elements.
817 (insert_reg_alias): Return new reg_entry not void.
818 (insert_neon_reg_alias): New function. Insert type/index information as
819 well as register for alias.
820 (create_neon_reg_alias): New function. Parse .dn/.qn directives and
821 make typed register aliases accordingly.
822 (s_dn, s_qn): New functions. Handle incorrectly used .dn/.qn at start
823 of line.
824 (s_unreq): Delete type information if present.
825 (s_arm_unwind_save_mmxwr): Remove arg 3 from arm_reg_parse calls.
826 (s_arm_unwind_save_mmxwcg): Likewise.
827 (s_arm_unwind_movsp): Likewise.
828 (s_arm_unwind_setfp): Likewise.
829 (parse_shift): Likewise.
830 (parse_shifter_operand): Likewise.
831 (parse_address): Likewise.
832 (parse_tb): Likewise.
833 (tc_arm_regname_to_dw2regnum): Likewise.
834 (md_pseudo_table): Add dn, qn.
835 (parse_neon_mov): Handle typed operands.
836 (parse_operands): Likewise.
837 (neon_type_mask): Add N_SIZ.
838 (N_ALLMODS): New macro.
839 (neon_check_shape): Fix typo in NS_DDD_QQQ case. Use first_error.
840 (el_type_of_type_chk): Add some safeguards.
841 (modify_types_allowed): Fix logic bug.
842 (neon_check_type): Handle operands with types.
843 (neon_three_same): Remove redundant optional arg handling.
844 (do_neon_dyadic_i64_su, do_neon_shl_imm, do_neon_qshl_imm)
845 (do_neon_logic, do_neon_qdmulh, do_neon_fcmp_absolute)
846 (do_neon_step): Adjust accordingly.
847 (neon_cmode_for_logic_imm): Use first_error.
848 (do_neon_bitfield): Call neon_check_type.
849 (neon_dyadic): Rename to...
850 (neon_dyadic_misc): ...this. New name for neon_dyadic. Add bitfield
851 to allow modification of type of the destination.
852 (do_neon_dyadic_if_su, do_neon_dyadic_if_i, do_neon_dyadic_if_i_d)
853 (do_neon_addsub_if_i, do_neon_mul): Adjust accordingly.
854 (do_neon_compare): Make destination be an untyped bitfield.
855 (neon_scalar_for_mul): Use NEON_SCALAR_REG, NEON_SCALAR_INDEX.
856 (neon_mul_mac): Return early in case of errors.
857 (neon_move_immediate): Use first_error.
858 (neon_mac_reg_scalar_long): Fix type to include scalar.
859 (do_neon_dup): Likewise.
860 (do_neon_mov): Likewise (in several places).
861 (do_neon_tbl_tbx): Fix type.
862 (do_neon_ld_st_interleave, neon_alignment_bit, do_neon_ld_st_lane)
863 (do_neon_ld_dup): Exit early in case of errors and/or use
864 first_error.
865 (opcode_lookup): Update for parse_neon_type returning SUCCESS/FAIL.
866 Handle .dn/.qn directives.
867 (REGDEF): Add zero for reg_entry neon field.
868
869 2006-04-26 Julian Brown <julian@codesourcery.com>
870
871 * config/tc-arm.c (limits.h): Include.
872 (fpu_arch_vfp_v3, fpu_vfp_ext_v3, fpu_neon_ext_v1)
873 (fpu_vfp_v3_or_neon_ext): Declare constants.
874 (neon_el_type): New enumeration of types for Neon vector elements.
875 (neon_type_el): New struct. Define type and size of a vector element.
876 (NEON_MAX_TYPE_ELS): Define constant. The maximum number of types per
877 instruction.
878 (neon_type): Define struct. The type of an instruction.
879 (arm_it): Add 'vectype' for the current instruction.
880 (isscalar, immisalign, regisimm, isquad): New predicates for operands.
881 (vfp_sp_reg_pos): Rename to...
882 (vfp_reg_pos): ...this, and add VFP_REG_Dd, VFP_REG_Dm, VFP_REG_Dn
883 tags.
884 (arm_reg_type): Add REG_TYPE_NQ (Neon Q register) and REG_TYPE_NDQ
885 (Neon D or Q register).
886 (reg_expected_msgs): Sync with above. Allow VFD to mean VFP or Neon D
887 register.
888 (GE_OPT_PREFIX_BIG): Define constant, for use in...
889 (my_get_expression): Allow above constant as argument to accept
890 64-bit constants with optional prefix.
891 (arm_reg_parse): Add extra argument to return the specific type of
892 register in when either a D or Q register (REG_TYPE_NDQ) is
893 requested. Can be NULL.
894 (parse_scalar): New function. Parse Neon scalar (vector reg and index).
895 (parse_reg_list): Update for new arm_reg_parse args.
896 (parse_vfp_reg_list): Allow parsing of Neon D/Q register lists.
897 (parse_neon_el_struct_list): New function. Parse element/structure
898 register lists for VLD<n>/VST<n> instructions.
899 (s_arm_unwind_save_vfp): Update for new parse_vfp_reg_list args.
900 (s_arm_unwind_save_mmxwr): Likewise.
901 (s_arm_unwind_save_mmxwcg): Likewise.
902 (s_arm_unwind_movsp): Likewise.
903 (s_arm_unwind_setfp): Likewise.
904 (parse_big_immediate): New function. Parse an immediate, which may be
905 64 bits wide. Put results in inst.operands[i].
906 (parse_shift): Update for new arm_reg_parse args.
907 (parse_address): Likewise. Add parsing of alignment specifiers.
908 (parse_neon_mov): Parse the operands of a VMOV instruction.
909 (operand_parse_code): Add OP_RND, OP_RNQ, OP_RNDQ, OP_RNSC, OP_NRDLST,
910 OP_NSTRLST, OP_NILO, OP_RNDQ_I0, OP_RR_RNSC, OP_RNDQ_RNSC, OP_RND_RNSC,
911 OP_VMOV, OP_RNDQ_IMVNb, OP_RNDQ_I63b, OP_I0, OP_I16z, OP_I32z, OP_I64,
912 OP_I64z, OP_oI32b, OP_oRND, OP_oRNQ, OP_oRNDQ.
913 (parse_operands): Handle new codes above.
914 (encode_arm_vfp_sp_reg): Rename to...
915 (encode_arm_vfp_reg): ...this. Handle D regs (0-31) too. Complain if
916 selected VFP version only supports D0-D15.
917 (do_vfp_sp_monadic, do_vfp_sp_dyadic, do_vfp_sp_compare_z)
918 (do_vfp_dp_sp_cvt, do_vfp_reg_from_sp, do_vfp_reg2_from_sp2)
919 (do_vfp_sp_from_reg, do_vfp_sp2_from_reg2, do_vfp_sp_ldst)
920 (do_vfp_dp_ldst, vfp_sp_ldstm, vfp_dp_ldstm): Update for new
921 encode_arm_vfp_reg name, and allow 32 D regs.
922 (do_vfp_dp_rd_rm, do_vfp_dp_rn_rd, do_vfp_dp_rd_rn, do_vfp_dp_rd_rn_rm)
923 (do_vfp_rm_rd_rn): New functions to encode VFP insns allowing 32 D
924 regs.
925 (do_vfp_sp_const, do_vfp_dp_const, vfp_conv, do_vfp_sp_conv_16)
926 (do_vfp_dp_conv_16, do_vfp_sp_conv_32, do_vfp_dp_conv_32): Handle
927 constant-load and conversion insns introduced with VFPv3.
928 (neon_tab_entry): New struct.
929 (NEON_ENC_TAB): Bit patterns for overloaded Neon instructions, and
930 those which are the targets of pseudo-instructions.
931 (neon_opc): Enumerate opcodes, use as indices into...
932 (neon_enc_tab): ...this. Hold data from NEON_ENC_TAB.
933 (NEON_ENC_INTEGER, NEON_ENC_ARMREG, NEON_ENC_POLY, NEON_ENC_FLOAT)
934 (NEON_ENC_SCALAR, NEON_ENC_IMMED, NEON_ENC_INTERLV, NEON_ENC_LANE)
935 (NEON_ENC_DUP): Define meaningful helper macros to look up values in
936 neon_enc_tab.
937 (neon_shape): Enumerate shapes (permitted register widths, etc.) for
938 Neon instructions.
939 (neon_type_mask): New. Compact type representation for type checking.
940 (N_SU_ALL, N_SU_32, N_SU_16_64, N_SUF_32, N_I_ALL, N_IF_32): Common
941 permitted type combinations.
942 (N_IGNORE_TYPE): New macro.
943 (neon_check_shape): New function. Check an instruction shape for
944 multiple alternatives. Return the specific shape for the current
945 instruction.
946 (neon_modify_type_size): New function. Modify a vector type and size,
947 depending on the bit mask in argument 1.
948 (neon_type_promote): New function. Convert a given "key" type (of an
949 operand) into the correct type for a different operand, based on a bit
950 mask.
951 (type_chk_of_el_type): New function. Convert a type and size into the
952 compact representation used for type checking.
953 (el_type_of_type_ckh): New function. Reverse of above (only when a
954 single bit is set in the bit mask).
955 (modify_types_allowed): New function. Alter a mask of allowed types
956 based on a bit mask of modifications.
957 (neon_check_type): New function. Check the type of the current
958 instruction against the variable argument list. The "key" type of the
959 instruction is returned.
960 (neon_dp_fixup): New function. Fill in and modify instruction bits for
961 a Neon data-processing instruction depending on whether we're in ARM
962 mode or Thumb-2 mode.
963 (neon_logbits): New function.
964 (neon_three_same, neon_two_same, do_neon_dyadic_i_su)
965 (do_neon_dyadic_i64_su, neon_imm_shift, do_neon_shl_imm)
966 (do_neon_qshl_imm, neon_cmode_for_logic_imm, neon_bits_same_in_bytes)
967 (neon_squash_bits, neon_is_quarter_float, neon_qfloat_bits)
968 (neon_cmode_for_move_imm, neon_write_immbits, neon_invert_size)
969 (do_neon_logic, do_neon_bitfield, neon_dyadic, do_neon_dyadic_if_su)
970 (do_neon_dyadic_if_su_d, do_neon_dyadic_if_i, do_neon_dyadic_if_i_d)
971 (do_neon_addsub_if_i, neon_exchange_operands, neon_compare)
972 (do_neon_cmp, do_neon_cmp_inv, do_neon_ceq, neon_scalar_for_mul)
973 (neon_mul_mac, do_neon_mac_maybe_scalar, do_neon_tst, do_neon_mul)
974 (do_neon_qdmulh, do_neon_fcmp_absolute, do_neon_fcmp_absolute_inv)
975 (do_neon_step, do_neon_abs_neg, do_neon_sli, do_neon_sri)
976 (do_neon_qshlu_imm, do_neon_qmovn, do_neon_qmovun)
977 (do_neon_rshift_sat_narrow, do_neon_rshift_sat_narrow_u, do_neon_movn)
978 (do_neon_rshift_narrow, do_neon_shll, neon_cvt_flavour, do_neon_cvt)
979 (neon_move_immediate, do_neon_mvn, neon_mixed_length)
980 (do_neon_dyadic_long, do_neon_abal, neon_mac_reg_scalar_long)
981 (do_neon_mac_maybe_scalar_long, do_neon_dyadic_wide, do_neon_vmull)
982 (do_neon_ext, do_neon_rev, do_neon_dup, do_neon_mov)
983 (do_neon_rshift_round_imm, do_neon_movl, do_neon_trn, do_neon_zip_uzp)
984 (do_neon_sat_abs_neg, do_neon_pair_long, do_neon_recip_est)
985 (do_neon_cls, do_neon_clz, do_neon_cnt, do_neon_swp, do_neon_tbl_tbx)
986 (do_neon_ldm_stm, do_neon_ldr_str, do_neon_ld_st_interleave)
987 (neon_alignment_bit, do_neon_ld_st_lane, do_neon_ld_dup)
988 (do_neon_ldx_stx): New functions. Neon bit encoding and encoding
989 helpers.
990 (parse_neon_type): New function. Parse Neon type specifier.
991 (opcode_lookup): Allow parsing of Neon type specifiers.
992 (REGNUM2, REGSETH, REGSET2): New macros.
993 (reg_names): Add new VFPv3 and Neon registers.
994 (NUF, nUF, NCE, nCE): New macros for opcode table.
995 (insns): More VFP registers allowed in fcpyd, fmdhr, fmdlr, fmrdh,
996 fmrdl, fabsd, fnegd, fsqrtd, faddd, fsubd, fmuld, fdivd, fmacd, fmscd,
997 fnmuld, fnmacd, fnmscd, fcmpd, fcmpzd, fcmped, fcmpezd, fmdrr, fmrrd.
998 Add Neon instructions vaba, vhadd, vrhadd, vhsub, vqadd, vqsub, vrshl,
999 vqrshl, vshl, vqshl{u}, vand, vbic, vorr, vorn, veor, vbsl, vbit, vbif,
1000 vabd, vmax, vmin, vcge, vcgt, vclt, vcle, vceq, vpmax, vpmin, vmla,
1001 vmls, vpadd, vadd, vsub, vtst, vmul, vqdmulh, vqrdmulh, vacge, vacgt,
1002 vaclt, vacle, vrecps, vrsqrts, vabs, vneg, v{r}shr, v{r}sra, vsli,
1003 vsri, vqshrn, vq{r}shr{u}n, v{r}shrn, vshll, vcvt, vmov, vmvn, vabal,
1004 vabdl, vaddl, vsubl, vmlal, vmlsl, vaddw, vsubw, v{r}addhn, v{r}subhn,
1005 vqdmlal, vqdmlsl, vqdmull, vmull, vext, vrev64, vrev32, vrev16, vdup,
1006 vmovl, v{q}movn, vzip, vuzp, vqabs, vqneg, vpadal, vpaddl, vrecpe,
1007 vrsqrte, vcls, vclz, vcnt, vswp, vtrn, vtbl, vtbx, vldm, vstm, vldr,
1008 vstr, vld[1234], vst[1234], fconst[sd], f[us][lh]to[sd],
1009 fto[us][lh][sd].
1010 (tc_arm_regname_to_dw2regnum): Update for arm_reg_parse args.
1011 (arm_cpu_option_table): Add Neon and VFPv3 to Cortex-A8.
1012 (arm_option_cpu_value): Add vfp3 and neon.
1013 (aeabi_set_public_attributes): Support VFPv3 and NEON attributes. Fix
1014 VFPv1 attribute.
1015
1016 2006-04-25 Bob Wilson <bob.wilson@acm.org>
1017
1018 * config/xtensa-relax.c (widen_spec_list): Use new "WIDE.<opcode>"
1019 syntax instead of hardcoded opcodes with ".w18" suffixes.
1020 (wide_branch_opcode): New.
1021 (build_transition): Use it to check for wide branch opcodes with
1022 either ".w18" or ".w15" suffixes.
1023
1024 2006-04-25 Bob Wilson <bob.wilson@acm.org>
1025
1026 * config/tc-xtensa.c (xtensa_create_literal_symbol,
1027 xg_assemble_literal, xg_assemble_literal_space): Do not set the
1028 frag's is_literal flag.
1029
1030 2006-04-25 Bob Wilson <bob.wilson@acm.org>
1031
1032 * config/xtensa-relax.c (XCHAL_HAVE_WIDE_BRANCHES): Provide default.
1033
1034 2006-04-23 Kazu Hirata <kazu@codesourcery.com>
1035
1036 * config/obj-coff.c, config/tc-arm.c, config/tc-bfin.c,
1037 config/tc-cris.c, config/tc-crx.c, config/tc-i386.c,
1038 config/tc-ia64.c, config/tc-maxq.c, config/tc-maxq.h,
1039 config/tc-mips.c, config/tc-msp430.c, config/tc-sh.c,
1040 config/tc-tic4x.c, config/tc-xtensa.c: Fix comment typos.
1041
1042 2005-04-20 Paul Brook <paul@codesourcery.com>
1043
1044 * config/tc-arm.c (s_arm_arch, s_arm_cpu, s_arm_fpu): Enable for
1045 all targets.
1046 (md_pseudo_table): Enable .arch, .cpu and .fpu for all targets.
1047
1048 2006-04-19 Alan Modra <amodra@bigpond.net.au>
1049
1050 * Makefile.am (CPU_TYPES): Add maxq and mt. Sort.
1051 (CPU_OBJ_VALID): Change sense of COFF test to default to invalid.
1052 Make some cpus unsupported on ELF. Run "make dep-am".
1053 * Makefile.in: Regenerate.
1054
1055 2006-04-19 Alan Modra <amodra@bigpond.net.au>
1056
1057 * configure.in (--enable-targets): Indent help message.
1058 * configure: Regenerate.
1059
1060 2006-04-18 H.J. Lu <hongjiu.lu@intel.com>
1061
1062 PR gas/2533
1063 * config/tc-i386.c (i386_immediate): Check illegal immediate
1064 register operand.
1065
1066 2006-04-18 Alan Modra <amodra@bigpond.net.au>
1067
1068 * config/tc-i386.c: Formatting.
1069 (output_disp, output_imm): ISO C90 params.
1070
1071 * frags.c (frag_offset_fixed_p): Constify args.
1072 * frags.h (frag_offset_fixed_p): Ditto.
1073
1074 * config/tc-dlx.h (tc_coff_symbol_emit_hook): Delete.
1075 (COFF_MAGIC): Delete.
1076
1077 * config/tc-xc16x.h (TC_LINKRELAX_FIXUP): Delete.
1078
1079 2006-04-16 Daniel Jacobowitz <dan@codesourcery.com>
1080
1081 * po/POTFILES.in: Regenerated.
1082
1083 2006-04-16 Mark Mitchell <mark@codesourcery.com>
1084
1085 * doc/as.texinfo: Mention that some .type syntaxes are not
1086 supported on all architectures.
1087
1088 2006-04-14 Sterling Augustine <sterling@tensilica.com>
1089
1090 * config/tc-xtensa.c (emit_single_op): Do not relax MOVI
1091 instructions when such transformations have been disabled.
1092
1093 2006-04-10 Sterling Augustine <sterling@tensilica.com>
1094
1095 * config/tc-xtensa.c (xg_assemble_vliw_tokens): Record loop target
1096 symbols in RELAX[_CHECK]_ALIGN_NEXT_OPCODE frags.
1097 (xtensa_fix_close_loop_end_frags): Use the recorded values instead of
1098 decoding the loop instructions. Remove current_offset variable.
1099 (xtensa_fix_short_loop_frags): Likewise.
1100 (min_bytes_to_other_loop_end): Remove current_offset argument.
1101
1102 2006-04-09 Arnold Metselaar <arnold.metselaar@planet.nl>
1103
1104 * config/tc-z80.c (z80_optimize_expr): Removed.
1105 * config/tc-z80.h (z80_optimize_expr, md_optimize_expr): Removed.
1106
1107 2006-04-07 Joerg Wunsch <j.gnu@uriah.heep.sax.de>
1108
1109 * gas/config/tc-avr.c (mcu_types): Add support for attiny261,
1110 attiny461, attiny861, attiny25, attiny45, attiny85,attiny24,
1111 attiny44, attiny84, at90pwm2, at90pwm3, atmega164, atmega324,
1112 atmega644, atmega329, atmega3290, atmega649, atmega6490,
1113 atmega406, atmega640, atmega1280, atmega1281, at90can32,
1114 at90can64, at90usb646, at90usb647, at90usb1286 and
1115 at90usb1287.
1116 Move atmega48 and atmega88 from AVR_ISA_M8 to AVR_ISA_PWMx.
1117
1118 2006-04-07 Paul Brook <paul@codesourcery.com>
1119
1120 * config/tc-arm.c (parse_operands): Set default error message.
1121
1122 2006-04-07 Paul Brook <paul@codesourcery.com>
1123
1124 * config/tc-arm.c (parse_tb): Set inst.error before returning FAIL.
1125
1126 2006-04-07 Paul Brook <paul@codesourcery.com>
1127
1128 * config/tc-arm.c (md_apply_fix): Set H bit on blx instruction.
1129
1130 2006-04-07 Paul Brook <paul@codesourcery.com>
1131
1132 * config/tc-arm.c (THUMB2_LOAD_BIT): Define.
1133 (move_or_literal_pool): Handle Thumb-2 instructions.
1134 (do_t_ldst): Call move_or_literal_pool for =N addressing modes.
1135
1136 2006-04-07 Alan Modra <amodra@bigpond.net.au>
1137
1138 PR 2512.
1139 * config/tc-i386.c (match_template): Move 64-bit operand tests
1140 inside loop.
1141
1142 2006-04-06 Carlos O'Donell <carlos@codesourcery.com>
1143
1144 * po/Make-in: Add install-html target.
1145 * Makefile.am: Add install-html and install-html-recursive targets.
1146 * Makefile.in: Regenerate.
1147 * configure.in: AC_SUBST datarootdir, docdir, htmldir.
1148 * configure: Regenerate.
1149 * doc/Makefile.am: Add install-html and install-html-am targets.
1150 * doc/Makefile.in: Regenerate.
1151
1152 2006-04-06 Alan Modra <amodra@bigpond.net.au>
1153
1154 * frags.c (frag_offset_fixed_p): Reinitialise offset before
1155 second scan.
1156
1157 2006-04-05 Richard Sandiford <richard@codesourcery.com>
1158 Daniel Jacobowitz <dan@codesourcery.com>
1159
1160 * config/tc-sparc.c (sparc_target_format): Handle TE_VXWORKS.
1161 (GOTT_BASE, GOTT_INDEX): New.
1162 (tc_gen_reloc): Don't alter relocations against GOTT_BASE and
1163 GOTT_INDEX when generating VxWorks PIC.
1164 * configure.tgt (sparc*-*-vxworks*): Remove this special case;
1165 use the generic *-*-vxworks* stanza instead.
1166
1167 2006-04-04 Alan Modra <amodra@bigpond.net.au>
1168
1169 PR 997
1170 * frags.c (frag_offset_fixed_p): New function.
1171 * frags.h (frag_offset_fixed_p): Declare.
1172 * expr.c (expr): Use frag_offset_fixed_p when simplifying subtraction.
1173 (resolve_expression): Likewise.
1174
1175 2006-04-03 Sterling Augustine <sterling@tensilica.com>
1176
1177 * config/tc-xtensa.c (init_op_placement_info_table): Check for formats
1178 of the same length but different numbers of slots.
1179
1180 2006-03-30 Andreas Schwab <schwab@suse.de>
1181
1182 * configure.in: Fix help string for --enable-targets option.
1183 * configure: Regenerate.
1184
1185 2006-03-28 Nathan Sidwell <nathan@codesourcery.com>
1186
1187 * gas/config/tc-m68k.c (find_cf_chip): Merge into ...
1188 (m68k_ip): ... here. Use for all chips. Protect against buffer
1189 overrun and avoid excessive copying.
1190
1191 * config/tc-m68k.c (m68000_control_regs, m68010_control_regs,
1192 m68020_control_regs, m68040_control_regs, m68060_control_regs,
1193 mcf_control_regs, mcf5208_control_regs, mcf5213_control_regs,
1194 mcf5329_control_regs, mcf5249_control_regs, mcf528x_control_regs,
1195 mcfv4e_control_regs, m68010_control_regs): Rename and reorder to ...
1196 (m68000_ctrl, m68010_ctrl, m68020_ctrl, m68040_ctrl, m68060_ctrl,
1197 mcf_ctrl, mcf5208_ctrl, mcf5213_ctrl, mcf5235_ctrl, mcf5249_ctrl,
1198 mcf5216_ctrl, mcf5250_ctrl, mcf5271_ctrl, mcf5272_ctrl,
1199 mcf5282_ctrl, mcfv4e_ctrl): ... these.
1200 (mcf5275_ctrl, mcf5329_ctrl, mcf5373_ctrl): New.
1201 (struct m68k_cpu): Change chip field to control_regs.
1202 (current_chip): Remove.
1203 (control_regs): New.
1204 (m68k_archs, m68k_extensions): Adjust.
1205 (m68k_cpus): Reorder to be in cpu number order. Adjust.
1206 (CPU_ALLOW_MC, CPU_ALLOW_NEGATION): Remove.
1207 (find_cf_chip): Reimplement for new organization of cpu table.
1208 (select_control_regs): Remove.
1209 (mri_chip): Adjust.
1210 (struct save_opts): Save control regs, not chip.
1211 (s_save, s_restore): Adjust.
1212 (m68k_lookup_cpu): Give deprecated warning when necessary.
1213 (m68k_init_arch): Adjust.
1214 (md_show_usage): Adjust for new cpu table organization.
1215
1216 2006-03-25 Bernd Schmidt <bernd.schmidt@analog.com>
1217
1218 * config/bfin-defs.h (Expr_Node_Type enum): Add Expr_Node_GOT_Reloc.
1219 * config/bfin-lex.l: Recognize GOT17M4 and FUNCDESC_GOT17M4.
1220 * config/bfin-parse.y: Include "libbfd.h", "elf/common.h" and
1221 "elf/bfin.h".
1222 (GOT17M4, FUNCDESC_GOT17M4): New tokens of type <value>.
1223 (any_gotrel): New rule.
1224 (got): Use it, and create Expr_Node_GOT_Reloc nodes.
1225 * config/tc-bfin.c: Include "libbfd.h", "elf/common.h" and
1226 "elf/bfin.h".
1227 (DEFAULT_FLAGS, bfin_flags, bfin_pic_flag): New.
1228 (bfin_pic_ptr): New function.
1229 (md_pseudo_table): Add it for ".picptr".
1230 (OPTION_FDPIC): New macro.
1231 (md_longopts): Add -mfdpic.
1232 (md_parse_option): Handle it.
1233 (md_begin): Set BFD flags.
1234 (md_apply_fix3, bfin_fix_adjustable): Handle new relocs.
1235 (bfin_gen_ldstidxi): Adjust to match the trees that the parser gives
1236 us for GOT relocs.
1237 * Makefile.am (bfin-parse.o): Update dependencies.
1238 (DEPTC_bfin_elf): Likewise.
1239 * Makefile.in: Regenerate.
1240
1241 2006-03-25 Richard Sandiford <richard@codesourcery.com>
1242
1243 * config/tc-m68k.c (m68k_cpus): Change cpu_cf5208 entries to use
1244 mcfemac instead of mcfmac.
1245
1246 2006-03-23 Michael Matz <matz@suse.de>
1247
1248 * config/tc-i386.c (type_names): Correct placement of 'static'.
1249 (reloc): Map some more relocs to their 64 bit counterpart when
1250 size is 8.
1251 (output_insn): Work around breakage if DEBUG386 is defined.
1252 (output_disp): A BFD_RELOC_64 with GOT_symbol as operand also
1253 needs to be mapped to BFD_RELOC_X86_64_GOTPC64 or
1254 BFD_RELOC_X86_64_GOTPC32. Also x86-64 handles pcrel addressing
1255 different from i386.
1256 (output_imm): Ditto.
1257 (lex_got): Recognize @PLTOFF and @GOTPLT. Make @GOT accept also
1258 Imm64.
1259 (md_convert_frag): Jumps can now be larger than 2GB away, error
1260 out in that case.
1261 (tc_gen_reloc): New relocs are passed through. BFD_RELOC_64
1262 and BFD_RELOC_64_PCREL are mapped to BFD_RELOC_X86_64_GOTPC64.
1263
1264 2006-03-22 Richard Sandiford <richard@codesourcery.com>
1265 Daniel Jacobowitz <dan@codesourcery.com>
1266 Phil Edwards <phil@codesourcery.com>
1267 Zack Weinberg <zack@codesourcery.com>
1268 Mark Mitchell <mark@codesourcery.com>
1269 Nathan Sidwell <nathan@codesourcery.com>
1270
1271 * config/tc-mips.c (mips_target_format): Handle vxworks targets.
1272 (md_begin): Complain about -G being used for PIC. Don't change
1273 the text, data and bss alignments on VxWorks.
1274 (reloc_needs_lo_p): Don't return true for R_MIPS_GOT16 when
1275 generating VxWorks PIC.
1276 (load_address): Extend SVR4_PIC handling to VXWORKS_PIC.
1277 (macro): Likewise, but do not treat la $25 specially for
1278 VxWorks PIC, and do not handle jal.
1279 (OPTION_MVXWORKS_PIC): New macro.
1280 (md_longopts): Add -mvxworks-pic.
1281 (md_parse_option): Don't complain about using PIC and -G together here.
1282 Handle OPTION_MVXWORKS_PIC.
1283 (md_estimate_size_before_relax): Always use the first relaxation
1284 sequence on VxWorks.
1285 * config/tc-mips.h (VXWORKS_PIC): New.
1286
1287 2006-03-21 Paul Brook <paul@codesourcery.com>
1288
1289 * config/tc-arm.c (md_apply_fix): Fix typo in offset mask.
1290
1291 2006-03-21 Sterling Augustine <sterling@tensilica.com>
1292
1293 * config/tc-xtensa.c (enforce_three_byte_loop_align): New flag.
1294 (xtensa_setup_hw_workarounds): Set this new flag for older hardware.
1295 (get_loop_align_size): New.
1296 (xtensa_end): Skip xtensa_mark_narrow_branches when not aligning.
1297 (xtensa_mark_zcl_first_insns): Prevent widening of first loop frag.
1298 (get_text_align_power): Rewrite to handle inputs in the range 2-8.
1299 (get_noop_aligned_address): Use get_loop_align_size.
1300 (get_aligned_diff): Likewise.
1301
1302 2006-03-21 Paul Brook <paul@codesourcery.com>
1303
1304 * config/tc-arm.c (insns): Correct opcodes for ldrbt and strbt.
1305
1306 2006-03-20 Paul Brook <paul@codesourcery.com>
1307
1308 * config/tc-arm.c (BAD_BRANCH, BAD_NOT_IT): Define.
1309 (do_t_branch): Encode branches inside IT blocks as unconditional.
1310 (do_t_cps): New function.
1311 (do_t_blx, do_t_bkpt, do_t_branch23, do_t_bx, do_t_bxj, do_t_cpsi,
1312 do_t_czb, do_t_it, do_t_setend, do_t_tb): Add IT constaints.
1313 (opcode_lookup): Allow conditional suffixes on all instructions in
1314 Thumb mode.
1315 (md_assemble): Advance condexec state before checking for errors.
1316 (insns): Use do_t_cps.
1317
1318 2006-03-20 Paul Brook <paul@codesourcery.com>
1319
1320 * config/tc-arm.c (output_relax_insn): Call dwarf2_emit_insn before
1321 outputting the insn.
1322
1323 2006-03-18 Jan-Benedict Glaw <jbglaw@lug-owl.de>
1324
1325 * config/tc-vax.c: Update copyright year.
1326 * config/tc-vax.h: Likewise.
1327
1328 2006-03-18 Jan-Benedict Glaw <jbglaw@lug-owl.de>
1329
1330 * config/tc-vax.c (md_chars_to_number): Used only locally, so
1331 make it static.
1332 * config/tc-vax.h (md_chars_to_number): Remove obsolete declaration.
1333
1334 2006-03-17 Paul Brook <paul@codesourcery.com>
1335
1336 * config/tc-arm.c (insns): Add ldm and stm.
1337
1338 2006-03-17 Ben Elliston <bje@au.ibm.com>
1339
1340 PR gas/2446
1341 * doc/as.texinfo (Ident): Document this directive more thoroughly.
1342
1343 2006-03-16 Paul Brook <paul@codesourcery.com>
1344
1345 * config/tc-arm.c (insns): Add "svc".
1346
1347 2006-03-13 Bob Wilson <bob.wilson@acm.org>
1348
1349 * config/tc-xtensa.c (xg_translate_sysreg_op): Remove has_underbar
1350 flag and avoid double underscore prefixes.
1351
1352 2006-03-10 Paul Brook <paul@codesourcery.com>
1353
1354 * config/tc-arm.c (md_begin): Handle EABIv5.
1355 (arm_eabis): Add EF_ARM_EABI_VER5.
1356 * doc/c-arm.texi: Document -meabi=5.
1357
1358 2006-03-10 Ben Elliston <bje@au.ibm.com>
1359
1360 * app.c (do_scrub_chars): Simplify string handling.
1361
1362 2006-03-07 Richard Sandiford <richard@codesourcery.com>
1363 Daniel Jacobowitz <dan@codesourcery.com>
1364 Zack Weinberg <zack@codesourcery.com>
1365 Nathan Sidwell <nathan@codesourcery.com>
1366 Paul Brook <paul@codesourcery.com>
1367 Ricardo Anguiano <anguiano@codesourcery.com>
1368 Phil Edwards <phil@codesourcery.com>
1369
1370 * config/tc-arm.c (md_apply_fix): Install a value of zero into a
1371 BFD_RELOC_ARM_OFFSET_IMM field if we're going to generate a RELA
1372 R_ARM_ABS12 reloc.
1373 (tc_gen_reloc): Keep the original fx_offset for RELA pc-relative
1374 relocs, but adjust by md_pcrel_from_section. Create R_ARM_ABS12
1375 relocations for BFD_RELOC_ARM_OFFSET_IMM on RELA targets.
1376
1377 2006-03-06 Bob Wilson <bob.wilson@acm.org>
1378
1379 * config/tc-xtensa.c (xtensa_post_relax_hook): Generate literal tables
1380 even when using the text-section-literals option.
1381
1382 2006-03-06 Nathan Sidwell <nathan@codesourcery.com>
1383
1384 * config/tc-m68k.c (m68k_extensions): Allow 'float' on both m68k
1385 and cf.
1386 (m68k_ip): <case 'J'> Check we have some control regs.
1387 (md_parse_option): Allow raw arch switch.
1388 (m68k_init_arch): Better detection of arch/cpu mismatch. Detect
1389 whether 68881 or cfloat was meant by -mfloat.
1390 (md_show_usage): Adjust extension display.
1391 (m68k_elf_final_processing): Adjust.
1392
1393 2006-03-03 Bjoern Haase <bjoern.m.haase@web.de>
1394
1395 * config/tc-avr.c (avr_mod_hash_value): New function.
1396 (md_apply_fix, exp_mod): Use BFD_RELOC_HH8_LDI and
1397 BFD_RELOC_MS8_LDI for hlo8() and hhi8()
1398 (md_begin): Set linkrelax variable to 1, use avr_mod_hash_value
1399 instead of int avr_ldi_expression: use avr_mod_hash_value instead
1400 of (int).
1401 (tc_gen_reloc): Handle substractions of symbols, if possible do
1402 fixups, abort otherwise.
1403 * config/tc-avr.h (TC_LINKRELAX_FIXUP, TC_VALIDATE_FIX,
1404 tc_fix_adjustable): Define.
1405
1406 2006-03-02 James E Wilson <wilson@specifix.com>
1407
1408 * config/tc-ia64.c (emit_one_bundle): For IA64_OPCODE_LAST, if we
1409 change the template, then clear md.slot[curr].end_of_insn_group.
1410
1411 2006-02-28 Jan Beulich <jbeulich@novell.com>
1412
1413 * macro.c (get_any_string): Don't insert quotes for <>-quoted input.
1414
1415 2006-02-28 Jan Beulich <jbeulich@novell.com>
1416
1417 PR/1070
1418 * macro.c (getstring): Don't treat parentheses special anymore.
1419 (get_any_string): Don't consider '(' and ')' as quoting anymore.
1420 Special-case '(', ')', '[', and ']' when dealing with non-quoting
1421 characters.
1422
1423 2006-02-28 Mat <mat@csail.mit.edu>
1424
1425 * dwarf2dbg.c (get_filenum): Don't inadvertently decrease files_in_use.
1426
1427 2006-02-27 Jakub Jelinek <jakub@redhat.com>
1428
1429 * dw2gencfi.c (struct fde_entry, struct cie_entry): Add signal_frame
1430 field.
1431 (CFI_signal_frame): Define.
1432 (cfi_pseudo_table): Add .cfi_signal_frame.
1433 (dot_cfi): Handle CFI_signal_frame.
1434 (output_cie): Handle cie->signal_frame.
1435 (select_cie_for_fde): Don't share CIE if signal_frame flag is
1436 different. Copy signal_frame from FDE to newly created CIE.
1437 * doc/as.texinfo: Document .cfi_signal_frame.
1438
1439 2006-02-27 Carlos O'Donell <carlos@codesourcery.com>
1440
1441 * doc/Makefile.am: Add html target.
1442 * doc/Makefile.in: Regenerate.
1443 * po/Make-in: Add html target.
1444
1445 2006-02-27 H.J. Lu <hongjiu.lu@intel.com>
1446
1447 * config/tc-i386.c (output_insn): Support Intel Merom New
1448 Instructions.
1449
1450 * config/tc-i386.h (CpuMNI): New.
1451 (CpuUnknownFlags): Add CpuMNI.
1452
1453 2006-02-24 David S. Miller <davem@sunset.davemloft.net>
1454
1455 * config/tc-sparc.c (priv_reg_table): Add entry for "gl".
1456 (hpriv_reg_table): New table for hyperprivileged registers.
1457 (sparc_ip): New cases '$' and '%' for wrhpr/rdhpr hyperprivileged
1458 register encoding.
1459
1460 2006-02-24 DJ Delorie <dj@redhat.com>
1461
1462 * config/tc-m32c.h (md_apply_fix): Define to m32c_apply_fix.
1463 (tc_gen_reloc): Don't define.
1464 * config/tc-m32c.c (rl_for, relaxable): New convenience macros.
1465 (OPTION_LINKRELAX): New.
1466 (md_longopts): Add it.
1467 (m32c_relax): New.
1468 (md_parse_options): Set it.
1469 (md_assemble): Emit relaxation relocs as needed.
1470 (md_convert_frag): Emit relaxation relocs as needed.
1471 (md_cgen_lookup_reloc): Add LAB_8_8 and LAB_8_16.
1472 (m32c_apply_fix): New.
1473 (tc_gen_reloc): New.
1474 (m32c_force_relocation): Force out jump relocs when relaxing.
1475 (m32c_fix_adjustable): Return false if relaxing.
1476
1477 2006-02-24 Paul Brook <paul@codesourcery.com>
1478
1479 * config/arm/tc-arm.c (arm_ext_v6_notm, arm_ext_div, arm_ext_v7,
1480 arm_ext_v7a, arm_ext_v7r, arm_ext_v7m): New variables.
1481 (struct asm_barrier_opt): Define.
1482 (arm_v7m_psr_hsh, arm_barrier_opt_hsh): New variables.
1483 (parse_psr): Accept V7M psr names.
1484 (parse_barrier): New function.
1485 (enum operand_parse_code): Add OP_oBARRIER.
1486 (parse_operands): Implement OP_oBARRIER.
1487 (do_barrier): New function.
1488 (do_dbg, do_pli, do_t_barrier, do_t_dbg, do_t_div): New functions.
1489 (do_t_cpsi): Add V7M restrictions.
1490 (do_t_mrs, do_t_msr): Validate V7M variants.
1491 (md_assemble): Check for NULL variants.
1492 (v7m_psrs, barrier_opt_names): New tables.
1493 (insns): Add V7 instructions. Mark V6 instructions absent from V7M.
1494 (md_begin): Initialize arm_v7m_psr_hsh and arm_barrier_opt_hsh.
1495 (arm_cpu_option_table): Add Cortex-M3, R4 and A8.
1496 (arm_arch_option_table): Add armv7, armv7a, armv7r and armv7m.
1497 (struct cpu_arch_ver_table): Define.
1498 (cpu_arch_ver): New.
1499 (aeabi_set_public_attributes): Use cpu_arch_ver. Set
1500 Tag_CPU_arch_profile.
1501 * doc/c-arm.texi: Document new cpu and arch options.
1502
1503 2006-02-23 H.J. Lu <hongjiu.lu@intel.com>
1504
1505 * config/tc-ia64.c (operand_match): Handle IA64_OPND_IMMU5b.
1506
1507 2006-02-23 H.J. Lu <hongjiu.lu@intel.com>
1508
1509 * config/tc-ia64.c: Update copyright years.
1510
1511 2006-02-22 H.J. Lu <hongjiu.lu@intel.com>
1512
1513 * config/tc-ia64.c (specify_resource): Add the rule 17 from
1514 SDM 2.2.
1515
1516 2005-02-22 Paul Brook <paul@codesourcery.com>
1517
1518 * config/tc-arm.c (do_pld): Remove incorrect write to
1519 inst.instruction.
1520 (encode_thumb32_addr_mode): Use correct operand.
1521
1522 2006-02-21 Paul Brook <paul@codesourcery.com>
1523
1524 * config/tc-arm.c (md_apply_fix): Fix off-by-one errors.
1525
1526 2006-02-17 Shrirang Khisti <shrirangk@kpitcummins.com>
1527 Anil Paranjape <anilp1@kpitcummins.com>
1528 Shilin Shakti <shilins@kpitcummins.com>
1529
1530 * Makefile.am: Add xc16x related entry.
1531 * Makefile.in: Regenerate.
1532 * configure.in: Added xc16x related entry.
1533 * configure: Regenerate.
1534 * config/tc-xc16x.h: New file
1535 * config/tc-xc16x.c: New file
1536 * doc/c-xc16x.texi: New file for xc16x
1537 * doc/all.texi: Entry for xc16x
1538 * doc/Makefile.texi: Added c-xc16x.texi
1539 * NEWS: Announce the support for the new target.
1540
1541 2006-02-16 Nick Hudson <nick.hudson@dsl.pipex.com>
1542
1543 * configure.tgt: set emulation for mips-*-netbsd*
1544
1545 2006-02-14 Jakub Jelinek <jakub@redhat.com>
1546
1547 * config.in: Rebuilt.
1548
1549 2006-02-13 Bob Wilson <bob.wilson@acm.org>
1550
1551 * config/tc-xtensa.c (xg_add_opcode_fix): Number operands starting
1552 from 1, not 0, in error messages.
1553 (md_assemble): Simplify special-case check for ENTRY instructions.
1554 (tinsn_has_invalid_symbolic_operands): Do not include opcode and
1555 operand in error message.
1556
1557 2006-02-13 Joseph S. Myers <joseph@codesourcery.com>
1558
1559 * configure.tgt (arm-*-linux-gnueabi*): Change to
1560 arm-*-linux-*eabi*.
1561
1562 2006-02-10 Nick Clifton <nickc@redhat.com>
1563
1564 * config/tc-crx.c (check_range): Ensure that the sign bit of a
1565 32-bit value is propagated into the upper bits of a 64-bit long.
1566
1567 * config/tc-arc.c (init_opcode_tables): Fix cast.
1568 (arc_extoper, md_operand): Likewise.
1569
1570 2006-02-09 David Heine <dlheine@tensilica.com>
1571
1572 * config/tc-xtensa.c (xg_assembly_relax): Increment steps_taken for
1573 each relaxation step.
1574
1575 2006-02-09 Eric Botcazou <ebotcazou@libertysurf.fr>
1576
1577 * configure.in (CHECK_DECLS): Add vsnprintf.
1578 * configure: Regenerate.
1579 * messages.c (errno.h, stdarg.h, varargs.h, va_list): Do not
1580 include/declare here, but...
1581 * as.h: Move code detecting VARARGS idiom to the top.
1582 (errno.h, stdarg.h, varargs.h, va_list): ...here.
1583 (vsnprintf): Declare if not already declared.
1584
1585 2006-02-08 H.J. Lu <hongjiu.lu@intel.com>
1586
1587 * as.c (close_output_file): New.
1588 (main): Register close_output_file with xatexit before
1589 dump_statistics. Don't call output_file_close.
1590
1591 2006-02-07 Nathan Sidwell <nathan@codesourcery.com>
1592
1593 * config/tc-m68k.c (mcf5208_control_regs, mcf5213_control_regs,
1594 mcf5329_control_regs): New.
1595 (not_current_architecture, selected_arch, selected_cpu): New.
1596 (m68k_archs, m68k_extensions): New.
1597 (archs): Renamed to ...
1598 (m68k_cpus): ... here. Adjust.
1599 (n_arches): Remove.
1600 (md_pseudo_table): Add arch and cpu directives.
1601 (find_cf_chip, m68k_ip): Adjust table scanning.
1602 (no_68851, no_68881): Remove.
1603 (md_assemble): Lazily initialize.
1604 (select_control_regs): Adjust cpu names. Add 5208, 5213, 5329.
1605 (md_init_after_args): Move functionality to m68k_init_arch.
1606 (mri_chip): Adjust table scanning.
1607 (md_parse_option): Reimplement 'm' processing to add -march & -mcpu
1608 options with saner parsing.
1609 (m68k_lookup_cpu, m68k_set_arch, m68k_set_cpu, m68k_set_extension,
1610 m68k_init_arch): New.
1611 (s_m68k_cpu, s_m68k_arch): New.
1612 (md_show_usage): Adjust.
1613 (m68k_elf_final_processing): Set CF EF flags.
1614 * config/tc-m68k.h (m68k_init_after_args): Remove.
1615 (tc_init_after_args): Remove.
1616 * doc/c-m68k.texi (M68K-Opts): Document -march, -mcpu options.
1617 (M68k-Directives): Document .arch and .cpu directives.
1618
1619 2006-02-05 Arnold Metselaar <arnold.metselaar@planet.nl>
1620
1621 * config/tc-z80.c (z80_start_line_hook): allow .equ and .defl as
1622 synonyms for equ and defl.
1623 (z80_cons_fix_new): New function.
1624 (emit_byte): Disallow relative jumps to absolute locations.
1625 (emit_data): Only handle defb, prototype changed, because defb is
1626 now handled as pseudo-op rather than an instruction.
1627 (instab): Entries for defb,defw,db,dw moved from here...
1628 (md_pseudo_table): ... to here, use generic cons() for defw,dw.
1629 Add entries for def24,def32,d24,d32.
1630 (md_assemble): Improved error handling.
1631 (md_apply_fix): New case BFD_RELOC_24, set fixP->fx_no_overflow to one.
1632 * config/tc-z80.h (TC_CONS_FIX_NEW): Define.
1633 (z80_cons_fix_new): Declare.
1634 * doc/c-z80.texi (defb, db): Mention warning on overflow.
1635 (def24,d24,def32,d32): New pseudo-ops.
1636
1637 2006-02-02 Paul Brook <paul@codesourcery.com>
1638
1639 * config/tc-arm.c (do_shift): Remove Thumb-1 constraint.
1640
1641 2005-02-02 Paul Brook <paul@codesourcery.com>
1642
1643 * config/tc-arm.c (T2_OPCODE_MASK, T2_DATA_OP_SHIFT, T2_OPCODE_AND,
1644 T2_OPCODE_BIC, T2_OPCODE_ORR, T2_OPCODE_ORN, T2_OPCODE_EOR,
1645 T2_OPCODE_ADD, T2_OPCODE_ADC, T2_OPCODE_SBC, T2_OPCODE_SUB,
1646 T2_OPCODE_RSB): Define.
1647 (thumb32_negate_data_op): New function.
1648 (md_apply_fix): Use it.
1649
1650 2006-01-31 Bob Wilson <bob.wilson@acm.org>
1651
1652 * config/xtensa-istack.h (TInsn): Remove record_fix and sub_symbol
1653 fields.
1654 * config/tc-xtensa.h (xtensa_frag_type): Remove slot_sub_symbols field.
1655 * config/tc-xtensa.c (md_apply_fix): Check for unexpected uses of
1656 subtracted symbols.
1657 (relaxation_requirements): Add pfinish_frag argument and use it to
1658 replace setting tinsn->record_fix fields.
1659 (xg_assemble_vliw_tokens): Adjust calls to relaxation_requirements
1660 and vinsn_to_insnbuf. Remove references to record_fix and
1661 slot_sub_symbols fields.
1662 (xtensa_mark_narrow_branches): Delete unused code.
1663 (is_narrow_branch_guaranteed_in_range): Handle expr that is not just
1664 a symbol.
1665 (convert_frag_immed): Adjust vinsn_to_insnbuf call and do not set
1666 record_fix fields.
1667 (tinsn_immed_from_frag): Remove code for handling slot_sub_symbols.
1668 (vinsn_to_insnbuf): Change use of record_fixup argument, replacing use
1669 of the record_fix field. Simplify error messages for unexpected
1670 symbolic operands.
1671 (set_expr_symbol_offset_diff): Delete.
1672
1673 2006-01-31 Paul Brook <paul@codesourcery.com>
1674
1675 * config/tc-arm.c (arm_reg_parse): Check if reg is non-NULL.
1676
1677 2006-01-31 Paul Brook <paul@codesourcery.com>
1678 Richard Earnshaw <rearnsha@arm.com>
1679
1680 * config/tc-arm.c: Use arm_feature_set.
1681 (arm_ext_*, arm_arch_full, arm_arch_t2, arm_arch_none,
1682 arm_cext_iwmmxt, arm_cext_xscale, arm_cext_maverick, fpu_fpa_ext_v1,
1683 fpu_fpa_ext_v2, fpu_vfp_ext_v1xd, fpu_vfp_ext_v1, fpu_vfp_ext_v2):
1684 New variables.
1685 (insns): Use them.
1686 (md_atof, opcode_select, opcode_select, md_assemble, md_assemble,
1687 md_begin, arm_parse_extension, arm_parse_cpu, arm_parse_arch,
1688 arm_parse_fpu, arm_parse_float_abi, aeabi_set_public_attributes,
1689 s_arm_cpu, s_arm_arch, s_arm_fpu): Use macros for accessing CPU
1690 feature flags.
1691 (arm_legacy_option_table, arm_option_cpu_value_table): New types.
1692 (arm_opts): Move old cpu/arch options from here...
1693 (arm_legacy_opts): ... to here.
1694 (md_parse_option): Search arm_legacy_opts.
1695 (arm_cpus, arm_archs, arm_extensions, arm_fpus)
1696 (arm_float_abis, arm_eabis): Make const.
1697
1698 2006-01-25 Bob Wilson <bob.wilson@acm.org>
1699
1700 * config/tc-xtensa.c (md_apply_fix): Set value to zero for PLT relocs.
1701
1702 2006-01-21 Jie Zhang <jie.zhang@analog.com>
1703
1704 * config/bfin-parse.y (asm_1): Check value range for 16 bit immediate
1705 in load immediate intruction.
1706
1707 2006-01-21 Jie Zhang <jie.zhang@analog.com>
1708
1709 * config/bfin-parse.y (value_match): Use correct conversion
1710 specifications in template string for __FILE__ and __LINE__.
1711 (binary): Ditto.
1712 (unary): Ditto.
1713
1714 2006-01-18 Alexandre Oliva <aoliva@redhat.com>
1715
1716 Introduce TLS descriptors for i386 and x86_64.
1717 * config/tc-i386.c (tc_i386_fix_adjustable): Handle
1718 BFD_RELOC_386_TLS_GOTDESC, BFD_RELOC_386_TLS_DESC_CALL,
1719 BFD_RELOC_X86_64_GOTPC32_TLSDESC, BFD_RELOC_X86_64_TLSDESC_CALL.
1720 (optimize_disp): Emit fix up for BFD_RELOC_386_TLS_DESC_CALL and
1721 BFD_RELOC_X86_64_TLSDESC_CALL immediately, and clear the
1722 displacement bits.
1723 (build_modrm_byte): Set up zero modrm for TLS desc calls.
1724 (lex_got): Handle @tlsdesc and @tlscall.
1725 (md_apply_fix, tc_gen_reloc): Handle the new relocations.
1726
1727 2006-01-11 Nick Clifton <nickc@redhat.com>
1728
1729 Fixes for building on 64-bit hosts:
1730 * config/tc-avr.c (mod_index): New union to allow conversion
1731 between pointers and integers.
1732 (md_begin, avr_ldi_expression): Use it.
1733 * config/tc-i370.c (md_assemble): Add cast for argument to print
1734 statement.
1735 * config/tc-tic54x.c (subsym_substitute): Likewise.
1736 * config/tc-mn10200.c (md_assemble): Use a union to convert the
1737 opindex field of fr_cgen structure into a pointer so that it can
1738 be stored in a frag.
1739 * config/tc-mn10300.c (md_assemble): Likewise.
1740 * config/tc-frv.c (frv_debug_tomcat): Use %p to print pointer
1741 types.
1742 * config/tc-v850.c: Replace uses of (int) casts with correct
1743 types.
1744
1745 2006-01-09 H.J. Lu <hongjiu.lu@intel.com>
1746
1747 PR gas/2117
1748 * symbols.c (snapshot_symbol): Don't change a defined symbol.
1749
1750 2006-01-03 Hans-Peter Nilsson <hp@bitrange.com>
1751
1752 PR gas/2101
1753 * config/tc-mmix.c (mmix_handle_mmixal): Don't treat #[0-9][FB] as
1754 a local-label reference.
1755
1756 For older changes see ChangeLog-2005
1757 \f
1758 Local Variables:
1759 mode: change-log
1760 left-margin: 8
1761 fill-column: 74
1762 version-control: never
1763 End: