* config/tc-i386.c (md_apply_fix3): Add default case to switch.
[binutils-gdb.git] / gas / config / tc-i386.c
1 /* i386.c -- Assemble code for the Intel 80386
2 Copyright (C) 1989, 91, 92, 93, 94, 95, 96, 97, 98, 1999
3 Free Software Foundation.
4
5 This file is part of GAS, the GNU Assembler.
6
7 GAS is free software; you can redistribute it and/or modify
8 it under the terms of the GNU General Public License as published by
9 the Free Software Foundation; either version 2, or (at your option)
10 any later version.
11
12 GAS is distributed in the hope that it will be useful,
13 but WITHOUT ANY WARRANTY; without even the implied warranty of
14 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 GNU General Public License for more details.
16
17 You should have received a copy of the GNU General Public License
18 along with GAS; see the file COPYING. If not, write to the Free
19 Software Foundation, 59 Temple Place - Suite 330, Boston, MA
20 02111-1307, USA. */
21
22 /*
23 Intel 80386 machine specific gas.
24 Written by Eliot Dresselhaus (eliot@mgm.mit.edu).
25 Bugs & suggestions are completely welcome. This is free software.
26 Please help us make it better.
27 */
28
29 #include <ctype.h>
30
31 #include "as.h"
32 #include "subsegs.h"
33 #include "opcode/i386.h"
34
35 #ifndef TC_RELOC
36 #define TC_RELOC(X,Y) (Y)
37 #endif
38
39 #ifndef REGISTER_WARNINGS
40 #define REGISTER_WARNINGS 1
41 #endif
42
43 #ifndef SCALE1_WHEN_NO_INDEX
44 /* Specifying a scale factor besides 1 when there is no index is
45 futile. eg. `mov (%ebx,2),%al' does exactly the same as
46 `mov (%ebx),%al'. To slavishly follow what the programmer
47 specified, set SCALE1_WHEN_NO_INDEX to 0. */
48 #define SCALE1_WHEN_NO_INDEX 1
49 #endif
50
51 #define true 1
52 #define false 0
53
54 static unsigned int mode_from_disp_size PARAMS ((unsigned int));
55 static int fits_in_signed_byte PARAMS ((long));
56 static int fits_in_unsigned_byte PARAMS ((long));
57 static int fits_in_unsigned_word PARAMS ((long));
58 static int fits_in_signed_word PARAMS ((long));
59 static int smallest_imm_type PARAMS ((long));
60 static int add_prefix PARAMS ((unsigned int));
61 static void set_16bit_code_flag PARAMS ((int));
62 static void set_intel_syntax PARAMS ((int));
63
64 #ifdef BFD_ASSEMBLER
65 static bfd_reloc_code_real_type reloc
66 PARAMS ((int, int, bfd_reloc_code_real_type));
67 #endif
68
69 /* 'md_assemble ()' gathers together information and puts it into a
70 i386_insn. */
71
72 struct _i386_insn
73 {
74 /* TM holds the template for the insn were currently assembling. */
75 template tm;
76
77 /* SUFFIX holds the instruction mnemonic suffix if given.
78 (e.g. 'l' for 'movl') */
79 char suffix;
80
81 /* Operands are coded with OPERANDS, TYPES, DISPS, IMMS, and REGS. */
82
83 /* OPERANDS gives the number of given operands. */
84 unsigned int operands;
85
86 /* REG_OPERANDS, DISP_OPERANDS, MEM_OPERANDS, IMM_OPERANDS give the number
87 of given register, displacement, memory operands and immediate
88 operands. */
89 unsigned int reg_operands, disp_operands, mem_operands, imm_operands;
90
91 /* TYPES [i] is the type (see above #defines) which tells us how to
92 search through DISPS [i] & IMMS [i] & REGS [i] for the required
93 operand. */
94 unsigned int types[MAX_OPERANDS];
95
96 /* Displacements (if given) for each operand. */
97 expressionS *disps[MAX_OPERANDS];
98
99 /* Relocation type for operand */
100 #ifdef BFD_ASSEMBLER
101 enum bfd_reloc_code_real disp_reloc[MAX_OPERANDS];
102 #else
103 int disp_reloc[MAX_OPERANDS];
104 #endif
105
106 /* Immediate operands (if given) for each operand. */
107 expressionS *imms[MAX_OPERANDS];
108
109 /* Register operands (if given) for each operand. */
110 const reg_entry *regs[MAX_OPERANDS];
111
112 /* BASE_REG, INDEX_REG, and LOG2_SCALE_FACTOR are used to encode
113 the base index byte below. */
114 const reg_entry *base_reg;
115 const reg_entry *index_reg;
116 unsigned int log2_scale_factor;
117
118 /* SEG gives the seg_entries of this insn. They are zero unless
119 explicit segment overrides are given. */
120 const seg_entry *seg[2]; /* segments for memory operands (if given) */
121
122 /* PREFIX holds all the given prefix opcodes (usually null).
123 PREFIXES is the number of prefix opcodes. */
124 unsigned int prefixes;
125 unsigned char prefix[MAX_PREFIXES];
126
127 /* RM and SIB are the modrm byte and the sib byte where the
128 addressing modes of this insn are encoded. */
129
130 modrm_byte rm;
131 sib_byte sib;
132 };
133
134 typedef struct _i386_insn i386_insn;
135
136 /* List of chars besides those in app.c:symbol_chars that can start an
137 operand. Used to prevent the scrubber eating vital white-space. */
138 #ifdef LEX_AT
139 const char extra_symbol_chars[] = "*%-(@";
140 #else
141 const char extra_symbol_chars[] = "*%-(";
142 #endif
143
144 /* This array holds the chars that always start a comment. If the
145 pre-processor is disabled, these aren't very useful */
146 #if defined (TE_I386AIX) || ((defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)) && ! defined (TE_LINUX))
147 /* Putting '/' here makes it impossible to use the divide operator.
148 However, we need it for compatibility with SVR4 systems. */
149 const char comment_chars[] = "#/";
150 #define PREFIX_SEPARATOR '\\'
151 #else
152 const char comment_chars[] = "#";
153 #define PREFIX_SEPARATOR '/'
154 #endif
155
156 /* This array holds the chars that only start a comment at the beginning of
157 a line. If the line seems to have the form '# 123 filename'
158 .line and .file directives will appear in the pre-processed output */
159 /* Note that input_file.c hand checks for '#' at the beginning of the
160 first line of the input file. This is because the compiler outputs
161 #NO_APP at the beginning of its output. */
162 /* Also note that comments started like this one will always work if
163 '/' isn't otherwise defined. */
164 #if defined (TE_I386AIX) || ((defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)) && ! defined (TE_LINUX))
165 const char line_comment_chars[] = "";
166 #else
167 const char line_comment_chars[] = "/";
168 #endif
169
170 const char line_separator_chars[] = "";
171
172 /* Chars that can be used to separate mant from exp in floating point nums */
173 const char EXP_CHARS[] = "eE";
174
175 /* Chars that mean this number is a floating point constant */
176 /* As in 0f12.456 */
177 /* or 0d1.2345e12 */
178 const char FLT_CHARS[] = "fFdDxX";
179
180 /* tables for lexical analysis */
181 static char mnemonic_chars[256];
182 static char register_chars[256];
183 static char operand_chars[256];
184 static char identifier_chars[256];
185 static char digit_chars[256];
186
187 /* lexical macros */
188 #define is_mnemonic_char(x) (mnemonic_chars[(unsigned char) x])
189 #define is_operand_char(x) (operand_chars[(unsigned char) x])
190 #define is_register_char(x) (register_chars[(unsigned char) x])
191 #define is_space_char(x) ((x) == ' ')
192 #define is_identifier_char(x) (identifier_chars[(unsigned char) x])
193 #define is_digit_char(x) (digit_chars[(unsigned char) x])
194
195 /* put here all non-digit non-letter charcters that may occur in an operand */
196 static char operand_special_chars[] = "%$-+(,)*._~/<>|&^!:[@]";
197
198 /* md_assemble() always leaves the strings it's passed unaltered. To
199 effect this we maintain a stack of saved characters that we've smashed
200 with '\0's (indicating end of strings for various sub-fields of the
201 assembler instruction). */
202 static char save_stack[32];
203 static char *save_stack_p; /* stack pointer */
204 #define END_STRING_AND_SAVE(s) \
205 do { *save_stack_p++ = *(s); *(s) = '\0'; } while (0)
206 #define RESTORE_END_STRING(s) \
207 do { *(s) = *--save_stack_p; } while (0)
208
209 /* The instruction we're assembling. */
210 static i386_insn i;
211
212 /* Possible templates for current insn. */
213 static const templates *current_templates;
214
215 /* Per instruction expressionS buffers: 2 displacements & 2 immediate max. */
216 static expressionS disp_expressions[2], im_expressions[2];
217
218 static int this_operand; /* current operand we are working on */
219
220 static int flag_do_long_jump; /* FIXME what does this do? */
221
222 static int flag_16bit_code; /* 1 if we're writing 16-bit code, 0 if 32-bit */
223
224 static int intel_syntax = 0; /* 1 for intel syntax, 0 if att syntax */
225
226 static int allow_naked_reg = 0; /* 1 if register prefix % not required */
227
228 /* Interface to relax_segment.
229 There are 2 relax states for 386 jump insns: one for conditional &
230 one for unconditional jumps. This is because the these two types
231 of jumps add different sizes to frags when we're figuring out what
232 sort of jump to choose to reach a given label. */
233
234 /* types */
235 #define COND_JUMP 1 /* conditional jump */
236 #define UNCOND_JUMP 2 /* unconditional jump */
237 /* sizes */
238 #define CODE16 1
239 #define SMALL 0
240 #define SMALL16 (SMALL|CODE16)
241 #define BIG 2
242 #define BIG16 (BIG|CODE16)
243
244 #ifndef INLINE
245 #ifdef __GNUC__
246 #define INLINE __inline__
247 #else
248 #define INLINE
249 #endif
250 #endif
251
252 #define ENCODE_RELAX_STATE(type,size) \
253 ((relax_substateT)((type<<2) | (size)))
254 #define SIZE_FROM_RELAX_STATE(s) \
255 ( (((s) & 0x3) == BIG ? 4 : (((s) & 0x3) == BIG16 ? 2 : 1)) )
256
257 /* This table is used by relax_frag to promote short jumps to long
258 ones where necessary. SMALL (short) jumps may be promoted to BIG
259 (32 bit long) ones, and SMALL16 jumps to BIG16 (16 bit long). We
260 don't allow a short jump in a 32 bit code segment to be promoted to
261 a 16 bit offset jump because it's slower (requires data size
262 prefix), and doesn't work, unless the destination is in the bottom
263 64k of the code segment (The top 16 bits of eip are zeroed). */
264
265 const relax_typeS md_relax_table[] =
266 {
267 /* The fields are:
268 1) most positive reach of this state,
269 2) most negative reach of this state,
270 3) how many bytes this mode will add to the size of the current frag
271 4) which index into the table to try if we can't fit into this one.
272 */
273 {1, 1, 0, 0},
274 {1, 1, 0, 0},
275 {1, 1, 0, 0},
276 {1, 1, 0, 0},
277
278 {127 + 1, -128 + 1, 0, ENCODE_RELAX_STATE (COND_JUMP, BIG)},
279 {127 + 1, -128 + 1, 0, ENCODE_RELAX_STATE (COND_JUMP, BIG16)},
280 /* dword conditionals adds 4 bytes to frag:
281 1 extra opcode byte, 3 extra displacement bytes. */
282 {0, 0, 4, 0},
283 /* word conditionals add 2 bytes to frag:
284 1 extra opcode byte, 1 extra displacement byte. */
285 {0, 0, 2, 0},
286
287 {127 + 1, -128 + 1, 0, ENCODE_RELAX_STATE (UNCOND_JUMP, BIG)},
288 {127 + 1, -128 + 1, 0, ENCODE_RELAX_STATE (UNCOND_JUMP, BIG16)},
289 /* dword jmp adds 3 bytes to frag:
290 0 extra opcode bytes, 3 extra displacement bytes. */
291 {0, 0, 3, 0},
292 /* word jmp adds 1 byte to frag:
293 0 extra opcode bytes, 1 extra displacement byte. */
294 {0, 0, 1, 0}
295
296 };
297
298
299 void
300 i386_align_code (fragP, count)
301 fragS *fragP;
302 int count;
303 {
304 /* Various efficient no-op patterns for aligning code labels. */
305 /* Note: Don't try to assemble the instructions in the comments. */
306 /* 0L and 0w are not legal */
307 static const char f32_1[] =
308 {0x90}; /* nop */
309 static const char f32_2[] =
310 {0x89,0xf6}; /* movl %esi,%esi */
311 static const char f32_3[] =
312 {0x8d,0x76,0x00}; /* leal 0(%esi),%esi */
313 static const char f32_4[] =
314 {0x8d,0x74,0x26,0x00}; /* leal 0(%esi,1),%esi */
315 static const char f32_5[] =
316 {0x90, /* nop */
317 0x8d,0x74,0x26,0x00}; /* leal 0(%esi,1),%esi */
318 static const char f32_6[] =
319 {0x8d,0xb6,0x00,0x00,0x00,0x00}; /* leal 0L(%esi),%esi */
320 static const char f32_7[] =
321 {0x8d,0xb4,0x26,0x00,0x00,0x00,0x00}; /* leal 0L(%esi,1),%esi */
322 static const char f32_8[] =
323 {0x90, /* nop */
324 0x8d,0xb4,0x26,0x00,0x00,0x00,0x00}; /* leal 0L(%esi,1),%esi */
325 static const char f32_9[] =
326 {0x89,0xf6, /* movl %esi,%esi */
327 0x8d,0xbc,0x27,0x00,0x00,0x00,0x00}; /* leal 0L(%edi,1),%edi */
328 static const char f32_10[] =
329 {0x8d,0x76,0x00, /* leal 0(%esi),%esi */
330 0x8d,0xbc,0x27,0x00,0x00,0x00,0x00}; /* leal 0L(%edi,1),%edi */
331 static const char f32_11[] =
332 {0x8d,0x74,0x26,0x00, /* leal 0(%esi,1),%esi */
333 0x8d,0xbc,0x27,0x00,0x00,0x00,0x00}; /* leal 0L(%edi,1),%edi */
334 static const char f32_12[] =
335 {0x8d,0xb6,0x00,0x00,0x00,0x00, /* leal 0L(%esi),%esi */
336 0x8d,0xbf,0x00,0x00,0x00,0x00}; /* leal 0L(%edi),%edi */
337 static const char f32_13[] =
338 {0x8d,0xb6,0x00,0x00,0x00,0x00, /* leal 0L(%esi),%esi */
339 0x8d,0xbc,0x27,0x00,0x00,0x00,0x00}; /* leal 0L(%edi,1),%edi */
340 static const char f32_14[] =
341 {0x8d,0xb4,0x26,0x00,0x00,0x00,0x00, /* leal 0L(%esi,1),%esi */
342 0x8d,0xbc,0x27,0x00,0x00,0x00,0x00}; /* leal 0L(%edi,1),%edi */
343 static const char f32_15[] =
344 {0xeb,0x0d,0x90,0x90,0x90,0x90,0x90, /* jmp .+15; lotsa nops */
345 0x90,0x90,0x90,0x90,0x90,0x90,0x90,0x90};
346 static const char f16_4[] =
347 {0x8d,0xb4,0x00,0x00}; /* lea 0w(%si),%si */
348 static const char f16_5[] =
349 {0x90, /* nop */
350 0x8d,0xb4,0x00,0x00}; /* lea 0w(%si),%si */
351 static const char f16_6[] =
352 {0x89,0xf6, /* mov %si,%si */
353 0x8d,0xbd,0x00,0x00}; /* lea 0w(%di),%di */
354 static const char f16_7[] =
355 {0x8d,0x74,0x00, /* lea 0(%si),%si */
356 0x8d,0xbd,0x00,0x00}; /* lea 0w(%di),%di */
357 static const char f16_8[] =
358 {0x8d,0xb4,0x00,0x00, /* lea 0w(%si),%si */
359 0x8d,0xbd,0x00,0x00}; /* lea 0w(%di),%di */
360 static const char *const f32_patt[] = {
361 f32_1, f32_2, f32_3, f32_4, f32_5, f32_6, f32_7, f32_8,
362 f32_9, f32_10, f32_11, f32_12, f32_13, f32_14, f32_15
363 };
364 static const char *const f16_patt[] = {
365 f32_1, f32_2, f32_3, f16_4, f16_5, f16_6, f16_7, f16_8,
366 f32_15, f32_15, f32_15, f32_15, f32_15, f32_15, f32_15
367 };
368
369 if (count > 0 && count <= 15)
370 {
371 if (flag_16bit_code)
372 {
373 memcpy(fragP->fr_literal + fragP->fr_fix,
374 f16_patt[count - 1], count);
375 if (count > 8) /* adjust jump offset */
376 fragP->fr_literal[fragP->fr_fix + 1] = count - 2;
377 }
378 else
379 memcpy(fragP->fr_literal + fragP->fr_fix,
380 f32_patt[count - 1], count);
381 fragP->fr_var = count;
382 }
383 }
384
385 static char *output_invalid PARAMS ((int c));
386 static int i386_operand PARAMS ((char *operand_string));
387 static int i386_intel_operand PARAMS ((char *operand_string, int got_a_float));
388 static const reg_entry *parse_register PARAMS ((char *reg_string,
389 char **end_op));
390
391 #ifndef I386COFF
392 static void s_bss PARAMS ((int));
393 #endif
394
395 symbolS *GOT_symbol; /* Pre-defined "_GLOBAL_OFFSET_TABLE_" */
396
397 static INLINE unsigned int
398 mode_from_disp_size (t)
399 unsigned int t;
400 {
401 return (t & Disp8) ? 1 : (t & (Disp16|Disp32)) ? 2 : 0;
402 }
403
404 static INLINE int
405 fits_in_signed_byte (num)
406 long num;
407 {
408 return (num >= -128) && (num <= 127);
409 } /* fits_in_signed_byte() */
410
411 static INLINE int
412 fits_in_unsigned_byte (num)
413 long num;
414 {
415 return (num & 0xff) == num;
416 } /* fits_in_unsigned_byte() */
417
418 static INLINE int
419 fits_in_unsigned_word (num)
420 long num;
421 {
422 return (num & 0xffff) == num;
423 } /* fits_in_unsigned_word() */
424
425 static INLINE int
426 fits_in_signed_word (num)
427 long num;
428 {
429 return (-32768 <= num) && (num <= 32767);
430 } /* fits_in_signed_word() */
431
432 static int
433 smallest_imm_type (num)
434 long num;
435 {
436 #if 0
437 /* This code is disabled because all the Imm1 forms in the opcode table
438 are slower on the i486, and they're the versions with the implicitly
439 specified single-position displacement, which has another syntax if
440 you really want to use that form. If you really prefer to have the
441 one-byte-shorter Imm1 form despite these problems, re-enable this
442 code. */
443 if (num == 1)
444 return Imm1 | Imm8 | Imm8S | Imm16 | Imm32;
445 #endif
446 return (fits_in_signed_byte (num)
447 ? (Imm8S | Imm8 | Imm16 | Imm32)
448 : fits_in_unsigned_byte (num)
449 ? (Imm8 | Imm16 | Imm32)
450 : (fits_in_signed_word (num) || fits_in_unsigned_word (num))
451 ? (Imm16 | Imm32)
452 : (Imm32));
453 } /* smallest_imm_type() */
454
455 /* Returns 0 if attempting to add a prefix where one from the same
456 class already exists, 1 if non rep/repne added, 2 if rep/repne
457 added. */
458 static int
459 add_prefix (prefix)
460 unsigned int prefix;
461 {
462 int ret = 1;
463 int q;
464
465 switch (prefix)
466 {
467 default:
468 abort ();
469
470 case CS_PREFIX_OPCODE:
471 case DS_PREFIX_OPCODE:
472 case ES_PREFIX_OPCODE:
473 case FS_PREFIX_OPCODE:
474 case GS_PREFIX_OPCODE:
475 case SS_PREFIX_OPCODE:
476 q = SEG_PREFIX;
477 break;
478
479 case REPNE_PREFIX_OPCODE:
480 case REPE_PREFIX_OPCODE:
481 ret = 2;
482 /* fall thru */
483 case LOCK_PREFIX_OPCODE:
484 q = LOCKREP_PREFIX;
485 break;
486
487 case FWAIT_OPCODE:
488 q = WAIT_PREFIX;
489 break;
490
491 case ADDR_PREFIX_OPCODE:
492 q = ADDR_PREFIX;
493 break;
494
495 case DATA_PREFIX_OPCODE:
496 q = DATA_PREFIX;
497 break;
498 }
499
500 if (i.prefix[q])
501 {
502 as_bad (_("same type of prefix used twice"));
503 return 0;
504 }
505
506 i.prefixes += 1;
507 i.prefix[q] = prefix;
508 return ret;
509 }
510
511 static void
512 set_16bit_code_flag (new_16bit_code_flag)
513 int new_16bit_code_flag;
514 {
515 flag_16bit_code = new_16bit_code_flag;
516 }
517
518 static void
519 set_intel_syntax (syntax_flag)
520 int syntax_flag;
521 {
522 /* Find out if register prefixing is specified. */
523 int ask_naked_reg = 0;
524
525 SKIP_WHITESPACE ();
526 if (! is_end_of_line[(unsigned char) *input_line_pointer])
527 {
528 char *string = input_line_pointer;
529 int e = get_symbol_end ();
530
531 if (strcmp(string, "prefix") == 0)
532 ask_naked_reg = 1;
533 else if (strcmp(string, "noprefix") == 0)
534 ask_naked_reg = -1;
535 else
536 as_bad (_("Bad argument to syntax directive."));
537 *input_line_pointer = e;
538 }
539 demand_empty_rest_of_line ();
540
541 intel_syntax = syntax_flag;
542
543 if (ask_naked_reg == 0)
544 {
545 #ifdef BFD_ASSEMBLER
546 allow_naked_reg = (intel_syntax
547 && (bfd_get_symbol_leading_char (stdoutput) != '\0'));
548 #else
549 allow_naked_reg = 0; /* conservative default */
550 #endif
551 }
552 else
553 allow_naked_reg = (ask_naked_reg < 0);
554 }
555
556 const pseudo_typeS md_pseudo_table[] =
557 {
558 #ifndef I386COFF
559 {"bss", s_bss, 0},
560 #endif
561 #if !defined(OBJ_AOUT) && !defined(USE_ALIGN_PTWO)
562 {"align", s_align_bytes, 0},
563 #else
564 {"align", s_align_ptwo, 0},
565 #endif
566 {"ffloat", float_cons, 'f'},
567 {"dfloat", float_cons, 'd'},
568 {"tfloat", float_cons, 'x'},
569 {"value", cons, 2},
570 {"noopt", s_ignore, 0},
571 {"optim", s_ignore, 0},
572 {"code16", set_16bit_code_flag, 1},
573 {"code32", set_16bit_code_flag, 0},
574 {"intel_syntax", set_intel_syntax, 1},
575 {"att_syntax", set_intel_syntax, 0},
576 {0, 0, 0}
577 };
578
579 /* for interface with expression () */
580 extern char *input_line_pointer;
581
582 /* hash table for instruction mnemonic lookup */
583 static struct hash_control *op_hash;
584 /* hash table for register lookup */
585 static struct hash_control *reg_hash;
586 \f
587
588 void
589 md_begin ()
590 {
591 const char *hash_err;
592
593 /* initialize op_hash hash table */
594 op_hash = hash_new ();
595
596 {
597 register const template *optab;
598 register templates *core_optab;
599
600 optab = i386_optab; /* setup for loop */
601 core_optab = (templates *) xmalloc (sizeof (templates));
602 core_optab->start = optab;
603
604 while (1)
605 {
606 ++optab;
607 if (optab->name == NULL
608 || strcmp (optab->name, (optab - 1)->name) != 0)
609 {
610 /* different name --> ship out current template list;
611 add to hash table; & begin anew */
612 core_optab->end = optab;
613 hash_err = hash_insert (op_hash,
614 (optab - 1)->name,
615 (PTR) core_optab);
616 if (hash_err)
617 {
618 hash_error:
619 as_fatal (_("Internal Error: Can't hash %s: %s"),
620 (optab - 1)->name,
621 hash_err);
622 }
623 if (optab->name == NULL)
624 break;
625 core_optab = (templates *) xmalloc (sizeof (templates));
626 core_optab->start = optab;
627 }
628 }
629 }
630
631 /* initialize reg_hash hash table */
632 reg_hash = hash_new ();
633 {
634 register const reg_entry *regtab;
635
636 for (regtab = i386_regtab;
637 regtab < i386_regtab + sizeof (i386_regtab) / sizeof (i386_regtab[0]);
638 regtab++)
639 {
640 hash_err = hash_insert (reg_hash, regtab->reg_name, (PTR) regtab);
641 if (hash_err)
642 goto hash_error;
643 }
644 }
645
646 /* fill in lexical tables: mnemonic_chars, operand_chars. */
647 {
648 register int c;
649 register char *p;
650
651 for (c = 0; c < 256; c++)
652 {
653 if (isdigit (c))
654 {
655 digit_chars[c] = c;
656 mnemonic_chars[c] = c;
657 register_chars[c] = c;
658 operand_chars[c] = c;
659 }
660 else if (islower (c))
661 {
662 mnemonic_chars[c] = c;
663 register_chars[c] = c;
664 operand_chars[c] = c;
665 }
666 else if (isupper (c))
667 {
668 mnemonic_chars[c] = tolower (c);
669 register_chars[c] = mnemonic_chars[c];
670 operand_chars[c] = c;
671 }
672
673 if (isalpha (c) || isdigit (c))
674 identifier_chars[c] = c;
675 else if (c >= 128)
676 {
677 identifier_chars[c] = c;
678 operand_chars[c] = c;
679 }
680 }
681
682 #ifdef LEX_AT
683 identifier_chars['@'] = '@';
684 #endif
685 register_chars[')'] = ')';
686 register_chars['('] = '(';
687 digit_chars['-'] = '-';
688 identifier_chars['_'] = '_';
689 identifier_chars['.'] = '.';
690
691 for (p = operand_special_chars; *p != '\0'; p++)
692 operand_chars[(unsigned char) *p] = *p;
693 }
694
695 #if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
696 if (OUTPUT_FLAVOR == bfd_target_elf_flavour)
697 {
698 record_alignment (text_section, 2);
699 record_alignment (data_section, 2);
700 record_alignment (bss_section, 2);
701 }
702 #endif
703 }
704
705 void
706 i386_print_statistics (file)
707 FILE *file;
708 {
709 hash_print_statistics (file, "i386 opcode", op_hash);
710 hash_print_statistics (file, "i386 register", reg_hash);
711 }
712 \f
713
714 #ifdef DEBUG386
715
716 /* debugging routines for md_assemble */
717 static void pi PARAMS ((char *, i386_insn *));
718 static void pte PARAMS ((template *));
719 static void pt PARAMS ((unsigned int));
720 static void pe PARAMS ((expressionS *));
721 static void ps PARAMS ((symbolS *));
722
723 static void
724 pi (line, x)
725 char *line;
726 i386_insn *x;
727 {
728 register template *p;
729 int i;
730
731 fprintf (stdout, "%s: template ", line);
732 pte (&x->tm);
733 fprintf (stdout, " modrm: mode %x reg %x reg/mem %x",
734 x->rm.mode, x->rm.reg, x->rm.regmem);
735 fprintf (stdout, " base %x index %x scale %x\n",
736 x->bi.base, x->bi.index, x->bi.scale);
737 for (i = 0; i < x->operands; i++)
738 {
739 fprintf (stdout, " #%d: ", i + 1);
740 pt (x->types[i]);
741 fprintf (stdout, "\n");
742 if (x->types[i]
743 & (Reg | SReg2 | SReg3 | Control | Debug | Test | RegMMX | RegXMM))
744 fprintf (stdout, "%s\n", x->regs[i]->reg_name);
745 if (x->types[i] & Imm)
746 pe (x->imms[i]);
747 if (x->types[i] & Disp)
748 pe (x->disps[i]);
749 }
750 }
751
752 static void
753 pte (t)
754 template *t;
755 {
756 int i;
757 fprintf (stdout, " %d operands ", t->operands);
758 fprintf (stdout, "opcode %x ",
759 t->base_opcode);
760 if (t->extension_opcode != None)
761 fprintf (stdout, "ext %x ", t->extension_opcode);
762 if (t->opcode_modifier & D)
763 fprintf (stdout, "D");
764 if (t->opcode_modifier & W)
765 fprintf (stdout, "W");
766 fprintf (stdout, "\n");
767 for (i = 0; i < t->operands; i++)
768 {
769 fprintf (stdout, " #%d type ", i + 1);
770 pt (t->operand_types[i]);
771 fprintf (stdout, "\n");
772 }
773 }
774
775 static void
776 pe (e)
777 expressionS *e;
778 {
779 fprintf (stdout, " operation %d\n", e->X_op);
780 fprintf (stdout, " add_number %d (%x)\n",
781 e->X_add_number, e->X_add_number);
782 if (e->X_add_symbol)
783 {
784 fprintf (stdout, " add_symbol ");
785 ps (e->X_add_symbol);
786 fprintf (stdout, "\n");
787 }
788 if (e->X_op_symbol)
789 {
790 fprintf (stdout, " op_symbol ");
791 ps (e->X_op_symbol);
792 fprintf (stdout, "\n");
793 }
794 }
795
796 static void
797 ps (s)
798 symbolS *s;
799 {
800 fprintf (stdout, "%s type %s%s",
801 S_GET_NAME (s),
802 S_IS_EXTERNAL (s) ? "EXTERNAL " : "",
803 segment_name (S_GET_SEGMENT (s)));
804 }
805
806 struct type_name
807 {
808 unsigned int mask;
809 char *tname;
810 }
811
812 type_names[] =
813 {
814 { Reg8, "r8" },
815 { Reg16, "r16" },
816 { Reg32, "r32" },
817 { Imm8, "i8" },
818 { Imm8S, "i8s" },
819 { Imm16, "i16" },
820 { Imm32, "i32" },
821 { Imm1, "i1" },
822 { BaseIndex, "BaseIndex" },
823 { Disp8, "d8" },
824 { Disp16, "d16" },
825 { Disp32, "d32" },
826 { InOutPortReg, "InOutPortReg" },
827 { ShiftCount, "ShiftCount" },
828 { Control, "control reg" },
829 { Test, "test reg" },
830 { Debug, "debug reg" },
831 { FloatReg, "FReg" },
832 { FloatAcc, "FAcc" },
833 { SReg2, "SReg2" },
834 { SReg3, "SReg3" },
835 { Acc, "Acc" },
836 { JumpAbsolute, "Jump Absolute" },
837 { RegMMX, "rMMX" },
838 { RegXMM, "rXMM" },
839 { EsSeg, "es" },
840 { 0, "" }
841 };
842
843 static void
844 pt (t)
845 unsigned int t;
846 {
847 register struct type_name *ty;
848
849 if (t == Unknown)
850 {
851 fprintf (stdout, _("Unknown"));
852 }
853 else
854 {
855 for (ty = type_names; ty->mask; ty++)
856 if (t & ty->mask)
857 fprintf (stdout, "%s, ", ty->tname);
858 }
859 fflush (stdout);
860 }
861
862 #endif /* DEBUG386 */
863 \f
864 int
865 tc_i386_force_relocation (fixp)
866 struct fix *fixp;
867 {
868 #ifdef BFD_ASSEMBLER
869 if (fixp->fx_r_type == BFD_RELOC_VTABLE_INHERIT
870 || fixp->fx_r_type == BFD_RELOC_VTABLE_ENTRY)
871 return 1;
872 return 0;
873 #else
874 /* For COFF */
875 return fixp->fx_r_type==7;
876 #endif
877 }
878
879 #ifdef BFD_ASSEMBLER
880 static bfd_reloc_code_real_type reloc
881 PARAMS ((int, int, bfd_reloc_code_real_type));
882
883 static bfd_reloc_code_real_type
884 reloc (size, pcrel, other)
885 int size;
886 int pcrel;
887 bfd_reloc_code_real_type other;
888 {
889 if (other != NO_RELOC) return other;
890
891 if (pcrel)
892 {
893 switch (size)
894 {
895 case 1: return BFD_RELOC_8_PCREL;
896 case 2: return BFD_RELOC_16_PCREL;
897 case 4: return BFD_RELOC_32_PCREL;
898 }
899 as_bad (_("Can not do %d byte pc-relative relocation"), size);
900 }
901 else
902 {
903 switch (size)
904 {
905 case 1: return BFD_RELOC_8;
906 case 2: return BFD_RELOC_16;
907 case 4: return BFD_RELOC_32;
908 }
909 as_bad (_("Can not do %d byte relocation"), size);
910 }
911
912 return BFD_RELOC_NONE;
913 }
914
915 /*
916 * Here we decide which fixups can be adjusted to make them relative to
917 * the beginning of the section instead of the symbol. Basically we need
918 * to make sure that the dynamic relocations are done correctly, so in
919 * some cases we force the original symbol to be used.
920 */
921 int
922 tc_i386_fix_adjustable(fixP)
923 fixS * fixP;
924 {
925 #ifdef OBJ_ELF
926 /* Prevent all adjustments to global symbols. */
927 if (S_IS_EXTERN (fixP->fx_addsy))
928 return 0;
929 if (S_IS_WEAK (fixP->fx_addsy))
930 return 0;
931 #endif
932 /* adjust_reloc_syms doesn't know about the GOT */
933 if (fixP->fx_r_type == BFD_RELOC_386_GOTOFF
934 || fixP->fx_r_type == BFD_RELOC_386_PLT32
935 || fixP->fx_r_type == BFD_RELOC_386_GOT32
936 || fixP->fx_r_type == BFD_RELOC_VTABLE_INHERIT
937 || fixP->fx_r_type == BFD_RELOC_VTABLE_ENTRY)
938 return 0;
939 return 1;
940 }
941 #else
942 #define reloc(SIZE,PCREL,OTHER) 0
943 #define BFD_RELOC_16 0
944 #define BFD_RELOC_32 0
945 #define BFD_RELOC_16_PCREL 0
946 #define BFD_RELOC_32_PCREL 0
947 #define BFD_RELOC_386_PLT32 0
948 #define BFD_RELOC_386_GOT32 0
949 #define BFD_RELOC_386_GOTOFF 0
950 #endif
951
952 int
953 intel_float_operand (mnemonic)
954 char *mnemonic;
955 {
956 if (mnemonic[0] == 'f' && mnemonic[1] =='i')
957 return 0;
958
959 if (mnemonic[0] == 'f')
960 return 1;
961
962 return 0;
963 }
964
965 /* This is the guts of the machine-dependent assembler. LINE points to a
966 machine dependent instruction. This function is supposed to emit
967 the frags/bytes it assembles to. */
968
969 void
970 md_assemble (line)
971 char *line;
972 {
973 /* Points to template once we've found it. */
974 const template *t;
975
976 /* Count the size of the instruction generated. */
977 int insn_size = 0;
978
979 int j;
980
981 char mnemonic[MAX_MNEM_SIZE];
982
983 /* Initialize globals. */
984 memset (&i, '\0', sizeof (i));
985 for (j = 0; j < MAX_OPERANDS; j++)
986 i.disp_reloc[j] = NO_RELOC;
987 memset (disp_expressions, '\0', sizeof (disp_expressions));
988 memset (im_expressions, '\0', sizeof (im_expressions));
989 save_stack_p = save_stack; /* reset stack pointer */
990
991 /* First parse an instruction mnemonic & call i386_operand for the operands.
992 We assume that the scrubber has arranged it so that line[0] is the valid
993 start of a (possibly prefixed) mnemonic. */
994 {
995 char *l = line;
996 char *token_start = l;
997 char *mnem_p;
998
999 /* Non-zero if we found a prefix only acceptable with string insns. */
1000 const char *expecting_string_instruction = NULL;
1001
1002 while (1)
1003 {
1004 mnem_p = mnemonic;
1005 while ((*mnem_p = mnemonic_chars[(unsigned char) *l]) != 0)
1006 {
1007 mnem_p++;
1008 if (mnem_p >= mnemonic + sizeof (mnemonic))
1009 {
1010 as_bad (_("no such 386 instruction: `%s'"), token_start);
1011 return;
1012 }
1013 l++;
1014 }
1015 if (!is_space_char (*l)
1016 && *l != END_OF_INSN
1017 && *l != PREFIX_SEPARATOR)
1018 {
1019 as_bad (_("invalid character %s in mnemonic"),
1020 output_invalid (*l));
1021 return;
1022 }
1023 if (token_start == l)
1024 {
1025 if (*l == PREFIX_SEPARATOR)
1026 as_bad (_("expecting prefix; got nothing"));
1027 else
1028 as_bad (_("expecting mnemonic; got nothing"));
1029 return;
1030 }
1031
1032 /* Look up instruction (or prefix) via hash table. */
1033 current_templates = hash_find (op_hash, mnemonic);
1034
1035 if (*l != END_OF_INSN
1036 && (! is_space_char (*l) || l[1] != END_OF_INSN)
1037 && current_templates
1038 && (current_templates->start->opcode_modifier & IsPrefix))
1039 {
1040 /* If we are in 16-bit mode, do not allow addr16 or data16.
1041 Similarly, in 32-bit mode, do not allow addr32 or data32. */
1042 if ((current_templates->start->opcode_modifier & (Size16 | Size32))
1043 && (((current_templates->start->opcode_modifier & Size32) != 0)
1044 ^ flag_16bit_code))
1045 {
1046 as_bad (_("redundant %s prefix"),
1047 current_templates->start->name);
1048 return;
1049 }
1050 /* Add prefix, checking for repeated prefixes. */
1051 switch (add_prefix (current_templates->start->base_opcode))
1052 {
1053 case 0:
1054 return;
1055 case 2:
1056 expecting_string_instruction =
1057 current_templates->start->name;
1058 break;
1059 }
1060 /* Skip past PREFIX_SEPARATOR and reset token_start. */
1061 token_start = ++l;
1062 }
1063 else
1064 break;
1065 }
1066
1067 if (!current_templates)
1068 {
1069 /* See if we can get a match by trimming off a suffix. */
1070 switch (mnem_p[-1])
1071 {
1072 case DWORD_MNEM_SUFFIX:
1073 case WORD_MNEM_SUFFIX:
1074 case BYTE_MNEM_SUFFIX:
1075 case SHORT_MNEM_SUFFIX:
1076 #if LONG_MNEM_SUFFIX != DWORD_MNEM_SUFFIX
1077 case LONG_MNEM_SUFFIX:
1078 #endif
1079 i.suffix = mnem_p[-1];
1080 mnem_p[-1] = '\0';
1081 current_templates = hash_find (op_hash, mnemonic);
1082 break;
1083
1084 /* Intel Syntax */
1085 case INTEL_DWORD_MNEM_SUFFIX:
1086 if (intel_syntax)
1087 {
1088 i.suffix = mnem_p[-1];
1089 mnem_p[-1] = '\0';
1090 current_templates = hash_find (op_hash, mnemonic);
1091 break;
1092 }
1093 }
1094 if (!current_templates)
1095 {
1096 as_bad (_("no such 386 instruction: `%s'"), token_start);
1097 return;
1098 }
1099 }
1100
1101 /* check for rep/repne without a string instruction */
1102 if (expecting_string_instruction
1103 && !(current_templates->start->opcode_modifier & IsString))
1104 {
1105 as_bad (_("expecting string instruction after `%s'"),
1106 expecting_string_instruction);
1107 return;
1108 }
1109
1110 /* There may be operands to parse. */
1111 if (*l != END_OF_INSN)
1112 {
1113 /* parse operands */
1114
1115 /* 1 if operand is pending after ','. */
1116 unsigned int expecting_operand = 0;
1117
1118 /* Non-zero if operand parens not balanced. */
1119 unsigned int paren_not_balanced;
1120
1121 do
1122 {
1123 /* skip optional white space before operand */
1124 if (is_space_char (*l))
1125 ++l;
1126 if (!is_operand_char (*l) && *l != END_OF_INSN)
1127 {
1128 as_bad (_("invalid character %s before operand %d"),
1129 output_invalid (*l),
1130 i.operands + 1);
1131 return;
1132 }
1133 token_start = l; /* after white space */
1134 paren_not_balanced = 0;
1135 while (paren_not_balanced || *l != ',')
1136 {
1137 if (*l == END_OF_INSN)
1138 {
1139 if (paren_not_balanced)
1140 {
1141 if (!intel_syntax)
1142 as_bad (_("unbalanced parenthesis in operand %d."),
1143 i.operands + 1);
1144 else
1145 as_bad (_("unbalanced brackets in operand %d."),
1146 i.operands + 1);
1147 return;
1148 }
1149 else
1150 break; /* we are done */
1151 }
1152 else if (!is_operand_char (*l) && !is_space_char (*l))
1153 {
1154 as_bad (_("invalid character %s in operand %d"),
1155 output_invalid (*l),
1156 i.operands + 1);
1157 return;
1158 }
1159 if (!intel_syntax)
1160 {
1161 if (*l == '(')
1162 ++paren_not_balanced;
1163 if (*l == ')')
1164 --paren_not_balanced;
1165 }
1166 else
1167 {
1168 if (*l == '[')
1169 ++paren_not_balanced;
1170 if (*l == ']')
1171 --paren_not_balanced;
1172 }
1173 l++;
1174 }
1175 if (l != token_start)
1176 { /* yes, we've read in another operand */
1177 unsigned int operand_ok;
1178 this_operand = i.operands++;
1179 if (i.operands > MAX_OPERANDS)
1180 {
1181 as_bad (_("spurious operands; (%d operands/instruction max)"),
1182 MAX_OPERANDS);
1183 return;
1184 }
1185 /* now parse operand adding info to 'i' as we go along */
1186 END_STRING_AND_SAVE (l);
1187
1188 if (intel_syntax)
1189 operand_ok = i386_intel_operand (token_start, intel_float_operand (mnemonic));
1190 else
1191 operand_ok = i386_operand (token_start);
1192
1193 RESTORE_END_STRING (l); /* restore old contents */
1194 if (!operand_ok)
1195 return;
1196 }
1197 else
1198 {
1199 if (expecting_operand)
1200 {
1201 expecting_operand_after_comma:
1202 as_bad (_("expecting operand after ','; got nothing"));
1203 return;
1204 }
1205 if (*l == ',')
1206 {
1207 as_bad (_("expecting operand before ','; got nothing"));
1208 return;
1209 }
1210 }
1211
1212 /* now *l must be either ',' or END_OF_INSN */
1213 if (*l == ',')
1214 {
1215 if (*++l == END_OF_INSN)
1216 { /* just skip it, if it's \n complain */
1217 goto expecting_operand_after_comma;
1218 }
1219 expecting_operand = 1;
1220 }
1221 }
1222 while (*l != END_OF_INSN); /* until we get end of insn */
1223 }
1224 }
1225
1226 /* Now we've parsed the mnemonic into a set of templates, and have the
1227 operands at hand.
1228
1229 Next, we find a template that matches the given insn,
1230 making sure the overlap of the given operands types is consistent
1231 with the template operand types. */
1232
1233 #define MATCH(overlap, given, template) \
1234 ((overlap) \
1235 && ((given) & BaseIndex) == ((overlap) & BaseIndex) \
1236 && ((given) & JumpAbsolute) == ((template) & JumpAbsolute))
1237
1238 /* If given types r0 and r1 are registers they must be of the same type
1239 unless the expected operand type register overlap is null.
1240 Note that Acc in a template matches every size of reg. */
1241 #define CONSISTENT_REGISTER_MATCH(m0, g0, t0, m1, g1, t1) \
1242 ( ((g0) & Reg) == 0 || ((g1) & Reg) == 0 || \
1243 ((g0) & Reg) == ((g1) & Reg) || \
1244 ((((m0) & Acc) ? Reg : (t0)) & (((m1) & Acc) ? Reg : (t1)) & Reg) == 0 )
1245
1246 {
1247 register unsigned int overlap0, overlap1;
1248 expressionS *exp;
1249 unsigned int overlap2;
1250 unsigned int found_reverse_match;
1251 int suffix_check;
1252
1253 /* All intel opcodes have reversed operands except for BOUND and ENTER */
1254 if (intel_syntax
1255 && (strcmp (mnemonic, "enter") != 0)
1256 && (strcmp (mnemonic, "bound") != 0)
1257 && (strncmp (mnemonic, "fsub", 4) !=0)
1258 && (strncmp (mnemonic, "fdiv", 4) !=0))
1259 {
1260 const reg_entry *temp_reg;
1261 expressionS *temp_disp;
1262 expressionS *temp_imm;
1263 unsigned int temp_type;
1264 int xchg1, xchg2;
1265
1266 if (i.operands == 2)
1267 {
1268 xchg1 = 0;
1269 xchg2 = 1;
1270 }
1271 else if (i.operands == 3)
1272 {
1273 xchg1 = 0;
1274 xchg2 = 2;
1275 }
1276
1277 if (i.operands > 1)
1278 {
1279 temp_type = i.types[xchg2];
1280 if (temp_type & (Reg | FloatReg))
1281 temp_reg = i.regs[xchg2];
1282 else if (temp_type & Imm)
1283 temp_imm = i.imms[xchg2];
1284 else if (temp_type & Disp)
1285 temp_disp = i.disps[xchg2];
1286
1287 i.types[xchg2] = i.types[xchg1];
1288
1289 if (i.types[xchg1] & (Reg | FloatReg))
1290 {
1291 i.regs[xchg2] = i.regs[xchg1];
1292 i.regs[xchg1] = NULL;
1293 }
1294 else if (i.types[xchg2] & Imm)
1295 {
1296 i.imms[xchg2] = i.imms[xchg1];
1297 i.imms[xchg1] = NULL;
1298 }
1299 else if (i.types[xchg2] & Disp)
1300 {
1301 i.disps[xchg2] = i.disps[xchg1];
1302 i.disps[xchg1] = NULL;
1303 }
1304
1305 if (temp_type & (Reg | FloatReg))
1306 {
1307 i.regs[xchg1] = temp_reg;
1308 if (! (i.types[xchg1] & (Reg | FloatReg)))
1309 i.regs[xchg2] = NULL;
1310 }
1311 else if (temp_type & Imm)
1312 {
1313 i.imms[xchg1] = temp_imm;
1314 if (! (i.types[xchg1] & Imm))
1315 i.imms[xchg2] = NULL;
1316 }
1317 else if (temp_type & Disp)
1318 {
1319 i.disps[xchg1] = temp_disp;
1320 if (! (i.types[xchg1] & Disp))
1321 i.disps[xchg2] = NULL;
1322 }
1323
1324 i.types[xchg1] = temp_type;
1325 }
1326 if (!strcmp(mnemonic,"jmp")
1327 || !strcmp (mnemonic, "call"))
1328 if ((i.types[0] & Reg) || i.types[0] & BaseIndex)
1329 i.types[0] |= JumpAbsolute;
1330
1331 }
1332 overlap0 = 0;
1333 overlap1 = 0;
1334 overlap2 = 0;
1335 found_reverse_match = 0;
1336 suffix_check = (i.suffix == BYTE_MNEM_SUFFIX
1337 ? No_bSuf
1338 : (i.suffix == WORD_MNEM_SUFFIX
1339 ? No_wSuf
1340 : (i.suffix == SHORT_MNEM_SUFFIX
1341 ? No_sSuf
1342 : (i.suffix == LONG_MNEM_SUFFIX
1343 ? No_lSuf
1344 : (i.suffix == INTEL_DWORD_MNEM_SUFFIX
1345 ? No_dSuf
1346 : (i.suffix == LONG_DOUBLE_MNEM_SUFFIX ? No_xSuf : 0))))));
1347
1348 for (t = current_templates->start;
1349 t < current_templates->end;
1350 t++)
1351 {
1352 /* Must have right number of operands. */
1353 if (i.operands != t->operands)
1354 continue;
1355
1356 /* For some opcodes, don't check the suffix */
1357 if (intel_syntax)
1358 {
1359 if (strcmp (t->name, "fnstcw")
1360 && strcmp (t->name, "fldcw")
1361 && (t->opcode_modifier & suffix_check))
1362 continue;
1363 }
1364 /* Must not have disallowed suffix. */
1365 else if ((t->opcode_modifier & suffix_check))
1366 continue;
1367
1368 else if (!t->operands)
1369 break; /* 0 operands always matches */
1370
1371 overlap0 = i.types[0] & t->operand_types[0];
1372 switch (t->operands)
1373 {
1374 case 1:
1375 if (!MATCH (overlap0, i.types[0], t->operand_types[0]))
1376 continue;
1377 break;
1378 case 2:
1379 case 3:
1380 overlap1 = i.types[1] & t->operand_types[1];
1381 if (!MATCH (overlap0, i.types[0], t->operand_types[0])
1382 || !MATCH (overlap1, i.types[1], t->operand_types[1])
1383 || !CONSISTENT_REGISTER_MATCH (overlap0, i.types[0],
1384 t->operand_types[0],
1385 overlap1, i.types[1],
1386 t->operand_types[1]))
1387 {
1388
1389 /* check if other direction is valid ... */
1390 if ((t->opcode_modifier & (D|FloatD)) == 0)
1391 continue;
1392
1393 /* try reversing direction of operands */
1394 overlap0 = i.types[0] & t->operand_types[1];
1395 overlap1 = i.types[1] & t->operand_types[0];
1396 if (!MATCH (overlap0, i.types[0], t->operand_types[1])
1397 || !MATCH (overlap1, i.types[1], t->operand_types[0])
1398 || !CONSISTENT_REGISTER_MATCH (overlap0, i.types[0],
1399 t->operand_types[1],
1400 overlap1, i.types[1],
1401 t->operand_types[0]))
1402 {
1403 /* does not match either direction */
1404 continue;
1405 }
1406 /* found_reverse_match holds which of D or FloatDR
1407 we've found. */
1408 found_reverse_match = t->opcode_modifier & (D|FloatDR);
1409 break;
1410 }
1411 /* found a forward 2 operand match here */
1412 if (t->operands == 3)
1413 {
1414 /* Here we make use of the fact that there are no
1415 reverse match 3 operand instructions, and all 3
1416 operand instructions only need to be checked for
1417 register consistency between operands 2 and 3. */
1418 overlap2 = i.types[2] & t->operand_types[2];
1419 if (!MATCH (overlap2, i.types[2], t->operand_types[2])
1420 || !CONSISTENT_REGISTER_MATCH (overlap1, i.types[1],
1421 t->operand_types[1],
1422 overlap2, i.types[2],
1423 t->operand_types[2]))
1424
1425 continue;
1426 }
1427 /* found either forward/reverse 2 or 3 operand match here:
1428 slip through to break */
1429 }
1430 break; /* we've found a match; break out of loop */
1431 } /* for (t = ... */
1432 if (t == current_templates->end)
1433 { /* we found no match */
1434 as_bad (_("suffix or operands invalid for `%s'"),
1435 current_templates->start->name);
1436 return;
1437 }
1438
1439 if ((t->opcode_modifier & (IsPrefix|IgnoreSize)) == (IsPrefix|IgnoreSize))
1440 {
1441 /* Warn them that a data or address size prefix doesn't affect
1442 assembly of the next line of code. */
1443 as_warn (_("stand-alone `%s' prefix"), t->name);
1444 }
1445
1446 /* Copy the template we found. */
1447 i.tm = *t;
1448 if (found_reverse_match)
1449 {
1450 i.tm.operand_types[0] = t->operand_types[1];
1451 i.tm.operand_types[1] = t->operand_types[0];
1452 }
1453
1454
1455 if (i.tm.opcode_modifier & FWait)
1456 if (! add_prefix (FWAIT_OPCODE))
1457 return;
1458
1459 /* Check string instruction segment overrides */
1460 if ((i.tm.opcode_modifier & IsString) != 0 && i.mem_operands != 0)
1461 {
1462 int mem_op = (i.types[0] & AnyMem) ? 0 : 1;
1463 if ((i.tm.operand_types[mem_op] & EsSeg) != 0)
1464 {
1465 if (i.seg[0] != NULL && i.seg[0] != &es)
1466 {
1467 as_bad (_("`%s' operand %d must use `%%es' segment"),
1468 i.tm.name,
1469 mem_op + 1);
1470 return;
1471 }
1472 /* There's only ever one segment override allowed per instruction.
1473 This instruction possibly has a legal segment override on the
1474 second operand, so copy the segment to where non-string
1475 instructions store it, allowing common code. */
1476 i.seg[0] = i.seg[1];
1477 }
1478 else if ((i.tm.operand_types[mem_op + 1] & EsSeg) != 0)
1479 {
1480 if (i.seg[1] != NULL && i.seg[1] != &es)
1481 {
1482 as_bad (_("`%s' operand %d must use `%%es' segment"),
1483 i.tm.name,
1484 mem_op + 2);
1485 return;
1486 }
1487 }
1488 }
1489
1490 /* If matched instruction specifies an explicit instruction mnemonic
1491 suffix, use it. */
1492 if (i.tm.opcode_modifier & (Size16 | Size32))
1493 {
1494 if (i.tm.opcode_modifier & Size16)
1495 i.suffix = WORD_MNEM_SUFFIX;
1496 else
1497 i.suffix = DWORD_MNEM_SUFFIX;
1498 }
1499 else if (i.reg_operands)
1500 {
1501 /* If there's no instruction mnemonic suffix we try to invent one
1502 based on register operands. */
1503 if (!i.suffix)
1504 {
1505 /* We take i.suffix from the last register operand specified,
1506 Destination register type is more significant than source
1507 register type. */
1508 int op;
1509 for (op = i.operands; --op >= 0; )
1510 if (i.types[op] & Reg)
1511 {
1512 i.suffix = ((i.types[op] & Reg8) ? BYTE_MNEM_SUFFIX :
1513 (i.types[op] & Reg16) ? WORD_MNEM_SUFFIX :
1514 DWORD_MNEM_SUFFIX);
1515 break;
1516 }
1517 }
1518 else if (i.suffix == BYTE_MNEM_SUFFIX)
1519 {
1520 int op;
1521 for (op = i.operands; --op >= 0; )
1522 {
1523 /* If this is an eight bit register, it's OK. If it's
1524 the 16 or 32 bit version of an eight bit register,
1525 we will just use the low portion, and that's OK too. */
1526 if (i.types[op] & Reg8)
1527 continue;
1528
1529 /* movzx and movsx should not generate this warning. */
1530 if (intel_syntax
1531 && (i.tm.base_opcode == 0xfb7
1532 || i.tm.base_opcode == 0xfb6
1533 || i.tm.base_opcode == 0xfbe
1534 || i.tm.base_opcode == 0xfbf))
1535 continue;
1536
1537 if ((i.types[op] & WordReg) && i.regs[op]->reg_num < 4
1538 #if 0
1539 /* Check that the template allows eight bit regs
1540 This kills insns such as `orb $1,%edx', which
1541 maybe should be allowed. */
1542 && (i.tm.operand_types[op] & (Reg8|InOutPortReg))
1543 #endif
1544 )
1545 {
1546 #if REGISTER_WARNINGS
1547 if ((i.tm.operand_types[op] & InOutPortReg) == 0)
1548 as_warn (_("using `%%%s' instead of `%%%s' due to `%c' suffix"),
1549 (i.regs[op] - (i.types[op] & Reg16 ? 8 : 16))->reg_name,
1550 i.regs[op]->reg_name,
1551 i.suffix);
1552 #endif
1553 continue;
1554 }
1555 /* Any other register is bad */
1556 if (i.types[op] & (Reg | RegMMX | RegXMM
1557 | SReg2 | SReg3
1558 | Control | Debug | Test
1559 | FloatReg | FloatAcc))
1560 {
1561 as_bad (_("`%%%s' not allowed with `%s%c'"),
1562 i.regs[op]->reg_name,
1563 i.tm.name,
1564 i.suffix);
1565 return;
1566 }
1567 }
1568 }
1569 else if (i.suffix == DWORD_MNEM_SUFFIX)
1570 {
1571 int op;
1572 for (op = i.operands; --op >= 0; )
1573 /* Reject eight bit registers, except where the template
1574 requires them. (eg. movzb) */
1575 if ((i.types[op] & Reg8) != 0
1576 && (i.tm.operand_types[op] & (Reg16|Reg32|Acc)) != 0)
1577 {
1578 as_bad (_("`%%%s' not allowed with `%s%c'"),
1579 i.regs[op]->reg_name,
1580 i.tm.name,
1581 i.suffix);
1582 return;
1583 }
1584 #if REGISTER_WARNINGS
1585 /* Warn if the e prefix on a general reg is missing. */
1586 else if ((i.types[op] & Reg16) != 0
1587 && (i.tm.operand_types[op] & (Reg32|Acc)) != 0)
1588 {
1589 as_warn (_("using `%%%s' instead of `%%%s' due to `%c' suffix"),
1590 (i.regs[op] + 8)->reg_name,
1591 i.regs[op]->reg_name,
1592 i.suffix);
1593 }
1594 #endif
1595 }
1596 else if (i.suffix == WORD_MNEM_SUFFIX)
1597 {
1598 int op;
1599 for (op = i.operands; --op >= 0; )
1600 /* Reject eight bit registers, except where the template
1601 requires them. (eg. movzb) */
1602 if ((i.types[op] & Reg8) != 0
1603 && (i.tm.operand_types[op] & (Reg16|Reg32|Acc)) != 0)
1604 {
1605 as_bad (_("`%%%s' not allowed with `%s%c'"),
1606 i.regs[op]->reg_name,
1607 i.tm.name,
1608 i.suffix);
1609 return;
1610 }
1611 #if REGISTER_WARNINGS
1612 /* Warn if the e prefix on a general reg is present. */
1613 else if ((i.types[op] & Reg32) != 0
1614 && (i.tm.operand_types[op] & (Reg16|Acc)) != 0)
1615 {
1616 as_warn (_("using `%%%s' instead of `%%%s' due to `%c' suffix"),
1617 (i.regs[op] - 8)->reg_name,
1618 i.regs[op]->reg_name,
1619 i.suffix);
1620 }
1621 #endif
1622 }
1623 else
1624 abort();
1625 }
1626
1627 /* Make still unresolved immediate matches conform to size of immediate
1628 given in i.suffix. Note: overlap2 cannot be an immediate! */
1629 if ((overlap0 & (Imm8 | Imm8S | Imm16 | Imm32))
1630 && overlap0 != Imm8 && overlap0 != Imm8S
1631 && overlap0 != Imm16 && overlap0 != Imm32)
1632 {
1633 if (i.suffix)
1634 {
1635 overlap0 &= (i.suffix == BYTE_MNEM_SUFFIX ? (Imm8 | Imm8S) :
1636 (i.suffix == WORD_MNEM_SUFFIX ? Imm16 : Imm32));
1637 }
1638 else if (overlap0 == (Imm16 | Imm32))
1639 {
1640 overlap0 =
1641 (flag_16bit_code ^ (i.prefix[DATA_PREFIX] != 0)) ? Imm16 : Imm32;
1642 }
1643 else
1644 {
1645 as_bad (_("no instruction mnemonic suffix given; can't determine immediate size"));
1646 return;
1647 }
1648 }
1649 if ((overlap1 & (Imm8 | Imm8S | Imm16 | Imm32))
1650 && overlap1 != Imm8 && overlap1 != Imm8S
1651 && overlap1 != Imm16 && overlap1 != Imm32)
1652 {
1653 if (i.suffix)
1654 {
1655 overlap1 &= (i.suffix == BYTE_MNEM_SUFFIX ? (Imm8 | Imm8S) :
1656 (i.suffix == WORD_MNEM_SUFFIX ? Imm16 : Imm32));
1657 }
1658 else if (overlap1 == (Imm16 | Imm32))
1659 {
1660 overlap1 =
1661 (flag_16bit_code ^ (i.prefix[DATA_PREFIX] != 0)) ? Imm16 : Imm32;
1662 }
1663 else
1664 {
1665 as_bad (_("no instruction mnemonic suffix given; can't determine immediate size"));
1666 return;
1667 }
1668 }
1669 assert ((overlap2 & Imm) == 0);
1670
1671 i.types[0] = overlap0;
1672 if (overlap0 & ImplicitRegister)
1673 i.reg_operands--;
1674 if (overlap0 & Imm1)
1675 i.imm_operands = 0; /* kludge for shift insns */
1676
1677 i.types[1] = overlap1;
1678 if (overlap1 & ImplicitRegister)
1679 i.reg_operands--;
1680
1681 i.types[2] = overlap2;
1682 if (overlap2 & ImplicitRegister)
1683 i.reg_operands--;
1684
1685 /* Finalize opcode. First, we change the opcode based on the operand
1686 size given by i.suffix: We need not change things for byte insns. */
1687
1688 if (!i.suffix && (i.tm.opcode_modifier & W))
1689 {
1690 as_bad (_("no instruction mnemonic suffix given and no register operands; can't size instruction"));
1691 return;
1692 }
1693
1694 /* For movzx and movsx, need to check the register type */
1695 if (intel_syntax
1696 && (i.tm.base_opcode == 0xfb6 || i.tm.base_opcode == 0xfbe))
1697 if (i.suffix && i.suffix == BYTE_MNEM_SUFFIX)
1698 {
1699 unsigned int prefix = DATA_PREFIX_OPCODE;
1700
1701 if ((i.regs[1]->reg_type & Reg16) != 0)
1702 if (!add_prefix (prefix))
1703 return;
1704 }
1705
1706 if (i.suffix && i.suffix != BYTE_MNEM_SUFFIX)
1707 {
1708 /* It's not a byte, select word/dword operation. */
1709 if (i.tm.opcode_modifier & W)
1710 {
1711 if (i.tm.opcode_modifier & ShortForm)
1712 i.tm.base_opcode |= 8;
1713 else
1714 i.tm.base_opcode |= 1;
1715 }
1716 /* Now select between word & dword operations via the operand
1717 size prefix, except for instructions that will ignore this
1718 prefix anyway. */
1719 if (((intel_syntax && (i.suffix == INTEL_DWORD_MNEM_SUFFIX))
1720 || i.suffix == DWORD_MNEM_SUFFIX
1721 || i.suffix == LONG_MNEM_SUFFIX) == flag_16bit_code
1722 && !(i.tm.opcode_modifier & IgnoreSize))
1723 {
1724 unsigned int prefix = DATA_PREFIX_OPCODE;
1725 if (i.tm.opcode_modifier & JumpByte) /* jcxz, loop */
1726 prefix = ADDR_PREFIX_OPCODE;
1727
1728 if (! add_prefix (prefix))
1729 return;
1730 }
1731 /* Size floating point instruction. */
1732 if (i.suffix == LONG_MNEM_SUFFIX
1733 || (intel_syntax && i.suffix == INTEL_DWORD_MNEM_SUFFIX))
1734 {
1735 if (i.tm.opcode_modifier & FloatMF)
1736 i.tm.base_opcode ^= 4;
1737 }
1738
1739 if (intel_syntax && i.suffix == LONG_DOUBLE_MNEM_SUFFIX)
1740 {
1741 if (i.tm.opcode_modifier & FloatMF)
1742 i.tm.base_opcode ^= 2;
1743 }
1744 }
1745
1746 if (i.tm.opcode_modifier & ImmExt)
1747 {
1748 /* These AMD 3DNow! and Intel Katmai New Instructions have an
1749 opcode suffix which is coded in the same place as an 8-bit
1750 immediate field would be. Here we fake an 8-bit immediate
1751 operand from the opcode suffix stored in tm.extension_opcode. */
1752
1753 expressionS *exp;
1754
1755 assert(i.imm_operands == 0 && i.operands <= 2);
1756
1757 exp = &im_expressions[i.imm_operands++];
1758 i.imms[i.operands] = exp;
1759 i.types[i.operands++] = Imm8;
1760 exp->X_op = O_constant;
1761 exp->X_add_number = i.tm.extension_opcode;
1762 i.tm.extension_opcode = None;
1763 }
1764
1765 /* For insns with operands there are more diddles to do to the opcode. */
1766 if (i.operands)
1767 {
1768 /* Default segment register this instruction will use
1769 for memory accesses. 0 means unknown.
1770 This is only for optimizing out unnecessary segment overrides. */
1771 const seg_entry *default_seg = 0;
1772
1773 /* If we found a reverse match we must alter the opcode
1774 direction bit. found_reverse_match holds bits to change
1775 (different for int & float insns). */
1776
1777 i.tm.base_opcode ^= found_reverse_match;
1778
1779 /* The imul $imm, %reg instruction is converted into
1780 imul $imm, %reg, %reg, and the clr %reg instruction
1781 is converted into xor %reg, %reg. */
1782 if (i.tm.opcode_modifier & regKludge)
1783 {
1784 unsigned int first_reg_op = (i.types[0] & Reg) ? 0 : 1;
1785 /* Pretend we saw the extra register operand. */
1786 i.regs[first_reg_op+1] = i.regs[first_reg_op];
1787 i.reg_operands = 2;
1788 }
1789
1790 if (i.tm.opcode_modifier & ShortForm)
1791 {
1792 /* The register or float register operand is in operand 0 or 1. */
1793 unsigned int op = (i.types[0] & (Reg | FloatReg)) ? 0 : 1;
1794 /* Register goes in low 3 bits of opcode. */
1795 i.tm.base_opcode |= i.regs[op]->reg_num;
1796 if ((i.tm.opcode_modifier & Ugh) != 0)
1797 {
1798 /* Warn about some common errors, but press on regardless.
1799 The first case can be generated by gcc (<= 2.8.1). */
1800 if (i.operands == 2)
1801 {
1802 /* reversed arguments on faddp, fsubp, etc. */
1803 as_warn (_("translating to `%s %%%s,%%%s'"), i.tm.name,
1804 i.regs[1]->reg_name,
1805 i.regs[0]->reg_name);
1806 }
1807 else
1808 {
1809 /* extraneous `l' suffix on fp insn */
1810 as_warn (_("translating to `%s %%%s'"), i.tm.name,
1811 i.regs[0]->reg_name);
1812 }
1813 }
1814 }
1815 else if (i.tm.opcode_modifier & Modrm)
1816 {
1817 /* The opcode is completed (modulo i.tm.extension_opcode which
1818 must be put into the modrm byte).
1819 Now, we make the modrm & index base bytes based on all the
1820 info we've collected. */
1821
1822 /* i.reg_operands MUST be the number of real register operands;
1823 implicit registers do not count. */
1824 if (i.reg_operands == 2)
1825 {
1826 unsigned int source, dest;
1827 source = ((i.types[0]
1828 & (Reg | RegMMX | RegXMM
1829 | SReg2 | SReg3
1830 | Control | Debug | Test))
1831 ? 0 : 1);
1832 dest = source + 1;
1833
1834 i.rm.mode = 3;
1835 /* One of the register operands will be encoded in the
1836 i.tm.reg field, the other in the combined i.tm.mode
1837 and i.tm.regmem fields. If no form of this
1838 instruction supports a memory destination operand,
1839 then we assume the source operand may sometimes be
1840 a memory operand and so we need to store the
1841 destination in the i.rm.reg field. */
1842 if ((i.tm.operand_types[dest] & AnyMem) == 0)
1843 {
1844 i.rm.reg = i.regs[dest]->reg_num;
1845 i.rm.regmem = i.regs[source]->reg_num;
1846 }
1847 else
1848 {
1849 i.rm.reg = i.regs[source]->reg_num;
1850 i.rm.regmem = i.regs[dest]->reg_num;
1851 }
1852 }
1853 else
1854 { /* if it's not 2 reg operands... */
1855 if (i.mem_operands)
1856 {
1857 unsigned int fake_zero_displacement = 0;
1858 unsigned int op = ((i.types[0] & AnyMem)
1859 ? 0
1860 : (i.types[1] & AnyMem) ? 1 : 2);
1861
1862 default_seg = &ds;
1863
1864 if (! i.base_reg)
1865 {
1866 i.rm.mode = 0;
1867 if (! i.disp_operands)
1868 fake_zero_displacement = 1;
1869 if (! i.index_reg)
1870 {
1871 /* Operand is just <disp> */
1872 if (flag_16bit_code ^ (i.prefix[ADDR_PREFIX] != 0))
1873 {
1874 i.rm.regmem = NO_BASE_REGISTER_16;
1875 i.types[op] &= ~Disp;
1876 i.types[op] |= Disp16;
1877 }
1878 else
1879 {
1880 i.rm.regmem = NO_BASE_REGISTER;
1881 i.types[op] &= ~Disp;
1882 i.types[op] |= Disp32;
1883 }
1884 }
1885 else /* ! i.base_reg && i.index_reg */
1886 {
1887 i.sib.index = i.index_reg->reg_num;
1888 i.sib.base = NO_BASE_REGISTER;
1889 i.sib.scale = i.log2_scale_factor;
1890 i.rm.regmem = ESCAPE_TO_TWO_BYTE_ADDRESSING;
1891 i.types[op] &= ~Disp;
1892 i.types[op] |= Disp32; /* Must be 32 bit */
1893 }
1894 }
1895 else if (i.base_reg->reg_type & Reg16)
1896 {
1897 switch (i.base_reg->reg_num)
1898 {
1899 case 3: /* (%bx) */
1900 if (! i.index_reg)
1901 i.rm.regmem = 7;
1902 else /* (%bx,%si) -> 0, or (%bx,%di) -> 1 */
1903 i.rm.regmem = i.index_reg->reg_num - 6;
1904 break;
1905 case 5: /* (%bp) */
1906 default_seg = &ss;
1907 if (! i.index_reg)
1908 {
1909 i.rm.regmem = 6;
1910 if ((i.types[op] & Disp) == 0)
1911 {
1912 /* fake (%bp) into 0(%bp) */
1913 i.types[op] |= Disp8;
1914 fake_zero_displacement = 1;
1915 }
1916 }
1917 else /* (%bp,%si) -> 2, or (%bp,%di) -> 3 */
1918 i.rm.regmem = i.index_reg->reg_num - 6 + 2;
1919 break;
1920 default: /* (%si) -> 4 or (%di) -> 5 */
1921 i.rm.regmem = i.base_reg->reg_num - 6 + 4;
1922 }
1923 i.rm.mode = mode_from_disp_size (i.types[op]);
1924 }
1925 else /* i.base_reg and 32 bit mode */
1926 {
1927 i.rm.regmem = i.base_reg->reg_num;
1928 i.sib.base = i.base_reg->reg_num;
1929 if (i.base_reg->reg_num == EBP_REG_NUM)
1930 {
1931 default_seg = &ss;
1932 if (i.disp_operands == 0)
1933 {
1934 fake_zero_displacement = 1;
1935 i.types[op] |= Disp8;
1936 }
1937 }
1938 else if (i.base_reg->reg_num == ESP_REG_NUM)
1939 {
1940 default_seg = &ss;
1941 }
1942 i.sib.scale = i.log2_scale_factor;
1943 if (! i.index_reg)
1944 {
1945 /* <disp>(%esp) becomes two byte modrm
1946 with no index register. We've already
1947 stored the code for esp in i.rm.regmem
1948 ie. ESCAPE_TO_TWO_BYTE_ADDRESSING. Any
1949 base register besides %esp will not use
1950 the extra modrm byte. */
1951 i.sib.index = NO_INDEX_REGISTER;
1952 #if ! SCALE1_WHEN_NO_INDEX
1953 /* Another case where we force the second
1954 modrm byte. */
1955 if (i.log2_scale_factor)
1956 i.rm.regmem = ESCAPE_TO_TWO_BYTE_ADDRESSING;
1957 #endif
1958 }
1959 else
1960 {
1961 i.sib.index = i.index_reg->reg_num;
1962 i.rm.regmem = ESCAPE_TO_TWO_BYTE_ADDRESSING;
1963 }
1964 i.rm.mode = mode_from_disp_size (i.types[op]);
1965 }
1966
1967 if (fake_zero_displacement)
1968 {
1969 /* Fakes a zero displacement assuming that i.types[op]
1970 holds the correct displacement size. */
1971 exp = &disp_expressions[i.disp_operands++];
1972 i.disps[op] = exp;
1973 exp->X_op = O_constant;
1974 exp->X_add_number = 0;
1975 exp->X_add_symbol = (symbolS *) 0;
1976 exp->X_op_symbol = (symbolS *) 0;
1977 }
1978 }
1979
1980 /* Fill in i.rm.reg or i.rm.regmem field with register
1981 operand (if any) based on i.tm.extension_opcode.
1982 Again, we must be careful to make sure that
1983 segment/control/debug/test/MMX registers are coded
1984 into the i.rm.reg field. */
1985 if (i.reg_operands)
1986 {
1987 unsigned int op =
1988 ((i.types[0]
1989 & (Reg | RegMMX | RegXMM
1990 | SReg2 | SReg3
1991 | Control | Debug | Test))
1992 ? 0
1993 : ((i.types[1]
1994 & (Reg | RegMMX | RegXMM
1995 | SReg2 | SReg3
1996 | Control | Debug | Test))
1997 ? 1
1998 : 2));
1999 /* If there is an extension opcode to put here, the
2000 register number must be put into the regmem field. */
2001 if (i.tm.extension_opcode != None)
2002 i.rm.regmem = i.regs[op]->reg_num;
2003 else
2004 i.rm.reg = i.regs[op]->reg_num;
2005
2006 /* Now, if no memory operand has set i.rm.mode = 0, 1, 2
2007 we must set it to 3 to indicate this is a register
2008 operand in the regmem field. */
2009 if (!i.mem_operands)
2010 i.rm.mode = 3;
2011 }
2012
2013 /* Fill in i.rm.reg field with extension opcode (if any). */
2014 if (i.tm.extension_opcode != None)
2015 i.rm.reg = i.tm.extension_opcode;
2016 }
2017 }
2018 else if (i.tm.opcode_modifier & (Seg2ShortForm | Seg3ShortForm))
2019 {
2020 if (i.tm.base_opcode == POP_SEG_SHORT && i.regs[0]->reg_num == 1)
2021 {
2022 as_bad (_("you can't `pop %%cs'"));
2023 return;
2024 }
2025 i.tm.base_opcode |= (i.regs[0]->reg_num << 3);
2026 }
2027 else if ((i.tm.base_opcode & ~(D|W)) == MOV_AX_DISP32)
2028 {
2029 default_seg = &ds;
2030 }
2031 else if ((i.tm.opcode_modifier & IsString) != 0)
2032 {
2033 /* For the string instructions that allow a segment override
2034 on one of their operands, the default segment is ds. */
2035 default_seg = &ds;
2036 }
2037
2038 /* If a segment was explicitly specified,
2039 and the specified segment is not the default,
2040 use an opcode prefix to select it.
2041 If we never figured out what the default segment is,
2042 then default_seg will be zero at this point,
2043 and the specified segment prefix will always be used. */
2044 if ((i.seg[0]) && (i.seg[0] != default_seg))
2045 {
2046 if (! add_prefix (i.seg[0]->seg_prefix))
2047 return;
2048 }
2049 }
2050 else if ((i.tm.opcode_modifier & Ugh) != 0)
2051 {
2052 /* UnixWare fsub no args is alias for fsubp, fadd -> faddp, etc */
2053 as_warn (_("translating to `%sp'"), i.tm.name);
2054 }
2055 }
2056
2057 /* Handle conversion of 'int $3' --> special int3 insn. */
2058 if (i.tm.base_opcode == INT_OPCODE && i.imms[0]->X_add_number == 3)
2059 {
2060 i.tm.base_opcode = INT3_OPCODE;
2061 i.imm_operands = 0;
2062 }
2063
2064 /* We are ready to output the insn. */
2065 {
2066 register char *p;
2067
2068 /* Output jumps. */
2069 if (i.tm.opcode_modifier & Jump)
2070 {
2071 long n = (long) i.disps[0]->X_add_number;
2072 int prefix = (i.prefix[DATA_PREFIX] != 0);
2073 int code16 = 0;
2074
2075 if (prefix)
2076 {
2077 i.prefixes -= 1;
2078 code16 = CODE16;
2079 }
2080 if (flag_16bit_code)
2081 code16 ^= CODE16;
2082
2083 if (!intel_syntax && (i.prefixes != 0))
2084 as_warn (_("skipping prefixes on this instruction"));
2085
2086 if (i.disps[0]->X_op == O_constant)
2087 {
2088 if (fits_in_signed_byte (n))
2089 {
2090 insn_size += 2;
2091 p = frag_more (2);
2092 p[0] = i.tm.base_opcode;
2093 p[1] = n;
2094 }
2095 else
2096 {
2097 /* Use 16-bit jumps only for 16-bit code,
2098 because text segments are limited to 64K anyway;
2099 Use 32-bit jumps for 32-bit code, because they're faster,
2100 and a 16-bit jump will clear the top 16 bits of %eip. */
2101 int jmp_size = code16 ? 2 : 4;
2102 if (code16 && !fits_in_signed_word (n))
2103 {
2104 as_bad (_("16-bit jump out of range"));
2105 return;
2106 }
2107
2108 if (i.tm.base_opcode == JUMP_PC_RELATIVE)
2109 { /* pace */
2110 /* unconditional jump */
2111 insn_size += prefix + 1 + jmp_size;
2112 p = frag_more (prefix + 1 + jmp_size);
2113 if (prefix)
2114 *p++ = DATA_PREFIX_OPCODE;
2115 *p++ = (char) 0xe9;
2116 md_number_to_chars (p, (valueT) n, jmp_size);
2117 }
2118 else
2119 {
2120 /* conditional jump */
2121 insn_size += prefix + 2 + jmp_size;
2122 p = frag_more (prefix + 2 + jmp_size);
2123 if (prefix)
2124 *p++ = DATA_PREFIX_OPCODE;
2125 *p++ = TWO_BYTE_OPCODE_ESCAPE;
2126 *p++ = i.tm.base_opcode + 0x10;
2127 md_number_to_chars (p, (valueT) n, jmp_size);
2128 }
2129 }
2130 }
2131 else
2132 {
2133 int size = code16 ? 2 : 4;
2134
2135 /* It's a symbol; end frag & setup for relax.
2136 Make sure there are more than 6 chars left in the current frag;
2137 if not we'll have to start a new one. */
2138 frag_grow (prefix + 1 + 2 + size);
2139 insn_size += 1 + prefix;
2140 p = frag_more (1 + prefix);
2141 if (prefix)
2142 *p++ = DATA_PREFIX_OPCODE;
2143 *p = i.tm.base_opcode;
2144 frag_var (rs_machine_dependent,
2145 prefix + 2 + size, /* 2 opcode/prefix + displacement */
2146 1,
2147 ((unsigned char) *p == JUMP_PC_RELATIVE
2148 ? ENCODE_RELAX_STATE (UNCOND_JUMP, SMALL) | code16
2149 : ENCODE_RELAX_STATE (COND_JUMP, SMALL) | code16),
2150 i.disps[0]->X_add_symbol,
2151 (offsetT) n, p);
2152 }
2153 }
2154 else if (i.tm.opcode_modifier & (JumpByte | JumpDword))
2155 {
2156 int size = (i.tm.opcode_modifier & JumpByte) ? 1 : 4;
2157 long n = (long) i.disps[0]->X_add_number;
2158
2159 if (size == 1) /* then this is a loop or jecxz type instruction */
2160 {
2161 if (i.prefix[ADDR_PREFIX])
2162 {
2163 insn_size += 1;
2164 FRAG_APPEND_1_CHAR (ADDR_PREFIX_OPCODE);
2165 i.prefixes -= 1;
2166 }
2167 }
2168 else
2169 {
2170 int code16 = 0;
2171
2172 if (i.prefix[DATA_PREFIX])
2173 {
2174 insn_size += 1;
2175 FRAG_APPEND_1_CHAR (DATA_PREFIX_OPCODE);
2176 i.prefixes -= 1;
2177 code16 = CODE16;
2178 }
2179 if (flag_16bit_code)
2180 code16 ^= CODE16;
2181
2182 if (code16)
2183 size = 2;
2184 }
2185
2186 if (!intel_syntax && (i.prefixes != 0))
2187 as_warn (_("skipping prefixes on this instruction"));
2188
2189 if (fits_in_unsigned_byte (i.tm.base_opcode))
2190 {
2191 insn_size += 1 + size;
2192 p = frag_more (1 + size);
2193 }
2194 else
2195 {
2196 insn_size += 2 + size; /* opcode can be at most two bytes */
2197 p = frag_more (2 + size);
2198 *p++ = (i.tm.base_opcode >> 8) & 0xff;
2199 }
2200 *p++ = i.tm.base_opcode & 0xff;
2201
2202 if (i.disps[0]->X_op == O_constant)
2203 {
2204 if (size == 1 && !fits_in_signed_byte (n))
2205 {
2206 as_bad (_("`%s' only takes byte displacement; %ld shortened to %d"),
2207 i.tm.name, n, *p);
2208 }
2209 else if (size == 2 && !fits_in_signed_word (n))
2210 {
2211 as_bad (_("16-bit jump out of range"));
2212 return;
2213 }
2214 md_number_to_chars (p, (valueT) n, size);
2215 }
2216 else
2217 {
2218 fix_new_exp (frag_now, p - frag_now->fr_literal, size,
2219 i.disps[0], 1, reloc (size, 1, i.disp_reloc[0]));
2220
2221 }
2222 }
2223 else if (i.tm.opcode_modifier & JumpInterSegment)
2224 {
2225 int size;
2226 int reloc_type;
2227 int prefix = i.prefix[DATA_PREFIX] != 0;
2228 int code16 = 0;
2229
2230 if (prefix)
2231 {
2232 code16 = CODE16;
2233 i.prefixes -= 1;
2234 }
2235 if (flag_16bit_code)
2236 code16 ^= CODE16;
2237
2238 size = 4;
2239 reloc_type = BFD_RELOC_32;
2240 if (code16)
2241 {
2242 size = 2;
2243 reloc_type = BFD_RELOC_16;
2244 }
2245
2246 if (!intel_syntax && (i.prefixes != 0))
2247 as_warn (_("skipping prefixes on this instruction"));
2248
2249 insn_size += prefix + 1 + 2 + size; /* 1 opcode; 2 segment; offset */
2250 p = frag_more (prefix + 1 + 2 + size);
2251 if (prefix)
2252 *p++ = DATA_PREFIX_OPCODE;
2253 *p++ = i.tm.base_opcode;
2254 if (i.imms[1]->X_op == O_constant)
2255 {
2256 long n = (long) i.imms[1]->X_add_number;
2257
2258 if (size == 2 && !fits_in_unsigned_word (n))
2259 {
2260 as_bad (_("16-bit jump out of range"));
2261 return;
2262 }
2263 md_number_to_chars (p, (valueT) n, size);
2264 }
2265 else
2266 fix_new_exp (frag_now, p - frag_now->fr_literal, size,
2267 i.imms[1], 0, reloc_type);
2268 if (i.imms[0]->X_op != O_constant)
2269 as_bad (_("can't handle non absolute segment in `%s'"),
2270 i.tm.name);
2271 md_number_to_chars (p + size, (valueT) i.imms[0]->X_add_number, 2);
2272 }
2273 else
2274 {
2275 /* Output normal instructions here. */
2276 unsigned char *q;
2277
2278 /* The prefix bytes. */
2279 for (q = i.prefix;
2280 q < i.prefix + sizeof (i.prefix) / sizeof (i.prefix[0]);
2281 q++)
2282 {
2283 if (*q)
2284 {
2285 insn_size += 1;
2286 p = frag_more (1);
2287 md_number_to_chars (p, (valueT) *q, 1);
2288 }
2289 }
2290
2291 /* Now the opcode; be careful about word order here! */
2292 if (fits_in_unsigned_byte (i.tm.base_opcode))
2293 {
2294 insn_size += 1;
2295 FRAG_APPEND_1_CHAR (i.tm.base_opcode);
2296 }
2297 else if (fits_in_unsigned_word (i.tm.base_opcode))
2298 {
2299 insn_size += 2;
2300 p = frag_more (2);
2301 /* put out high byte first: can't use md_number_to_chars! */
2302 *p++ = (i.tm.base_opcode >> 8) & 0xff;
2303 *p = i.tm.base_opcode & 0xff;
2304 }
2305 else
2306 { /* opcode is either 3 or 4 bytes */
2307 if (i.tm.base_opcode & 0xff000000)
2308 {
2309 insn_size += 4;
2310 p = frag_more (4);
2311 *p++ = (i.tm.base_opcode >> 24) & 0xff;
2312 }
2313 else
2314 {
2315 insn_size += 3;
2316 p = frag_more (3);
2317 }
2318 *p++ = (i.tm.base_opcode >> 16) & 0xff;
2319 *p++ = (i.tm.base_opcode >> 8) & 0xff;
2320 *p = (i.tm.base_opcode) & 0xff;
2321 }
2322
2323 /* Now the modrm byte and sib byte (if present). */
2324 if (i.tm.opcode_modifier & Modrm)
2325 {
2326 insn_size += 1;
2327 p = frag_more (1);
2328 md_number_to_chars (p,
2329 (valueT) (i.rm.regmem << 0
2330 | i.rm.reg << 3
2331 | i.rm.mode << 6),
2332 1);
2333 /* If i.rm.regmem == ESP (4)
2334 && i.rm.mode != (Register mode)
2335 && not 16 bit
2336 ==> need second modrm byte. */
2337 if (i.rm.regmem == ESCAPE_TO_TWO_BYTE_ADDRESSING
2338 && i.rm.mode != 3
2339 && !(i.base_reg && (i.base_reg->reg_type & Reg16) != 0))
2340 {
2341 insn_size += 1;
2342 p = frag_more (1);
2343 md_number_to_chars (p,
2344 (valueT) (i.sib.base << 0
2345 | i.sib.index << 3
2346 | i.sib.scale << 6),
2347 1);
2348 }
2349 }
2350
2351 if (i.disp_operands)
2352 {
2353 register unsigned int n;
2354
2355 for (n = 0; n < i.operands; n++)
2356 {
2357 if (i.disps[n])
2358 {
2359 if (i.disps[n]->X_op == O_constant)
2360 {
2361 if (i.types[n] & Disp8)
2362 {
2363 insn_size += 1;
2364 p = frag_more (1);
2365 md_number_to_chars (p,
2366 (valueT) i.disps[n]->X_add_number,
2367 1);
2368 }
2369 else if (i.types[n] & Disp16)
2370 {
2371 insn_size += 2;
2372 p = frag_more (2);
2373 md_number_to_chars (p,
2374 (valueT) i.disps[n]->X_add_number,
2375 2);
2376 }
2377 else
2378 { /* Disp32 */
2379 insn_size += 4;
2380 p = frag_more (4);
2381 md_number_to_chars (p,
2382 (valueT) i.disps[n]->X_add_number,
2383 4);
2384 }
2385 }
2386 else if (i.types[n] & Disp32)
2387 {
2388 insn_size += 4;
2389 p = frag_more (4);
2390 fix_new_exp (frag_now, p - frag_now->fr_literal, 4,
2391 i.disps[n], 0,
2392 TC_RELOC (i.disp_reloc[n], BFD_RELOC_32));
2393 }
2394 else
2395 { /* must be Disp16 */
2396 insn_size += 2;
2397 p = frag_more (2);
2398 fix_new_exp (frag_now, p - frag_now->fr_literal, 2,
2399 i.disps[n], 0,
2400 TC_RELOC (i.disp_reloc[n], BFD_RELOC_16));
2401 }
2402 }
2403 }
2404 } /* end displacement output */
2405
2406 /* output immediate */
2407 if (i.imm_operands)
2408 {
2409 register unsigned int n;
2410
2411 for (n = 0; n < i.operands; n++)
2412 {
2413 if (i.imms[n])
2414 {
2415 if (i.imms[n]->X_op == O_constant)
2416 {
2417 if (i.types[n] & (Imm8 | Imm8S))
2418 {
2419 insn_size += 1;
2420 p = frag_more (1);
2421 md_number_to_chars (p,
2422 (valueT) i.imms[n]->X_add_number,
2423 1);
2424 }
2425 else if (i.types[n] & Imm16)
2426 {
2427 insn_size += 2;
2428 p = frag_more (2);
2429 md_number_to_chars (p,
2430 (valueT) i.imms[n]->X_add_number,
2431 2);
2432 }
2433 else
2434 {
2435 insn_size += 4;
2436 p = frag_more (4);
2437 md_number_to_chars (p,
2438 (valueT) i.imms[n]->X_add_number,
2439 4);
2440 }
2441 }
2442 else
2443 { /* not absolute_section */
2444 /* Need a 32-bit fixup (don't support 8bit
2445 non-absolute ims). Try to support other
2446 sizes ... */
2447 int r_type;
2448 int size;
2449 int pcrel = 0;
2450
2451 if (i.types[n] & (Imm8 | Imm8S))
2452 size = 1;
2453 else if (i.types[n] & Imm16)
2454 size = 2;
2455 else
2456 size = 4;
2457 insn_size += size;
2458 p = frag_more (size);
2459 r_type = reloc (size, 0, i.disp_reloc[0]);
2460 #ifdef BFD_ASSEMBLER
2461 if (r_type == BFD_RELOC_32
2462 && GOT_symbol
2463 && GOT_symbol == i.imms[n]->X_add_symbol
2464 && (i.imms[n]->X_op == O_symbol
2465 || (i.imms[n]->X_op == O_add
2466 && ((symbol_get_value_expression
2467 (i.imms[n]->X_op_symbol)->X_op)
2468 == O_subtract))))
2469 {
2470 r_type = BFD_RELOC_386_GOTPC;
2471 i.imms[n]->X_add_number += 3;
2472 }
2473 #endif
2474 fix_new_exp (frag_now, p - frag_now->fr_literal, size,
2475 i.imms[n], pcrel, r_type);
2476 }
2477 }
2478 }
2479 } /* end immediate output */
2480 }
2481
2482 #ifdef DEBUG386
2483 if (flag_debug)
2484 {
2485 pi (line, &i);
2486 }
2487 #endif /* DEBUG386 */
2488 }
2489 }
2490 \f
2491 static int i386_is_reg PARAMS ((char *));
2492
2493 static int
2494 i386_is_reg (reg_string)
2495 char *reg_string;
2496 {
2497 register char *s = reg_string;
2498 register char *p;
2499 char reg_name_given[MAX_REG_NAME_SIZE + 1];
2500
2501 if (is_space_char (*s))
2502 ++s;
2503
2504 p = reg_name_given;
2505 while ((*p++ = register_chars[(unsigned char) *s++]) != '\0')
2506 if (p >= reg_name_given + MAX_REG_NAME_SIZE)
2507 return 0;
2508
2509 if (!hash_find (reg_hash, reg_name_given))
2510 return 0;
2511 else
2512 return 1;
2513 }
2514
2515 static int i386_immediate PARAMS ((char *));
2516
2517 static int
2518 i386_immediate (imm_start)
2519 char *imm_start;
2520 {
2521 char *save_input_line_pointer;
2522 segT exp_seg = 0;
2523 expressionS * exp;
2524
2525 if (i.imm_operands == MAX_IMMEDIATE_OPERANDS)
2526 {
2527 as_bad (_("Only 1 or 2 immediate operands are allowed"));
2528 return 0;
2529 }
2530
2531 exp = &im_expressions[i.imm_operands++];
2532 i.imms[this_operand] = exp;
2533
2534 if (is_space_char (*imm_start))
2535 ++imm_start;
2536
2537 save_input_line_pointer = input_line_pointer;
2538 input_line_pointer = imm_start;
2539
2540 #ifndef LEX_AT
2541 {
2542 /*
2543 * We can have operands of the form
2544 * <symbol>@GOTOFF+<nnn>
2545 * Take the easy way out here and copy everything
2546 * into a temporary buffer...
2547 */
2548 register char *cp;
2549
2550 cp = strchr (input_line_pointer, '@');
2551 if (cp != NULL)
2552 {
2553 char *tmpbuf;
2554 int len, first;
2555
2556 /* GOT relocations are not supported in 16 bit mode */
2557 if (flag_16bit_code)
2558 as_bad (_("GOT relocations not supported in 16 bit mode"));
2559
2560 if (GOT_symbol == NULL)
2561 GOT_symbol = symbol_find_or_make (GLOBAL_OFFSET_TABLE_NAME);
2562
2563 if (strncmp (cp + 1, "PLT", 3) == 0)
2564 {
2565 i.disp_reloc[this_operand] = BFD_RELOC_386_PLT32;
2566 len = 3;
2567 }
2568 else if (strncmp (cp + 1, "GOTOFF", 6) == 0)
2569 {
2570 i.disp_reloc[this_operand] = BFD_RELOC_386_GOTOFF;
2571 len = 6;
2572 }
2573 else if (strncmp (cp + 1, "GOT", 3) == 0)
2574 {
2575 i.disp_reloc[this_operand] = BFD_RELOC_386_GOT32;
2576 len = 3;
2577 }
2578 else
2579 as_bad (_("Bad reloc specifier in expression"));
2580
2581 /* Replace the relocation token with ' ', so that errors like
2582 foo@GOTOFF1 will be detected. */
2583 first = cp - input_line_pointer;
2584 tmpbuf = (char *) alloca (strlen(input_line_pointer));
2585 memcpy (tmpbuf, input_line_pointer, first);
2586 tmpbuf[first] = ' ';
2587 strcpy (tmpbuf + first + 1, cp + 1 + len);
2588 input_line_pointer = tmpbuf;
2589 }
2590 }
2591 #endif
2592
2593 exp_seg = expression (exp);
2594
2595 SKIP_WHITESPACE ();
2596 if (*input_line_pointer)
2597 as_bad (_("Ignoring junk `%s' after expression"), input_line_pointer);
2598
2599 input_line_pointer = save_input_line_pointer;
2600
2601 if (exp->X_op == O_absent)
2602 {
2603 /* missing or bad expr becomes absolute 0 */
2604 as_bad (_("Missing or invalid immediate expression `%s' taken as 0"),
2605 imm_start);
2606 exp->X_op = O_constant;
2607 exp->X_add_number = 0;
2608 exp->X_add_symbol = (symbolS *) 0;
2609 exp->X_op_symbol = (symbolS *) 0;
2610 i.types[this_operand] |= Imm;
2611 }
2612 else if (exp->X_op == O_constant)
2613 {
2614 i.types[this_operand] |=
2615 smallest_imm_type ((long) exp->X_add_number);
2616
2617 /* If a suffix is given, this operand may be shortended. */
2618 switch (i.suffix)
2619 {
2620 case WORD_MNEM_SUFFIX:
2621 i.types[this_operand] |= Imm16;
2622 break;
2623 case BYTE_MNEM_SUFFIX:
2624 i.types[this_operand] |= Imm16 | Imm8 | Imm8S;
2625 break;
2626 }
2627 }
2628 #ifdef OBJ_AOUT
2629 else if (exp_seg != text_section
2630 && exp_seg != data_section
2631 && exp_seg != bss_section
2632 && exp_seg != undefined_section
2633 #ifdef BFD_ASSEMBLER
2634 && !bfd_is_com_section (exp_seg)
2635 #endif
2636 )
2637 {
2638 seg_unimplemented:
2639 as_bad (_("Unimplemented segment type %d in operand"), exp_seg);
2640 return 0;
2641 }
2642 #endif
2643 else
2644 {
2645 /* This is an address. The size of the address will be
2646 determined later, depending on destination register,
2647 suffix, or the default for the section. We exclude
2648 Imm8S here so that `push $foo' and other instructions
2649 with an Imm8S form will use Imm16 or Imm32. */
2650 i.types[this_operand] |= (Imm8 | Imm16 | Imm32);
2651 }
2652
2653 return 1;
2654 }
2655
2656 static int i386_scale PARAMS ((char *));
2657
2658 static int
2659 i386_scale (scale)
2660 char *scale;
2661 {
2662 if (!isdigit (*scale))
2663 goto bad_scale;
2664
2665 switch (*scale)
2666 {
2667 case '0':
2668 case '1':
2669 i.log2_scale_factor = 0;
2670 break;
2671 case '2':
2672 i.log2_scale_factor = 1;
2673 break;
2674 case '4':
2675 i.log2_scale_factor = 2;
2676 break;
2677 case '8':
2678 i.log2_scale_factor = 3;
2679 break;
2680 default:
2681 bad_scale:
2682 as_bad (_("expecting scale factor of 1, 2, 4, or 8: got `%s'"),
2683 scale);
2684 return 0;
2685 }
2686 if (i.log2_scale_factor != 0 && ! i.index_reg)
2687 {
2688 as_warn (_("scale factor of %d without an index register"),
2689 1 << i.log2_scale_factor);
2690 #if SCALE1_WHEN_NO_INDEX
2691 i.log2_scale_factor = 0;
2692 #endif
2693 }
2694 return 1;
2695 }
2696
2697 static int i386_displacement PARAMS ((char *, char *));
2698
2699 static int
2700 i386_displacement (disp_start, disp_end)
2701 char *disp_start;
2702 char *disp_end;
2703 {
2704 register expressionS *exp;
2705 segT exp_seg = 0;
2706 char *save_input_line_pointer;
2707 int bigdisp = Disp32;
2708
2709 /* All of the pieces of the displacement expression are handled together. */
2710 if (intel_syntax && i.disp_operands != 0)
2711 return 1;
2712
2713 if (flag_16bit_code ^ (i.prefix[ADDR_PREFIX] != 0))
2714 bigdisp = Disp16;
2715 i.types[this_operand] |= bigdisp;
2716
2717 exp = &disp_expressions[i.disp_operands];
2718 i.disps[this_operand] = exp;
2719 i.disp_reloc[this_operand] = NO_RELOC;
2720 i.disp_operands++;
2721 save_input_line_pointer = input_line_pointer;
2722 input_line_pointer = disp_start;
2723 END_STRING_AND_SAVE (disp_end);
2724
2725 #ifndef GCC_ASM_O_HACK
2726 #define GCC_ASM_O_HACK 0
2727 #endif
2728 #if GCC_ASM_O_HACK
2729 END_STRING_AND_SAVE (disp_end + 1);
2730 if ((i.types[this_operand] & BaseIndex) != 0
2731 && displacement_string_end[-1] == '+')
2732 {
2733 /* This hack is to avoid a warning when using the "o"
2734 constraint within gcc asm statements.
2735 For instance:
2736
2737 #define _set_tssldt_desc(n,addr,limit,type) \
2738 __asm__ __volatile__ ( \
2739 "movw %w2,%0\n\t" \
2740 "movw %w1,2+%0\n\t" \
2741 "rorl $16,%1\n\t" \
2742 "movb %b1,4+%0\n\t" \
2743 "movb %4,5+%0\n\t" \
2744 "movb $0,6+%0\n\t" \
2745 "movb %h1,7+%0\n\t" \
2746 "rorl $16,%1" \
2747 : "=o"(*(n)) : "q" (addr), "ri"(limit), "i"(type))
2748
2749 This works great except that the output assembler ends
2750 up looking a bit weird if it turns out that there is
2751 no offset. You end up producing code that looks like:
2752
2753 #APP
2754 movw $235,(%eax)
2755 movw %dx,2+(%eax)
2756 rorl $16,%edx
2757 movb %dl,4+(%eax)
2758 movb $137,5+(%eax)
2759 movb $0,6+(%eax)
2760 movb %dh,7+(%eax)
2761 rorl $16,%edx
2762 #NO_APP
2763
2764 So here we provide the missing zero.
2765 */
2766
2767 *displacement_string_end = '0';
2768 }
2769 #endif
2770 #ifndef LEX_AT
2771 {
2772 /*
2773 * We can have operands of the form
2774 * <symbol>@GOTOFF+<nnn>
2775 * Take the easy way out here and copy everything
2776 * into a temporary buffer...
2777 */
2778 register char *cp;
2779
2780 cp = strchr (input_line_pointer, '@');
2781 if (cp != NULL)
2782 {
2783 char *tmpbuf;
2784 int len, first;
2785
2786 /* GOT relocations are not supported in 16 bit mode */
2787 if (flag_16bit_code)
2788 as_bad (_("GOT relocations not supported in 16 bit mode"));
2789
2790 if (GOT_symbol == NULL)
2791 GOT_symbol = symbol_find_or_make (GLOBAL_OFFSET_TABLE_NAME);
2792
2793 if (strncmp (cp + 1, "PLT", 3) == 0)
2794 {
2795 i.disp_reloc[this_operand] = BFD_RELOC_386_PLT32;
2796 len = 3;
2797 }
2798 else if (strncmp (cp + 1, "GOTOFF", 6) == 0)
2799 {
2800 i.disp_reloc[this_operand] = BFD_RELOC_386_GOTOFF;
2801 len = 6;
2802 }
2803 else if (strncmp (cp + 1, "GOT", 3) == 0)
2804 {
2805 i.disp_reloc[this_operand] = BFD_RELOC_386_GOT32;
2806 len = 3;
2807 }
2808 else
2809 as_bad (_("Bad reloc specifier in expression"));
2810
2811 /* Replace the relocation token with ' ', so that errors like
2812 foo@GOTOFF1 will be detected. */
2813 first = cp - input_line_pointer;
2814 tmpbuf = (char *) alloca (strlen(input_line_pointer));
2815 memcpy (tmpbuf, input_line_pointer, first);
2816 tmpbuf[first] = ' ';
2817 strcpy (tmpbuf + first + 1, cp + 1 + len);
2818 input_line_pointer = tmpbuf;
2819 }
2820 }
2821 #endif
2822
2823 exp_seg = expression (exp);
2824
2825 #ifdef BFD_ASSEMBLER
2826 /* We do this to make sure that the section symbol is in
2827 the symbol table. We will ultimately change the relocation
2828 to be relative to the beginning of the section */
2829 if (i.disp_reloc[this_operand] == BFD_RELOC_386_GOTOFF)
2830 {
2831 if (S_IS_LOCAL(exp->X_add_symbol)
2832 && S_GET_SEGMENT (exp->X_add_symbol) != undefined_section)
2833 section_symbol (S_GET_SEGMENT (exp->X_add_symbol));
2834 assert (exp->X_op == O_symbol);
2835 exp->X_op = O_subtract;
2836 exp->X_op_symbol = GOT_symbol;
2837 i.disp_reloc[this_operand] = BFD_RELOC_32;
2838 }
2839 #endif
2840
2841 SKIP_WHITESPACE ();
2842 if (*input_line_pointer)
2843 as_bad (_("Ignoring junk `%s' after expression"),
2844 input_line_pointer);
2845 #if GCC_ASM_O_HACK
2846 RESTORE_END_STRING (disp_end + 1);
2847 #endif
2848 RESTORE_END_STRING (disp_end);
2849 input_line_pointer = save_input_line_pointer;
2850
2851 if (exp->X_op == O_constant)
2852 {
2853 if (fits_in_signed_byte (exp->X_add_number))
2854 i.types[this_operand] |= Disp8;
2855 }
2856 #ifdef OBJ_AOUT
2857 else if (exp_seg != text_section
2858 && exp_seg != data_section
2859 && exp_seg != bss_section
2860 && exp_seg != undefined_section)
2861 {
2862 as_bad (_ ("Unimplemented segment type %d in operand"), exp_seg);
2863 return 0;
2864 }
2865 #endif
2866 return 1;
2867 }
2868
2869 static int i386_operand_modifier PARAMS ((char **, int));
2870
2871 static int
2872 i386_operand_modifier (op_string, got_a_float)
2873 char **op_string;
2874 int got_a_float;
2875 {
2876 if (!strncasecmp (*op_string, "BYTE PTR", 8))
2877 {
2878 i.suffix = BYTE_MNEM_SUFFIX;
2879 *op_string += 8;
2880 return BYTE_PTR;
2881
2882 }
2883 else if (!strncasecmp (*op_string, "WORD PTR", 8))
2884 {
2885 i.suffix = WORD_MNEM_SUFFIX;
2886 *op_string += 8;
2887 return WORD_PTR;
2888 }
2889
2890 else if (!strncasecmp (*op_string, "DWORD PTR", 9))
2891 {
2892 if (got_a_float)
2893 i.suffix = SHORT_MNEM_SUFFIX;
2894 else
2895 i.suffix = DWORD_MNEM_SUFFIX;
2896 *op_string += 9;
2897 return DWORD_PTR;
2898 }
2899
2900 else if (!strncasecmp (*op_string, "QWORD PTR", 9))
2901 {
2902 i.suffix = INTEL_DWORD_MNEM_SUFFIX;
2903 *op_string += 9;
2904 return QWORD_PTR;
2905 }
2906
2907 else if (!strncasecmp (*op_string, "XWORD PTR", 9))
2908 {
2909 i.suffix = LONG_DOUBLE_MNEM_SUFFIX;
2910 *op_string += 9;
2911 return XWORD_PTR;
2912 }
2913
2914 else if (!strncasecmp (*op_string, "SHORT", 5))
2915 {
2916 *op_string += 5;
2917 return SHORT;
2918 }
2919
2920 else if (!strncasecmp (*op_string, "OFFSET FLAT:", 12))
2921 {
2922 *op_string += 12;
2923 return OFFSET_FLAT;
2924 }
2925
2926 else if (!strncasecmp (*op_string, "FLAT", 4))
2927 {
2928 *op_string += 4;
2929 return FLAT;
2930 }
2931
2932 else return NONE_FOUND;
2933 }
2934
2935 static char * build_displacement_string PARAMS ((int, char *));
2936
2937 static char *
2938 build_displacement_string (initial_disp, op_string)
2939 int initial_disp;
2940 char *op_string;
2941 {
2942 char *temp_string = (char *) malloc (strlen (op_string) + 1);
2943 char *end_of_operand_string;
2944 char *tc;
2945 char *temp_disp;
2946
2947 temp_string[0] = '\0';
2948 tc = end_of_operand_string = strchr (op_string, '[');
2949 if ( initial_disp && !end_of_operand_string)
2950 {
2951 strcpy (temp_string, op_string);
2952 return (temp_string);
2953 }
2954
2955 /* Build the whole displacement string */
2956 if (initial_disp)
2957 {
2958 strncpy (temp_string, op_string, end_of_operand_string - op_string);
2959 temp_string[end_of_operand_string - op_string] = '\0';
2960 temp_disp = tc;
2961 }
2962 else
2963 temp_disp = op_string;
2964
2965 while (*temp_disp != '\0')
2966 {
2967 int add_minus = (*temp_disp == '-');
2968
2969 if (*temp_disp == '+' || *temp_disp == '-' || *temp_disp == '[')
2970 temp_disp++;
2971
2972 if (is_space_char (*temp_disp))
2973 temp_disp++;
2974
2975 /* Don't consider registers */
2976 if (*temp_disp != REGISTER_PREFIX
2977 && !(allow_naked_reg && i386_is_reg (temp_disp)))
2978 {
2979 char *string_start = temp_disp;
2980
2981 while (*temp_disp != ']'
2982 && *temp_disp != '+'
2983 && *temp_disp != '-'
2984 && *temp_disp != '*')
2985 ++temp_disp;
2986
2987 if (add_minus)
2988 strcat (temp_string, "-");
2989 else
2990 strcat (temp_string, "+");
2991
2992 strncat (temp_string, string_start, temp_disp - string_start);
2993 if (*temp_disp == '+' || *temp_disp == '-')
2994 --temp_disp;
2995 }
2996
2997 while (*temp_disp != '\0'
2998 && *temp_disp != '+'
2999 && *temp_disp != '-')
3000 ++temp_disp;
3001 }
3002
3003 return temp_string;
3004 }
3005
3006 static int i386_parse_seg PARAMS ((char *));
3007
3008 static int
3009 i386_parse_seg (op_string)
3010 char *op_string;
3011 {
3012 if (is_space_char (*op_string))
3013 ++op_string;
3014
3015 /* Should be one of es, cs, ss, ds fs or gs */
3016 switch (*op_string++)
3017 {
3018 case 'e':
3019 i.seg[i.mem_operands] = &es;
3020 break;
3021 case 'c':
3022 i.seg[i.mem_operands] = &cs;
3023 break;
3024 case 's':
3025 i.seg[i.mem_operands] = &ss;
3026 break;
3027 case 'd':
3028 i.seg[i.mem_operands] = &ds;
3029 break;
3030 case 'f':
3031 i.seg[i.mem_operands] = &fs;
3032 break;
3033 case 'g':
3034 i.seg[i.mem_operands] = &gs;
3035 break;
3036 default:
3037 as_bad (_("bad segment name `%s'"), op_string);
3038 return 0;
3039 }
3040
3041 if (*op_string++ != 's')
3042 {
3043 as_bad (_("bad segment name `%s'"), op_string);
3044 return 0;
3045 }
3046
3047 if (is_space_char (*op_string))
3048 ++op_string;
3049
3050 if (*op_string != ':')
3051 {
3052 as_bad (_("bad segment name `%s'"), op_string);
3053 return 0;
3054 }
3055
3056 return 1;
3057
3058 }
3059
3060 static int i386_intel_memory_operand PARAMS ((char *));
3061
3062 static int
3063 i386_intel_memory_operand (op_string)
3064 char *op_string;
3065 {
3066
3067 char *end_of_operand_string;
3068
3069 if (is_digit_char (*op_string)
3070 && strchr (op_string, '[') == 0)
3071 {
3072 if (!i386_immediate (op_string))
3073 return 0;
3074 else
3075 return 1;
3076 }
3077
3078 /* Look for displacement preceding open bracket */
3079 if (*op_string != '[')
3080 {
3081 char *end_seg;
3082 char *temp_string;
3083
3084 end_seg = strchr (op_string, ':');
3085 if (end_seg)
3086 {
3087 if (!i386_parse_seg (op_string))
3088 return 0;
3089 op_string = end_seg + 1;
3090 }
3091
3092 temp_string = build_displacement_string (true, op_string);
3093 if (!i386_displacement (temp_string, temp_string + strlen (temp_string)))
3094 return 0;
3095
3096 end_of_operand_string = strchr (op_string, '[');
3097 if (!end_of_operand_string)
3098 end_of_operand_string = op_string + strlen (op_string);
3099
3100 if (is_space_char (*end_of_operand_string))
3101 --end_of_operand_string;
3102
3103 op_string = end_of_operand_string;
3104 }
3105
3106 if (*op_string == '[')
3107 {
3108 ++op_string;
3109
3110 /* Pick off each component and figure out where it belongs */
3111
3112 end_of_operand_string = op_string;
3113
3114 while (*op_string != ']')
3115 {
3116
3117 while (*end_of_operand_string != '+'
3118 && *end_of_operand_string != '-'
3119 && *end_of_operand_string != '*'
3120 && *end_of_operand_string != ']')
3121 end_of_operand_string++;
3122
3123 if (*op_string == '+')
3124 {
3125 char *temp_string = op_string + 1;
3126 if (is_space_char (*temp_string))
3127 ++temp_string;
3128 if (*temp_string == REGISTER_PREFIX
3129 || (allow_naked_reg && i386_is_reg (temp_string)))
3130 ++op_string;
3131 }
3132
3133 if (*op_string == REGISTER_PREFIX
3134 || (allow_naked_reg && i386_is_reg (op_string)))
3135 {
3136 const reg_entry *temp_reg;
3137 char *end_op;
3138
3139 END_STRING_AND_SAVE (end_of_operand_string);
3140 temp_reg = parse_register (op_string, &end_op);
3141 RESTORE_END_STRING (end_of_operand_string);
3142
3143 if (temp_reg == NULL)
3144 return 0;
3145
3146 if (i.base_reg == NULL)
3147 i.base_reg = temp_reg;
3148 else
3149 i.index_reg = temp_reg;
3150
3151 i.types[this_operand] |= BaseIndex;
3152
3153 }
3154 else if (is_digit_char (*op_string) || *op_string == '+' || *op_string == '-')
3155 {
3156
3157 char *temp_string = build_displacement_string (false, op_string);
3158
3159 if (*temp_string == '+')
3160 ++temp_string;
3161
3162 if (!i386_displacement (temp_string, temp_string + strlen (temp_string)))
3163 return 0;
3164
3165 ++op_string;
3166 end_of_operand_string = op_string;
3167 while (*end_of_operand_string != ']'
3168 && *end_of_operand_string != '+'
3169 && *end_of_operand_string != '-'
3170 && *end_of_operand_string != '*')
3171 ++end_of_operand_string;
3172 }
3173 else if (*op_string == '*')
3174 {
3175 ++op_string;
3176
3177 if (i.base_reg && !i.index_reg)
3178 {
3179 i.index_reg = i.base_reg;
3180 i.base_reg = 0;
3181 }
3182
3183 if (!i386_scale (op_string))
3184 return 0;
3185 }
3186 op_string = end_of_operand_string;
3187 ++end_of_operand_string;
3188 }
3189 }
3190
3191 return 1;
3192 }
3193
3194 static int i386_intel_operand PARAMS ((char *, int));
3195
3196 static int
3197 i386_intel_operand (operand_string, got_a_float)
3198 char *operand_string;
3199 int got_a_float;
3200 {
3201 char *op_string = operand_string;
3202
3203 int operand_modifier = i386_operand_modifier (&op_string, got_a_float);
3204 if (is_space_char (*op_string))
3205 ++op_string;
3206
3207 switch (operand_modifier)
3208 {
3209 case BYTE_PTR:
3210 case WORD_PTR:
3211 case DWORD_PTR:
3212 case QWORD_PTR:
3213 case XWORD_PTR:
3214 if ((i.mem_operands == 1
3215 && (current_templates->start->opcode_modifier & IsString) == 0)
3216 || i.mem_operands == 2)
3217 {
3218 as_bad (_("too many memory references for `%s'"),
3219 current_templates->start->name);
3220 return 0;
3221 }
3222
3223 if (!i386_intel_memory_operand (op_string))
3224 return 0;
3225
3226 i.mem_operands++;
3227 break;
3228
3229 case FLAT:
3230
3231 case OFFSET_FLAT:
3232 if (!i386_immediate (op_string))
3233 return 0;
3234 break;
3235
3236 case SHORT:
3237
3238 case NONE_FOUND:
3239 /* Should be register or immediate */
3240 if (is_digit_char (*op_string)
3241 && strchr (op_string, '[') == 0)
3242 {
3243 if (!i386_immediate (op_string))
3244 return 0;
3245 }
3246 else if (*op_string == REGISTER_PREFIX
3247 || (allow_naked_reg
3248 && i386_is_reg (op_string)))
3249 {
3250
3251 register const reg_entry * r;
3252 char *end_op;
3253
3254 r = parse_register (op_string, &end_op);
3255 if (r == NULL)
3256 return 0;
3257
3258 /* Check for a segment override by searching for ':' after a
3259 segment register. */
3260 op_string = end_op;
3261 if (is_space_char (*op_string))
3262 ++op_string;
3263 if (*op_string == ':' && (r->reg_type & (SReg2 | SReg3)))
3264 {
3265 switch (r->reg_num)
3266 {
3267 case 0:
3268 i.seg[i.mem_operands] = &es;
3269 break;
3270 case 1:
3271 i.seg[i.mem_operands] = &cs;
3272 break;
3273 case 2:
3274 i.seg[i.mem_operands] = &ss;
3275 break;
3276 case 3:
3277 i.seg[i.mem_operands] = &ds;
3278 break;
3279 case 4:
3280 i.seg[i.mem_operands] = &fs;
3281 break;
3282 case 5:
3283 i.seg[i.mem_operands] = &gs;
3284 break;
3285 }
3286
3287 }
3288 i.types[this_operand] |= r->reg_type & ~BaseIndex;
3289 i.regs[this_operand] = r;
3290 i.reg_operands++;
3291 }
3292
3293 else
3294 {
3295
3296 if (!i386_intel_memory_operand (op_string))
3297 return 0;
3298
3299 i.mem_operands++;
3300 }
3301 break;
3302
3303 } /* end switch */
3304 /* Special case for (%dx) while doing input/output op. */
3305 if (i.base_reg
3306 && i.base_reg->reg_type == (Reg16 | InOutPortReg)
3307 && i.index_reg == 0
3308 && i.log2_scale_factor == 0
3309 && i.seg[i.mem_operands] == 0
3310 && (i.types[this_operand] & Disp) == 0)
3311 {
3312 i.types[this_operand] = InOutPortReg;
3313 return 1;
3314 }
3315 /* Make sure the memory operand we've been dealt is valid. */
3316 if (flag_16bit_code ^ (i.prefix[ADDR_PREFIX] != 0))
3317 {
3318 if ((i.base_reg
3319 && ((i.base_reg->reg_type & (Reg16|BaseIndex))
3320 != (Reg16|BaseIndex)))
3321 || (i.index_reg
3322 && (((i.index_reg->reg_type & (Reg16|BaseIndex))
3323 != (Reg16|BaseIndex))
3324 || ! (i.base_reg
3325 && i.base_reg->reg_num < 6
3326 && i.index_reg->reg_num >= 6
3327 && i.log2_scale_factor == 0))))
3328 {
3329 as_bad (_("`%s' is not a valid %s bit base/index expression"),
3330 operand_string, "16");
3331 return 0;
3332 }
3333 }
3334 else
3335 {
3336 if ((i.base_reg
3337 && (i.base_reg->reg_type & Reg32) == 0)
3338 || (i.index_reg
3339 && ((i.index_reg->reg_type & (Reg32|BaseIndex))
3340 != (Reg32|BaseIndex))))
3341 {
3342 as_bad (_("`%s' is not a valid %s bit base/index expression"),
3343 operand_string, "32");
3344 return 0;
3345 }
3346 }
3347 return 1;
3348 }
3349
3350 /* Parse OPERAND_STRING into the i386_insn structure I. Returns non-zero
3351 on error. */
3352
3353 static int i386_operand PARAMS ((char *));
3354
3355 static int
3356 i386_operand (operand_string)
3357 char *operand_string;
3358 {
3359 char *op_string = operand_string;
3360
3361 if (is_space_char (*op_string))
3362 ++op_string;
3363
3364 /* We check for an absolute prefix (differentiating,
3365 for example, 'jmp pc_relative_label' from 'jmp *absolute_label'. */
3366 if (*op_string == ABSOLUTE_PREFIX)
3367 {
3368 ++op_string;
3369 if (is_space_char (*op_string))
3370 ++op_string;
3371 i.types[this_operand] |= JumpAbsolute;
3372 }
3373
3374 /* Check if operand is a register. */
3375 if (*op_string == REGISTER_PREFIX
3376 || (allow_naked_reg && i386_is_reg (op_string)))
3377 {
3378 register const reg_entry *r;
3379 char *end_op;
3380
3381 r = parse_register (op_string, &end_op);
3382 if (r == NULL)
3383 return 0;
3384
3385 /* Check for a segment override by searching for ':' after a
3386 segment register. */
3387 op_string = end_op;
3388 if (is_space_char (*op_string))
3389 ++op_string;
3390 if (*op_string == ':' && (r->reg_type & (SReg2 | SReg3)))
3391 {
3392 switch (r->reg_num)
3393 {
3394 case 0:
3395 i.seg[i.mem_operands] = &es;
3396 break;
3397 case 1:
3398 i.seg[i.mem_operands] = &cs;
3399 break;
3400 case 2:
3401 i.seg[i.mem_operands] = &ss;
3402 break;
3403 case 3:
3404 i.seg[i.mem_operands] = &ds;
3405 break;
3406 case 4:
3407 i.seg[i.mem_operands] = &fs;
3408 break;
3409 case 5:
3410 i.seg[i.mem_operands] = &gs;
3411 break;
3412 }
3413
3414 /* Skip the ':' and whitespace. */
3415 ++op_string;
3416 if (is_space_char (*op_string))
3417 ++op_string;
3418
3419 /* Pretend given string starts here. */
3420 operand_string = op_string;
3421 if (!is_digit_char (*op_string)
3422 && !is_identifier_char (*op_string)
3423 && *op_string != '('
3424 && *op_string != ABSOLUTE_PREFIX)
3425 {
3426 as_bad (_("bad memory operand `%s'"), op_string);
3427 return 0;
3428 }
3429 /* Handle case of %es:*foo. */
3430 if (*op_string == ABSOLUTE_PREFIX)
3431 {
3432 ++op_string;
3433 if (is_space_char (*op_string))
3434 ++op_string;
3435 i.types[this_operand] |= JumpAbsolute;
3436 }
3437 goto do_memory_reference;
3438 }
3439 if (*op_string)
3440 {
3441 as_bad (_("Junk `%s' after register"), op_string);
3442 return 0;
3443 }
3444 i.types[this_operand] |= r->reg_type & ~BaseIndex;
3445 i.regs[this_operand] = r;
3446 i.reg_operands++;
3447 }
3448 else if (*op_string == IMMEDIATE_PREFIX)
3449 { /* ... or an immediate */
3450 ++op_string;
3451 if (!i386_immediate (op_string))
3452 return 0;
3453 }
3454 else if (is_digit_char (*op_string)
3455 || is_identifier_char (*op_string)
3456 || *op_string == '(' )
3457 {
3458 /* This is a memory reference of some sort. */
3459 char *end_of_operand_string;
3460 register char *base_string;
3461 int found_base_index_form;
3462
3463 /* Start and end of displacement string expression (if found). */
3464 char *displacement_string_start;
3465 char *displacement_string_end;
3466
3467 do_memory_reference:
3468
3469 if ((i.mem_operands == 1
3470 && (current_templates->start->opcode_modifier & IsString) == 0)
3471 || i.mem_operands == 2)
3472 {
3473 as_bad (_("too many memory references for `%s'"),
3474 current_templates->start->name);
3475 return 0;
3476 }
3477
3478 /* Check for base index form. We detect the base index form by
3479 looking for an ')' at the end of the operand, searching
3480 for the '(' matching it, and finding a REGISTER_PREFIX or ','
3481 after the '('. */
3482 found_base_index_form = 0;
3483 end_of_operand_string = op_string + strlen (op_string);
3484
3485 --end_of_operand_string;
3486 if (is_space_char (*end_of_operand_string))
3487 --end_of_operand_string;
3488
3489 base_string = end_of_operand_string;
3490
3491 if (*base_string == ')')
3492 {
3493 unsigned int parens_balanced = 1;
3494 /* We've already checked that the number of left & right ()'s are
3495 equal, so this loop will not be infinite. */
3496 do
3497 {
3498 base_string--;
3499 if (*base_string == ')')
3500 parens_balanced++;
3501 if (*base_string == '(')
3502 parens_balanced--;
3503 }
3504 while (parens_balanced);
3505
3506 /* If there is a displacement set-up for it to be parsed later. */
3507 displacement_string_start = op_string;
3508 displacement_string_end = base_string;
3509
3510 /* Skip past '(' and whitespace. */
3511 ++base_string;
3512 if (is_space_char (*base_string))
3513 ++base_string;
3514
3515 if (*base_string == REGISTER_PREFIX
3516 || (allow_naked_reg && i386_is_reg (base_string))
3517 || *base_string == ',')
3518 found_base_index_form = 1;
3519 }
3520
3521 /* If we can't parse a base index register expression, we've found
3522 a pure displacement expression. We set up displacement_string_start
3523 and displacement_string_end for the code below. */
3524 if (!found_base_index_form)
3525 {
3526 displacement_string_start = op_string;
3527 displacement_string_end = end_of_operand_string + 1;
3528 }
3529 else
3530 {
3531 i.types[this_operand] |= BaseIndex;
3532
3533 /* Find base register (if any). */
3534 if (*base_string != ',')
3535 {
3536 char *end_op;
3537
3538 /* Trim off the closing ')' so that parse_register won't
3539 see it. */
3540 END_STRING_AND_SAVE (end_of_operand_string);
3541 i.base_reg = parse_register (base_string, &end_op);
3542 RESTORE_END_STRING (end_of_operand_string);
3543
3544 if (i.base_reg == NULL)
3545 return 0;
3546
3547 base_string = end_op;
3548 if (is_space_char (*base_string))
3549 ++base_string;
3550 }
3551
3552 /* There may be an index reg or scale factor here. */
3553 if (*base_string == ',')
3554 {
3555 ++base_string;
3556 if (is_space_char (*base_string))
3557 ++base_string;
3558
3559 if (*base_string == REGISTER_PREFIX
3560 || (allow_naked_reg && i386_is_reg (base_string)))
3561 {
3562 char *end_op;
3563
3564 END_STRING_AND_SAVE (end_of_operand_string);
3565 i.index_reg = parse_register (base_string, &end_op);
3566 RESTORE_END_STRING (end_of_operand_string);
3567
3568 if (i.index_reg == NULL)
3569 return 0;
3570
3571 base_string = end_op;
3572 if (is_space_char (*base_string))
3573 ++base_string;
3574 if (*base_string == ',')
3575 {
3576 ++base_string;
3577 if (is_space_char (*base_string))
3578 ++base_string;
3579 }
3580 else if (*base_string != ')' )
3581 {
3582 as_bad (_("expecting `,' or `)' after index register in `%s'"),
3583 operand_string);
3584 return 0;
3585 }
3586 }
3587
3588 /* Check for scale factor. */
3589 if (isdigit ((unsigned char) *base_string))
3590 {
3591 if (!i386_scale (base_string))
3592 return 0;
3593
3594 ++base_string;
3595 if (is_space_char (*base_string))
3596 ++base_string;
3597 if (*base_string != ')')
3598 {
3599 as_bad (_("expecting `)' after scale factor in `%s'"),
3600 operand_string);
3601 return 0;
3602 }
3603 }
3604 else if (!i.index_reg)
3605 {
3606 as_bad (_("expecting index register or scale factor after `,'; got '%c'"),
3607 *base_string);
3608 return 0;
3609 }
3610 }
3611 else if (*base_string != ')')
3612 {
3613 as_bad (_("expecting `,' or `)' after base register in `%s'"),
3614 operand_string);
3615 return 0;
3616 }
3617 }
3618
3619 /* If there's an expression beginning the operand, parse it,
3620 assuming displacement_string_start and
3621 displacement_string_end are meaningful. */
3622 if (displacement_string_start != displacement_string_end)
3623 {
3624 if (!i386_displacement (displacement_string_start,
3625 displacement_string_end))
3626 return 0;
3627 }
3628
3629 /* Special case for (%dx) while doing input/output op. */
3630 if (i.base_reg
3631 && i.base_reg->reg_type == (Reg16 | InOutPortReg)
3632 && i.index_reg == 0
3633 && i.log2_scale_factor == 0
3634 && i.seg[i.mem_operands] == 0
3635 && (i.types[this_operand] & Disp) == 0)
3636 {
3637 i.types[this_operand] = InOutPortReg;
3638 return 1;
3639 }
3640 /* Make sure the memory operand we've been dealt is valid. */
3641 if (flag_16bit_code ^ (i.prefix[ADDR_PREFIX] != 0))
3642 {
3643 if ((i.base_reg
3644 && ((i.base_reg->reg_type & (Reg16|BaseIndex))
3645 != (Reg16|BaseIndex)))
3646 || (i.index_reg
3647 && (((i.index_reg->reg_type & (Reg16|BaseIndex))
3648 != (Reg16|BaseIndex))
3649 || ! (i.base_reg
3650 && i.base_reg->reg_num < 6
3651 && i.index_reg->reg_num >= 6
3652 && i.log2_scale_factor == 0))))
3653 {
3654 as_bad (_("`%s' is not a valid %s bit base/index expression"),
3655 operand_string, "16");
3656 return 0;
3657 }
3658 }
3659 else
3660 {
3661 if ((i.base_reg
3662 && (i.base_reg->reg_type & Reg32) == 0)
3663 || (i.index_reg
3664 && ((i.index_reg->reg_type & (Reg32|BaseIndex))
3665 != (Reg32|BaseIndex))))
3666 {
3667 as_bad (_("`%s' is not a valid %s bit base/index expression"),
3668 operand_string, "32");
3669 return 0;
3670 }
3671 }
3672 i.mem_operands++;
3673 }
3674 else
3675 { /* it's not a memory operand; argh! */
3676 as_bad (_("invalid char %s beginning operand %d `%s'"),
3677 output_invalid (*op_string),
3678 this_operand + 1,
3679 op_string);
3680 return 0;
3681 }
3682 return 1; /* normal return */
3683 }
3684 \f
3685 /*
3686 * md_estimate_size_before_relax()
3687 *
3688 * Called just before relax().
3689 * Any symbol that is now undefined will not become defined.
3690 * Return the correct fr_subtype in the frag.
3691 * Return the initial "guess for fr_var" to caller.
3692 * The guess for fr_var is ACTUALLY the growth beyond fr_fix.
3693 * Whatever we do to grow fr_fix or fr_var contributes to our returned value.
3694 * Although it may not be explicit in the frag, pretend fr_var starts with a
3695 * 0 value.
3696 */
3697 int
3698 md_estimate_size_before_relax (fragP, segment)
3699 register fragS *fragP;
3700 register segT segment;
3701 {
3702 register unsigned char *opcode;
3703 register int old_fr_fix;
3704
3705 old_fr_fix = fragP->fr_fix;
3706 opcode = (unsigned char *) fragP->fr_opcode;
3707 /* We've already got fragP->fr_subtype right; all we have to do is
3708 check for un-relaxable symbols. */
3709 if (S_GET_SEGMENT (fragP->fr_symbol) != segment)
3710 {
3711 /* symbol is undefined in this segment */
3712 int code16 = fragP->fr_subtype & CODE16;
3713 int size = code16 ? 2 : 4;
3714 int pcrel_reloc = code16 ? BFD_RELOC_16_PCREL : BFD_RELOC_32_PCREL;
3715
3716 switch (opcode[0])
3717 {
3718 case JUMP_PC_RELATIVE: /* make jmp (0xeb) a dword displacement jump */
3719 opcode[0] = 0xe9; /* dword disp jmp */
3720 fragP->fr_fix += size;
3721 fix_new (fragP, old_fr_fix, size,
3722 fragP->fr_symbol,
3723 fragP->fr_offset, 1,
3724 (GOT_symbol && /* Not quite right - we should switch on
3725 presence of @PLT, but I cannot see how
3726 to get to that from here. We should have
3727 done this in md_assemble to really
3728 get it right all of the time, but I
3729 think it does not matter that much, as
3730 this will be right most of the time. ERY*/
3731 S_GET_SEGMENT(fragP->fr_symbol) == undefined_section)
3732 ? BFD_RELOC_386_PLT32 : pcrel_reloc);
3733 break;
3734
3735 default:
3736 /* This changes the byte-displacement jump 0x7N -->
3737 the dword-displacement jump 0x0f8N */
3738 opcode[1] = opcode[0] + 0x10;
3739 opcode[0] = TWO_BYTE_OPCODE_ESCAPE; /* two-byte escape */
3740 fragP->fr_fix += 1 + size; /* we've added an opcode byte */
3741 fix_new (fragP, old_fr_fix + 1, size,
3742 fragP->fr_symbol,
3743 fragP->fr_offset, 1,
3744 (GOT_symbol && /* Not quite right - we should switch on
3745 presence of @PLT, but I cannot see how
3746 to get to that from here. ERY */
3747 S_GET_SEGMENT(fragP->fr_symbol) == undefined_section)
3748 ? BFD_RELOC_386_PLT32 : pcrel_reloc);
3749 break;
3750 }
3751 frag_wane (fragP);
3752 }
3753 return (fragP->fr_var + fragP->fr_fix - old_fr_fix);
3754 } /* md_estimate_size_before_relax() */
3755 \f
3756 /*
3757 * md_convert_frag();
3758 *
3759 * Called after relax() is finished.
3760 * In: Address of frag.
3761 * fr_type == rs_machine_dependent.
3762 * fr_subtype is what the address relaxed to.
3763 *
3764 * Out: Any fixSs and constants are set up.
3765 * Caller will turn frag into a ".space 0".
3766 */
3767 #ifndef BFD_ASSEMBLER
3768 void
3769 md_convert_frag (headers, sec, fragP)
3770 object_headers *headers;
3771 segT sec;
3772 register fragS *fragP;
3773 #else
3774 void
3775 md_convert_frag (abfd, sec, fragP)
3776 bfd *abfd;
3777 segT sec;
3778 register fragS *fragP;
3779 #endif
3780 {
3781 register unsigned char *opcode;
3782 unsigned char *where_to_put_displacement = NULL;
3783 unsigned int target_address;
3784 unsigned int opcode_address;
3785 unsigned int extension = 0;
3786 int displacement_from_opcode_start;
3787
3788 opcode = (unsigned char *) fragP->fr_opcode;
3789
3790 /* Address we want to reach in file space. */
3791 target_address = S_GET_VALUE (fragP->fr_symbol) + fragP->fr_offset;
3792 #ifdef BFD_ASSEMBLER /* not needed otherwise? */
3793 target_address += symbol_get_frag (fragP->fr_symbol)->fr_address;
3794 #endif
3795
3796 /* Address opcode resides at in file space. */
3797 opcode_address = fragP->fr_address + fragP->fr_fix;
3798
3799 /* Displacement from opcode start to fill into instruction. */
3800 displacement_from_opcode_start = target_address - opcode_address;
3801
3802 switch (fragP->fr_subtype)
3803 {
3804 case ENCODE_RELAX_STATE (COND_JUMP, SMALL):
3805 case ENCODE_RELAX_STATE (COND_JUMP, SMALL16):
3806 case ENCODE_RELAX_STATE (UNCOND_JUMP, SMALL):
3807 case ENCODE_RELAX_STATE (UNCOND_JUMP, SMALL16):
3808 /* don't have to change opcode */
3809 extension = 1; /* 1 opcode + 1 displacement */
3810 where_to_put_displacement = &opcode[1];
3811 break;
3812
3813 case ENCODE_RELAX_STATE (COND_JUMP, BIG):
3814 extension = 5; /* 2 opcode + 4 displacement */
3815 opcode[1] = opcode[0] + 0x10;
3816 opcode[0] = TWO_BYTE_OPCODE_ESCAPE;
3817 where_to_put_displacement = &opcode[2];
3818 break;
3819
3820 case ENCODE_RELAX_STATE (UNCOND_JUMP, BIG):
3821 extension = 4; /* 1 opcode + 4 displacement */
3822 opcode[0] = 0xe9;
3823 where_to_put_displacement = &opcode[1];
3824 break;
3825
3826 case ENCODE_RELAX_STATE (COND_JUMP, BIG16):
3827 extension = 3; /* 2 opcode + 2 displacement */
3828 opcode[1] = opcode[0] + 0x10;
3829 opcode[0] = TWO_BYTE_OPCODE_ESCAPE;
3830 where_to_put_displacement = &opcode[2];
3831 break;
3832
3833 case ENCODE_RELAX_STATE (UNCOND_JUMP, BIG16):
3834 extension = 2; /* 1 opcode + 2 displacement */
3835 opcode[0] = 0xe9;
3836 where_to_put_displacement = &opcode[1];
3837 break;
3838
3839 default:
3840 BAD_CASE (fragP->fr_subtype);
3841 break;
3842 }
3843 /* now put displacement after opcode */
3844 md_number_to_chars ((char *) where_to_put_displacement,
3845 (valueT) (displacement_from_opcode_start - extension),
3846 SIZE_FROM_RELAX_STATE (fragP->fr_subtype));
3847 fragP->fr_fix += extension;
3848 }
3849 \f
3850
3851 int md_short_jump_size = 2; /* size of byte displacement jmp */
3852 int md_long_jump_size = 5; /* size of dword displacement jmp */
3853 const int md_reloc_size = 8; /* Size of relocation record */
3854
3855 void
3856 md_create_short_jump (ptr, from_addr, to_addr, frag, to_symbol)
3857 char *ptr;
3858 addressT from_addr, to_addr;
3859 fragS *frag;
3860 symbolS *to_symbol;
3861 {
3862 long offset;
3863
3864 offset = to_addr - (from_addr + 2);
3865 md_number_to_chars (ptr, (valueT) 0xeb, 1); /* opcode for byte-disp jump */
3866 md_number_to_chars (ptr + 1, (valueT) offset, 1);
3867 }
3868
3869 void
3870 md_create_long_jump (ptr, from_addr, to_addr, frag, to_symbol)
3871 char *ptr;
3872 addressT from_addr, to_addr;
3873 fragS *frag;
3874 symbolS *to_symbol;
3875 {
3876 long offset;
3877
3878 if (flag_do_long_jump)
3879 {
3880 offset = to_addr - S_GET_VALUE (to_symbol);
3881 md_number_to_chars (ptr, (valueT) 0xe9, 1);/* opcode for long jmp */
3882 md_number_to_chars (ptr + 1, (valueT) offset, 4);
3883 fix_new (frag, (ptr + 1) - frag->fr_literal, 4,
3884 to_symbol, (offsetT) 0, 0, BFD_RELOC_32);
3885 }
3886 else
3887 {
3888 offset = to_addr - (from_addr + 5);
3889 md_number_to_chars (ptr, (valueT) 0xe9, 1);
3890 md_number_to_chars (ptr + 1, (valueT) offset, 4);
3891 }
3892 }
3893 \f
3894 /* Apply a fixup (fixS) to segment data, once it has been determined
3895 by our caller that we have all the info we need to fix it up.
3896
3897 On the 386, immediates, displacements, and data pointers are all in
3898 the same (little-endian) format, so we don't need to care about which
3899 we are handling. */
3900
3901 int
3902 md_apply_fix3 (fixP, valp, seg)
3903 fixS *fixP; /* The fix we're to put in. */
3904 valueT *valp; /* Pointer to the value of the bits. */
3905 segT seg; /* Segment fix is from. */
3906 {
3907 register char *p = fixP->fx_where + fixP->fx_frag->fr_literal;
3908 valueT value = *valp;
3909
3910 #if defined (BFD_ASSEMBLER) && !defined (TE_Mach)
3911 if (fixP->fx_pcrel)
3912 {
3913 switch (fixP->fx_r_type)
3914 {
3915 default:
3916 break;
3917
3918 case BFD_RELOC_32:
3919 fixP->fx_r_type = BFD_RELOC_32_PCREL;
3920 break;
3921 case BFD_RELOC_16:
3922 fixP->fx_r_type = BFD_RELOC_16_PCREL;
3923 break;
3924 case BFD_RELOC_8:
3925 fixP->fx_r_type = BFD_RELOC_8_PCREL;
3926 break;
3927 }
3928 }
3929
3930 /*
3931 * This is a hack. There should be a better way to
3932 * handle this.
3933 */
3934 if ((fixP->fx_r_type == BFD_RELOC_32_PCREL
3935 || fixP->fx_r_type == BFD_RELOC_16_PCREL
3936 || fixP->fx_r_type == BFD_RELOC_8_PCREL)
3937 && fixP->fx_addsy)
3938 {
3939 #ifndef OBJ_AOUT
3940 if (OUTPUT_FLAVOR == bfd_target_elf_flavour
3941 #ifdef TE_PE
3942 || OUTPUT_FLAVOR == bfd_target_coff_flavour
3943 #endif
3944 )
3945 value += fixP->fx_where + fixP->fx_frag->fr_address;
3946 #endif
3947 #if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
3948 if (OUTPUT_FLAVOR == bfd_target_elf_flavour
3949 && (S_GET_SEGMENT (fixP->fx_addsy) == seg
3950 || symbol_section_p (fixP->fx_addsy))
3951 && ! S_IS_EXTERNAL (fixP->fx_addsy)
3952 && ! S_IS_WEAK (fixP->fx_addsy)
3953 && S_IS_DEFINED (fixP->fx_addsy)
3954 && ! S_IS_COMMON (fixP->fx_addsy))
3955 {
3956 /* Yes, we add the values in twice. This is because
3957 bfd_perform_relocation subtracts them out again. I think
3958 bfd_perform_relocation is broken, but I don't dare change
3959 it. FIXME. */
3960 value += fixP->fx_where + fixP->fx_frag->fr_address;
3961 }
3962 #endif
3963 #if defined (OBJ_COFF) && defined (TE_PE)
3964 /* For some reason, the PE format does not store a section
3965 address offset for a PC relative symbol. */
3966 if (S_GET_SEGMENT (fixP->fx_addsy) != seg)
3967 value += md_pcrel_from (fixP);
3968 #endif
3969 }
3970
3971 /* Fix a few things - the dynamic linker expects certain values here,
3972 and we must not dissappoint it. */
3973 #if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
3974 if (OUTPUT_FLAVOR == bfd_target_elf_flavour
3975 && fixP->fx_addsy)
3976 switch (fixP->fx_r_type) {
3977 case BFD_RELOC_386_PLT32:
3978 /* Make the jump instruction point to the address of the operand. At
3979 runtime we merely add the offset to the actual PLT entry. */
3980 value = 0xfffffffc;
3981 break;
3982 case BFD_RELOC_386_GOTPC:
3983 /*
3984 * This is tough to explain. We end up with this one if we have
3985 * operands that look like "_GLOBAL_OFFSET_TABLE_+[.-.L284]". The goal
3986 * here is to obtain the absolute address of the GOT, and it is strongly
3987 * preferable from a performance point of view to avoid using a runtime
3988 * relocation for this. The actual sequence of instructions often look
3989 * something like:
3990 *
3991 * call .L66
3992 * .L66:
3993 * popl %ebx
3994 * addl $_GLOBAL_OFFSET_TABLE_+[.-.L66],%ebx
3995 *
3996 * The call and pop essentially return the absolute address of
3997 * the label .L66 and store it in %ebx. The linker itself will
3998 * ultimately change the first operand of the addl so that %ebx points to
3999 * the GOT, but to keep things simple, the .o file must have this operand
4000 * set so that it generates not the absolute address of .L66, but the
4001 * absolute address of itself. This allows the linker itself simply
4002 * treat a GOTPC relocation as asking for a pcrel offset to the GOT to be
4003 * added in, and the addend of the relocation is stored in the operand
4004 * field for the instruction itself.
4005 *
4006 * Our job here is to fix the operand so that it would add the correct
4007 * offset so that %ebx would point to itself. The thing that is tricky is
4008 * that .-.L66 will point to the beginning of the instruction, so we need
4009 * to further modify the operand so that it will point to itself.
4010 * There are other cases where you have something like:
4011 *
4012 * .long $_GLOBAL_OFFSET_TABLE_+[.-.L66]
4013 *
4014 * and here no correction would be required. Internally in the assembler
4015 * we treat operands of this form as not being pcrel since the '.' is
4016 * explicitly mentioned, and I wonder whether it would simplify matters
4017 * to do it this way. Who knows. In earlier versions of the PIC patches,
4018 * the pcrel_adjust field was used to store the correction, but since the
4019 * expression is not pcrel, I felt it would be confusing to do it this way.
4020 */
4021 value -= 1;
4022 break;
4023 case BFD_RELOC_386_GOT32:
4024 value = 0; /* Fully resolved at runtime. No addend. */
4025 break;
4026 case BFD_RELOC_386_GOTOFF:
4027 break;
4028
4029 case BFD_RELOC_VTABLE_INHERIT:
4030 case BFD_RELOC_VTABLE_ENTRY:
4031 fixP->fx_done = 0;
4032 return 1;
4033
4034 default:
4035 break;
4036 }
4037 #endif /* defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF) */
4038 *valp = value;
4039 #endif /* defined (BFD_ASSEMBLER) && !defined (TE_Mach) */
4040 md_number_to_chars (p, value, fixP->fx_size);
4041
4042 return 1;
4043 }
4044
4045 #if 0
4046 /* This is never used. */
4047 long /* Knows about the byte order in a word. */
4048 md_chars_to_number (con, nbytes)
4049 unsigned char con[]; /* Low order byte 1st. */
4050 int nbytes; /* Number of bytes in the input. */
4051 {
4052 long retval;
4053 for (retval = 0, con += nbytes - 1; nbytes--; con--)
4054 {
4055 retval <<= BITS_PER_CHAR;
4056 retval |= *con;
4057 }
4058 return retval;
4059 }
4060 #endif /* 0 */
4061 \f
4062
4063 #define MAX_LITTLENUMS 6
4064
4065 /* Turn the string pointed to by litP into a floating point constant of type
4066 type, and emit the appropriate bytes. The number of LITTLENUMS emitted
4067 is stored in *sizeP . An error message is returned, or NULL on OK. */
4068 char *
4069 md_atof (type, litP, sizeP)
4070 char type;
4071 char *litP;
4072 int *sizeP;
4073 {
4074 int prec;
4075 LITTLENUM_TYPE words[MAX_LITTLENUMS];
4076 LITTLENUM_TYPE *wordP;
4077 char *t;
4078
4079 switch (type)
4080 {
4081 case 'f':
4082 case 'F':
4083 prec = 2;
4084 break;
4085
4086 case 'd':
4087 case 'D':
4088 prec = 4;
4089 break;
4090
4091 case 'x':
4092 case 'X':
4093 prec = 5;
4094 break;
4095
4096 default:
4097 *sizeP = 0;
4098 return _("Bad call to md_atof ()");
4099 }
4100 t = atof_ieee (input_line_pointer, type, words);
4101 if (t)
4102 input_line_pointer = t;
4103
4104 *sizeP = prec * sizeof (LITTLENUM_TYPE);
4105 /* This loops outputs the LITTLENUMs in REVERSE order; in accord with
4106 the bigendian 386. */
4107 for (wordP = words + prec - 1; prec--;)
4108 {
4109 md_number_to_chars (litP, (valueT) (*wordP--), sizeof (LITTLENUM_TYPE));
4110 litP += sizeof (LITTLENUM_TYPE);
4111 }
4112 return 0;
4113 }
4114 \f
4115 char output_invalid_buf[8];
4116
4117 static char * output_invalid PARAMS ((int));
4118
4119 static char *
4120 output_invalid (c)
4121 int c;
4122 {
4123 if (isprint (c))
4124 sprintf (output_invalid_buf, "'%c'", c);
4125 else
4126 sprintf (output_invalid_buf, "(0x%x)", (unsigned) c);
4127 return output_invalid_buf;
4128 }
4129
4130 /* REG_STRING starts *before* REGISTER_PREFIX. */
4131
4132 static const reg_entry * parse_register PARAMS ((char *, char **));
4133
4134 static const reg_entry *
4135 parse_register (reg_string, end_op)
4136 char *reg_string;
4137 char **end_op;
4138 {
4139 register char *s = reg_string;
4140 register char *p;
4141 char reg_name_given[MAX_REG_NAME_SIZE + 1];
4142 const reg_entry *r;
4143
4144 /* Skip possible REGISTER_PREFIX and possible whitespace. */
4145 if (*s == REGISTER_PREFIX)
4146 ++s;
4147
4148 if (is_space_char (*s))
4149 ++s;
4150
4151 p = reg_name_given;
4152 while ((*p++ = register_chars[(unsigned char) *s++]) != '\0')
4153 {
4154 if (p >= reg_name_given + MAX_REG_NAME_SIZE)
4155 {
4156 if (!allow_naked_reg)
4157 {
4158 *p = '\0';
4159 as_bad (_("bad register name `%s'"), reg_name_given);
4160 }
4161 return (const reg_entry *) NULL;
4162 }
4163 }
4164
4165 *end_op = s - 1;
4166
4167 r = (const reg_entry *) hash_find (reg_hash, reg_name_given);
4168
4169 if (r == NULL)
4170 {
4171 if (!allow_naked_reg)
4172 as_bad (_("bad register name `%s'"), reg_name_given);
4173 return (const reg_entry *) NULL;
4174 }
4175
4176 return r;
4177 }
4178 \f
4179 #ifdef OBJ_ELF
4180 CONST char *md_shortopts = "kmVQ:";
4181 #else
4182 CONST char *md_shortopts = "m";
4183 #endif
4184 struct option md_longopts[] = {
4185 {NULL, no_argument, NULL, 0}
4186 };
4187 size_t md_longopts_size = sizeof (md_longopts);
4188
4189 int
4190 md_parse_option (c, arg)
4191 int c;
4192 char *arg;
4193 {
4194 switch (c)
4195 {
4196 case 'm':
4197 flag_do_long_jump = 1;
4198 break;
4199
4200 #if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
4201 /* -k: Ignore for FreeBSD compatibility. */
4202 case 'k':
4203 break;
4204
4205 /* -V: SVR4 argument to print version ID. */
4206 case 'V':
4207 print_version_id ();
4208 break;
4209
4210 /* -Qy, -Qn: SVR4 arguments controlling whether a .comment section
4211 should be emitted or not. FIXME: Not implemented. */
4212 case 'Q':
4213 break;
4214 #endif
4215
4216 default:
4217 return 0;
4218 }
4219 return 1;
4220 }
4221
4222 void
4223 md_show_usage (stream)
4224 FILE *stream;
4225 {
4226 fprintf (stream, _("\
4227 -m do long jump\n"));
4228 }
4229
4230 #ifdef BFD_ASSEMBLER
4231 #ifdef OBJ_MAYBE_ELF
4232 #ifdef OBJ_MAYBE_COFF
4233
4234 /* Pick the target format to use. */
4235
4236 const char *
4237 i386_target_format ()
4238 {
4239 switch (OUTPUT_FLAVOR)
4240 {
4241 case bfd_target_coff_flavour:
4242 return "coff-i386";
4243 case bfd_target_elf_flavour:
4244 return "elf32-i386";
4245 default:
4246 abort ();
4247 return NULL;
4248 }
4249 }
4250
4251 #endif /* OBJ_MAYBE_COFF */
4252 #endif /* OBJ_MAYBE_ELF */
4253 #endif /* BFD_ASSEMBLER */
4254 \f
4255 /* ARGSUSED */
4256 symbolS *
4257 md_undefined_symbol (name)
4258 char *name;
4259 {
4260 if (*name == '_' && *(name+1) == 'G'
4261 && strcmp(name, GLOBAL_OFFSET_TABLE_NAME) == 0)
4262 {
4263 if (!GOT_symbol)
4264 {
4265 if (symbol_find (name))
4266 as_bad (_("GOT already in symbol table"));
4267 GOT_symbol = symbol_new (name, undefined_section,
4268 (valueT) 0, &zero_address_frag);
4269 };
4270 return GOT_symbol;
4271 }
4272 return 0;
4273 }
4274
4275 /* Round up a section size to the appropriate boundary. */
4276 valueT
4277 md_section_align (segment, size)
4278 segT segment;
4279 valueT size;
4280 {
4281 #ifdef OBJ_AOUT
4282 #ifdef BFD_ASSEMBLER
4283 /* For a.out, force the section size to be aligned. If we don't do
4284 this, BFD will align it for us, but it will not write out the
4285 final bytes of the section. This may be a bug in BFD, but it is
4286 easier to fix it here since that is how the other a.out targets
4287 work. */
4288 int align;
4289
4290 align = bfd_get_section_alignment (stdoutput, segment);
4291 size = ((size + (1 << align) - 1) & ((valueT) -1 << align));
4292 #endif
4293 #endif
4294
4295 return size;
4296 }
4297
4298 /* On the i386, PC-relative offsets are relative to the start of the
4299 next instruction. That is, the address of the offset, plus its
4300 size, since the offset is always the last part of the insn. */
4301
4302 long
4303 md_pcrel_from (fixP)
4304 fixS *fixP;
4305 {
4306 return fixP->fx_size + fixP->fx_where + fixP->fx_frag->fr_address;
4307 }
4308
4309 #ifndef I386COFF
4310
4311 static void
4312 s_bss (ignore)
4313 int ignore;
4314 {
4315 register int temp;
4316
4317 temp = get_absolute_expression ();
4318 subseg_set (bss_section, (subsegT) temp);
4319 demand_empty_rest_of_line ();
4320 }
4321
4322 #endif
4323
4324
4325 #ifdef BFD_ASSEMBLER
4326
4327 void
4328 i386_validate_fix (fixp)
4329 fixS *fixp;
4330 {
4331 if (fixp->fx_subsy && fixp->fx_subsy == GOT_symbol)
4332 {
4333 fixp->fx_r_type = BFD_RELOC_386_GOTOFF;
4334 fixp->fx_subsy = 0;
4335 }
4336 }
4337
4338 arelent *
4339 tc_gen_reloc (section, fixp)
4340 asection *section;
4341 fixS *fixp;
4342 {
4343 arelent *rel;
4344 bfd_reloc_code_real_type code;
4345
4346 switch (fixp->fx_r_type)
4347 {
4348 case BFD_RELOC_386_PLT32:
4349 case BFD_RELOC_386_GOT32:
4350 case BFD_RELOC_386_GOTOFF:
4351 case BFD_RELOC_386_GOTPC:
4352 case BFD_RELOC_RVA:
4353 case BFD_RELOC_VTABLE_ENTRY:
4354 case BFD_RELOC_VTABLE_INHERIT:
4355 code = fixp->fx_r_type;
4356 break;
4357 default:
4358 if (fixp->fx_pcrel)
4359 {
4360 switch (fixp->fx_size)
4361 {
4362 default:
4363 as_bad (_("Can not do %d byte pc-relative relocation"),
4364 fixp->fx_size);
4365 code = BFD_RELOC_32_PCREL;
4366 break;
4367 case 1: code = BFD_RELOC_8_PCREL; break;
4368 case 2: code = BFD_RELOC_16_PCREL; break;
4369 case 4: code = BFD_RELOC_32_PCREL; break;
4370 }
4371 }
4372 else
4373 {
4374 switch (fixp->fx_size)
4375 {
4376 default:
4377 as_bad (_("Can not do %d byte relocation"), fixp->fx_size);
4378 code = BFD_RELOC_32;
4379 break;
4380 case 1: code = BFD_RELOC_8; break;
4381 case 2: code = BFD_RELOC_16; break;
4382 case 4: code = BFD_RELOC_32; break;
4383 }
4384 }
4385 break;
4386 }
4387
4388 if (code == BFD_RELOC_32
4389 && GOT_symbol
4390 && fixp->fx_addsy == GOT_symbol)
4391 code = BFD_RELOC_386_GOTPC;
4392
4393 rel = (arelent *) xmalloc (sizeof (arelent));
4394 rel->sym_ptr_ptr = (asymbol **) xmalloc (sizeof (asymbol *));
4395 *rel->sym_ptr_ptr = symbol_get_bfdsym (fixp->fx_addsy);
4396
4397 rel->address = fixp->fx_frag->fr_address + fixp->fx_where;
4398 /* HACK: Since i386 ELF uses Rel instead of Rela, encode the
4399 vtable entry to be used in the relocation's section offset. */
4400 if (fixp->fx_r_type == BFD_RELOC_VTABLE_ENTRY)
4401 rel->address = fixp->fx_offset;
4402
4403 if (fixp->fx_pcrel)
4404 rel->addend = fixp->fx_addnumber;
4405 else
4406 rel->addend = 0;
4407
4408 rel->howto = bfd_reloc_type_lookup (stdoutput, code);
4409 if (rel->howto == NULL)
4410 {
4411 as_bad_where (fixp->fx_file, fixp->fx_line,
4412 _("Cannot represent relocation type %s"),
4413 bfd_get_reloc_code_name (code));
4414 /* Set howto to a garbage value so that we can keep going. */
4415 rel->howto = bfd_reloc_type_lookup (stdoutput, BFD_RELOC_32);
4416 assert (rel->howto != NULL);
4417 }
4418
4419 return rel;
4420 }
4421
4422 #else /* ! BFD_ASSEMBLER */
4423
4424 #if (defined(OBJ_AOUT) | defined(OBJ_BOUT))
4425 void
4426 tc_aout_fix_to_chars (where, fixP, segment_address_in_file)
4427 char *where;
4428 fixS *fixP;
4429 relax_addressT segment_address_in_file;
4430 {
4431 /*
4432 * In: length of relocation (or of address) in chars: 1, 2 or 4.
4433 * Out: GNU LD relocation length code: 0, 1, or 2.
4434 */
4435
4436 static const unsigned char nbytes_r_length[] = {42, 0, 1, 42, 2};
4437 long r_symbolnum;
4438
4439 know (fixP->fx_addsy != NULL);
4440
4441 md_number_to_chars (where,
4442 (valueT) (fixP->fx_frag->fr_address
4443 + fixP->fx_where - segment_address_in_file),
4444 4);
4445
4446 r_symbolnum = (S_IS_DEFINED (fixP->fx_addsy)
4447 ? S_GET_TYPE (fixP->fx_addsy)
4448 : fixP->fx_addsy->sy_number);
4449
4450 where[6] = (r_symbolnum >> 16) & 0x0ff;
4451 where[5] = (r_symbolnum >> 8) & 0x0ff;
4452 where[4] = r_symbolnum & 0x0ff;
4453 where[7] = ((((!S_IS_DEFINED (fixP->fx_addsy)) << 3) & 0x08)
4454 | ((nbytes_r_length[fixP->fx_size] << 1) & 0x06)
4455 | (((fixP->fx_pcrel << 0) & 0x01) & 0x0f));
4456 }
4457
4458 #endif /* OBJ_AOUT or OBJ_BOUT */
4459
4460 #if defined (I386COFF)
4461
4462 short
4463 tc_coff_fix2rtype (fixP)
4464 fixS *fixP;
4465 {
4466 if (fixP->fx_r_type == R_IMAGEBASE)
4467 return R_IMAGEBASE;
4468
4469 return (fixP->fx_pcrel ?
4470 (fixP->fx_size == 1 ? R_PCRBYTE :
4471 fixP->fx_size == 2 ? R_PCRWORD :
4472 R_PCRLONG) :
4473 (fixP->fx_size == 1 ? R_RELBYTE :
4474 fixP->fx_size == 2 ? R_RELWORD :
4475 R_DIR32));
4476 }
4477
4478 int
4479 tc_coff_sizemachdep (frag)
4480 fragS *frag;
4481 {
4482 if (frag->fr_next)
4483 return (frag->fr_next->fr_address - frag->fr_address);
4484 else
4485 return 0;
4486 }
4487
4488 #endif /* I386COFF */
4489
4490 #endif /* ! BFD_ASSEMBLER */
4491 \f
4492 /* end of tc-i386.c */