* config/tc-i386.c (i386_immediate): Skip whitespace before
[binutils-gdb.git] / gas / config / tc-i386.c
1 /* i386.c -- Assemble code for the Intel 80386
2 Copyright (C) 1989, 91, 92, 93, 94, 95, 96, 97, 98, 1999
3 Free Software Foundation.
4
5 This file is part of GAS, the GNU Assembler.
6
7 GAS is free software; you can redistribute it and/or modify
8 it under the terms of the GNU General Public License as published by
9 the Free Software Foundation; either version 2, or (at your option)
10 any later version.
11
12 GAS is distributed in the hope that it will be useful,
13 but WITHOUT ANY WARRANTY; without even the implied warranty of
14 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 GNU General Public License for more details.
16
17 You should have received a copy of the GNU General Public License
18 along with GAS; see the file COPYING. If not, write to the Free
19 Software Foundation, 59 Temple Place - Suite 330, Boston, MA
20 02111-1307, USA. */
21
22 /*
23 Intel 80386 machine specific gas.
24 Written by Eliot Dresselhaus (eliot@mgm.mit.edu).
25 Bugs & suggestions are completely welcome. This is free software.
26 Please help us make it better.
27 */
28
29 #include <ctype.h>
30
31 #include "as.h"
32 #include "subsegs.h"
33 #include "opcode/i386.h"
34
35 #ifndef TC_RELOC
36 #define TC_RELOC(X,Y) (Y)
37 #endif
38
39 #ifndef REGISTER_WARNINGS
40 #define REGISTER_WARNINGS 1
41 #endif
42
43 #ifndef SCALE1_WHEN_NO_INDEX
44 /* Specifying a scale factor besides 1 when there is no index is
45 futile. eg. `mov (%ebx,2),%al' does exactly the same as
46 `mov (%ebx),%al'. To slavishly follow what the programmer
47 specified, set SCALE1_WHEN_NO_INDEX to 0. */
48 #define SCALE1_WHEN_NO_INDEX 1
49 #endif
50
51 #define true 1
52 #define false 0
53
54 static unsigned int mode_from_disp_size PARAMS ((unsigned int));
55 static int fits_in_signed_byte PARAMS ((long));
56 static int fits_in_unsigned_byte PARAMS ((long));
57 static int fits_in_unsigned_word PARAMS ((long));
58 static int fits_in_signed_word PARAMS ((long));
59 static int smallest_imm_type PARAMS ((long));
60 static int add_prefix PARAMS ((unsigned int));
61 static void set_16bit_code_flag PARAMS ((int));
62 static void set_intel_syntax PARAMS ((int));
63
64 #ifdef BFD_ASSEMBLER
65 static bfd_reloc_code_real_type reloc
66 PARAMS ((int, int, bfd_reloc_code_real_type));
67 #endif
68
69 /* 'md_assemble ()' gathers together information and puts it into a
70 i386_insn. */
71
72 struct _i386_insn
73 {
74 /* TM holds the template for the insn were currently assembling. */
75 template tm;
76
77 /* SUFFIX holds the instruction mnemonic suffix if given.
78 (e.g. 'l' for 'movl') */
79 char suffix;
80
81 /* Operands are coded with OPERANDS, TYPES, DISPS, IMMS, and REGS. */
82
83 /* OPERANDS gives the number of given operands. */
84 unsigned int operands;
85
86 /* REG_OPERANDS, DISP_OPERANDS, MEM_OPERANDS, IMM_OPERANDS give the number
87 of given register, displacement, memory operands and immediate
88 operands. */
89 unsigned int reg_operands, disp_operands, mem_operands, imm_operands;
90
91 /* TYPES [i] is the type (see above #defines) which tells us how to
92 search through DISPS [i] & IMMS [i] & REGS [i] for the required
93 operand. */
94 unsigned int types[MAX_OPERANDS];
95
96 /* Displacements (if given) for each operand. */
97 expressionS *disps[MAX_OPERANDS];
98
99 /* Relocation type for operand */
100 #ifdef BFD_ASSEMBLER
101 enum bfd_reloc_code_real disp_reloc[MAX_OPERANDS];
102 #else
103 int disp_reloc[MAX_OPERANDS];
104 #endif
105
106 /* Immediate operands (if given) for each operand. */
107 expressionS *imms[MAX_OPERANDS];
108
109 /* Register operands (if given) for each operand. */
110 const reg_entry *regs[MAX_OPERANDS];
111
112 /* BASE_REG, INDEX_REG, and LOG2_SCALE_FACTOR are used to encode
113 the base index byte below. */
114 const reg_entry *base_reg;
115 const reg_entry *index_reg;
116 unsigned int log2_scale_factor;
117
118 /* SEG gives the seg_entries of this insn. They are zero unless
119 explicit segment overrides are given. */
120 const seg_entry *seg[2]; /* segments for memory operands (if given) */
121
122 /* PREFIX holds all the given prefix opcodes (usually null).
123 PREFIXES is the number of prefix opcodes. */
124 unsigned int prefixes;
125 unsigned char prefix[MAX_PREFIXES];
126
127 /* RM and SIB are the modrm byte and the sib byte where the
128 addressing modes of this insn are encoded. */
129
130 modrm_byte rm;
131 sib_byte sib;
132 };
133
134 typedef struct _i386_insn i386_insn;
135
136 /* List of chars besides those in app.c:symbol_chars that can start an
137 operand. Used to prevent the scrubber eating vital white-space. */
138 #ifdef LEX_AT
139 const char extra_symbol_chars[] = "*%-(@";
140 #else
141 const char extra_symbol_chars[] = "*%-(";
142 #endif
143
144 /* This array holds the chars that always start a comment. If the
145 pre-processor is disabled, these aren't very useful */
146 #if defined (TE_I386AIX) || ((defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)) && ! defined (TE_LINUX))
147 /* Putting '/' here makes it impossible to use the divide operator.
148 However, we need it for compatibility with SVR4 systems. */
149 const char comment_chars[] = "#/";
150 #define PREFIX_SEPARATOR '\\'
151 #else
152 const char comment_chars[] = "#";
153 #define PREFIX_SEPARATOR '/'
154 #endif
155
156 /* This array holds the chars that only start a comment at the beginning of
157 a line. If the line seems to have the form '# 123 filename'
158 .line and .file directives will appear in the pre-processed output */
159 /* Note that input_file.c hand checks for '#' at the beginning of the
160 first line of the input file. This is because the compiler outputs
161 #NO_APP at the beginning of its output. */
162 /* Also note that comments started like this one will always work if
163 '/' isn't otherwise defined. */
164 #if defined (TE_I386AIX) || ((defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)) && ! defined (TE_LINUX))
165 const char line_comment_chars[] = "";
166 #else
167 const char line_comment_chars[] = "/";
168 #endif
169
170 const char line_separator_chars[] = "";
171
172 /* Chars that can be used to separate mant from exp in floating point nums */
173 const char EXP_CHARS[] = "eE";
174
175 /* Chars that mean this number is a floating point constant */
176 /* As in 0f12.456 */
177 /* or 0d1.2345e12 */
178 const char FLT_CHARS[] = "fFdDxX";
179
180 /* tables for lexical analysis */
181 static char mnemonic_chars[256];
182 static char register_chars[256];
183 static char operand_chars[256];
184 static char identifier_chars[256];
185 static char digit_chars[256];
186
187 /* lexical macros */
188 #define is_mnemonic_char(x) (mnemonic_chars[(unsigned char) x])
189 #define is_operand_char(x) (operand_chars[(unsigned char) x])
190 #define is_register_char(x) (register_chars[(unsigned char) x])
191 #define is_space_char(x) ((x) == ' ')
192 #define is_identifier_char(x) (identifier_chars[(unsigned char) x])
193 #define is_digit_char(x) (digit_chars[(unsigned char) x])
194
195 /* put here all non-digit non-letter charcters that may occur in an operand */
196 static char operand_special_chars[] = "%$-+(,)*._~/<>|&^!:[@]";
197
198 /* md_assemble() always leaves the strings it's passed unaltered. To
199 effect this we maintain a stack of saved characters that we've smashed
200 with '\0's (indicating end of strings for various sub-fields of the
201 assembler instruction). */
202 static char save_stack[32];
203 static char *save_stack_p; /* stack pointer */
204 #define END_STRING_AND_SAVE(s) \
205 do { *save_stack_p++ = *(s); *(s) = '\0'; } while (0)
206 #define RESTORE_END_STRING(s) \
207 do { *(s) = *--save_stack_p; } while (0)
208
209 /* The instruction we're assembling. */
210 static i386_insn i;
211
212 /* Possible templates for current insn. */
213 static const templates *current_templates;
214
215 /* Per instruction expressionS buffers: 2 displacements & 2 immediate max. */
216 static expressionS disp_expressions[2], im_expressions[2];
217
218 static int this_operand; /* current operand we are working on */
219
220 static int flag_do_long_jump; /* FIXME what does this do? */
221
222 static int flag_16bit_code; /* 1 if we're writing 16-bit code, 0 if 32-bit */
223
224 static int intel_syntax = 0; /* 1 for intel syntax, 0 if att syntax */
225
226 static int allow_naked_reg = 0; /* 1 if register prefix % not required */
227
228 /* Interface to relax_segment.
229 There are 2 relax states for 386 jump insns: one for conditional &
230 one for unconditional jumps. This is because the these two types
231 of jumps add different sizes to frags when we're figuring out what
232 sort of jump to choose to reach a given label. */
233
234 /* types */
235 #define COND_JUMP 1 /* conditional jump */
236 #define UNCOND_JUMP 2 /* unconditional jump */
237 /* sizes */
238 #define CODE16 1
239 #define SMALL 0
240 #define SMALL16 (SMALL|CODE16)
241 #define BIG 2
242 #define BIG16 (BIG|CODE16)
243
244 #ifndef INLINE
245 #ifdef __GNUC__
246 #define INLINE __inline__
247 #else
248 #define INLINE
249 #endif
250 #endif
251
252 #define ENCODE_RELAX_STATE(type,size) \
253 ((relax_substateT)((type<<2) | (size)))
254 #define SIZE_FROM_RELAX_STATE(s) \
255 ( (((s) & 0x3) == BIG ? 4 : (((s) & 0x3) == BIG16 ? 2 : 1)) )
256
257 /* This table is used by relax_frag to promote short jumps to long
258 ones where necessary. SMALL (short) jumps may be promoted to BIG
259 (32 bit long) ones, and SMALL16 jumps to BIG16 (16 bit long). We
260 don't allow a short jump in a 32 bit code segment to be promoted to
261 a 16 bit offset jump because it's slower (requires data size
262 prefix), and doesn't work, unless the destination is in the bottom
263 64k of the code segment (The top 16 bits of eip are zeroed). */
264
265 const relax_typeS md_relax_table[] =
266 {
267 /* The fields are:
268 1) most positive reach of this state,
269 2) most negative reach of this state,
270 3) how many bytes this mode will add to the size of the current frag
271 4) which index into the table to try if we can't fit into this one.
272 */
273 {1, 1, 0, 0},
274 {1, 1, 0, 0},
275 {1, 1, 0, 0},
276 {1, 1, 0, 0},
277
278 {127 + 1, -128 + 1, 0, ENCODE_RELAX_STATE (COND_JUMP, BIG)},
279 {127 + 1, -128 + 1, 0, ENCODE_RELAX_STATE (COND_JUMP, BIG16)},
280 /* dword conditionals adds 4 bytes to frag:
281 1 extra opcode byte, 3 extra displacement bytes. */
282 {0, 0, 4, 0},
283 /* word conditionals add 2 bytes to frag:
284 1 extra opcode byte, 1 extra displacement byte. */
285 {0, 0, 2, 0},
286
287 {127 + 1, -128 + 1, 0, ENCODE_RELAX_STATE (UNCOND_JUMP, BIG)},
288 {127 + 1, -128 + 1, 0, ENCODE_RELAX_STATE (UNCOND_JUMP, BIG16)},
289 /* dword jmp adds 3 bytes to frag:
290 0 extra opcode bytes, 3 extra displacement bytes. */
291 {0, 0, 3, 0},
292 /* word jmp adds 1 byte to frag:
293 0 extra opcode bytes, 1 extra displacement byte. */
294 {0, 0, 1, 0}
295
296 };
297
298
299 void
300 i386_align_code (fragP, count)
301 fragS *fragP;
302 int count;
303 {
304 /* Various efficient no-op patterns for aligning code labels. */
305 /* Note: Don't try to assemble the instructions in the comments. */
306 /* 0L and 0w are not legal */
307 static const char f32_1[] =
308 {0x90}; /* nop */
309 static const char f32_2[] =
310 {0x89,0xf6}; /* movl %esi,%esi */
311 static const char f32_3[] =
312 {0x8d,0x76,0x00}; /* leal 0(%esi),%esi */
313 static const char f32_4[] =
314 {0x8d,0x74,0x26,0x00}; /* leal 0(%esi,1),%esi */
315 static const char f32_5[] =
316 {0x90, /* nop */
317 0x8d,0x74,0x26,0x00}; /* leal 0(%esi,1),%esi */
318 static const char f32_6[] =
319 {0x8d,0xb6,0x00,0x00,0x00,0x00}; /* leal 0L(%esi),%esi */
320 static const char f32_7[] =
321 {0x8d,0xb4,0x26,0x00,0x00,0x00,0x00}; /* leal 0L(%esi,1),%esi */
322 static const char f32_8[] =
323 {0x90, /* nop */
324 0x8d,0xb4,0x26,0x00,0x00,0x00,0x00}; /* leal 0L(%esi,1),%esi */
325 static const char f32_9[] =
326 {0x89,0xf6, /* movl %esi,%esi */
327 0x8d,0xbc,0x27,0x00,0x00,0x00,0x00}; /* leal 0L(%edi,1),%edi */
328 static const char f32_10[] =
329 {0x8d,0x76,0x00, /* leal 0(%esi),%esi */
330 0x8d,0xbc,0x27,0x00,0x00,0x00,0x00}; /* leal 0L(%edi,1),%edi */
331 static const char f32_11[] =
332 {0x8d,0x74,0x26,0x00, /* leal 0(%esi,1),%esi */
333 0x8d,0xbc,0x27,0x00,0x00,0x00,0x00}; /* leal 0L(%edi,1),%edi */
334 static const char f32_12[] =
335 {0x8d,0xb6,0x00,0x00,0x00,0x00, /* leal 0L(%esi),%esi */
336 0x8d,0xbf,0x00,0x00,0x00,0x00}; /* leal 0L(%edi),%edi */
337 static const char f32_13[] =
338 {0x8d,0xb6,0x00,0x00,0x00,0x00, /* leal 0L(%esi),%esi */
339 0x8d,0xbc,0x27,0x00,0x00,0x00,0x00}; /* leal 0L(%edi,1),%edi */
340 static const char f32_14[] =
341 {0x8d,0xb4,0x26,0x00,0x00,0x00,0x00, /* leal 0L(%esi,1),%esi */
342 0x8d,0xbc,0x27,0x00,0x00,0x00,0x00}; /* leal 0L(%edi,1),%edi */
343 static const char f32_15[] =
344 {0xeb,0x0d,0x90,0x90,0x90,0x90,0x90, /* jmp .+15; lotsa nops */
345 0x90,0x90,0x90,0x90,0x90,0x90,0x90,0x90};
346 static const char f16_4[] =
347 {0x8d,0xb4,0x00,0x00}; /* lea 0w(%si),%si */
348 static const char f16_5[] =
349 {0x90, /* nop */
350 0x8d,0xb4,0x00,0x00}; /* lea 0w(%si),%si */
351 static const char f16_6[] =
352 {0x89,0xf6, /* mov %si,%si */
353 0x8d,0xbd,0x00,0x00}; /* lea 0w(%di),%di */
354 static const char f16_7[] =
355 {0x8d,0x74,0x00, /* lea 0(%si),%si */
356 0x8d,0xbd,0x00,0x00}; /* lea 0w(%di),%di */
357 static const char f16_8[] =
358 {0x8d,0xb4,0x00,0x00, /* lea 0w(%si),%si */
359 0x8d,0xbd,0x00,0x00}; /* lea 0w(%di),%di */
360 static const char *const f32_patt[] = {
361 f32_1, f32_2, f32_3, f32_4, f32_5, f32_6, f32_7, f32_8,
362 f32_9, f32_10, f32_11, f32_12, f32_13, f32_14, f32_15
363 };
364 static const char *const f16_patt[] = {
365 f32_1, f32_2, f32_3, f16_4, f16_5, f16_6, f16_7, f16_8,
366 f32_15, f32_15, f32_15, f32_15, f32_15, f32_15, f32_15
367 };
368
369 if (count > 0 && count <= 15)
370 {
371 if (flag_16bit_code)
372 {
373 memcpy(fragP->fr_literal + fragP->fr_fix,
374 f16_patt[count - 1], count);
375 if (count > 8) /* adjust jump offset */
376 fragP->fr_literal[fragP->fr_fix + 1] = count - 2;
377 }
378 else
379 memcpy(fragP->fr_literal + fragP->fr_fix,
380 f32_patt[count - 1], count);
381 fragP->fr_var = count;
382 }
383 }
384
385 static char *output_invalid PARAMS ((int c));
386 static int i386_operand PARAMS ((char *operand_string));
387 static int i386_intel_operand PARAMS ((char *operand_string, int got_a_float));
388 static const reg_entry *parse_register PARAMS ((char *reg_string,
389 char **end_op));
390
391 #ifndef I386COFF
392 static void s_bss PARAMS ((int));
393 #endif
394
395 symbolS *GOT_symbol; /* Pre-defined "_GLOBAL_OFFSET_TABLE_" */
396
397 static INLINE unsigned int
398 mode_from_disp_size (t)
399 unsigned int t;
400 {
401 return (t & Disp8) ? 1 : (t & (Disp16|Disp32)) ? 2 : 0;
402 }
403
404 static INLINE int
405 fits_in_signed_byte (num)
406 long num;
407 {
408 return (num >= -128) && (num <= 127);
409 } /* fits_in_signed_byte() */
410
411 static INLINE int
412 fits_in_unsigned_byte (num)
413 long num;
414 {
415 return (num & 0xff) == num;
416 } /* fits_in_unsigned_byte() */
417
418 static INLINE int
419 fits_in_unsigned_word (num)
420 long num;
421 {
422 return (num & 0xffff) == num;
423 } /* fits_in_unsigned_word() */
424
425 static INLINE int
426 fits_in_signed_word (num)
427 long num;
428 {
429 return (-32768 <= num) && (num <= 32767);
430 } /* fits_in_signed_word() */
431
432 static int
433 smallest_imm_type (num)
434 long num;
435 {
436 #if 0
437 /* This code is disabled because all the Imm1 forms in the opcode table
438 are slower on the i486, and they're the versions with the implicitly
439 specified single-position displacement, which has another syntax if
440 you really want to use that form. If you really prefer to have the
441 one-byte-shorter Imm1 form despite these problems, re-enable this
442 code. */
443 if (num == 1)
444 return Imm1 | Imm8 | Imm8S | Imm16 | Imm32;
445 #endif
446 return (fits_in_signed_byte (num)
447 ? (Imm8S | Imm8 | Imm16 | Imm32)
448 : fits_in_unsigned_byte (num)
449 ? (Imm8 | Imm16 | Imm32)
450 : (fits_in_signed_word (num) || fits_in_unsigned_word (num))
451 ? (Imm16 | Imm32)
452 : (Imm32));
453 } /* smallest_imm_type() */
454
455 /* Returns 0 if attempting to add a prefix where one from the same
456 class already exists, 1 if non rep/repne added, 2 if rep/repne
457 added. */
458 static int
459 add_prefix (prefix)
460 unsigned int prefix;
461 {
462 int ret = 1;
463 int q;
464
465 switch (prefix)
466 {
467 default:
468 abort ();
469
470 case CS_PREFIX_OPCODE:
471 case DS_PREFIX_OPCODE:
472 case ES_PREFIX_OPCODE:
473 case FS_PREFIX_OPCODE:
474 case GS_PREFIX_OPCODE:
475 case SS_PREFIX_OPCODE:
476 q = SEG_PREFIX;
477 break;
478
479 case REPNE_PREFIX_OPCODE:
480 case REPE_PREFIX_OPCODE:
481 ret = 2;
482 /* fall thru */
483 case LOCK_PREFIX_OPCODE:
484 q = LOCKREP_PREFIX;
485 break;
486
487 case FWAIT_OPCODE:
488 q = WAIT_PREFIX;
489 break;
490
491 case ADDR_PREFIX_OPCODE:
492 q = ADDR_PREFIX;
493 break;
494
495 case DATA_PREFIX_OPCODE:
496 q = DATA_PREFIX;
497 break;
498 }
499
500 if (i.prefix[q])
501 {
502 as_bad (_("same type of prefix used twice"));
503 return 0;
504 }
505
506 i.prefixes += 1;
507 i.prefix[q] = prefix;
508 return ret;
509 }
510
511 static void
512 set_16bit_code_flag (new_16bit_code_flag)
513 int new_16bit_code_flag;
514 {
515 flag_16bit_code = new_16bit_code_flag;
516 }
517
518 static void
519 set_intel_syntax (syntax_flag)
520 int syntax_flag;
521 {
522 /* Find out if register prefixing is specified. */
523 int ask_naked_reg = 0;
524
525 SKIP_WHITESPACE ();
526 if (! is_end_of_line[(unsigned char) *input_line_pointer])
527 {
528 char *string = input_line_pointer;
529 int e = get_symbol_end ();
530
531 if (strcmp(string, "prefix") == 0)
532 ask_naked_reg = 1;
533 else if (strcmp(string, "noprefix") == 0)
534 ask_naked_reg = -1;
535 else
536 as_bad (_("Bad argument to syntax directive."));
537 *input_line_pointer = e;
538 }
539 demand_empty_rest_of_line ();
540
541 intel_syntax = syntax_flag;
542
543 if (ask_naked_reg == 0)
544 {
545 #ifdef BFD_ASSEMBLER
546 allow_naked_reg = (intel_syntax
547 && (bfd_get_symbol_leading_char (stdoutput) != '\0'));
548 #else
549 allow_naked_reg = 0; /* conservative default */
550 #endif
551 }
552 else
553 allow_naked_reg = (ask_naked_reg < 0);
554 }
555
556 const pseudo_typeS md_pseudo_table[] =
557 {
558 #ifndef I386COFF
559 {"bss", s_bss, 0},
560 #endif
561 #if !defined(OBJ_AOUT) && !defined(USE_ALIGN_PTWO)
562 {"align", s_align_bytes, 0},
563 #else
564 {"align", s_align_ptwo, 0},
565 #endif
566 {"ffloat", float_cons, 'f'},
567 {"dfloat", float_cons, 'd'},
568 {"tfloat", float_cons, 'x'},
569 {"value", cons, 2},
570 {"noopt", s_ignore, 0},
571 {"optim", s_ignore, 0},
572 {"code16", set_16bit_code_flag, 1},
573 {"code32", set_16bit_code_flag, 0},
574 {"intel_syntax", set_intel_syntax, 1},
575 {"att_syntax", set_intel_syntax, 0},
576 {0, 0, 0}
577 };
578
579 /* for interface with expression () */
580 extern char *input_line_pointer;
581
582 /* hash table for instruction mnemonic lookup */
583 static struct hash_control *op_hash;
584 /* hash table for register lookup */
585 static struct hash_control *reg_hash;
586 \f
587
588 void
589 md_begin ()
590 {
591 const char *hash_err;
592
593 /* initialize op_hash hash table */
594 op_hash = hash_new ();
595
596 {
597 register const template *optab;
598 register templates *core_optab;
599
600 optab = i386_optab; /* setup for loop */
601 core_optab = (templates *) xmalloc (sizeof (templates));
602 core_optab->start = optab;
603
604 while (1)
605 {
606 ++optab;
607 if (optab->name == NULL
608 || strcmp (optab->name, (optab - 1)->name) != 0)
609 {
610 /* different name --> ship out current template list;
611 add to hash table; & begin anew */
612 core_optab->end = optab;
613 hash_err = hash_insert (op_hash,
614 (optab - 1)->name,
615 (PTR) core_optab);
616 if (hash_err)
617 {
618 hash_error:
619 as_fatal (_("Internal Error: Can't hash %s: %s"),
620 (optab - 1)->name,
621 hash_err);
622 }
623 if (optab->name == NULL)
624 break;
625 core_optab = (templates *) xmalloc (sizeof (templates));
626 core_optab->start = optab;
627 }
628 }
629 }
630
631 /* initialize reg_hash hash table */
632 reg_hash = hash_new ();
633 {
634 register const reg_entry *regtab;
635
636 for (regtab = i386_regtab;
637 regtab < i386_regtab + sizeof (i386_regtab) / sizeof (i386_regtab[0]);
638 regtab++)
639 {
640 hash_err = hash_insert (reg_hash, regtab->reg_name, (PTR) regtab);
641 if (hash_err)
642 goto hash_error;
643 }
644 }
645
646 /* fill in lexical tables: mnemonic_chars, operand_chars. */
647 {
648 register int c;
649 register char *p;
650
651 for (c = 0; c < 256; c++)
652 {
653 if (isdigit (c))
654 {
655 digit_chars[c] = c;
656 mnemonic_chars[c] = c;
657 register_chars[c] = c;
658 operand_chars[c] = c;
659 }
660 else if (islower (c))
661 {
662 mnemonic_chars[c] = c;
663 register_chars[c] = c;
664 operand_chars[c] = c;
665 }
666 else if (isupper (c))
667 {
668 mnemonic_chars[c] = tolower (c);
669 register_chars[c] = mnemonic_chars[c];
670 operand_chars[c] = c;
671 }
672
673 if (isalpha (c) || isdigit (c))
674 identifier_chars[c] = c;
675 else if (c >= 128)
676 {
677 identifier_chars[c] = c;
678 operand_chars[c] = c;
679 }
680 }
681
682 #ifdef LEX_AT
683 identifier_chars['@'] = '@';
684 #endif
685 register_chars[')'] = ')';
686 register_chars['('] = '(';
687 digit_chars['-'] = '-';
688 identifier_chars['_'] = '_';
689 identifier_chars['.'] = '.';
690
691 for (p = operand_special_chars; *p != '\0'; p++)
692 operand_chars[(unsigned char) *p] = *p;
693 }
694
695 #if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
696 if (OUTPUT_FLAVOR == bfd_target_elf_flavour)
697 {
698 record_alignment (text_section, 2);
699 record_alignment (data_section, 2);
700 record_alignment (bss_section, 2);
701 }
702 #endif
703 }
704
705 void
706 i386_print_statistics (file)
707 FILE *file;
708 {
709 hash_print_statistics (file, "i386 opcode", op_hash);
710 hash_print_statistics (file, "i386 register", reg_hash);
711 }
712 \f
713
714 #ifdef DEBUG386
715
716 /* debugging routines for md_assemble */
717 static void pi PARAMS ((char *, i386_insn *));
718 static void pte PARAMS ((template *));
719 static void pt PARAMS ((unsigned int));
720 static void pe PARAMS ((expressionS *));
721 static void ps PARAMS ((symbolS *));
722
723 static void
724 pi (line, x)
725 char *line;
726 i386_insn *x;
727 {
728 register template *p;
729 int i;
730
731 fprintf (stdout, "%s: template ", line);
732 pte (&x->tm);
733 fprintf (stdout, " modrm: mode %x reg %x reg/mem %x",
734 x->rm.mode, x->rm.reg, x->rm.regmem);
735 fprintf (stdout, " base %x index %x scale %x\n",
736 x->bi.base, x->bi.index, x->bi.scale);
737 for (i = 0; i < x->operands; i++)
738 {
739 fprintf (stdout, " #%d: ", i + 1);
740 pt (x->types[i]);
741 fprintf (stdout, "\n");
742 if (x->types[i]
743 & (Reg | SReg2 | SReg3 | Control | Debug | Test | RegMMX))
744 fprintf (stdout, "%s\n", x->regs[i]->reg_name);
745 if (x->types[i] & Imm)
746 pe (x->imms[i]);
747 if (x->types[i] & Disp)
748 pe (x->disps[i]);
749 }
750 }
751
752 static void
753 pte (t)
754 template *t;
755 {
756 int i;
757 fprintf (stdout, " %d operands ", t->operands);
758 fprintf (stdout, "opcode %x ",
759 t->base_opcode);
760 if (t->extension_opcode != None)
761 fprintf (stdout, "ext %x ", t->extension_opcode);
762 if (t->opcode_modifier & D)
763 fprintf (stdout, "D");
764 if (t->opcode_modifier & W)
765 fprintf (stdout, "W");
766 fprintf (stdout, "\n");
767 for (i = 0; i < t->operands; i++)
768 {
769 fprintf (stdout, " #%d type ", i + 1);
770 pt (t->operand_types[i]);
771 fprintf (stdout, "\n");
772 }
773 }
774
775 static void
776 pe (e)
777 expressionS *e;
778 {
779 fprintf (stdout, " operation %d\n", e->X_op);
780 fprintf (stdout, " add_number %d (%x)\n",
781 e->X_add_number, e->X_add_number);
782 if (e->X_add_symbol)
783 {
784 fprintf (stdout, " add_symbol ");
785 ps (e->X_add_symbol);
786 fprintf (stdout, "\n");
787 }
788 if (e->X_op_symbol)
789 {
790 fprintf (stdout, " op_symbol ");
791 ps (e->X_op_symbol);
792 fprintf (stdout, "\n");
793 }
794 }
795
796 static void
797 ps (s)
798 symbolS *s;
799 {
800 fprintf (stdout, "%s type %s%s",
801 S_GET_NAME (s),
802 S_IS_EXTERNAL (s) ? "EXTERNAL " : "",
803 segment_name (S_GET_SEGMENT (s)));
804 }
805
806 struct type_name
807 {
808 unsigned int mask;
809 char *tname;
810 }
811
812 type_names[] =
813 {
814 { Reg8, "r8" },
815 { Reg16, "r16" },
816 { Reg32, "r32" },
817 { Imm8, "i8" },
818 { Imm8S, "i8s" },
819 { Imm16, "i16" },
820 { Imm32, "i32" },
821 { Imm1, "i1" },
822 { BaseIndex, "BaseIndex" },
823 { Disp8, "d8" },
824 { Disp16, "d16" },
825 { Disp32, "d32" },
826 { InOutPortReg, "InOutPortReg" },
827 { ShiftCount, "ShiftCount" },
828 { Control, "control reg" },
829 { Test, "test reg" },
830 { Debug, "debug reg" },
831 { FloatReg, "FReg" },
832 { FloatAcc, "FAcc" },
833 { SReg2, "SReg2" },
834 { SReg3, "SReg3" },
835 { Acc, "Acc" },
836 { JumpAbsolute, "Jump Absolute" },
837 { RegMMX, "rMMX" },
838 { EsSeg, "es" },
839 { 0, "" }
840 };
841
842 static void
843 pt (t)
844 unsigned int t;
845 {
846 register struct type_name *ty;
847
848 if (t == Unknown)
849 {
850 fprintf (stdout, _("Unknown"));
851 }
852 else
853 {
854 for (ty = type_names; ty->mask; ty++)
855 if (t & ty->mask)
856 fprintf (stdout, "%s, ", ty->tname);
857 }
858 fflush (stdout);
859 }
860
861 #endif /* DEBUG386 */
862 \f
863 int
864 tc_i386_force_relocation (fixp)
865 struct fix *fixp;
866 {
867 #ifdef BFD_ASSEMBLER
868 if (fixp->fx_r_type == BFD_RELOC_VTABLE_INHERIT
869 || fixp->fx_r_type == BFD_RELOC_VTABLE_ENTRY)
870 return 1;
871 return 0;
872 #else
873 /* For COFF */
874 return fixp->fx_r_type==7;
875 #endif
876 }
877
878 #ifdef BFD_ASSEMBLER
879 static bfd_reloc_code_real_type reloc
880 PARAMS ((int, int, bfd_reloc_code_real_type));
881
882 static bfd_reloc_code_real_type
883 reloc (size, pcrel, other)
884 int size;
885 int pcrel;
886 bfd_reloc_code_real_type other;
887 {
888 if (other != NO_RELOC) return other;
889
890 if (pcrel)
891 {
892 switch (size)
893 {
894 case 1: return BFD_RELOC_8_PCREL;
895 case 2: return BFD_RELOC_16_PCREL;
896 case 4: return BFD_RELOC_32_PCREL;
897 }
898 as_bad (_("Can not do %d byte pc-relative relocation"), size);
899 }
900 else
901 {
902 switch (size)
903 {
904 case 1: return BFD_RELOC_8;
905 case 2: return BFD_RELOC_16;
906 case 4: return BFD_RELOC_32;
907 }
908 as_bad (_("Can not do %d byte relocation"), size);
909 }
910
911 return BFD_RELOC_NONE;
912 }
913
914 /*
915 * Here we decide which fixups can be adjusted to make them relative to
916 * the beginning of the section instead of the symbol. Basically we need
917 * to make sure that the dynamic relocations are done correctly, so in
918 * some cases we force the original symbol to be used.
919 */
920 int
921 tc_i386_fix_adjustable(fixP)
922 fixS * fixP;
923 {
924 #ifdef OBJ_ELF
925 /* Prevent all adjustments to global symbols. */
926 if (S_IS_EXTERN (fixP->fx_addsy))
927 return 0;
928 if (S_IS_WEAK (fixP->fx_addsy))
929 return 0;
930 #endif
931 /* adjust_reloc_syms doesn't know about the GOT */
932 if (fixP->fx_r_type == BFD_RELOC_386_GOTOFF
933 || fixP->fx_r_type == BFD_RELOC_386_PLT32
934 || fixP->fx_r_type == BFD_RELOC_386_GOT32
935 || fixP->fx_r_type == BFD_RELOC_VTABLE_INHERIT
936 || fixP->fx_r_type == BFD_RELOC_VTABLE_ENTRY)
937 return 0;
938 return 1;
939 }
940 #else
941 #define reloc(SIZE,PCREL,OTHER) 0
942 #define BFD_RELOC_16 0
943 #define BFD_RELOC_32 0
944 #define BFD_RELOC_16_PCREL 0
945 #define BFD_RELOC_32_PCREL 0
946 #define BFD_RELOC_386_PLT32 0
947 #define BFD_RELOC_386_GOT32 0
948 #define BFD_RELOC_386_GOTOFF 0
949 #endif
950
951 int
952 intel_float_operand (mnemonic)
953 char *mnemonic;
954 {
955 if (mnemonic[0] == 'f' && mnemonic[1] =='i')
956 return 0;
957
958 if (mnemonic[0] == 'f')
959 return 1;
960
961 return 0;
962 }
963
964 /* This is the guts of the machine-dependent assembler. LINE points to a
965 machine dependent instruction. This function is supposed to emit
966 the frags/bytes it assembles to. */
967
968 void
969 md_assemble (line)
970 char *line;
971 {
972 /* Points to template once we've found it. */
973 const template *t;
974
975 /* Count the size of the instruction generated. */
976 int insn_size = 0;
977
978 int j;
979
980 char mnemonic[MAX_MNEM_SIZE];
981
982 /* Initialize globals. */
983 memset (&i, '\0', sizeof (i));
984 for (j = 0; j < MAX_OPERANDS; j++)
985 i.disp_reloc[j] = NO_RELOC;
986 memset (disp_expressions, '\0', sizeof (disp_expressions));
987 memset (im_expressions, '\0', sizeof (im_expressions));
988 save_stack_p = save_stack; /* reset stack pointer */
989
990 /* First parse an instruction mnemonic & call i386_operand for the operands.
991 We assume that the scrubber has arranged it so that line[0] is the valid
992 start of a (possibly prefixed) mnemonic. */
993 {
994 char *l = line;
995 char *token_start = l;
996 char *mnem_p;
997
998 /* Non-zero if we found a prefix only acceptable with string insns. */
999 const char *expecting_string_instruction = NULL;
1000
1001 while (1)
1002 {
1003 mnem_p = mnemonic;
1004 while ((*mnem_p = mnemonic_chars[(unsigned char) *l]) != 0)
1005 {
1006 mnem_p++;
1007 if (mnem_p >= mnemonic + sizeof (mnemonic))
1008 {
1009 as_bad (_("no such 386 instruction: `%s'"), token_start);
1010 return;
1011 }
1012 l++;
1013 }
1014 if (!is_space_char (*l)
1015 && *l != END_OF_INSN
1016 && *l != PREFIX_SEPARATOR)
1017 {
1018 as_bad (_("invalid character %s in mnemonic"),
1019 output_invalid (*l));
1020 return;
1021 }
1022 if (token_start == l)
1023 {
1024 if (*l == PREFIX_SEPARATOR)
1025 as_bad (_("expecting prefix; got nothing"));
1026 else
1027 as_bad (_("expecting mnemonic; got nothing"));
1028 return;
1029 }
1030
1031 /* Look up instruction (or prefix) via hash table. */
1032 current_templates = hash_find (op_hash, mnemonic);
1033
1034 if (*l != END_OF_INSN
1035 && (! is_space_char (*l) || l[1] != END_OF_INSN)
1036 && current_templates
1037 && (current_templates->start->opcode_modifier & IsPrefix))
1038 {
1039 /* If we are in 16-bit mode, do not allow addr16 or data16.
1040 Similarly, in 32-bit mode, do not allow addr32 or data32. */
1041 if ((current_templates->start->opcode_modifier & (Size16 | Size32))
1042 && (((current_templates->start->opcode_modifier & Size32) != 0)
1043 ^ flag_16bit_code))
1044 {
1045 as_bad (_("redundant %s prefix"),
1046 current_templates->start->name);
1047 return;
1048 }
1049 /* Add prefix, checking for repeated prefixes. */
1050 switch (add_prefix (current_templates->start->base_opcode))
1051 {
1052 case 0:
1053 return;
1054 case 2:
1055 expecting_string_instruction =
1056 current_templates->start->name;
1057 break;
1058 }
1059 /* Skip past PREFIX_SEPARATOR and reset token_start. */
1060 token_start = ++l;
1061 }
1062 else
1063 break;
1064 }
1065
1066 if (!current_templates)
1067 {
1068 /* See if we can get a match by trimming off a suffix. */
1069 switch (mnem_p[-1])
1070 {
1071 case DWORD_MNEM_SUFFIX:
1072 case WORD_MNEM_SUFFIX:
1073 case BYTE_MNEM_SUFFIX:
1074 case SHORT_MNEM_SUFFIX:
1075 #if LONG_MNEM_SUFFIX != DWORD_MNEM_SUFFIX
1076 case LONG_MNEM_SUFFIX:
1077 #endif
1078 i.suffix = mnem_p[-1];
1079 mnem_p[-1] = '\0';
1080 current_templates = hash_find (op_hash, mnemonic);
1081 break;
1082
1083 /* Intel Syntax */
1084 case INTEL_DWORD_MNEM_SUFFIX:
1085 if (intel_syntax)
1086 {
1087 i.suffix = mnem_p[-1];
1088 mnem_p[-1] = '\0';
1089 current_templates = hash_find (op_hash, mnemonic);
1090 break;
1091 }
1092 }
1093 if (!current_templates)
1094 {
1095 as_bad (_("no such 386 instruction: `%s'"), token_start);
1096 return;
1097 }
1098 }
1099
1100 /* check for rep/repne without a string instruction */
1101 if (expecting_string_instruction
1102 && !(current_templates->start->opcode_modifier & IsString))
1103 {
1104 as_bad (_("expecting string instruction after `%s'"),
1105 expecting_string_instruction);
1106 return;
1107 }
1108
1109 /* There may be operands to parse. */
1110 if (*l != END_OF_INSN)
1111 {
1112 /* parse operands */
1113
1114 /* 1 if operand is pending after ','. */
1115 unsigned int expecting_operand = 0;
1116
1117 /* Non-zero if operand parens not balanced. */
1118 unsigned int paren_not_balanced;
1119
1120 do
1121 {
1122 /* skip optional white space before operand */
1123 if (is_space_char (*l))
1124 ++l;
1125 if (!is_operand_char (*l) && *l != END_OF_INSN)
1126 {
1127 as_bad (_("invalid character %s before operand %d"),
1128 output_invalid (*l),
1129 i.operands + 1);
1130 return;
1131 }
1132 token_start = l; /* after white space */
1133 paren_not_balanced = 0;
1134 while (paren_not_balanced || *l != ',')
1135 {
1136 if (*l == END_OF_INSN)
1137 {
1138 if (paren_not_balanced)
1139 {
1140 if (!intel_syntax)
1141 as_bad (_("unbalanced parenthesis in operand %d."),
1142 i.operands + 1);
1143 else
1144 as_bad (_("unbalanced brackets in operand %d."),
1145 i.operands + 1);
1146 return;
1147 }
1148 else
1149 break; /* we are done */
1150 }
1151 else if (!is_operand_char (*l) && !is_space_char (*l))
1152 {
1153 as_bad (_("invalid character %s in operand %d"),
1154 output_invalid (*l),
1155 i.operands + 1);
1156 return;
1157 }
1158 if (!intel_syntax)
1159 {
1160 if (*l == '(')
1161 ++paren_not_balanced;
1162 if (*l == ')')
1163 --paren_not_balanced;
1164 }
1165 else
1166 {
1167 if (*l == '[')
1168 ++paren_not_balanced;
1169 if (*l == ']')
1170 --paren_not_balanced;
1171 }
1172 l++;
1173 }
1174 if (l != token_start)
1175 { /* yes, we've read in another operand */
1176 unsigned int operand_ok;
1177 this_operand = i.operands++;
1178 if (i.operands > MAX_OPERANDS)
1179 {
1180 as_bad (_("spurious operands; (%d operands/instruction max)"),
1181 MAX_OPERANDS);
1182 return;
1183 }
1184 /* now parse operand adding info to 'i' as we go along */
1185 END_STRING_AND_SAVE (l);
1186
1187 if (intel_syntax)
1188 operand_ok = i386_intel_operand (token_start, intel_float_operand (mnemonic));
1189 else
1190 operand_ok = i386_operand (token_start);
1191
1192 RESTORE_END_STRING (l); /* restore old contents */
1193 if (!operand_ok)
1194 return;
1195 }
1196 else
1197 {
1198 if (expecting_operand)
1199 {
1200 expecting_operand_after_comma:
1201 as_bad (_("expecting operand after ','; got nothing"));
1202 return;
1203 }
1204 if (*l == ',')
1205 {
1206 as_bad (_("expecting operand before ','; got nothing"));
1207 return;
1208 }
1209 }
1210
1211 /* now *l must be either ',' or END_OF_INSN */
1212 if (*l == ',')
1213 {
1214 if (*++l == END_OF_INSN)
1215 { /* just skip it, if it's \n complain */
1216 goto expecting_operand_after_comma;
1217 }
1218 expecting_operand = 1;
1219 }
1220 }
1221 while (*l != END_OF_INSN); /* until we get end of insn */
1222 }
1223 }
1224
1225 /* Now we've parsed the mnemonic into a set of templates, and have the
1226 operands at hand.
1227
1228 Next, we find a template that matches the given insn,
1229 making sure the overlap of the given operands types is consistent
1230 with the template operand types. */
1231
1232 #define MATCH(overlap, given, template) \
1233 ((overlap) \
1234 && ((given) & BaseIndex) == ((overlap) & BaseIndex) \
1235 && ((given) & JumpAbsolute) == ((template) & JumpAbsolute))
1236
1237 /* If given types r0 and r1 are registers they must be of the same type
1238 unless the expected operand type register overlap is null.
1239 Note that Acc in a template matches every size of reg. */
1240 #define CONSISTENT_REGISTER_MATCH(m0, g0, t0, m1, g1, t1) \
1241 ( ((g0) & Reg) == 0 || ((g1) & Reg) == 0 || \
1242 ((g0) & Reg) == ((g1) & Reg) || \
1243 ((((m0) & Acc) ? Reg : (t0)) & (((m1) & Acc) ? Reg : (t1)) & Reg) == 0 )
1244
1245 {
1246 register unsigned int overlap0, overlap1;
1247 expressionS *exp;
1248 unsigned int overlap2;
1249 unsigned int found_reverse_match;
1250 int suffix_check;
1251
1252 /* All intel opcodes have reversed operands except for BOUND and ENTER */
1253 if (intel_syntax
1254 && (strcmp (mnemonic, "enter") != 0)
1255 && (strcmp (mnemonic, "bound") != 0)
1256 && (strncmp (mnemonic, "fsub", 4) !=0)
1257 && (strncmp (mnemonic, "fdiv", 4) !=0))
1258 {
1259 const reg_entry *temp_reg;
1260 expressionS *temp_disp;
1261 expressionS *temp_imm;
1262 unsigned int temp_type;
1263 int xchg1, xchg2;
1264
1265 if (i.operands == 2)
1266 {
1267 xchg1 = 0;
1268 xchg2 = 1;
1269 }
1270 else if (i.operands == 3)
1271 {
1272 xchg1 = 0;
1273 xchg2 = 2;
1274 }
1275
1276 if (i.operands > 1)
1277 {
1278 temp_type = i.types[xchg2];
1279 if (temp_type & (Reg | FloatReg))
1280 temp_reg = i.regs[xchg2];
1281 else if (temp_type & Imm)
1282 temp_imm = i.imms[xchg2];
1283 else if (temp_type & Disp)
1284 temp_disp = i.disps[xchg2];
1285
1286 i.types[xchg2] = i.types[xchg1];
1287
1288 if (i.types[xchg1] & (Reg | FloatReg))
1289 {
1290 i.regs[xchg2] = i.regs[xchg1];
1291 i.regs[xchg1] = NULL;
1292 }
1293 else if (i.types[xchg2] & Imm)
1294 {
1295 i.imms[xchg2] = i.imms[xchg1];
1296 i.imms[xchg1] = NULL;
1297 }
1298 else if (i.types[xchg2] & Disp)
1299 {
1300 i.disps[xchg2] = i.disps[xchg1];
1301 i.disps[xchg1] = NULL;
1302 }
1303
1304 if (temp_type & (Reg | FloatReg))
1305 {
1306 i.regs[xchg1] = temp_reg;
1307 if (! (i.types[xchg1] & (Reg | FloatReg)))
1308 i.regs[xchg2] = NULL;
1309 }
1310 else if (temp_type & Imm)
1311 {
1312 i.imms[xchg1] = temp_imm;
1313 if (! (i.types[xchg1] & Imm))
1314 i.imms[xchg2] = NULL;
1315 }
1316 else if (temp_type & Disp)
1317 {
1318 i.disps[xchg1] = temp_disp;
1319 if (! (i.types[xchg1] & Disp))
1320 i.disps[xchg2] = NULL;
1321 }
1322
1323 i.types[xchg1] = temp_type;
1324 }
1325 if (!strcmp(mnemonic,"jmp")
1326 || !strcmp (mnemonic, "call"))
1327 if ((i.types[0] & Reg) || i.types[0] & BaseIndex)
1328 i.types[0] |= JumpAbsolute;
1329
1330 }
1331 overlap0 = 0;
1332 overlap1 = 0;
1333 overlap2 = 0;
1334 found_reverse_match = 0;
1335 suffix_check = (i.suffix == BYTE_MNEM_SUFFIX
1336 ? No_bSuf
1337 : (i.suffix == WORD_MNEM_SUFFIX
1338 ? No_wSuf
1339 : (i.suffix == SHORT_MNEM_SUFFIX
1340 ? No_sSuf
1341 : (i.suffix == LONG_MNEM_SUFFIX
1342 ? No_lSuf
1343 : (i.suffix == INTEL_DWORD_MNEM_SUFFIX
1344 ? No_dSuf
1345 : (i.suffix == LONG_DOUBLE_MNEM_SUFFIX ? No_xSuf : 0))))));
1346
1347 for (t = current_templates->start;
1348 t < current_templates->end;
1349 t++)
1350 {
1351 /* Must have right number of operands. */
1352 if (i.operands != t->operands)
1353 continue;
1354
1355 /* For some opcodes, don't check the suffix */
1356 if (intel_syntax)
1357 {
1358 if (strcmp (t->name, "fnstcw")
1359 && strcmp (t->name, "fldcw")
1360 && (t->opcode_modifier & suffix_check))
1361 continue;
1362 }
1363 /* Must not have disallowed suffix. */
1364 else if ((t->opcode_modifier & suffix_check))
1365 continue;
1366
1367 else if (!t->operands)
1368 break; /* 0 operands always matches */
1369
1370 overlap0 = i.types[0] & t->operand_types[0];
1371 switch (t->operands)
1372 {
1373 case 1:
1374 if (!MATCH (overlap0, i.types[0], t->operand_types[0]))
1375 continue;
1376 break;
1377 case 2:
1378 case 3:
1379 overlap1 = i.types[1] & t->operand_types[1];
1380 if (!MATCH (overlap0, i.types[0], t->operand_types[0])
1381 || !MATCH (overlap1, i.types[1], t->operand_types[1])
1382 || !CONSISTENT_REGISTER_MATCH (overlap0, i.types[0],
1383 t->operand_types[0],
1384 overlap1, i.types[1],
1385 t->operand_types[1]))
1386 {
1387
1388 /* check if other direction is valid ... */
1389 if ((t->opcode_modifier & (D|FloatD)) == 0)
1390 continue;
1391
1392 /* try reversing direction of operands */
1393 overlap0 = i.types[0] & t->operand_types[1];
1394 overlap1 = i.types[1] & t->operand_types[0];
1395 if (!MATCH (overlap0, i.types[0], t->operand_types[1])
1396 || !MATCH (overlap1, i.types[1], t->operand_types[0])
1397 || !CONSISTENT_REGISTER_MATCH (overlap0, i.types[0],
1398 t->operand_types[1],
1399 overlap1, i.types[1],
1400 t->operand_types[0]))
1401 {
1402 /* does not match either direction */
1403 continue;
1404 }
1405 /* found_reverse_match holds which of D or FloatDR
1406 we've found. */
1407 found_reverse_match = t->opcode_modifier & (D|FloatDR);
1408 break;
1409 }
1410 /* found a forward 2 operand match here */
1411 if (t->operands == 3)
1412 {
1413 /* Here we make use of the fact that there are no
1414 reverse match 3 operand instructions, and all 3
1415 operand instructions only need to be checked for
1416 register consistency between operands 2 and 3. */
1417 overlap2 = i.types[2] & t->operand_types[2];
1418 if (!MATCH (overlap2, i.types[2], t->operand_types[2])
1419 || !CONSISTENT_REGISTER_MATCH (overlap1, i.types[1],
1420 t->operand_types[1],
1421 overlap2, i.types[2],
1422 t->operand_types[2]))
1423
1424 continue;
1425 }
1426 /* found either forward/reverse 2 or 3 operand match here:
1427 slip through to break */
1428 }
1429 break; /* we've found a match; break out of loop */
1430 } /* for (t = ... */
1431 if (t == current_templates->end)
1432 { /* we found no match */
1433 as_bad (_("suffix or operands invalid for `%s'"),
1434 current_templates->start->name);
1435 return;
1436 }
1437
1438 if ((t->opcode_modifier & (IsPrefix|IgnoreSize)) == (IsPrefix|IgnoreSize))
1439 {
1440 /* Warn them that a data or address size prefix doesn't affect
1441 assembly of the next line of code. */
1442 as_warn (_("stand-alone `%s' prefix"), t->name);
1443 }
1444
1445 /* Copy the template we found. */
1446 i.tm = *t;
1447 if (found_reverse_match)
1448 {
1449 i.tm.operand_types[0] = t->operand_types[1];
1450 i.tm.operand_types[1] = t->operand_types[0];
1451 }
1452
1453
1454 if (i.tm.opcode_modifier & FWait)
1455 if (! add_prefix (FWAIT_OPCODE))
1456 return;
1457
1458 /* Check string instruction segment overrides */
1459 if ((i.tm.opcode_modifier & IsString) != 0 && i.mem_operands != 0)
1460 {
1461 int mem_op = (i.types[0] & AnyMem) ? 0 : 1;
1462 if ((i.tm.operand_types[mem_op] & EsSeg) != 0)
1463 {
1464 if (i.seg[0] != NULL && i.seg[0] != &es)
1465 {
1466 as_bad (_("`%s' operand %d must use `%%es' segment"),
1467 i.tm.name,
1468 mem_op + 1);
1469 return;
1470 }
1471 /* There's only ever one segment override allowed per instruction.
1472 This instruction possibly has a legal segment override on the
1473 second operand, so copy the segment to where non-string
1474 instructions store it, allowing common code. */
1475 i.seg[0] = i.seg[1];
1476 }
1477 else if ((i.tm.operand_types[mem_op + 1] & EsSeg) != 0)
1478 {
1479 if (i.seg[1] != NULL && i.seg[1] != &es)
1480 {
1481 as_bad (_("`%s' operand %d must use `%%es' segment"),
1482 i.tm.name,
1483 mem_op + 2);
1484 return;
1485 }
1486 }
1487 }
1488
1489 /* If matched instruction specifies an explicit instruction mnemonic
1490 suffix, use it. */
1491 if (i.tm.opcode_modifier & (Size16 | Size32))
1492 {
1493 if (i.tm.opcode_modifier & Size16)
1494 i.suffix = WORD_MNEM_SUFFIX;
1495 else
1496 i.suffix = DWORD_MNEM_SUFFIX;
1497 }
1498 else if (i.reg_operands)
1499 {
1500 /* If there's no instruction mnemonic suffix we try to invent one
1501 based on register operands. */
1502 if (!i.suffix)
1503 {
1504 /* We take i.suffix from the last register operand specified,
1505 Destination register type is more significant than source
1506 register type. */
1507 int op;
1508 for (op = i.operands; --op >= 0; )
1509 if (i.types[op] & Reg)
1510 {
1511 i.suffix = ((i.types[op] & Reg8) ? BYTE_MNEM_SUFFIX :
1512 (i.types[op] & Reg16) ? WORD_MNEM_SUFFIX :
1513 DWORD_MNEM_SUFFIX);
1514 break;
1515 }
1516 }
1517 else if (i.suffix == BYTE_MNEM_SUFFIX)
1518 {
1519 int op;
1520 for (op = i.operands; --op >= 0; )
1521 {
1522 /* If this is an eight bit register, it's OK. If it's
1523 the 16 or 32 bit version of an eight bit register,
1524 we will just use the low portion, and that's OK too. */
1525 if (i.types[op] & Reg8)
1526 continue;
1527
1528 /* movzx and movsx should not generate this warning. */
1529 if (intel_syntax
1530 && (i.tm.base_opcode == 0xfb7
1531 || i.tm.base_opcode == 0xfb6
1532 || i.tm.base_opcode == 0xfbe
1533 || i.tm.base_opcode == 0xfbf))
1534 continue;
1535
1536 if ((i.types[op] & WordReg) && i.regs[op]->reg_num < 4
1537 #if 0
1538 /* Check that the template allows eight bit regs
1539 This kills insns such as `orb $1,%edx', which
1540 maybe should be allowed. */
1541 && (i.tm.operand_types[op] & (Reg8|InOutPortReg))
1542 #endif
1543 )
1544 {
1545 #if REGISTER_WARNINGS
1546 if ((i.tm.operand_types[op] & InOutPortReg) == 0)
1547 as_warn (_("using `%%%s' instead of `%%%s' due to `%c' suffix"),
1548 (i.regs[op] - (i.types[op] & Reg16 ? 8 : 16))->reg_name,
1549 i.regs[op]->reg_name,
1550 i.suffix);
1551 #endif
1552 continue;
1553 }
1554 /* Any other register is bad */
1555 if (i.types[op] & (Reg | RegMMX | Control | Debug | Test
1556 | FloatReg | FloatAcc | SReg2 | SReg3))
1557 {
1558 as_bad (_("`%%%s' not allowed with `%s%c'"),
1559 i.regs[op]->reg_name,
1560 i.tm.name,
1561 i.suffix);
1562 return;
1563 }
1564 }
1565 }
1566 else if (i.suffix == DWORD_MNEM_SUFFIX)
1567 {
1568 int op;
1569 for (op = i.operands; --op >= 0; )
1570 /* Reject eight bit registers, except where the template
1571 requires them. (eg. movzb) */
1572 if ((i.types[op] & Reg8) != 0
1573 && (i.tm.operand_types[op] & (Reg16|Reg32|Acc)) != 0)
1574 {
1575 as_bad (_("`%%%s' not allowed with `%s%c'"),
1576 i.regs[op]->reg_name,
1577 i.tm.name,
1578 i.suffix);
1579 return;
1580 }
1581 #if REGISTER_WARNINGS
1582 /* Warn if the e prefix on a general reg is missing. */
1583 else if ((i.types[op] & Reg16) != 0
1584 && (i.tm.operand_types[op] & (Reg32|Acc)) != 0)
1585 {
1586 as_warn (_("using `%%%s' instead of `%%%s' due to `%c' suffix"),
1587 (i.regs[op] + 8)->reg_name,
1588 i.regs[op]->reg_name,
1589 i.suffix);
1590 }
1591 #endif
1592 }
1593 else if (i.suffix == WORD_MNEM_SUFFIX)
1594 {
1595 int op;
1596 for (op = i.operands; --op >= 0; )
1597 /* Reject eight bit registers, except where the template
1598 requires them. (eg. movzb) */
1599 if ((i.types[op] & Reg8) != 0
1600 && (i.tm.operand_types[op] & (Reg16|Reg32|Acc)) != 0)
1601 {
1602 as_bad (_("`%%%s' not allowed with `%s%c'"),
1603 i.regs[op]->reg_name,
1604 i.tm.name,
1605 i.suffix);
1606 return;
1607 }
1608 #if REGISTER_WARNINGS
1609 /* Warn if the e prefix on a general reg is present. */
1610 else if ((i.types[op] & Reg32) != 0
1611 && (i.tm.operand_types[op] & (Reg16|Acc)) != 0)
1612 {
1613 as_warn (_("using `%%%s' instead of `%%%s' due to `%c' suffix"),
1614 (i.regs[op] - 8)->reg_name,
1615 i.regs[op]->reg_name,
1616 i.suffix);
1617 }
1618 #endif
1619 }
1620 else
1621 abort();
1622 }
1623
1624 /* Make still unresolved immediate matches conform to size of immediate
1625 given in i.suffix. Note: overlap2 cannot be an immediate! */
1626 if ((overlap0 & (Imm8 | Imm8S | Imm16 | Imm32))
1627 && overlap0 != Imm8 && overlap0 != Imm8S
1628 && overlap0 != Imm16 && overlap0 != Imm32)
1629 {
1630 if (i.suffix)
1631 {
1632 overlap0 &= (i.suffix == BYTE_MNEM_SUFFIX ? (Imm8 | Imm8S) :
1633 (i.suffix == WORD_MNEM_SUFFIX ? Imm16 : Imm32));
1634 }
1635 else if (overlap0 == (Imm16 | Imm32))
1636 {
1637 overlap0 =
1638 (flag_16bit_code ^ (i.prefix[DATA_PREFIX] != 0)) ? Imm16 : Imm32;
1639 }
1640 else
1641 {
1642 as_bad (_("no instruction mnemonic suffix given; can't determine immediate size"));
1643 return;
1644 }
1645 }
1646 if ((overlap1 & (Imm8 | Imm8S | Imm16 | Imm32))
1647 && overlap1 != Imm8 && overlap1 != Imm8S
1648 && overlap1 != Imm16 && overlap1 != Imm32)
1649 {
1650 if (i.suffix)
1651 {
1652 overlap1 &= (i.suffix == BYTE_MNEM_SUFFIX ? (Imm8 | Imm8S) :
1653 (i.suffix == WORD_MNEM_SUFFIX ? Imm16 : Imm32));
1654 }
1655 else if (overlap1 == (Imm16 | Imm32))
1656 {
1657 overlap1 =
1658 (flag_16bit_code ^ (i.prefix[DATA_PREFIX] != 0)) ? Imm16 : Imm32;
1659 }
1660 else
1661 {
1662 as_bad (_("no instruction mnemonic suffix given; can't determine immediate size"));
1663 return;
1664 }
1665 }
1666 assert ((overlap2 & Imm) == 0);
1667
1668 i.types[0] = overlap0;
1669 if (overlap0 & ImplicitRegister)
1670 i.reg_operands--;
1671 if (overlap0 & Imm1)
1672 i.imm_operands = 0; /* kludge for shift insns */
1673
1674 i.types[1] = overlap1;
1675 if (overlap1 & ImplicitRegister)
1676 i.reg_operands--;
1677
1678 i.types[2] = overlap2;
1679 if (overlap2 & ImplicitRegister)
1680 i.reg_operands--;
1681
1682 /* Finalize opcode. First, we change the opcode based on the operand
1683 size given by i.suffix: We need not change things for byte insns. */
1684
1685 if (!i.suffix && (i.tm.opcode_modifier & W))
1686 {
1687 as_bad (_("no instruction mnemonic suffix given and no register operands; can't size instruction"));
1688 return;
1689 }
1690
1691 /* For movzx and movsx, need to check the register type */
1692 if (intel_syntax
1693 && (i.tm.base_opcode == 0xfb6 || i.tm.base_opcode == 0xfbe))
1694 if (i.suffix && i.suffix == BYTE_MNEM_SUFFIX)
1695 {
1696 unsigned int prefix = DATA_PREFIX_OPCODE;
1697
1698 if ((i.regs[1]->reg_type & Reg16) != 0)
1699 if (!add_prefix (prefix))
1700 return;
1701 }
1702
1703 if (i.suffix && i.suffix != BYTE_MNEM_SUFFIX)
1704 {
1705 /* It's not a byte, select word/dword operation. */
1706 if (i.tm.opcode_modifier & W)
1707 {
1708 if (i.tm.opcode_modifier & ShortForm)
1709 i.tm.base_opcode |= 8;
1710 else
1711 i.tm.base_opcode |= 1;
1712 }
1713 /* Now select between word & dword operations via the operand
1714 size prefix, except for instructions that will ignore this
1715 prefix anyway. */
1716 if (((intel_syntax && (i.suffix == INTEL_DWORD_MNEM_SUFFIX))
1717 || i.suffix == DWORD_MNEM_SUFFIX
1718 || i.suffix == LONG_MNEM_SUFFIX) == flag_16bit_code
1719 && !(i.tm.opcode_modifier & IgnoreSize))
1720 {
1721 unsigned int prefix = DATA_PREFIX_OPCODE;
1722 if (i.tm.opcode_modifier & JumpByte) /* jcxz, loop */
1723 prefix = ADDR_PREFIX_OPCODE;
1724
1725 if (! add_prefix (prefix))
1726 return;
1727 }
1728 /* Size floating point instruction. */
1729 if (i.suffix == LONG_MNEM_SUFFIX
1730 || (intel_syntax && i.suffix == INTEL_DWORD_MNEM_SUFFIX))
1731 {
1732 if (i.tm.opcode_modifier & FloatMF)
1733 i.tm.base_opcode ^= 4;
1734 }
1735
1736 if (intel_syntax && i.suffix == LONG_DOUBLE_MNEM_SUFFIX)
1737 {
1738 if (i.tm.opcode_modifier & FloatMF)
1739 i.tm.base_opcode ^= 2;
1740 }
1741 }
1742
1743 if (i.tm.base_opcode == AMD_3DNOW_OPCODE)
1744 {
1745 /* These AMD specific instructions have an opcode suffix which
1746 is coded in the same place as an 8-bit immediate field
1747 would be. Here we fake an 8-bit immediate operand from the
1748 opcode suffix stored in tm.extension_opcode. */
1749
1750 expressionS *exp;
1751
1752 assert(i.imm_operands == 0 && i.operands <= 2);
1753
1754 exp = &im_expressions[i.imm_operands++];
1755 i.imms[i.operands] = exp;
1756 i.types[i.operands++] = Imm8;
1757 exp->X_op = O_constant;
1758 exp->X_add_number = i.tm.extension_opcode;
1759 i.tm.extension_opcode = None;
1760 }
1761
1762 /* For insns with operands there are more diddles to do to the opcode. */
1763 if (i.operands)
1764 {
1765 /* Default segment register this instruction will use
1766 for memory accesses. 0 means unknown.
1767 This is only for optimizing out unnecessary segment overrides. */
1768 const seg_entry *default_seg = 0;
1769
1770 /* If we found a reverse match we must alter the opcode
1771 direction bit. found_reverse_match holds bits to change
1772 (different for int & float insns). */
1773
1774 i.tm.base_opcode ^= found_reverse_match;
1775
1776 /* The imul $imm, %reg instruction is converted into
1777 imul $imm, %reg, %reg, and the clr %reg instruction
1778 is converted into xor %reg, %reg. */
1779 if (i.tm.opcode_modifier & regKludge)
1780 {
1781 unsigned int first_reg_op = (i.types[0] & Reg) ? 0 : 1;
1782 /* Pretend we saw the extra register operand. */
1783 i.regs[first_reg_op+1] = i.regs[first_reg_op];
1784 i.reg_operands = 2;
1785 }
1786
1787 if (i.tm.opcode_modifier & ShortForm)
1788 {
1789 /* The register or float register operand is in operand 0 or 1. */
1790 unsigned int op = (i.types[0] & (Reg | FloatReg)) ? 0 : 1;
1791 /* Register goes in low 3 bits of opcode. */
1792 i.tm.base_opcode |= i.regs[op]->reg_num;
1793 if ((i.tm.opcode_modifier & Ugh) != 0)
1794 {
1795 /* Warn about some common errors, but press on regardless.
1796 The first case can be generated by gcc (<= 2.8.1). */
1797 if (i.operands == 2)
1798 {
1799 /* reversed arguments on faddp, fsubp, etc. */
1800 as_warn (_("translating to `%s %%%s,%%%s'"), i.tm.name,
1801 i.regs[1]->reg_name,
1802 i.regs[0]->reg_name);
1803 }
1804 else
1805 {
1806 /* extraneous `l' suffix on fp insn */
1807 as_warn (_("translating to `%s %%%s'"), i.tm.name,
1808 i.regs[0]->reg_name);
1809 }
1810 }
1811 }
1812 else if (i.tm.opcode_modifier & Modrm)
1813 {
1814 /* The opcode is completed (modulo i.tm.extension_opcode which
1815 must be put into the modrm byte).
1816 Now, we make the modrm & index base bytes based on all the
1817 info we've collected. */
1818
1819 /* i.reg_operands MUST be the number of real register operands;
1820 implicit registers do not count. */
1821 if (i.reg_operands == 2)
1822 {
1823 unsigned int source, dest;
1824 source = ((i.types[0]
1825 & (Reg
1826 | SReg2
1827 | SReg3
1828 | Control
1829 | Debug
1830 | Test
1831 | RegMMX))
1832 ? 0 : 1);
1833 dest = source + 1;
1834
1835 /* Certain instructions expect the destination to be
1836 in the i.rm.reg field. This is by far the
1837 exceptional case. For these instructions, if the
1838 source operand is a register, we must reverse the
1839 i.rm.reg and i.rm.regmem fields. We accomplish
1840 this by pretending that the two register operands
1841 were given in the reverse order. */
1842 if (i.tm.opcode_modifier & ReverseRegRegmem)
1843 {
1844 const reg_entry *tmp = i.regs[source];
1845 i.regs[source] = i.regs[dest];
1846 i.regs[dest] = tmp;
1847 }
1848
1849 i.rm.mode = 3;
1850 /* We must be careful to make sure that all
1851 segment/control/test/debug/MMX registers go into
1852 the i.rm.reg field (despite whether they are
1853 source or destination operands). */
1854 if (i.regs[dest]->reg_type
1855 & (SReg2 | SReg3 | Control | Debug | Test | RegMMX))
1856 {
1857 i.rm.reg = i.regs[dest]->reg_num;
1858 i.rm.regmem = i.regs[source]->reg_num;
1859 }
1860 else
1861 {
1862 i.rm.reg = i.regs[source]->reg_num;
1863 i.rm.regmem = i.regs[dest]->reg_num;
1864 }
1865 }
1866 else
1867 { /* if it's not 2 reg operands... */
1868 if (i.mem_operands)
1869 {
1870 unsigned int fake_zero_displacement = 0;
1871 unsigned int op = ((i.types[0] & AnyMem)
1872 ? 0
1873 : (i.types[1] & AnyMem) ? 1 : 2);
1874
1875 default_seg = &ds;
1876
1877 if (! i.base_reg)
1878 {
1879 i.rm.mode = 0;
1880 if (! i.disp_operands)
1881 fake_zero_displacement = 1;
1882 if (! i.index_reg)
1883 {
1884 /* Operand is just <disp> */
1885 if (flag_16bit_code ^ (i.prefix[ADDR_PREFIX] != 0))
1886 {
1887 i.rm.regmem = NO_BASE_REGISTER_16;
1888 i.types[op] &= ~Disp;
1889 i.types[op] |= Disp16;
1890 }
1891 else
1892 {
1893 i.rm.regmem = NO_BASE_REGISTER;
1894 i.types[op] &= ~Disp;
1895 i.types[op] |= Disp32;
1896 }
1897 }
1898 else /* ! i.base_reg && i.index_reg */
1899 {
1900 i.sib.index = i.index_reg->reg_num;
1901 i.sib.base = NO_BASE_REGISTER;
1902 i.sib.scale = i.log2_scale_factor;
1903 i.rm.regmem = ESCAPE_TO_TWO_BYTE_ADDRESSING;
1904 i.types[op] &= ~Disp;
1905 i.types[op] |= Disp32; /* Must be 32 bit */
1906 }
1907 }
1908 else if (i.base_reg->reg_type & Reg16)
1909 {
1910 switch (i.base_reg->reg_num)
1911 {
1912 case 3: /* (%bx) */
1913 if (! i.index_reg)
1914 i.rm.regmem = 7;
1915 else /* (%bx,%si) -> 0, or (%bx,%di) -> 1 */
1916 i.rm.regmem = i.index_reg->reg_num - 6;
1917 break;
1918 case 5: /* (%bp) */
1919 default_seg = &ss;
1920 if (! i.index_reg)
1921 {
1922 i.rm.regmem = 6;
1923 if ((i.types[op] & Disp) == 0)
1924 {
1925 /* fake (%bp) into 0(%bp) */
1926 i.types[op] |= Disp8;
1927 fake_zero_displacement = 1;
1928 }
1929 }
1930 else /* (%bp,%si) -> 2, or (%bp,%di) -> 3 */
1931 i.rm.regmem = i.index_reg->reg_num - 6 + 2;
1932 break;
1933 default: /* (%si) -> 4 or (%di) -> 5 */
1934 i.rm.regmem = i.base_reg->reg_num - 6 + 4;
1935 }
1936 i.rm.mode = mode_from_disp_size (i.types[op]);
1937 }
1938 else /* i.base_reg and 32 bit mode */
1939 {
1940 i.rm.regmem = i.base_reg->reg_num;
1941 i.sib.base = i.base_reg->reg_num;
1942 if (i.base_reg->reg_num == EBP_REG_NUM)
1943 {
1944 default_seg = &ss;
1945 if (i.disp_operands == 0)
1946 {
1947 fake_zero_displacement = 1;
1948 i.types[op] |= Disp8;
1949 }
1950 }
1951 else if (i.base_reg->reg_num == ESP_REG_NUM)
1952 {
1953 default_seg = &ss;
1954 }
1955 i.sib.scale = i.log2_scale_factor;
1956 if (! i.index_reg)
1957 {
1958 /* <disp>(%esp) becomes two byte modrm
1959 with no index register. We've already
1960 stored the code for esp in i.rm.regmem
1961 ie. ESCAPE_TO_TWO_BYTE_ADDRESSING. Any
1962 base register besides %esp will not use
1963 the extra modrm byte. */
1964 i.sib.index = NO_INDEX_REGISTER;
1965 #if ! SCALE1_WHEN_NO_INDEX
1966 /* Another case where we force the second
1967 modrm byte. */
1968 if (i.log2_scale_factor)
1969 i.rm.regmem = ESCAPE_TO_TWO_BYTE_ADDRESSING;
1970 #endif
1971 }
1972 else
1973 {
1974 i.sib.index = i.index_reg->reg_num;
1975 i.rm.regmem = ESCAPE_TO_TWO_BYTE_ADDRESSING;
1976 }
1977 i.rm.mode = mode_from_disp_size (i.types[op]);
1978 }
1979
1980 if (fake_zero_displacement)
1981 {
1982 /* Fakes a zero displacement assuming that i.types[op]
1983 holds the correct displacement size. */
1984 exp = &disp_expressions[i.disp_operands++];
1985 i.disps[op] = exp;
1986 exp->X_op = O_constant;
1987 exp->X_add_number = 0;
1988 exp->X_add_symbol = (symbolS *) 0;
1989 exp->X_op_symbol = (symbolS *) 0;
1990 }
1991 }
1992
1993 /* Fill in i.rm.reg or i.rm.regmem field with register
1994 operand (if any) based on i.tm.extension_opcode.
1995 Again, we must be careful to make sure that
1996 segment/control/debug/test/MMX registers are coded
1997 into the i.rm.reg field. */
1998 if (i.reg_operands)
1999 {
2000 unsigned int op =
2001 ((i.types[0]
2002 & (Reg | SReg2 | SReg3 | Control | Debug
2003 | Test | RegMMX))
2004 ? 0
2005 : ((i.types[1]
2006 & (Reg | SReg2 | SReg3 | Control | Debug
2007 | Test | RegMMX))
2008 ? 1
2009 : 2));
2010 /* If there is an extension opcode to put here, the
2011 register number must be put into the regmem field. */
2012 if (i.tm.extension_opcode != None)
2013 i.rm.regmem = i.regs[op]->reg_num;
2014 else
2015 i.rm.reg = i.regs[op]->reg_num;
2016
2017 /* Now, if no memory operand has set i.rm.mode = 0, 1, 2
2018 we must set it to 3 to indicate this is a register
2019 operand in the regmem field. */
2020 if (!i.mem_operands)
2021 i.rm.mode = 3;
2022 }
2023
2024 /* Fill in i.rm.reg field with extension opcode (if any). */
2025 if (i.tm.extension_opcode != None)
2026 i.rm.reg = i.tm.extension_opcode;
2027 }
2028 }
2029 else if (i.tm.opcode_modifier & (Seg2ShortForm | Seg3ShortForm))
2030 {
2031 if (i.tm.base_opcode == POP_SEG_SHORT && i.regs[0]->reg_num == 1)
2032 {
2033 as_bad (_("you can't `pop %%cs'"));
2034 return;
2035 }
2036 i.tm.base_opcode |= (i.regs[0]->reg_num << 3);
2037 }
2038 else if ((i.tm.base_opcode & ~(D|W)) == MOV_AX_DISP32)
2039 {
2040 default_seg = &ds;
2041 }
2042 else if ((i.tm.opcode_modifier & IsString) != 0)
2043 {
2044 /* For the string instructions that allow a segment override
2045 on one of their operands, the default segment is ds. */
2046 default_seg = &ds;
2047 }
2048
2049 /* If a segment was explicitly specified,
2050 and the specified segment is not the default,
2051 use an opcode prefix to select it.
2052 If we never figured out what the default segment is,
2053 then default_seg will be zero at this point,
2054 and the specified segment prefix will always be used. */
2055 if ((i.seg[0]) && (i.seg[0] != default_seg))
2056 {
2057 if (! add_prefix (i.seg[0]->seg_prefix))
2058 return;
2059 }
2060 }
2061 else if ((i.tm.opcode_modifier & Ugh) != 0)
2062 {
2063 /* UnixWare fsub no args is alias for fsubp, fadd -> faddp, etc */
2064 as_warn (_("translating to `%sp'"), i.tm.name);
2065 }
2066 }
2067
2068 /* Handle conversion of 'int $3' --> special int3 insn. */
2069 if (i.tm.base_opcode == INT_OPCODE && i.imms[0]->X_add_number == 3)
2070 {
2071 i.tm.base_opcode = INT3_OPCODE;
2072 i.imm_operands = 0;
2073 }
2074
2075 /* We are ready to output the insn. */
2076 {
2077 register char *p;
2078
2079 /* Output jumps. */
2080 if (i.tm.opcode_modifier & Jump)
2081 {
2082 long n = (long) i.disps[0]->X_add_number;
2083 int prefix = (i.prefix[DATA_PREFIX] != 0);
2084 int code16 = 0;
2085
2086 if (prefix)
2087 {
2088 i.prefixes -= 1;
2089 code16 = CODE16;
2090 }
2091 if (flag_16bit_code)
2092 code16 ^= CODE16;
2093
2094 if (!intel_syntax && (i.prefixes != 0))
2095 as_warn (_("skipping prefixes on this instruction"));
2096
2097 if (i.disps[0]->X_op == O_constant)
2098 {
2099 if (fits_in_signed_byte (n))
2100 {
2101 insn_size += 2;
2102 p = frag_more (2);
2103 p[0] = i.tm.base_opcode;
2104 p[1] = n;
2105 }
2106 else
2107 {
2108 /* Use 16-bit jumps only for 16-bit code,
2109 because text segments are limited to 64K anyway;
2110 Use 32-bit jumps for 32-bit code, because they're faster,
2111 and a 16-bit jump will clear the top 16 bits of %eip. */
2112 int jmp_size = code16 ? 2 : 4;
2113 if (code16 && !fits_in_signed_word (n))
2114 {
2115 as_bad (_("16-bit jump out of range"));
2116 return;
2117 }
2118
2119 if (i.tm.base_opcode == JUMP_PC_RELATIVE)
2120 { /* pace */
2121 /* unconditional jump */
2122 insn_size += prefix + 1 + jmp_size;
2123 p = frag_more (prefix + 1 + jmp_size);
2124 if (prefix)
2125 *p++ = DATA_PREFIX_OPCODE;
2126 *p++ = (char) 0xe9;
2127 md_number_to_chars (p, (valueT) n, jmp_size);
2128 }
2129 else
2130 {
2131 /* conditional jump */
2132 insn_size += prefix + 2 + jmp_size;
2133 p = frag_more (prefix + 2 + jmp_size);
2134 if (prefix)
2135 *p++ = DATA_PREFIX_OPCODE;
2136 *p++ = TWO_BYTE_OPCODE_ESCAPE;
2137 *p++ = i.tm.base_opcode + 0x10;
2138 md_number_to_chars (p, (valueT) n, jmp_size);
2139 }
2140 }
2141 }
2142 else
2143 {
2144 int size = code16 ? 2 : 4;
2145
2146 /* It's a symbol; end frag & setup for relax.
2147 Make sure there are more than 6 chars left in the current frag;
2148 if not we'll have to start a new one. */
2149 frag_grow (prefix + 1 + 2 + size);
2150 insn_size += 1 + prefix;
2151 p = frag_more (1 + prefix);
2152 if (prefix)
2153 *p++ = DATA_PREFIX_OPCODE;
2154 *p = i.tm.base_opcode;
2155 frag_var (rs_machine_dependent,
2156 prefix + 2 + size, /* 2 opcode/prefix + displacement */
2157 1,
2158 ((unsigned char) *p == JUMP_PC_RELATIVE
2159 ? ENCODE_RELAX_STATE (UNCOND_JUMP, SMALL) | code16
2160 : ENCODE_RELAX_STATE (COND_JUMP, SMALL) | code16),
2161 i.disps[0]->X_add_symbol,
2162 (offsetT) n, p);
2163 }
2164 }
2165 else if (i.tm.opcode_modifier & (JumpByte | JumpDword))
2166 {
2167 int size = (i.tm.opcode_modifier & JumpByte) ? 1 : 4;
2168 long n = (long) i.disps[0]->X_add_number;
2169
2170 if (size == 1) /* then this is a loop or jecxz type instruction */
2171 {
2172 if (i.prefix[ADDR_PREFIX])
2173 {
2174 insn_size += 1;
2175 FRAG_APPEND_1_CHAR (ADDR_PREFIX_OPCODE);
2176 i.prefixes -= 1;
2177 }
2178 }
2179 else
2180 {
2181 int code16 = 0;
2182
2183 if (i.prefix[DATA_PREFIX])
2184 {
2185 insn_size += 1;
2186 FRAG_APPEND_1_CHAR (DATA_PREFIX_OPCODE);
2187 i.prefixes -= 1;
2188 code16 = CODE16;
2189 }
2190 if (flag_16bit_code)
2191 code16 ^= CODE16;
2192
2193 if (code16)
2194 size = 2;
2195 }
2196
2197 if (!intel_syntax && (i.prefixes != 0))
2198 as_warn (_("skipping prefixes on this instruction"));
2199
2200 if (fits_in_unsigned_byte (i.tm.base_opcode))
2201 {
2202 insn_size += 1 + size;
2203 p = frag_more (1 + size);
2204 }
2205 else
2206 {
2207 insn_size += 2 + size; /* opcode can be at most two bytes */
2208 p = frag_more (2 + size);
2209 *p++ = (i.tm.base_opcode >> 8) & 0xff;
2210 }
2211 *p++ = i.tm.base_opcode & 0xff;
2212
2213 if (i.disps[0]->X_op == O_constant)
2214 {
2215 if (size == 1 && !fits_in_signed_byte (n))
2216 {
2217 as_bad (_("`%s' only takes byte displacement; %ld shortened to %d"),
2218 i.tm.name, n, *p);
2219 }
2220 else if (size == 2 && !fits_in_signed_word (n))
2221 {
2222 as_bad (_("16-bit jump out of range"));
2223 return;
2224 }
2225 md_number_to_chars (p, (valueT) n, size);
2226 }
2227 else
2228 {
2229 fix_new_exp (frag_now, p - frag_now->fr_literal, size,
2230 i.disps[0], 1, reloc (size, 1, i.disp_reloc[0]));
2231
2232 }
2233 }
2234 else if (i.tm.opcode_modifier & JumpInterSegment)
2235 {
2236 int size;
2237 int reloc_type;
2238 int prefix = i.prefix[DATA_PREFIX] != 0;
2239 int code16 = 0;
2240
2241 if (prefix)
2242 {
2243 code16 = CODE16;
2244 i.prefixes -= 1;
2245 }
2246 if (flag_16bit_code)
2247 code16 ^= CODE16;
2248
2249 size = 4;
2250 reloc_type = BFD_RELOC_32;
2251 if (code16)
2252 {
2253 size = 2;
2254 reloc_type = BFD_RELOC_16;
2255 }
2256
2257 if (!intel_syntax && (i.prefixes != 0))
2258 as_warn (_("skipping prefixes on this instruction"));
2259
2260 insn_size += prefix + 1 + 2 + size; /* 1 opcode; 2 segment; offset */
2261 p = frag_more (prefix + 1 + 2 + size);
2262 if (prefix)
2263 *p++ = DATA_PREFIX_OPCODE;
2264 *p++ = i.tm.base_opcode;
2265 if (i.imms[1]->X_op == O_constant)
2266 {
2267 long n = (long) i.imms[1]->X_add_number;
2268
2269 if (size == 2 && !fits_in_unsigned_word (n))
2270 {
2271 as_bad (_("16-bit jump out of range"));
2272 return;
2273 }
2274 md_number_to_chars (p, (valueT) n, size);
2275 }
2276 else
2277 fix_new_exp (frag_now, p - frag_now->fr_literal, size,
2278 i.imms[1], 0, reloc_type);
2279 if (i.imms[0]->X_op != O_constant)
2280 as_bad (_("can't handle non absolute segment in `%s'"),
2281 i.tm.name);
2282 md_number_to_chars (p + size, (valueT) i.imms[0]->X_add_number, 2);
2283 }
2284 else
2285 {
2286 /* Output normal instructions here. */
2287 unsigned char *q;
2288
2289 /* The prefix bytes. */
2290 for (q = i.prefix;
2291 q < i.prefix + sizeof (i.prefix) / sizeof (i.prefix[0]);
2292 q++)
2293 {
2294 if (*q)
2295 {
2296 insn_size += 1;
2297 p = frag_more (1);
2298 md_number_to_chars (p, (valueT) *q, 1);
2299 }
2300 }
2301
2302 /* Now the opcode; be careful about word order here! */
2303 if (fits_in_unsigned_byte (i.tm.base_opcode))
2304 {
2305 insn_size += 1;
2306 FRAG_APPEND_1_CHAR (i.tm.base_opcode);
2307 }
2308 else if (fits_in_unsigned_word (i.tm.base_opcode))
2309 {
2310 insn_size += 2;
2311 p = frag_more (2);
2312 /* put out high byte first: can't use md_number_to_chars! */
2313 *p++ = (i.tm.base_opcode >> 8) & 0xff;
2314 *p = i.tm.base_opcode & 0xff;
2315 }
2316 else
2317 { /* opcode is either 3 or 4 bytes */
2318 if (i.tm.base_opcode & 0xff000000)
2319 {
2320 insn_size += 4;
2321 p = frag_more (4);
2322 *p++ = (i.tm.base_opcode >> 24) & 0xff;
2323 }
2324 else
2325 {
2326 insn_size += 3;
2327 p = frag_more (3);
2328 }
2329 *p++ = (i.tm.base_opcode >> 16) & 0xff;
2330 *p++ = (i.tm.base_opcode >> 8) & 0xff;
2331 *p = (i.tm.base_opcode) & 0xff;
2332 }
2333
2334 /* Now the modrm byte and sib byte (if present). */
2335 if (i.tm.opcode_modifier & Modrm)
2336 {
2337 insn_size += 1;
2338 p = frag_more (1);
2339 md_number_to_chars (p,
2340 (valueT) (i.rm.regmem << 0
2341 | i.rm.reg << 3
2342 | i.rm.mode << 6),
2343 1);
2344 /* If i.rm.regmem == ESP (4)
2345 && i.rm.mode != (Register mode)
2346 && not 16 bit
2347 ==> need second modrm byte. */
2348 if (i.rm.regmem == ESCAPE_TO_TWO_BYTE_ADDRESSING
2349 && i.rm.mode != 3
2350 && !(i.base_reg && (i.base_reg->reg_type & Reg16) != 0))
2351 {
2352 insn_size += 1;
2353 p = frag_more (1);
2354 md_number_to_chars (p,
2355 (valueT) (i.sib.base << 0
2356 | i.sib.index << 3
2357 | i.sib.scale << 6),
2358 1);
2359 }
2360 }
2361
2362 if (i.disp_operands)
2363 {
2364 register unsigned int n;
2365
2366 for (n = 0; n < i.operands; n++)
2367 {
2368 if (i.disps[n])
2369 {
2370 if (i.disps[n]->X_op == O_constant)
2371 {
2372 if (i.types[n] & Disp8)
2373 {
2374 insn_size += 1;
2375 p = frag_more (1);
2376 md_number_to_chars (p,
2377 (valueT) i.disps[n]->X_add_number,
2378 1);
2379 }
2380 else if (i.types[n] & Disp16)
2381 {
2382 insn_size += 2;
2383 p = frag_more (2);
2384 md_number_to_chars (p,
2385 (valueT) i.disps[n]->X_add_number,
2386 2);
2387 }
2388 else
2389 { /* Disp32 */
2390 insn_size += 4;
2391 p = frag_more (4);
2392 md_number_to_chars (p,
2393 (valueT) i.disps[n]->X_add_number,
2394 4);
2395 }
2396 }
2397 else if (i.types[n] & Disp32)
2398 {
2399 insn_size += 4;
2400 p = frag_more (4);
2401 fix_new_exp (frag_now, p - frag_now->fr_literal, 4,
2402 i.disps[n], 0,
2403 TC_RELOC (i.disp_reloc[n], BFD_RELOC_32));
2404 }
2405 else
2406 { /* must be Disp16 */
2407 insn_size += 2;
2408 p = frag_more (2);
2409 fix_new_exp (frag_now, p - frag_now->fr_literal, 2,
2410 i.disps[n], 0,
2411 TC_RELOC (i.disp_reloc[n], BFD_RELOC_16));
2412 }
2413 }
2414 }
2415 } /* end displacement output */
2416
2417 /* output immediate */
2418 if (i.imm_operands)
2419 {
2420 register unsigned int n;
2421
2422 for (n = 0; n < i.operands; n++)
2423 {
2424 if (i.imms[n])
2425 {
2426 if (i.imms[n]->X_op == O_constant)
2427 {
2428 if (i.types[n] & (Imm8 | Imm8S))
2429 {
2430 insn_size += 1;
2431 p = frag_more (1);
2432 md_number_to_chars (p,
2433 (valueT) i.imms[n]->X_add_number,
2434 1);
2435 }
2436 else if (i.types[n] & Imm16)
2437 {
2438 insn_size += 2;
2439 p = frag_more (2);
2440 md_number_to_chars (p,
2441 (valueT) i.imms[n]->X_add_number,
2442 2);
2443 }
2444 else
2445 {
2446 insn_size += 4;
2447 p = frag_more (4);
2448 md_number_to_chars (p,
2449 (valueT) i.imms[n]->X_add_number,
2450 4);
2451 }
2452 }
2453 else
2454 { /* not absolute_section */
2455 /* Need a 32-bit fixup (don't support 8bit
2456 non-absolute ims). Try to support other
2457 sizes ... */
2458 int r_type;
2459 int size;
2460 int pcrel = 0;
2461
2462 if (i.types[n] & (Imm8 | Imm8S))
2463 size = 1;
2464 else if (i.types[n] & Imm16)
2465 size = 2;
2466 else
2467 size = 4;
2468 insn_size += size;
2469 p = frag_more (size);
2470 r_type = reloc (size, 0, i.disp_reloc[0]);
2471 #ifdef BFD_ASSEMBLER
2472 if (r_type == BFD_RELOC_32
2473 && GOT_symbol
2474 && GOT_symbol == i.imms[n]->X_add_symbol
2475 && (i.imms[n]->X_op == O_symbol
2476 || (i.imms[n]->X_op == O_add
2477 && (i.imms[n]->X_op_symbol->sy_value.X_op
2478 == O_subtract))))
2479 {
2480 r_type = BFD_RELOC_386_GOTPC;
2481 i.imms[n]->X_add_number += 3;
2482 }
2483 #endif
2484 fix_new_exp (frag_now, p - frag_now->fr_literal, size,
2485 i.imms[n], pcrel, r_type);
2486 }
2487 }
2488 }
2489 } /* end immediate output */
2490 }
2491
2492 #ifdef DEBUG386
2493 if (flag_debug)
2494 {
2495 pi (line, &i);
2496 }
2497 #endif /* DEBUG386 */
2498 }
2499 }
2500 \f
2501 static int i386_is_reg PARAMS ((char *));
2502
2503 static int
2504 i386_is_reg (reg_string)
2505 char *reg_string;
2506 {
2507 register char *s = reg_string;
2508 register char *p;
2509 char reg_name_given[MAX_REG_NAME_SIZE + 1];
2510
2511 if (is_space_char (*s))
2512 ++s;
2513
2514 p = reg_name_given;
2515 while ((*p++ = register_chars[(unsigned char) *s++]) != '\0')
2516 if (p >= reg_name_given + MAX_REG_NAME_SIZE)
2517 return 0;
2518
2519 if (!hash_find (reg_hash, reg_name_given))
2520 return 0;
2521 else
2522 return 1;
2523 }
2524
2525 static int i386_immediate PARAMS ((char *));
2526
2527 static int
2528 i386_immediate (imm_start)
2529 char *imm_start;
2530 {
2531 char *save_input_line_pointer;
2532 segT exp_seg = 0;
2533 expressionS * exp;
2534
2535 if (i.imm_operands == MAX_IMMEDIATE_OPERANDS)
2536 {
2537 as_bad (_("Only 1 or 2 immediate operands are allowed"));
2538 return 0;
2539 }
2540
2541 exp = &im_expressions[i.imm_operands++];
2542 i.imms[this_operand] = exp;
2543
2544 if (is_space_char (*imm_start))
2545 ++imm_start;
2546
2547 save_input_line_pointer = input_line_pointer;
2548 input_line_pointer = imm_start;
2549
2550 #ifndef LEX_AT
2551 {
2552 /*
2553 * We can have operands of the form
2554 * <symbol>@GOTOFF+<nnn>
2555 * Take the easy way out here and copy everything
2556 * into a temporary buffer...
2557 */
2558 register char *cp;
2559
2560 cp = strchr (input_line_pointer, '@');
2561 if (cp != NULL)
2562 {
2563 char *tmpbuf;
2564 int len, first;
2565
2566 /* GOT relocations are not supported in 16 bit mode */
2567 if (flag_16bit_code)
2568 as_bad (_("GOT relocations not supported in 16 bit mode"));
2569
2570 if (GOT_symbol == NULL)
2571 GOT_symbol = symbol_find_or_make (GLOBAL_OFFSET_TABLE_NAME);
2572
2573 if (strncmp (cp + 1, "PLT", 3) == 0)
2574 {
2575 i.disp_reloc[this_operand] = BFD_RELOC_386_PLT32;
2576 len = 3;
2577 }
2578 else if (strncmp (cp + 1, "GOTOFF", 6) == 0)
2579 {
2580 i.disp_reloc[this_operand] = BFD_RELOC_386_GOTOFF;
2581 len = 6;
2582 }
2583 else if (strncmp (cp + 1, "GOT", 3) == 0)
2584 {
2585 i.disp_reloc[this_operand] = BFD_RELOC_386_GOT32;
2586 len = 3;
2587 }
2588 else
2589 as_bad (_("Bad reloc specifier in expression"));
2590
2591 /* Replace the relocation token with ' ', so that errors like
2592 foo@GOTOFF1 will be detected. */
2593 first = cp - input_line_pointer;
2594 tmpbuf = (char *) alloca (strlen(input_line_pointer));
2595 memcpy (tmpbuf, input_line_pointer, first);
2596 tmpbuf[first] = ' ';
2597 strcpy (tmpbuf + first + 1, cp + 1 + len);
2598 input_line_pointer = tmpbuf;
2599 }
2600 }
2601 #endif
2602
2603 exp_seg = expression (exp);
2604
2605 SKIP_WHITESPACE ();
2606 if (*input_line_pointer)
2607 as_bad (_("Ignoring junk `%s' after expression"), input_line_pointer);
2608
2609 input_line_pointer = save_input_line_pointer;
2610
2611 if (exp->X_op == O_absent)
2612 {
2613 /* missing or bad expr becomes absolute 0 */
2614 as_bad (_("Missing or invalid immediate expression `%s' taken as 0"),
2615 imm_start);
2616 exp->X_op = O_constant;
2617 exp->X_add_number = 0;
2618 exp->X_add_symbol = (symbolS *) 0;
2619 exp->X_op_symbol = (symbolS *) 0;
2620 i.types[this_operand] |= Imm;
2621 }
2622 else if (exp->X_op == O_constant)
2623 {
2624 i.types[this_operand] |=
2625 smallest_imm_type ((long) exp->X_add_number);
2626
2627 /* If a suffix is given, this operand may be shortended. */
2628 switch (i.suffix)
2629 {
2630 case WORD_MNEM_SUFFIX:
2631 i.types[this_operand] |= Imm16;
2632 break;
2633 case BYTE_MNEM_SUFFIX:
2634 i.types[this_operand] |= Imm16 | Imm8 | Imm8S;
2635 break;
2636 }
2637 }
2638 #ifdef OBJ_AOUT
2639 else if (exp_seg != text_section
2640 && exp_seg != data_section
2641 && exp_seg != bss_section
2642 && exp_seg != undefined_section
2643 #ifdef BFD_ASSEMBLER
2644 && !bfd_is_com_section (exp_seg)
2645 #endif
2646 )
2647 {
2648 seg_unimplemented:
2649 as_bad (_("Unimplemented segment type %d in operand"), exp_seg);
2650 return 0;
2651 }
2652 #endif
2653 else
2654 {
2655 /* This is an address. The size of the address will be
2656 determined later, depending on destination register,
2657 suffix, or the default for the section. We exclude
2658 Imm8S here so that `push $foo' and other instructions
2659 with an Imm8S form will use Imm16 or Imm32. */
2660 i.types[this_operand] |= (Imm8 | Imm16 | Imm32);
2661 }
2662
2663 return 1;
2664 }
2665
2666 static int i386_scale PARAMS ((char *));
2667
2668 static int
2669 i386_scale (scale)
2670 char *scale;
2671 {
2672 if (!isdigit (*scale))
2673 goto bad_scale;
2674
2675 switch (*scale)
2676 {
2677 case '0':
2678 case '1':
2679 i.log2_scale_factor = 0;
2680 break;
2681 case '2':
2682 i.log2_scale_factor = 1;
2683 break;
2684 case '4':
2685 i.log2_scale_factor = 2;
2686 break;
2687 case '8':
2688 i.log2_scale_factor = 3;
2689 break;
2690 default:
2691 bad_scale:
2692 as_bad (_("expecting scale factor of 1, 2, 4, or 8: got `%s'"),
2693 scale);
2694 return 0;
2695 }
2696 if (i.log2_scale_factor != 0 && ! i.index_reg)
2697 {
2698 as_warn (_("scale factor of %d without an index register"),
2699 1 << i.log2_scale_factor);
2700 #if SCALE1_WHEN_NO_INDEX
2701 i.log2_scale_factor = 0;
2702 #endif
2703 }
2704 return 1;
2705 }
2706
2707 static int i386_displacement PARAMS ((char *, char *));
2708
2709 static int
2710 i386_displacement (disp_start, disp_end)
2711 char *disp_start;
2712 char *disp_end;
2713 {
2714 register expressionS *exp;
2715 segT exp_seg = 0;
2716 char *save_input_line_pointer;
2717 int bigdisp = Disp32;
2718
2719 /* All of the pieces of the displacement expression are handled together. */
2720 if (intel_syntax && i.disp_operands != 0)
2721 return 1;
2722
2723 if (flag_16bit_code ^ (i.prefix[ADDR_PREFIX] != 0))
2724 bigdisp = Disp16;
2725 i.types[this_operand] |= bigdisp;
2726
2727 exp = &disp_expressions[i.disp_operands];
2728 i.disps[this_operand] = exp;
2729 i.disp_reloc[this_operand] = NO_RELOC;
2730 i.disp_operands++;
2731 save_input_line_pointer = input_line_pointer;
2732 input_line_pointer = disp_start;
2733 END_STRING_AND_SAVE (disp_end);
2734
2735 #ifndef GCC_ASM_O_HACK
2736 #define GCC_ASM_O_HACK 0
2737 #endif
2738 #if GCC_ASM_O_HACK
2739 END_STRING_AND_SAVE (disp_end + 1);
2740 if ((i.types[this_operand] & BaseIndex) != 0
2741 && displacement_string_end[-1] == '+')
2742 {
2743 /* This hack is to avoid a warning when using the "o"
2744 constraint within gcc asm statements.
2745 For instance:
2746
2747 #define _set_tssldt_desc(n,addr,limit,type) \
2748 __asm__ __volatile__ ( \
2749 "movw %w2,%0\n\t" \
2750 "movw %w1,2+%0\n\t" \
2751 "rorl $16,%1\n\t" \
2752 "movb %b1,4+%0\n\t" \
2753 "movb %4,5+%0\n\t" \
2754 "movb $0,6+%0\n\t" \
2755 "movb %h1,7+%0\n\t" \
2756 "rorl $16,%1" \
2757 : "=o"(*(n)) : "q" (addr), "ri"(limit), "i"(type))
2758
2759 This works great except that the output assembler ends
2760 up looking a bit weird if it turns out that there is
2761 no offset. You end up producing code that looks like:
2762
2763 #APP
2764 movw $235,(%eax)
2765 movw %dx,2+(%eax)
2766 rorl $16,%edx
2767 movb %dl,4+(%eax)
2768 movb $137,5+(%eax)
2769 movb $0,6+(%eax)
2770 movb %dh,7+(%eax)
2771 rorl $16,%edx
2772 #NO_APP
2773
2774 So here we provide the missing zero.
2775 */
2776
2777 *displacement_string_end = '0';
2778 }
2779 #endif
2780 #ifndef LEX_AT
2781 {
2782 /*
2783 * We can have operands of the form
2784 * <symbol>@GOTOFF+<nnn>
2785 * Take the easy way out here and copy everything
2786 * into a temporary buffer...
2787 */
2788 register char *cp;
2789
2790 cp = strchr (input_line_pointer, '@');
2791 if (cp != NULL)
2792 {
2793 char *tmpbuf;
2794 int len, first;
2795
2796 /* GOT relocations are not supported in 16 bit mode */
2797 if (flag_16bit_code)
2798 as_bad (_("GOT relocations not supported in 16 bit mode"));
2799
2800 if (GOT_symbol == NULL)
2801 GOT_symbol = symbol_find_or_make (GLOBAL_OFFSET_TABLE_NAME);
2802
2803 if (strncmp (cp + 1, "PLT", 3) == 0)
2804 {
2805 i.disp_reloc[this_operand] = BFD_RELOC_386_PLT32;
2806 len = 3;
2807 }
2808 else if (strncmp (cp + 1, "GOTOFF", 6) == 0)
2809 {
2810 i.disp_reloc[this_operand] = BFD_RELOC_386_GOTOFF;
2811 len = 6;
2812 }
2813 else if (strncmp (cp + 1, "GOT", 3) == 0)
2814 {
2815 i.disp_reloc[this_operand] = BFD_RELOC_386_GOT32;
2816 len = 3;
2817 }
2818 else
2819 as_bad (_("Bad reloc specifier in expression"));
2820
2821 /* Replace the relocation token with ' ', so that errors like
2822 foo@GOTOFF1 will be detected. */
2823 first = cp - input_line_pointer;
2824 tmpbuf = (char *) alloca (strlen(input_line_pointer));
2825 memcpy (tmpbuf, input_line_pointer, first);
2826 tmpbuf[first] = ' ';
2827 strcpy (tmpbuf + first + 1, cp + 1 + len);
2828 input_line_pointer = tmpbuf;
2829 }
2830 }
2831 #endif
2832
2833 exp_seg = expression (exp);
2834
2835 #ifdef BFD_ASSEMBLER
2836 /* We do this to make sure that the section symbol is in
2837 the symbol table. We will ultimately change the relocation
2838 to be relative to the beginning of the section */
2839 if (i.disp_reloc[this_operand] == BFD_RELOC_386_GOTOFF)
2840 {
2841 if (S_IS_LOCAL(exp->X_add_symbol)
2842 && S_GET_SEGMENT (exp->X_add_symbol) != undefined_section)
2843 section_symbol(exp->X_add_symbol->bsym->section);
2844 assert (exp->X_op == O_symbol);
2845 exp->X_op = O_subtract;
2846 exp->X_op_symbol = GOT_symbol;
2847 i.disp_reloc[this_operand] = BFD_RELOC_32;
2848 }
2849 #endif
2850
2851 SKIP_WHITESPACE ();
2852 if (*input_line_pointer)
2853 as_bad (_("Ignoring junk `%s' after expression"),
2854 input_line_pointer);
2855 #if GCC_ASM_O_HACK
2856 RESTORE_END_STRING (disp_end + 1);
2857 #endif
2858 RESTORE_END_STRING (disp_end);
2859 input_line_pointer = save_input_line_pointer;
2860
2861 if (exp->X_op == O_constant)
2862 {
2863 if (fits_in_signed_byte (exp->X_add_number))
2864 i.types[this_operand] |= Disp8;
2865 }
2866 #ifdef OBJ_AOUT
2867 else if (exp_seg != text_section
2868 && exp_seg != data_section
2869 && exp_seg != bss_section
2870 && exp_seg != undefined_section)
2871 {
2872 as_bad (_ ("Unimplemented segment type %d in operand"), exp_seg);
2873 return 0;
2874 }
2875 #endif
2876 return 1;
2877 }
2878
2879 static int i386_operand_modifier PARAMS ((char **, int));
2880
2881 static int
2882 i386_operand_modifier (op_string, got_a_float)
2883 char **op_string;
2884 int got_a_float;
2885 {
2886 if (!strncasecmp (*op_string, "BYTE PTR", 8))
2887 {
2888 i.suffix = BYTE_MNEM_SUFFIX;
2889 *op_string += 8;
2890 return BYTE_PTR;
2891
2892 }
2893 else if (!strncasecmp (*op_string, "WORD PTR", 8))
2894 {
2895 i.suffix = WORD_MNEM_SUFFIX;
2896 *op_string += 8;
2897 return WORD_PTR;
2898 }
2899
2900 else if (!strncasecmp (*op_string, "DWORD PTR", 9))
2901 {
2902 if (got_a_float)
2903 i.suffix = SHORT_MNEM_SUFFIX;
2904 else
2905 i.suffix = DWORD_MNEM_SUFFIX;
2906 *op_string += 9;
2907 return DWORD_PTR;
2908 }
2909
2910 else if (!strncasecmp (*op_string, "QWORD PTR", 9))
2911 {
2912 i.suffix = INTEL_DWORD_MNEM_SUFFIX;
2913 *op_string += 9;
2914 return QWORD_PTR;
2915 }
2916
2917 else if (!strncasecmp (*op_string, "XWORD PTR", 9))
2918 {
2919 i.suffix = LONG_DOUBLE_MNEM_SUFFIX;
2920 *op_string += 9;
2921 return XWORD_PTR;
2922 }
2923
2924 else if (!strncasecmp (*op_string, "SHORT", 5))
2925 {
2926 *op_string += 5;
2927 return SHORT;
2928 }
2929
2930 else if (!strncasecmp (*op_string, "OFFSET FLAT:", 12))
2931 {
2932 *op_string += 12;
2933 return OFFSET_FLAT;
2934 }
2935
2936 else if (!strncasecmp (*op_string, "FLAT", 4))
2937 {
2938 *op_string += 4;
2939 return FLAT;
2940 }
2941
2942 else return NONE_FOUND;
2943 }
2944
2945 static char * build_displacement_string PARAMS ((int, char *));
2946
2947 static char *
2948 build_displacement_string (initial_disp, op_string)
2949 int initial_disp;
2950 char *op_string;
2951 {
2952 char *temp_string = (char *) malloc (strlen (op_string) + 1);
2953 char *end_of_operand_string;
2954 char *tc;
2955 char *temp_disp;
2956
2957 temp_string[0] = '\0';
2958 tc = end_of_operand_string = strchr (op_string, '[');
2959 if ( initial_disp && !end_of_operand_string)
2960 {
2961 strcpy (temp_string, op_string);
2962 return (temp_string);
2963 }
2964
2965 /* Build the whole displacement string */
2966 if (initial_disp)
2967 {
2968 strncpy (temp_string, op_string, end_of_operand_string - op_string);
2969 temp_string[end_of_operand_string - op_string] = '\0';
2970 temp_disp = tc;
2971 }
2972 else
2973 temp_disp = op_string;
2974
2975 while (*temp_disp != '\0')
2976 {
2977 int add_minus = (*temp_disp == '-');
2978
2979 if (*temp_disp == '+' || *temp_disp == '-' || *temp_disp == '[')
2980 temp_disp++;
2981
2982 if (is_space_char (*temp_disp))
2983 temp_disp++;
2984
2985 /* Don't consider registers */
2986 if (*temp_disp != REGISTER_PREFIX
2987 && !(allow_naked_reg && i386_is_reg (temp_disp)))
2988 {
2989 char *string_start = temp_disp;
2990
2991 while (*temp_disp != ']'
2992 && *temp_disp != '+'
2993 && *temp_disp != '-'
2994 && *temp_disp != '*')
2995 ++temp_disp;
2996
2997 if (add_minus)
2998 strcat (temp_string, "-");
2999 else
3000 strcat (temp_string, "+");
3001
3002 strncat (temp_string, string_start, temp_disp - string_start);
3003 if (*temp_disp == '+' || *temp_disp == '-')
3004 --temp_disp;
3005 }
3006
3007 while (*temp_disp != '\0'
3008 && *temp_disp != '+'
3009 && *temp_disp != '-')
3010 ++temp_disp;
3011 }
3012
3013 return temp_string;
3014 }
3015
3016 static int i386_parse_seg PARAMS ((char *));
3017
3018 static int
3019 i386_parse_seg (op_string)
3020 char *op_string;
3021 {
3022 if (is_space_char (*op_string))
3023 ++op_string;
3024
3025 /* Should be one of es, cs, ss, ds fs or gs */
3026 switch (*op_string++)
3027 {
3028 case 'e':
3029 i.seg[i.mem_operands] = &es;
3030 break;
3031 case 'c':
3032 i.seg[i.mem_operands] = &cs;
3033 break;
3034 case 's':
3035 i.seg[i.mem_operands] = &ss;
3036 break;
3037 case 'd':
3038 i.seg[i.mem_operands] = &ds;
3039 break;
3040 case 'f':
3041 i.seg[i.mem_operands] = &fs;
3042 break;
3043 case 'g':
3044 i.seg[i.mem_operands] = &gs;
3045 break;
3046 default:
3047 as_bad (_("bad segment name `%s'"), op_string);
3048 return 0;
3049 }
3050
3051 if (*op_string++ != 's')
3052 {
3053 as_bad (_("bad segment name `%s'"), op_string);
3054 return 0;
3055 }
3056
3057 if (is_space_char (*op_string))
3058 ++op_string;
3059
3060 if (*op_string != ':')
3061 {
3062 as_bad (_("bad segment name `%s'"), op_string);
3063 return 0;
3064 }
3065
3066 return 1;
3067
3068 }
3069
3070 static int i386_intel_memory_operand PARAMS ((char *));
3071
3072 static int
3073 i386_intel_memory_operand (op_string)
3074 char *op_string;
3075 {
3076
3077 char *end_of_operand_string;
3078
3079 if (is_digit_char (*op_string)
3080 && strchr (op_string, '[') == 0)
3081 {
3082 if (!i386_immediate (op_string))
3083 return 0;
3084 else
3085 return 1;
3086 }
3087
3088 /* Look for displacement preceding open bracket */
3089 if (*op_string != '[')
3090 {
3091 char *end_seg;
3092 char *temp_string;
3093
3094 end_seg = strchr (op_string, ':');
3095 if (end_seg)
3096 {
3097 if (!i386_parse_seg (op_string))
3098 return 0;
3099 op_string = end_seg + 1;
3100 }
3101
3102 temp_string = build_displacement_string (true, op_string);
3103 if (!i386_displacement (temp_string, temp_string + strlen (temp_string)))
3104 return 0;
3105
3106 end_of_operand_string = strchr (op_string, '[');
3107 if (!end_of_operand_string)
3108 end_of_operand_string = op_string + strlen (op_string);
3109
3110 if (is_space_char (*end_of_operand_string))
3111 --end_of_operand_string;
3112
3113 op_string = end_of_operand_string;
3114 }
3115
3116 if (*op_string == '[')
3117 {
3118 ++op_string;
3119
3120 /* Pick off each component and figure out where it belongs */
3121
3122 end_of_operand_string = op_string;
3123
3124 while (*op_string != ']')
3125 {
3126
3127 while (*end_of_operand_string != '+'
3128 && *end_of_operand_string != '-'
3129 && *end_of_operand_string != '*'
3130 && *end_of_operand_string != ']')
3131 end_of_operand_string++;
3132
3133 if (*op_string == '+')
3134 {
3135 char *temp_string = op_string + 1;
3136 if (is_space_char (*temp_string))
3137 ++temp_string;
3138 if (*temp_string == REGISTER_PREFIX
3139 || (allow_naked_reg && i386_is_reg (temp_string)))
3140 ++op_string;
3141 }
3142
3143 if (*op_string == REGISTER_PREFIX
3144 || (allow_naked_reg && i386_is_reg (op_string)))
3145 {
3146 const reg_entry *temp_reg;
3147 char *end_op;
3148
3149 END_STRING_AND_SAVE (end_of_operand_string);
3150 temp_reg = parse_register (op_string, &end_op);
3151 RESTORE_END_STRING (end_of_operand_string);
3152
3153 if (temp_reg == NULL)
3154 return 0;
3155
3156 if (i.base_reg == NULL)
3157 i.base_reg = temp_reg;
3158 else
3159 i.index_reg = temp_reg;
3160
3161 i.types[this_operand] |= BaseIndex;
3162
3163 }
3164 else if (is_digit_char (*op_string) || *op_string == '+' || *op_string == '-')
3165 {
3166
3167 char *temp_string = build_displacement_string (false, op_string);
3168
3169 if (*temp_string == '+')
3170 ++temp_string;
3171
3172 if (!i386_displacement (temp_string, temp_string + strlen (temp_string)))
3173 return 0;
3174
3175 ++op_string;
3176 end_of_operand_string = op_string;
3177 while (*end_of_operand_string != ']'
3178 && *end_of_operand_string != '+'
3179 && *end_of_operand_string != '-'
3180 && *end_of_operand_string != '*')
3181 ++end_of_operand_string;
3182 }
3183 else if (*op_string == '*')
3184 {
3185 ++op_string;
3186
3187 if (i.base_reg && !i.index_reg)
3188 {
3189 i.index_reg = i.base_reg;
3190 i.base_reg = 0;
3191 }
3192
3193 if (!i386_scale (op_string))
3194 return 0;
3195 }
3196 op_string = end_of_operand_string;
3197 ++end_of_operand_string;
3198 }
3199 }
3200
3201 return 1;
3202 }
3203
3204 static int i386_intel_operand PARAMS ((char *, int));
3205
3206 static int
3207 i386_intel_operand (operand_string, got_a_float)
3208 char *operand_string;
3209 int got_a_float;
3210 {
3211 char *op_string = operand_string;
3212
3213 int operand_modifier = i386_operand_modifier (&op_string, got_a_float);
3214 if (is_space_char (*op_string))
3215 ++op_string;
3216
3217 switch (operand_modifier)
3218 {
3219 case BYTE_PTR:
3220 case WORD_PTR:
3221 case DWORD_PTR:
3222 case QWORD_PTR:
3223 case XWORD_PTR:
3224 if ((i.mem_operands == 1
3225 && (current_templates->start->opcode_modifier & IsString) == 0)
3226 || i.mem_operands == 2)
3227 {
3228 as_bad (_("too many memory references for `%s'"),
3229 current_templates->start->name);
3230 return 0;
3231 }
3232
3233 if (!i386_intel_memory_operand (op_string))
3234 return 0;
3235
3236 i.mem_operands++;
3237 break;
3238
3239 case FLAT:
3240
3241 case OFFSET_FLAT:
3242 if (!i386_immediate (op_string))
3243 return 0;
3244 break;
3245
3246 case SHORT:
3247
3248 case NONE_FOUND:
3249 /* Should be register or immediate */
3250 if (is_digit_char (*op_string)
3251 && strchr (op_string, '[') == 0)
3252 {
3253 if (!i386_immediate (op_string))
3254 return 0;
3255 }
3256 else if (*op_string == REGISTER_PREFIX
3257 || (allow_naked_reg
3258 && i386_is_reg (op_string)))
3259 {
3260
3261 register const reg_entry * r;
3262 char *end_op;
3263
3264 r = parse_register (op_string, &end_op);
3265 if (r == NULL)
3266 return 0;
3267
3268 /* Check for a segment override by searching for ':' after a
3269 segment register. */
3270 op_string = end_op;
3271 if (is_space_char (*op_string))
3272 ++op_string;
3273 if (*op_string == ':' && (r->reg_type & (SReg2 | SReg3)))
3274 {
3275 switch (r->reg_num)
3276 {
3277 case 0:
3278 i.seg[i.mem_operands] = &es;
3279 break;
3280 case 1:
3281 i.seg[i.mem_operands] = &cs;
3282 break;
3283 case 2:
3284 i.seg[i.mem_operands] = &ss;
3285 break;
3286 case 3:
3287 i.seg[i.mem_operands] = &ds;
3288 break;
3289 case 4:
3290 i.seg[i.mem_operands] = &fs;
3291 break;
3292 case 5:
3293 i.seg[i.mem_operands] = &gs;
3294 break;
3295 }
3296
3297 }
3298 i.types[this_operand] |= r->reg_type & ~BaseIndex;
3299 i.regs[this_operand] = r;
3300 i.reg_operands++;
3301 }
3302
3303 else
3304 {
3305
3306 if (!i386_intel_memory_operand (op_string))
3307 return 0;
3308
3309 i.mem_operands++;
3310 }
3311 break;
3312
3313 } /* end switch */
3314 /* Special case for (%dx) while doing input/output op. */
3315 if (i.base_reg
3316 && i.base_reg->reg_type == (Reg16 | InOutPortReg)
3317 && i.index_reg == 0
3318 && i.log2_scale_factor == 0
3319 && i.seg[i.mem_operands] == 0
3320 && (i.types[this_operand] & Disp) == 0)
3321 {
3322 i.types[this_operand] = InOutPortReg;
3323 return 1;
3324 }
3325 /* Make sure the memory operand we've been dealt is valid. */
3326 if (flag_16bit_code ^ (i.prefix[ADDR_PREFIX] != 0))
3327 {
3328 if ((i.base_reg
3329 && ((i.base_reg->reg_type & (Reg16|BaseIndex))
3330 != (Reg16|BaseIndex)))
3331 || (i.index_reg
3332 && (((i.index_reg->reg_type & (Reg16|BaseIndex))
3333 != (Reg16|BaseIndex))
3334 || ! (i.base_reg
3335 && i.base_reg->reg_num < 6
3336 && i.index_reg->reg_num >= 6
3337 && i.log2_scale_factor == 0))))
3338 {
3339 as_bad (_("`%s' is not a valid %s bit base/index expression"),
3340 operand_string, "16");
3341 return 0;
3342 }
3343 }
3344 else
3345 {
3346 if ((i.base_reg
3347 && (i.base_reg->reg_type & Reg32) == 0)
3348 || (i.index_reg
3349 && ((i.index_reg->reg_type & (Reg32|BaseIndex))
3350 != (Reg32|BaseIndex))))
3351 {
3352 as_bad (_("`%s' is not a valid %s bit base/index expression"),
3353 operand_string, "32");
3354 return 0;
3355 }
3356 }
3357 return 1;
3358 }
3359
3360 /* Parse OPERAND_STRING into the i386_insn structure I. Returns non-zero
3361 on error. */
3362
3363 static int i386_operand PARAMS ((char *));
3364
3365 static int
3366 i386_operand (operand_string)
3367 char *operand_string;
3368 {
3369 char *op_string = operand_string;
3370
3371 if (is_space_char (*op_string))
3372 ++op_string;
3373
3374 /* We check for an absolute prefix (differentiating,
3375 for example, 'jmp pc_relative_label' from 'jmp *absolute_label'. */
3376 if (*op_string == ABSOLUTE_PREFIX)
3377 {
3378 ++op_string;
3379 if (is_space_char (*op_string))
3380 ++op_string;
3381 i.types[this_operand] |= JumpAbsolute;
3382 }
3383
3384 /* Check if operand is a register. */
3385 if (*op_string == REGISTER_PREFIX
3386 || (allow_naked_reg && i386_is_reg (op_string)))
3387 {
3388 register const reg_entry *r;
3389 char *end_op;
3390
3391 r = parse_register (op_string, &end_op);
3392 if (r == NULL)
3393 return 0;
3394
3395 /* Check for a segment override by searching for ':' after a
3396 segment register. */
3397 op_string = end_op;
3398 if (is_space_char (*op_string))
3399 ++op_string;
3400 if (*op_string == ':' && (r->reg_type & (SReg2 | SReg3)))
3401 {
3402 switch (r->reg_num)
3403 {
3404 case 0:
3405 i.seg[i.mem_operands] = &es;
3406 break;
3407 case 1:
3408 i.seg[i.mem_operands] = &cs;
3409 break;
3410 case 2:
3411 i.seg[i.mem_operands] = &ss;
3412 break;
3413 case 3:
3414 i.seg[i.mem_operands] = &ds;
3415 break;
3416 case 4:
3417 i.seg[i.mem_operands] = &fs;
3418 break;
3419 case 5:
3420 i.seg[i.mem_operands] = &gs;
3421 break;
3422 }
3423
3424 /* Skip the ':' and whitespace. */
3425 ++op_string;
3426 if (is_space_char (*op_string))
3427 ++op_string;
3428
3429 /* Pretend given string starts here. */
3430 operand_string = op_string;
3431 if (!is_digit_char (*op_string)
3432 && !is_identifier_char (*op_string)
3433 && *op_string != '('
3434 && *op_string != ABSOLUTE_PREFIX)
3435 {
3436 as_bad (_("bad memory operand `%s'"), op_string);
3437 return 0;
3438 }
3439 /* Handle case of %es:*foo. */
3440 if (*op_string == ABSOLUTE_PREFIX)
3441 {
3442 ++op_string;
3443 if (is_space_char (*op_string))
3444 ++op_string;
3445 i.types[this_operand] |= JumpAbsolute;
3446 }
3447 goto do_memory_reference;
3448 }
3449 if (*op_string)
3450 {
3451 as_bad (_("Junk `%s' after register"), op_string);
3452 return 0;
3453 }
3454 i.types[this_operand] |= r->reg_type & ~BaseIndex;
3455 i.regs[this_operand] = r;
3456 i.reg_operands++;
3457 }
3458 else if (*op_string == IMMEDIATE_PREFIX)
3459 { /* ... or an immediate */
3460 ++op_string;
3461 if (!i386_immediate (op_string))
3462 return 0;
3463 }
3464 else if (is_digit_char (*op_string)
3465 || is_identifier_char (*op_string)
3466 || *op_string == '(' )
3467 {
3468 /* This is a memory reference of some sort. */
3469 char *end_of_operand_string;
3470 register char *base_string;
3471 int found_base_index_form;
3472
3473 /* Start and end of displacement string expression (if found). */
3474 char *displacement_string_start;
3475 char *displacement_string_end;
3476
3477 do_memory_reference:
3478
3479 if ((i.mem_operands == 1
3480 && (current_templates->start->opcode_modifier & IsString) == 0)
3481 || i.mem_operands == 2)
3482 {
3483 as_bad (_("too many memory references for `%s'"),
3484 current_templates->start->name);
3485 return 0;
3486 }
3487
3488 /* Check for base index form. We detect the base index form by
3489 looking for an ')' at the end of the operand, searching
3490 for the '(' matching it, and finding a REGISTER_PREFIX or ','
3491 after the '('. */
3492 found_base_index_form = 0;
3493 end_of_operand_string = op_string + strlen (op_string);
3494
3495 --end_of_operand_string;
3496 if (is_space_char (*end_of_operand_string))
3497 --end_of_operand_string;
3498
3499 base_string = end_of_operand_string;
3500
3501 if (*base_string == ')')
3502 {
3503 unsigned int parens_balanced = 1;
3504 /* We've already checked that the number of left & right ()'s are
3505 equal, so this loop will not be infinite. */
3506 do
3507 {
3508 base_string--;
3509 if (*base_string == ')')
3510 parens_balanced++;
3511 if (*base_string == '(')
3512 parens_balanced--;
3513 }
3514 while (parens_balanced);
3515
3516 /* If there is a displacement set-up for it to be parsed later. */
3517 displacement_string_start = op_string;
3518 displacement_string_end = base_string;
3519
3520 /* Skip past '(' and whitespace. */
3521 ++base_string;
3522 if (is_space_char (*base_string))
3523 ++base_string;
3524
3525 if (*base_string == REGISTER_PREFIX
3526 || (allow_naked_reg && i386_is_reg (base_string))
3527 || *base_string == ',')
3528 found_base_index_form = 1;
3529 }
3530
3531 /* If we can't parse a base index register expression, we've found
3532 a pure displacement expression. We set up displacement_string_start
3533 and displacement_string_end for the code below. */
3534 if (!found_base_index_form)
3535 {
3536 displacement_string_start = op_string;
3537 displacement_string_end = end_of_operand_string + 1;
3538 }
3539 else
3540 {
3541 i.types[this_operand] |= BaseIndex;
3542
3543 /* Find base register (if any). */
3544 if (*base_string != ',')
3545 {
3546 char *end_op;
3547
3548 /* Trim off the closing ')' so that parse_register won't
3549 see it. */
3550 END_STRING_AND_SAVE (end_of_operand_string);
3551 i.base_reg = parse_register (base_string, &end_op);
3552 RESTORE_END_STRING (end_of_operand_string);
3553
3554 if (i.base_reg == NULL)
3555 return 0;
3556
3557 base_string = end_op;
3558 if (is_space_char (*base_string))
3559 ++base_string;
3560 }
3561
3562 /* There may be an index reg or scale factor here. */
3563 if (*base_string == ',')
3564 {
3565 ++base_string;
3566 if (is_space_char (*base_string))
3567 ++base_string;
3568
3569 if (*base_string == REGISTER_PREFIX
3570 || (allow_naked_reg && i386_is_reg (base_string)))
3571 {
3572 char *end_op;
3573
3574 END_STRING_AND_SAVE (end_of_operand_string);
3575 i.index_reg = parse_register (base_string, &end_op);
3576 RESTORE_END_STRING (end_of_operand_string);
3577
3578 if (i.index_reg == NULL)
3579 return 0;
3580
3581 base_string = end_op;
3582 if (is_space_char (*base_string))
3583 ++base_string;
3584 if (*base_string == ',')
3585 {
3586 ++base_string;
3587 if (is_space_char (*base_string))
3588 ++base_string;
3589 }
3590 else if (*base_string != ')' )
3591 {
3592 as_bad (_("expecting `,' or `)' after index register in `%s'"),
3593 operand_string);
3594 return 0;
3595 }
3596 }
3597
3598 /* Check for scale factor. */
3599 if (isdigit ((unsigned char) *base_string))
3600 {
3601 if (!i386_scale (base_string))
3602 return 0;
3603
3604 ++base_string;
3605 if (is_space_char (*base_string))
3606 ++base_string;
3607 if (*base_string != ')')
3608 {
3609 as_bad (_("expecting `)' after scale factor in `%s'"),
3610 operand_string);
3611 return 0;
3612 }
3613 }
3614 else if (!i.index_reg)
3615 {
3616 as_bad (_("expecting index register or scale factor after `,'; got '%c'"),
3617 *base_string);
3618 return 0;
3619 }
3620 }
3621 else if (*base_string != ')')
3622 {
3623 as_bad (_("expecting `,' or `)' after base register in `%s'"),
3624 operand_string);
3625 return 0;
3626 }
3627 }
3628
3629 /* If there's an expression beginning the operand, parse it,
3630 assuming displacement_string_start and
3631 displacement_string_end are meaningful. */
3632 if (displacement_string_start != displacement_string_end)
3633 {
3634 if (!i386_displacement (displacement_string_start,
3635 displacement_string_end))
3636 return 0;
3637 }
3638
3639 /* Special case for (%dx) while doing input/output op. */
3640 if (i.base_reg
3641 && i.base_reg->reg_type == (Reg16 | InOutPortReg)
3642 && i.index_reg == 0
3643 && i.log2_scale_factor == 0
3644 && i.seg[i.mem_operands] == 0
3645 && (i.types[this_operand] & Disp) == 0)
3646 {
3647 i.types[this_operand] = InOutPortReg;
3648 return 1;
3649 }
3650 /* Make sure the memory operand we've been dealt is valid. */
3651 if (flag_16bit_code ^ (i.prefix[ADDR_PREFIX] != 0))
3652 {
3653 if ((i.base_reg
3654 && ((i.base_reg->reg_type & (Reg16|BaseIndex))
3655 != (Reg16|BaseIndex)))
3656 || (i.index_reg
3657 && (((i.index_reg->reg_type & (Reg16|BaseIndex))
3658 != (Reg16|BaseIndex))
3659 || ! (i.base_reg
3660 && i.base_reg->reg_num < 6
3661 && i.index_reg->reg_num >= 6
3662 && i.log2_scale_factor == 0))))
3663 {
3664 as_bad (_("`%s' is not a valid %s bit base/index expression"),
3665 operand_string, "16");
3666 return 0;
3667 }
3668 }
3669 else
3670 {
3671 if ((i.base_reg
3672 && (i.base_reg->reg_type & Reg32) == 0)
3673 || (i.index_reg
3674 && ((i.index_reg->reg_type & (Reg32|BaseIndex))
3675 != (Reg32|BaseIndex))))
3676 {
3677 as_bad (_("`%s' is not a valid %s bit base/index expression"),
3678 operand_string, "32");
3679 return 0;
3680 }
3681 }
3682 i.mem_operands++;
3683 }
3684 else
3685 { /* it's not a memory operand; argh! */
3686 as_bad (_("invalid char %s beginning operand %d `%s'"),
3687 output_invalid (*op_string),
3688 this_operand + 1,
3689 op_string);
3690 return 0;
3691 }
3692 return 1; /* normal return */
3693 }
3694 \f
3695 /*
3696 * md_estimate_size_before_relax()
3697 *
3698 * Called just before relax().
3699 * Any symbol that is now undefined will not become defined.
3700 * Return the correct fr_subtype in the frag.
3701 * Return the initial "guess for fr_var" to caller.
3702 * The guess for fr_var is ACTUALLY the growth beyond fr_fix.
3703 * Whatever we do to grow fr_fix or fr_var contributes to our returned value.
3704 * Although it may not be explicit in the frag, pretend fr_var starts with a
3705 * 0 value.
3706 */
3707 int
3708 md_estimate_size_before_relax (fragP, segment)
3709 register fragS *fragP;
3710 register segT segment;
3711 {
3712 register unsigned char *opcode;
3713 register int old_fr_fix;
3714
3715 old_fr_fix = fragP->fr_fix;
3716 opcode = (unsigned char *) fragP->fr_opcode;
3717 /* We've already got fragP->fr_subtype right; all we have to do is
3718 check for un-relaxable symbols. */
3719 if (S_GET_SEGMENT (fragP->fr_symbol) != segment)
3720 {
3721 /* symbol is undefined in this segment */
3722 int code16 = fragP->fr_subtype & CODE16;
3723 int size = code16 ? 2 : 4;
3724 int pcrel_reloc = code16 ? BFD_RELOC_16_PCREL : BFD_RELOC_32_PCREL;
3725
3726 switch (opcode[0])
3727 {
3728 case JUMP_PC_RELATIVE: /* make jmp (0xeb) a dword displacement jump */
3729 opcode[0] = 0xe9; /* dword disp jmp */
3730 fragP->fr_fix += size;
3731 fix_new (fragP, old_fr_fix, size,
3732 fragP->fr_symbol,
3733 fragP->fr_offset, 1,
3734 (GOT_symbol && /* Not quite right - we should switch on
3735 presence of @PLT, but I cannot see how
3736 to get to that from here. We should have
3737 done this in md_assemble to really
3738 get it right all of the time, but I
3739 think it does not matter that much, as
3740 this will be right most of the time. ERY*/
3741 S_GET_SEGMENT(fragP->fr_symbol) == undefined_section)
3742 ? BFD_RELOC_386_PLT32 : pcrel_reloc);
3743 break;
3744
3745 default:
3746 /* This changes the byte-displacement jump 0x7N -->
3747 the dword-displacement jump 0x0f8N */
3748 opcode[1] = opcode[0] + 0x10;
3749 opcode[0] = TWO_BYTE_OPCODE_ESCAPE; /* two-byte escape */
3750 fragP->fr_fix += 1 + size; /* we've added an opcode byte */
3751 fix_new (fragP, old_fr_fix + 1, size,
3752 fragP->fr_symbol,
3753 fragP->fr_offset, 1,
3754 (GOT_symbol && /* Not quite right - we should switch on
3755 presence of @PLT, but I cannot see how
3756 to get to that from here. ERY */
3757 S_GET_SEGMENT(fragP->fr_symbol) == undefined_section)
3758 ? BFD_RELOC_386_PLT32 : pcrel_reloc);
3759 break;
3760 }
3761 frag_wane (fragP);
3762 }
3763 return (fragP->fr_var + fragP->fr_fix - old_fr_fix);
3764 } /* md_estimate_size_before_relax() */
3765 \f
3766 /*
3767 * md_convert_frag();
3768 *
3769 * Called after relax() is finished.
3770 * In: Address of frag.
3771 * fr_type == rs_machine_dependent.
3772 * fr_subtype is what the address relaxed to.
3773 *
3774 * Out: Any fixSs and constants are set up.
3775 * Caller will turn frag into a ".space 0".
3776 */
3777 #ifndef BFD_ASSEMBLER
3778 void
3779 md_convert_frag (headers, sec, fragP)
3780 object_headers *headers;
3781 segT sec;
3782 register fragS *fragP;
3783 #else
3784 void
3785 md_convert_frag (abfd, sec, fragP)
3786 bfd *abfd;
3787 segT sec;
3788 register fragS *fragP;
3789 #endif
3790 {
3791 register unsigned char *opcode;
3792 unsigned char *where_to_put_displacement = NULL;
3793 unsigned int target_address;
3794 unsigned int opcode_address;
3795 unsigned int extension = 0;
3796 int displacement_from_opcode_start;
3797
3798 opcode = (unsigned char *) fragP->fr_opcode;
3799
3800 /* Address we want to reach in file space. */
3801 target_address = S_GET_VALUE (fragP->fr_symbol) + fragP->fr_offset;
3802 #ifdef BFD_ASSEMBLER /* not needed otherwise? */
3803 target_address += fragP->fr_symbol->sy_frag->fr_address;
3804 #endif
3805
3806 /* Address opcode resides at in file space. */
3807 opcode_address = fragP->fr_address + fragP->fr_fix;
3808
3809 /* Displacement from opcode start to fill into instruction. */
3810 displacement_from_opcode_start = target_address - opcode_address;
3811
3812 switch (fragP->fr_subtype)
3813 {
3814 case ENCODE_RELAX_STATE (COND_JUMP, SMALL):
3815 case ENCODE_RELAX_STATE (COND_JUMP, SMALL16):
3816 case ENCODE_RELAX_STATE (UNCOND_JUMP, SMALL):
3817 case ENCODE_RELAX_STATE (UNCOND_JUMP, SMALL16):
3818 /* don't have to change opcode */
3819 extension = 1; /* 1 opcode + 1 displacement */
3820 where_to_put_displacement = &opcode[1];
3821 break;
3822
3823 case ENCODE_RELAX_STATE (COND_JUMP, BIG):
3824 extension = 5; /* 2 opcode + 4 displacement */
3825 opcode[1] = opcode[0] + 0x10;
3826 opcode[0] = TWO_BYTE_OPCODE_ESCAPE;
3827 where_to_put_displacement = &opcode[2];
3828 break;
3829
3830 case ENCODE_RELAX_STATE (UNCOND_JUMP, BIG):
3831 extension = 4; /* 1 opcode + 4 displacement */
3832 opcode[0] = 0xe9;
3833 where_to_put_displacement = &opcode[1];
3834 break;
3835
3836 case ENCODE_RELAX_STATE (COND_JUMP, BIG16):
3837 extension = 3; /* 2 opcode + 2 displacement */
3838 opcode[1] = opcode[0] + 0x10;
3839 opcode[0] = TWO_BYTE_OPCODE_ESCAPE;
3840 where_to_put_displacement = &opcode[2];
3841 break;
3842
3843 case ENCODE_RELAX_STATE (UNCOND_JUMP, BIG16):
3844 extension = 2; /* 1 opcode + 2 displacement */
3845 opcode[0] = 0xe9;
3846 where_to_put_displacement = &opcode[1];
3847 break;
3848
3849 default:
3850 BAD_CASE (fragP->fr_subtype);
3851 break;
3852 }
3853 /* now put displacement after opcode */
3854 md_number_to_chars ((char *) where_to_put_displacement,
3855 (valueT) (displacement_from_opcode_start - extension),
3856 SIZE_FROM_RELAX_STATE (fragP->fr_subtype));
3857 fragP->fr_fix += extension;
3858 }
3859 \f
3860
3861 int md_short_jump_size = 2; /* size of byte displacement jmp */
3862 int md_long_jump_size = 5; /* size of dword displacement jmp */
3863 const int md_reloc_size = 8; /* Size of relocation record */
3864
3865 void
3866 md_create_short_jump (ptr, from_addr, to_addr, frag, to_symbol)
3867 char *ptr;
3868 addressT from_addr, to_addr;
3869 fragS *frag;
3870 symbolS *to_symbol;
3871 {
3872 long offset;
3873
3874 offset = to_addr - (from_addr + 2);
3875 md_number_to_chars (ptr, (valueT) 0xeb, 1); /* opcode for byte-disp jump */
3876 md_number_to_chars (ptr + 1, (valueT) offset, 1);
3877 }
3878
3879 void
3880 md_create_long_jump (ptr, from_addr, to_addr, frag, to_symbol)
3881 char *ptr;
3882 addressT from_addr, to_addr;
3883 fragS *frag;
3884 symbolS *to_symbol;
3885 {
3886 long offset;
3887
3888 if (flag_do_long_jump)
3889 {
3890 offset = to_addr - S_GET_VALUE (to_symbol);
3891 md_number_to_chars (ptr, (valueT) 0xe9, 1);/* opcode for long jmp */
3892 md_number_to_chars (ptr + 1, (valueT) offset, 4);
3893 fix_new (frag, (ptr + 1) - frag->fr_literal, 4,
3894 to_symbol, (offsetT) 0, 0, BFD_RELOC_32);
3895 }
3896 else
3897 {
3898 offset = to_addr - (from_addr + 5);
3899 md_number_to_chars (ptr, (valueT) 0xe9, 1);
3900 md_number_to_chars (ptr + 1, (valueT) offset, 4);
3901 }
3902 }
3903 \f
3904 /* Apply a fixup (fixS) to segment data, once it has been determined
3905 by our caller that we have all the info we need to fix it up.
3906
3907 On the 386, immediates, displacements, and data pointers are all in
3908 the same (little-endian) format, so we don't need to care about which
3909 we are handling. */
3910
3911 int
3912 md_apply_fix3 (fixP, valp, seg)
3913 fixS *fixP; /* The fix we're to put in. */
3914 valueT *valp; /* Pointer to the value of the bits. */
3915 segT seg; /* Segment fix is from. */
3916 {
3917 register char *p = fixP->fx_where + fixP->fx_frag->fr_literal;
3918 valueT value = *valp;
3919
3920 if (fixP->fx_r_type == BFD_RELOC_32 && fixP->fx_pcrel)
3921 fixP->fx_r_type = BFD_RELOC_32_PCREL;
3922
3923 #if defined (BFD_ASSEMBLER) && !defined (TE_Mach)
3924 /*
3925 * This is a hack. There should be a better way to
3926 * handle this.
3927 */
3928 if (fixP->fx_r_type == BFD_RELOC_32_PCREL && fixP->fx_addsy)
3929 {
3930 #ifndef OBJ_AOUT
3931 if (OUTPUT_FLAVOR == bfd_target_elf_flavour
3932 #ifdef TE_PE
3933 || OUTPUT_FLAVOR == bfd_target_coff_flavour
3934 #endif
3935 )
3936 value += fixP->fx_where + fixP->fx_frag->fr_address;
3937 #endif
3938 #if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
3939 if (OUTPUT_FLAVOR == bfd_target_elf_flavour
3940 && (S_GET_SEGMENT (fixP->fx_addsy) == seg
3941 || (fixP->fx_addsy->bsym->flags & BSF_SECTION_SYM) != 0)
3942 && ! S_IS_EXTERNAL (fixP->fx_addsy)
3943 && ! S_IS_WEAK (fixP->fx_addsy)
3944 && S_IS_DEFINED (fixP->fx_addsy)
3945 && ! S_IS_COMMON (fixP->fx_addsy))
3946 {
3947 /* Yes, we add the values in twice. This is because
3948 bfd_perform_relocation subtracts them out again. I think
3949 bfd_perform_relocation is broken, but I don't dare change
3950 it. FIXME. */
3951 value += fixP->fx_where + fixP->fx_frag->fr_address;
3952 }
3953 #endif
3954 #if defined (OBJ_COFF) && defined (TE_PE)
3955 /* For some reason, the PE format does not store a section
3956 address offset for a PC relative symbol. */
3957 if (S_GET_SEGMENT (fixP->fx_addsy) != seg)
3958 value += md_pcrel_from (fixP);
3959 #endif
3960 }
3961
3962 /* Fix a few things - the dynamic linker expects certain values here,
3963 and we must not dissappoint it. */
3964 #if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
3965 if (OUTPUT_FLAVOR == bfd_target_elf_flavour
3966 && fixP->fx_addsy)
3967 switch (fixP->fx_r_type) {
3968 case BFD_RELOC_386_PLT32:
3969 /* Make the jump instruction point to the address of the operand. At
3970 runtime we merely add the offset to the actual PLT entry. */
3971 value = 0xfffffffc;
3972 break;
3973 case BFD_RELOC_386_GOTPC:
3974 /*
3975 * This is tough to explain. We end up with this one if we have
3976 * operands that look like "_GLOBAL_OFFSET_TABLE_+[.-.L284]". The goal
3977 * here is to obtain the absolute address of the GOT, and it is strongly
3978 * preferable from a performance point of view to avoid using a runtime
3979 * relocation for this. The actual sequence of instructions often look
3980 * something like:
3981 *
3982 * call .L66
3983 * .L66:
3984 * popl %ebx
3985 * addl $_GLOBAL_OFFSET_TABLE_+[.-.L66],%ebx
3986 *
3987 * The call and pop essentially return the absolute address of
3988 * the label .L66 and store it in %ebx. The linker itself will
3989 * ultimately change the first operand of the addl so that %ebx points to
3990 * the GOT, but to keep things simple, the .o file must have this operand
3991 * set so that it generates not the absolute address of .L66, but the
3992 * absolute address of itself. This allows the linker itself simply
3993 * treat a GOTPC relocation as asking for a pcrel offset to the GOT to be
3994 * added in, and the addend of the relocation is stored in the operand
3995 * field for the instruction itself.
3996 *
3997 * Our job here is to fix the operand so that it would add the correct
3998 * offset so that %ebx would point to itself. The thing that is tricky is
3999 * that .-.L66 will point to the beginning of the instruction, so we need
4000 * to further modify the operand so that it will point to itself.
4001 * There are other cases where you have something like:
4002 *
4003 * .long $_GLOBAL_OFFSET_TABLE_+[.-.L66]
4004 *
4005 * and here no correction would be required. Internally in the assembler
4006 * we treat operands of this form as not being pcrel since the '.' is
4007 * explicitly mentioned, and I wonder whether it would simplify matters
4008 * to do it this way. Who knows. In earlier versions of the PIC patches,
4009 * the pcrel_adjust field was used to store the correction, but since the
4010 * expression is not pcrel, I felt it would be confusing to do it this way.
4011 */
4012 value -= 1;
4013 break;
4014 case BFD_RELOC_386_GOT32:
4015 value = 0; /* Fully resolved at runtime. No addend. */
4016 break;
4017 case BFD_RELOC_386_GOTOFF:
4018 break;
4019
4020 case BFD_RELOC_VTABLE_INHERIT:
4021 case BFD_RELOC_VTABLE_ENTRY:
4022 fixP->fx_done = 0;
4023 return 1;
4024
4025 default:
4026 break;
4027 }
4028 #endif
4029
4030 #endif
4031 md_number_to_chars (p, value, fixP->fx_size);
4032
4033 return 1;
4034 }
4035
4036 #if 0
4037 /* This is never used. */
4038 long /* Knows about the byte order in a word. */
4039 md_chars_to_number (con, nbytes)
4040 unsigned char con[]; /* Low order byte 1st. */
4041 int nbytes; /* Number of bytes in the input. */
4042 {
4043 long retval;
4044 for (retval = 0, con += nbytes - 1; nbytes--; con--)
4045 {
4046 retval <<= BITS_PER_CHAR;
4047 retval |= *con;
4048 }
4049 return retval;
4050 }
4051 #endif /* 0 */
4052 \f
4053
4054 #define MAX_LITTLENUMS 6
4055
4056 /* Turn the string pointed to by litP into a floating point constant of type
4057 type, and emit the appropriate bytes. The number of LITTLENUMS emitted
4058 is stored in *sizeP . An error message is returned, or NULL on OK. */
4059 char *
4060 md_atof (type, litP, sizeP)
4061 char type;
4062 char *litP;
4063 int *sizeP;
4064 {
4065 int prec;
4066 LITTLENUM_TYPE words[MAX_LITTLENUMS];
4067 LITTLENUM_TYPE *wordP;
4068 char *t;
4069
4070 switch (type)
4071 {
4072 case 'f':
4073 case 'F':
4074 prec = 2;
4075 break;
4076
4077 case 'd':
4078 case 'D':
4079 prec = 4;
4080 break;
4081
4082 case 'x':
4083 case 'X':
4084 prec = 5;
4085 break;
4086
4087 default:
4088 *sizeP = 0;
4089 return _("Bad call to md_atof ()");
4090 }
4091 t = atof_ieee (input_line_pointer, type, words);
4092 if (t)
4093 input_line_pointer = t;
4094
4095 *sizeP = prec * sizeof (LITTLENUM_TYPE);
4096 /* This loops outputs the LITTLENUMs in REVERSE order; in accord with
4097 the bigendian 386. */
4098 for (wordP = words + prec - 1; prec--;)
4099 {
4100 md_number_to_chars (litP, (valueT) (*wordP--), sizeof (LITTLENUM_TYPE));
4101 litP += sizeof (LITTLENUM_TYPE);
4102 }
4103 return 0;
4104 }
4105 \f
4106 char output_invalid_buf[8];
4107
4108 static char * output_invalid PARAMS ((int));
4109
4110 static char *
4111 output_invalid (c)
4112 int c;
4113 {
4114 if (isprint (c))
4115 sprintf (output_invalid_buf, "'%c'", c);
4116 else
4117 sprintf (output_invalid_buf, "(0x%x)", (unsigned) c);
4118 return output_invalid_buf;
4119 }
4120
4121 /* REG_STRING starts *before* REGISTER_PREFIX. */
4122
4123 static const reg_entry * parse_register PARAMS ((char *, char **));
4124
4125 static const reg_entry *
4126 parse_register (reg_string, end_op)
4127 char *reg_string;
4128 char **end_op;
4129 {
4130 register char *s = reg_string;
4131 register char *p;
4132 char reg_name_given[MAX_REG_NAME_SIZE + 1];
4133 const reg_entry *r;
4134
4135 /* Skip possible REGISTER_PREFIX and possible whitespace. */
4136 if (*s == REGISTER_PREFIX)
4137 ++s;
4138
4139 if (is_space_char (*s))
4140 ++s;
4141
4142 p = reg_name_given;
4143 while ((*p++ = register_chars[(unsigned char) *s++]) != '\0')
4144 {
4145 if (p >= reg_name_given + MAX_REG_NAME_SIZE)
4146 {
4147 if (!allow_naked_reg)
4148 {
4149 *p = '\0';
4150 as_bad (_("bad register name `%s'"), reg_name_given);
4151 }
4152 return (const reg_entry *) NULL;
4153 }
4154 }
4155
4156 *end_op = s - 1;
4157
4158 r = (const reg_entry *) hash_find (reg_hash, reg_name_given);
4159
4160 if (r == NULL)
4161 {
4162 if (!allow_naked_reg)
4163 as_bad (_("bad register name `%s'"), reg_name_given);
4164 return (const reg_entry *) NULL;
4165 }
4166
4167 return r;
4168 }
4169 \f
4170 #ifdef OBJ_ELF
4171 CONST char *md_shortopts = "kmVQ:";
4172 #else
4173 CONST char *md_shortopts = "m";
4174 #endif
4175 struct option md_longopts[] = {
4176 {NULL, no_argument, NULL, 0}
4177 };
4178 size_t md_longopts_size = sizeof (md_longopts);
4179
4180 int
4181 md_parse_option (c, arg)
4182 int c;
4183 char *arg;
4184 {
4185 switch (c)
4186 {
4187 case 'm':
4188 flag_do_long_jump = 1;
4189 break;
4190
4191 #if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
4192 /* -k: Ignore for FreeBSD compatibility. */
4193 case 'k':
4194 break;
4195
4196 /* -V: SVR4 argument to print version ID. */
4197 case 'V':
4198 print_version_id ();
4199 break;
4200
4201 /* -Qy, -Qn: SVR4 arguments controlling whether a .comment section
4202 should be emitted or not. FIXME: Not implemented. */
4203 case 'Q':
4204 break;
4205 #endif
4206
4207 default:
4208 return 0;
4209 }
4210 return 1;
4211 }
4212
4213 void
4214 md_show_usage (stream)
4215 FILE *stream;
4216 {
4217 fprintf (stream, _("\
4218 -m do long jump\n"));
4219 }
4220
4221 #ifdef BFD_ASSEMBLER
4222 #ifdef OBJ_MAYBE_ELF
4223 #ifdef OBJ_MAYBE_COFF
4224
4225 /* Pick the target format to use. */
4226
4227 const char *
4228 i386_target_format ()
4229 {
4230 switch (OUTPUT_FLAVOR)
4231 {
4232 case bfd_target_coff_flavour:
4233 return "coff-i386";
4234 case bfd_target_elf_flavour:
4235 return "elf32-i386";
4236 default:
4237 abort ();
4238 return NULL;
4239 }
4240 }
4241
4242 #endif /* OBJ_MAYBE_COFF */
4243 #endif /* OBJ_MAYBE_ELF */
4244 #endif /* BFD_ASSEMBLER */
4245 \f
4246 /* ARGSUSED */
4247 symbolS *
4248 md_undefined_symbol (name)
4249 char *name;
4250 {
4251 if (*name == '_' && *(name+1) == 'G'
4252 && strcmp(name, GLOBAL_OFFSET_TABLE_NAME) == 0)
4253 {
4254 if (!GOT_symbol)
4255 {
4256 if (symbol_find (name))
4257 as_bad (_("GOT already in symbol table"));
4258 GOT_symbol = symbol_new (name, undefined_section,
4259 (valueT) 0, &zero_address_frag);
4260 };
4261 return GOT_symbol;
4262 }
4263 return 0;
4264 }
4265
4266 /* Round up a section size to the appropriate boundary. */
4267 valueT
4268 md_section_align (segment, size)
4269 segT segment;
4270 valueT size;
4271 {
4272 #ifdef OBJ_AOUT
4273 #ifdef BFD_ASSEMBLER
4274 /* For a.out, force the section size to be aligned. If we don't do
4275 this, BFD will align it for us, but it will not write out the
4276 final bytes of the section. This may be a bug in BFD, but it is
4277 easier to fix it here since that is how the other a.out targets
4278 work. */
4279 int align;
4280
4281 align = bfd_get_section_alignment (stdoutput, segment);
4282 size = ((size + (1 << align) - 1) & ((valueT) -1 << align));
4283 #endif
4284 #endif
4285
4286 return size;
4287 }
4288
4289 /* On the i386, PC-relative offsets are relative to the start of the
4290 next instruction. That is, the address of the offset, plus its
4291 size, since the offset is always the last part of the insn. */
4292
4293 long
4294 md_pcrel_from (fixP)
4295 fixS *fixP;
4296 {
4297 return fixP->fx_size + fixP->fx_where + fixP->fx_frag->fr_address;
4298 }
4299
4300 #ifndef I386COFF
4301
4302 static void
4303 s_bss (ignore)
4304 int ignore;
4305 {
4306 register int temp;
4307
4308 temp = get_absolute_expression ();
4309 subseg_set (bss_section, (subsegT) temp);
4310 demand_empty_rest_of_line ();
4311 }
4312
4313 #endif
4314
4315
4316 #ifdef BFD_ASSEMBLER
4317
4318 void
4319 i386_validate_fix (fixp)
4320 fixS *fixp;
4321 {
4322 if (fixp->fx_subsy && fixp->fx_subsy == GOT_symbol)
4323 {
4324 fixp->fx_r_type = BFD_RELOC_386_GOTOFF;
4325 fixp->fx_subsy = 0;
4326 }
4327 }
4328
4329 #define F(SZ,PCREL) (((SZ) << 1) + (PCREL))
4330 #define MAP(SZ,PCREL,TYPE) case F(SZ,PCREL): code = (TYPE); break
4331
4332 arelent *
4333 tc_gen_reloc (section, fixp)
4334 asection *section;
4335 fixS *fixp;
4336 {
4337 arelent *rel;
4338 bfd_reloc_code_real_type code;
4339
4340 switch (fixp->fx_r_type)
4341 {
4342 case BFD_RELOC_386_PLT32:
4343 case BFD_RELOC_386_GOT32:
4344 case BFD_RELOC_386_GOTOFF:
4345 case BFD_RELOC_386_GOTPC:
4346 case BFD_RELOC_RVA:
4347 case BFD_RELOC_VTABLE_ENTRY:
4348 case BFD_RELOC_VTABLE_INHERIT:
4349 code = fixp->fx_r_type;
4350 break;
4351 default:
4352 switch (F (fixp->fx_size, fixp->fx_pcrel))
4353 {
4354 MAP (1, 0, BFD_RELOC_8);
4355 MAP (2, 0, BFD_RELOC_16);
4356 MAP (4, 0, BFD_RELOC_32);
4357 MAP (1, 1, BFD_RELOC_8_PCREL);
4358 MAP (2, 1, BFD_RELOC_16_PCREL);
4359 MAP (4, 1, BFD_RELOC_32_PCREL);
4360 default:
4361 if (fixp->fx_pcrel)
4362 as_bad (_("Can not do %d byte pc-relative relocation"),
4363 fixp->fx_size);
4364 else
4365 as_bad (_("Can not do %d byte relocation"), fixp->fx_size);
4366 code = BFD_RELOC_32;
4367 break;
4368 }
4369 break;
4370 }
4371 #undef MAP
4372 #undef F
4373
4374 if (code == BFD_RELOC_32
4375 && GOT_symbol
4376 && fixp->fx_addsy == GOT_symbol)
4377 code = BFD_RELOC_386_GOTPC;
4378
4379 rel = (arelent *) xmalloc (sizeof (arelent));
4380 rel->sym_ptr_ptr = &fixp->fx_addsy->bsym;
4381
4382 rel->address = fixp->fx_frag->fr_address + fixp->fx_where;
4383 /* HACK: Since i386 ELF uses Rel instead of Rela, encode the
4384 vtable entry to be used in the relocation's section offset. */
4385 if (fixp->fx_r_type == BFD_RELOC_VTABLE_ENTRY)
4386 rel->address = fixp->fx_offset;
4387
4388 if (fixp->fx_pcrel)
4389 rel->addend = fixp->fx_addnumber;
4390 else
4391 rel->addend = 0;
4392
4393 rel->howto = bfd_reloc_type_lookup (stdoutput, code);
4394 if (rel->howto == NULL)
4395 {
4396 as_bad_where (fixp->fx_file, fixp->fx_line,
4397 _("Cannot represent relocation type %s"),
4398 bfd_get_reloc_code_name (code));
4399 /* Set howto to a garbage value so that we can keep going. */
4400 rel->howto = bfd_reloc_type_lookup (stdoutput, BFD_RELOC_32);
4401 assert (rel->howto != NULL);
4402 }
4403
4404 return rel;
4405 }
4406
4407 #else /* ! BFD_ASSEMBLER */
4408
4409 #if (defined(OBJ_AOUT) | defined(OBJ_BOUT))
4410 void
4411 tc_aout_fix_to_chars (where, fixP, segment_address_in_file)
4412 char *where;
4413 fixS *fixP;
4414 relax_addressT segment_address_in_file;
4415 {
4416 /*
4417 * In: length of relocation (or of address) in chars: 1, 2 or 4.
4418 * Out: GNU LD relocation length code: 0, 1, or 2.
4419 */
4420
4421 static const unsigned char nbytes_r_length[] = {42, 0, 1, 42, 2};
4422 long r_symbolnum;
4423
4424 know (fixP->fx_addsy != NULL);
4425
4426 md_number_to_chars (where,
4427 (valueT) (fixP->fx_frag->fr_address
4428 + fixP->fx_where - segment_address_in_file),
4429 4);
4430
4431 r_symbolnum = (S_IS_DEFINED (fixP->fx_addsy)
4432 ? S_GET_TYPE (fixP->fx_addsy)
4433 : fixP->fx_addsy->sy_number);
4434
4435 where[6] = (r_symbolnum >> 16) & 0x0ff;
4436 where[5] = (r_symbolnum >> 8) & 0x0ff;
4437 where[4] = r_symbolnum & 0x0ff;
4438 where[7] = ((((!S_IS_DEFINED (fixP->fx_addsy)) << 3) & 0x08)
4439 | ((nbytes_r_length[fixP->fx_size] << 1) & 0x06)
4440 | (((fixP->fx_pcrel << 0) & 0x01) & 0x0f));
4441 }
4442
4443 #endif /* OBJ_AOUT or OBJ_BOUT */
4444
4445 #if defined (I386COFF)
4446
4447 short
4448 tc_coff_fix2rtype (fixP)
4449 fixS *fixP;
4450 {
4451 if (fixP->fx_r_type == R_IMAGEBASE)
4452 return R_IMAGEBASE;
4453
4454 return (fixP->fx_pcrel ?
4455 (fixP->fx_size == 1 ? R_PCRBYTE :
4456 fixP->fx_size == 2 ? R_PCRWORD :
4457 R_PCRLONG) :
4458 (fixP->fx_size == 1 ? R_RELBYTE :
4459 fixP->fx_size == 2 ? R_RELWORD :
4460 R_DIR32));
4461 }
4462
4463 int
4464 tc_coff_sizemachdep (frag)
4465 fragS *frag;
4466 {
4467 if (frag->fr_next)
4468 return (frag->fr_next->fr_address - frag->fr_address);
4469 else
4470 return 0;
4471 }
4472
4473 #endif /* I386COFF */
4474
4475 #endif /* BFD_ASSEMBLER? */
4476 \f
4477 /* end of tc-i386.c */