rtl.h (STORE_FLAG_VALUE): Remove default definition from here.
[gcc.git] / gcc / config / i386 / i386.h
1 /* Definitions of target machine for GNU compiler for IA-32.
2 Copyright (C) 1988, 1992, 1994, 1995, 1996, 1997, 1998, 1999, 2000,
3 2001, 2002, 2003 Free Software Foundation, Inc.
4
5 This file is part of GNU CC.
6
7 GNU CC is free software; you can redistribute it and/or modify
8 it under the terms of the GNU General Public License as published by
9 the Free Software Foundation; either version 2, or (at your option)
10 any later version.
11
12 GNU CC is distributed in the hope that it will be useful,
13 but WITHOUT ANY WARRANTY; without even the implied warranty of
14 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 GNU General Public License for more details.
16
17 You should have received a copy of the GNU General Public License
18 along with GNU CC; see the file COPYING. If not, write to
19 the Free Software Foundation, 59 Temple Place - Suite 330,
20 Boston, MA 02111-1307, USA. */
21
22 /* The purpose of this file is to define the characteristics of the i386,
23 independent of assembler syntax or operating system.
24
25 Three other files build on this one to describe a specific assembler syntax:
26 bsd386.h, att386.h, and sun386.h.
27
28 The actual tm.h file for a particular system should include
29 this file, and then the file for the appropriate assembler syntax.
30
31 Many macros that specify assembler syntax are omitted entirely from
32 this file because they really belong in the files for particular
33 assemblers. These include RP, IP, LPREFIX, PUT_OP_SIZE, USE_STAR,
34 ADDR_BEG, ADDR_END, PRINT_IREG, PRINT_SCALE, PRINT_B_I_S, and many
35 that start with ASM_ or end in ASM_OP. */
36
37 /* Define the specific costs for a given cpu */
38
39 struct processor_costs {
40 const int add; /* cost of an add instruction */
41 const int lea; /* cost of a lea instruction */
42 const int shift_var; /* variable shift costs */
43 const int shift_const; /* constant shift costs */
44 const int mult_init[5]; /* cost of starting a multiply
45 in QImode, HImode, SImode, DImode, TImode*/
46 const int mult_bit; /* cost of multiply per each bit set */
47 const int divide[5]; /* cost of a divide/mod
48 in QImode, HImode, SImode, DImode, TImode*/
49 int movsx; /* The cost of movsx operation. */
50 int movzx; /* The cost of movzx operation. */
51 const int large_insn; /* insns larger than this cost more */
52 const int move_ratio; /* The threshold of number of scalar
53 memory-to-memory move insns. */
54 const int movzbl_load; /* cost of loading using movzbl */
55 const int int_load[3]; /* cost of loading integer registers
56 in QImode, HImode and SImode relative
57 to reg-reg move (2). */
58 const int int_store[3]; /* cost of storing integer register
59 in QImode, HImode and SImode */
60 const int fp_move; /* cost of reg,reg fld/fst */
61 const int fp_load[3]; /* cost of loading FP register
62 in SFmode, DFmode and XFmode */
63 const int fp_store[3]; /* cost of storing FP register
64 in SFmode, DFmode and XFmode */
65 const int mmx_move; /* cost of moving MMX register. */
66 const int mmx_load[2]; /* cost of loading MMX register
67 in SImode and DImode */
68 const int mmx_store[2]; /* cost of storing MMX register
69 in SImode and DImode */
70 const int sse_move; /* cost of moving SSE register. */
71 const int sse_load[3]; /* cost of loading SSE register
72 in SImode, DImode and TImode*/
73 const int sse_store[3]; /* cost of storing SSE register
74 in SImode, DImode and TImode*/
75 const int mmxsse_to_integer; /* cost of moving mmxsse register to
76 integer and vice versa. */
77 const int prefetch_block; /* bytes moved to cache for prefetch. */
78 const int simultaneous_prefetches; /* number of parallel prefetch
79 operations. */
80 const int branch_cost; /* Default value for BRANCH_COST. */
81 const int fadd; /* cost of FADD and FSUB instructions. */
82 const int fmul; /* cost of FMUL instruction. */
83 const int fdiv; /* cost of FDIV instruction. */
84 const int fabs; /* cost of FABS instruction. */
85 const int fchs; /* cost of FCHS instruction. */
86 const int fsqrt; /* cost of FSQRT instruction. */
87 };
88
89 extern const struct processor_costs *ix86_cost;
90
91 /* Run-time compilation parameters selecting different hardware subsets. */
92
93 extern int target_flags;
94
95 /* Macros used in the machine description to test the flags. */
96
97 /* configure can arrange to make this 2, to force a 486. */
98
99 #ifndef TARGET_CPU_DEFAULT
100 #ifdef TARGET_64BIT_DEFAULT
101 #define TARGET_CPU_DEFAULT TARGET_CPU_DEFAULT_k8
102 #else
103 #define TARGET_CPU_DEFAULT 0
104 #endif
105 #endif
106
107 /* Masks for the -m switches */
108 #define MASK_80387 0x00000001 /* Hardware floating point */
109 #define MASK_RTD 0x00000002 /* Use ret that pops args */
110 #define MASK_ALIGN_DOUBLE 0x00000004 /* align doubles to 2 word boundary */
111 #define MASK_SVR3_SHLIB 0x00000008 /* Uninit locals into bss */
112 #define MASK_IEEE_FP 0x00000010 /* IEEE fp comparisons */
113 #define MASK_FLOAT_RETURNS 0x00000020 /* Return float in st(0) */
114 #define MASK_NO_FANCY_MATH_387 0x00000040 /* Disable sin, cos, sqrt */
115 #define MASK_OMIT_LEAF_FRAME_POINTER 0x080 /* omit leaf frame pointers */
116 #define MASK_STACK_PROBE 0x00000100 /* Enable stack probing */
117 #define MASK_NO_ALIGN_STROPS 0x00000200 /* Enable aligning of string ops. */
118 #define MASK_INLINE_ALL_STROPS 0x00000400 /* Inline stringops in all cases */
119 #define MASK_NO_PUSH_ARGS 0x00000800 /* Use push instructions */
120 #define MASK_ACCUMULATE_OUTGOING_ARGS 0x00001000/* Accumulate outgoing args */
121 #define MASK_MMX 0x00002000 /* Support MMX regs/builtins */
122 #define MASK_SSE 0x00004000 /* Support SSE regs/builtins */
123 #define MASK_SSE2 0x00008000 /* Support SSE2 regs/builtins */
124 #define MASK_3DNOW 0x00010000 /* Support 3Dnow builtins */
125 #define MASK_3DNOW_A 0x00020000 /* Support Athlon 3Dnow builtins */
126 #define MASK_128BIT_LONG_DOUBLE 0x00040000 /* long double size is 128bit */
127 #define MASK_64BIT 0x00080000 /* Produce 64bit code */
128 #define MASK_MS_BITFIELD_LAYOUT 0x00100000 /* Use native (MS) bitfield layout */
129 #define MASK_TLS_DIRECT_SEG_REFS 0x00200000 /* Avoid adding %gs:0 */
130
131 /* Unused: 0x03e0000 */
132
133 /* ... overlap with subtarget options starts by 0x04000000. */
134 #define MASK_NO_RED_ZONE 0x04000000 /* Do not use red zone */
135
136 /* Use the floating point instructions */
137 #define TARGET_80387 (target_flags & MASK_80387)
138
139 /* Compile using ret insn that pops args.
140 This will not work unless you use prototypes at least
141 for all functions that can take varying numbers of args. */
142 #define TARGET_RTD (target_flags & MASK_RTD)
143
144 /* Align doubles to a two word boundary. This breaks compatibility with
145 the published ABI's for structures containing doubles, but produces
146 faster code on the pentium. */
147 #define TARGET_ALIGN_DOUBLE (target_flags & MASK_ALIGN_DOUBLE)
148
149 /* Use push instructions to save outgoing args. */
150 #define TARGET_PUSH_ARGS (!(target_flags & MASK_NO_PUSH_ARGS))
151
152 /* Accumulate stack adjustments to prologue/epilogue. */
153 #define TARGET_ACCUMULATE_OUTGOING_ARGS \
154 (target_flags & MASK_ACCUMULATE_OUTGOING_ARGS)
155
156 /* Put uninitialized locals into bss, not data.
157 Meaningful only on svr3. */
158 #define TARGET_SVR3_SHLIB (target_flags & MASK_SVR3_SHLIB)
159
160 /* Use IEEE floating point comparisons. These handle correctly the cases
161 where the result of a comparison is unordered. Normally SIGFPE is
162 generated in such cases, in which case this isn't needed. */
163 #define TARGET_IEEE_FP (target_flags & MASK_IEEE_FP)
164
165 /* Functions that return a floating point value may return that value
166 in the 387 FPU or in 386 integer registers. If set, this flag causes
167 the 387 to be used, which is compatible with most calling conventions. */
168 #define TARGET_FLOAT_RETURNS_IN_80387 (target_flags & MASK_FLOAT_RETURNS)
169
170 /* Long double is 128bit instead of 96bit, even when only 80bits are used.
171 This mode wastes cache, but avoid misaligned data accesses and simplifies
172 address calculations. */
173 #define TARGET_128BIT_LONG_DOUBLE (target_flags & MASK_128BIT_LONG_DOUBLE)
174
175 /* Disable generation of FP sin, cos and sqrt operations for 387.
176 This is because FreeBSD lacks these in the math-emulator-code */
177 #define TARGET_NO_FANCY_MATH_387 (target_flags & MASK_NO_FANCY_MATH_387)
178
179 /* Don't create frame pointers for leaf functions */
180 #define TARGET_OMIT_LEAF_FRAME_POINTER \
181 (target_flags & MASK_OMIT_LEAF_FRAME_POINTER)
182
183 /* Debug GO_IF_LEGITIMATE_ADDRESS */
184 #define TARGET_DEBUG_ADDR (ix86_debug_addr_string != 0)
185
186 /* Debug FUNCTION_ARG macros */
187 #define TARGET_DEBUG_ARG (ix86_debug_arg_string != 0)
188
189 /* 64bit Sledgehammer mode. For libgcc2 we make sure this is a
190 compile-time constant. */
191 #ifdef IN_LIBGCC2
192 #ifdef __x86_64__
193 #define TARGET_64BIT 1
194 #else
195 #define TARGET_64BIT 0
196 #endif
197 #else
198 #ifdef TARGET_BI_ARCH
199 #define TARGET_64BIT (target_flags & MASK_64BIT)
200 #else
201 #if TARGET_64BIT_DEFAULT
202 #define TARGET_64BIT 1
203 #else
204 #define TARGET_64BIT 0
205 #endif
206 #endif
207 #endif
208
209 /* Avoid adding %gs:0 in TLS references; use %gs:address directly. */
210 #define TARGET_TLS_DIRECT_SEG_REFS (target_flags & MASK_TLS_DIRECT_SEG_REFS)
211
212 #define TARGET_386 (ix86_tune == PROCESSOR_I386)
213 #define TARGET_486 (ix86_tune == PROCESSOR_I486)
214 #define TARGET_PENTIUM (ix86_tune == PROCESSOR_PENTIUM)
215 #define TARGET_PENTIUMPRO (ix86_tune == PROCESSOR_PENTIUMPRO)
216 #define TARGET_K6 (ix86_tune == PROCESSOR_K6)
217 #define TARGET_ATHLON (ix86_tune == PROCESSOR_ATHLON)
218 #define TARGET_PENTIUM4 (ix86_tune == PROCESSOR_PENTIUM4)
219 #define TARGET_K8 (ix86_tune == PROCESSOR_K8)
220 #define TARGET_ATHLON_K8 (TARGET_K8 || TARGET_ATHLON)
221
222 #define TUNEMASK (1 << ix86_tune)
223 extern const int x86_use_leave, x86_push_memory, x86_zero_extend_with_and;
224 extern const int x86_use_bit_test, x86_cmove, x86_deep_branch;
225 extern const int x86_branch_hints, x86_unroll_strlen;
226 extern const int x86_double_with_add, x86_partial_reg_stall, x86_movx;
227 extern const int x86_use_loop, x86_use_fiop, x86_use_mov0;
228 extern const int x86_use_cltd, x86_read_modify_write;
229 extern const int x86_read_modify, x86_split_long_moves;
230 extern const int x86_promote_QImode, x86_single_stringop, x86_fast_prefix;
231 extern const int x86_himode_math, x86_qimode_math, x86_promote_qi_regs;
232 extern const int x86_promote_hi_regs, x86_integer_DFmode_moves;
233 extern const int x86_add_esp_4, x86_add_esp_8, x86_sub_esp_4, x86_sub_esp_8;
234 extern const int x86_partial_reg_dependency, x86_memory_mismatch_stall;
235 extern const int x86_accumulate_outgoing_args, x86_prologue_using_move;
236 extern const int x86_epilogue_using_move, x86_decompose_lea;
237 extern const int x86_arch_always_fancy_math_387, x86_shift1;
238 extern const int x86_sse_partial_reg_dependency, x86_sse_partial_regs;
239 extern const int x86_sse_typeless_stores, x86_sse_load0_by_pxor;
240 extern const int x86_use_ffreep, x86_sse_partial_regs_for_cvtsd2ss;
241 extern const int x86_inter_unit_moves;
242 extern int x86_prefetch_sse;
243
244 #define TARGET_USE_LEAVE (x86_use_leave & TUNEMASK)
245 #define TARGET_PUSH_MEMORY (x86_push_memory & TUNEMASK)
246 #define TARGET_ZERO_EXTEND_WITH_AND (x86_zero_extend_with_and & TUNEMASK)
247 #define TARGET_USE_BIT_TEST (x86_use_bit_test & TUNEMASK)
248 #define TARGET_UNROLL_STRLEN (x86_unroll_strlen & TUNEMASK)
249 /* For sane SSE instruction set generation we need fcomi instruction. It is
250 safe to enable all CMOVE instructions. */
251 #define TARGET_CMOVE ((x86_cmove & (1 << ix86_arch)) || TARGET_SSE)
252 #define TARGET_DEEP_BRANCH_PREDICTION (x86_deep_branch & TUNEMASK)
253 #define TARGET_BRANCH_PREDICTION_HINTS (x86_branch_hints & TUNEMASK)
254 #define TARGET_DOUBLE_WITH_ADD (x86_double_with_add & TUNEMASK)
255 #define TARGET_USE_SAHF ((x86_use_sahf & TUNEMASK) && !TARGET_64BIT)
256 #define TARGET_MOVX (x86_movx & TUNEMASK)
257 #define TARGET_PARTIAL_REG_STALL (x86_partial_reg_stall & TUNEMASK)
258 #define TARGET_USE_LOOP (x86_use_loop & TUNEMASK)
259 #define TARGET_USE_FIOP (x86_use_fiop & TUNEMASK)
260 #define TARGET_USE_MOV0 (x86_use_mov0 & TUNEMASK)
261 #define TARGET_USE_CLTD (x86_use_cltd & TUNEMASK)
262 #define TARGET_SPLIT_LONG_MOVES (x86_split_long_moves & TUNEMASK)
263 #define TARGET_READ_MODIFY_WRITE (x86_read_modify_write & TUNEMASK)
264 #define TARGET_READ_MODIFY (x86_read_modify & TUNEMASK)
265 #define TARGET_PROMOTE_QImode (x86_promote_QImode & TUNEMASK)
266 #define TARGET_FAST_PREFIX (x86_fast_prefix & TUNEMASK)
267 #define TARGET_SINGLE_STRINGOP (x86_single_stringop & TUNEMASK)
268 #define TARGET_QIMODE_MATH (x86_qimode_math & TUNEMASK)
269 #define TARGET_HIMODE_MATH (x86_himode_math & TUNEMASK)
270 #define TARGET_PROMOTE_QI_REGS (x86_promote_qi_regs & TUNEMASK)
271 #define TARGET_PROMOTE_HI_REGS (x86_promote_hi_regs & TUNEMASK)
272 #define TARGET_ADD_ESP_4 (x86_add_esp_4 & TUNEMASK)
273 #define TARGET_ADD_ESP_8 (x86_add_esp_8 & TUNEMASK)
274 #define TARGET_SUB_ESP_4 (x86_sub_esp_4 & TUNEMASK)
275 #define TARGET_SUB_ESP_8 (x86_sub_esp_8 & TUNEMASK)
276 #define TARGET_INTEGER_DFMODE_MOVES (x86_integer_DFmode_moves & TUNEMASK)
277 #define TARGET_PARTIAL_REG_DEPENDENCY (x86_partial_reg_dependency & TUNEMASK)
278 #define TARGET_SSE_PARTIAL_REG_DEPENDENCY \
279 (x86_sse_partial_reg_dependency & TUNEMASK)
280 #define TARGET_SSE_PARTIAL_REGS (x86_sse_partial_regs & TUNEMASK)
281 #define TARGET_SSE_PARTIAL_REGS_FOR_CVTSD2SS \
282 (x86_sse_partial_regs_for_cvtsd2ss & TUNEMASK)
283 #define TARGET_SSE_TYPELESS_STORES (x86_sse_typeless_stores & TUNEMASK)
284 #define TARGET_SSE_TYPELESS_LOAD0 (x86_sse_typeless_load0 & TUNEMASK)
285 #define TARGET_SSE_LOAD0_BY_PXOR (x86_sse_load0_by_pxor & TUNEMASK)
286 #define TARGET_MEMORY_MISMATCH_STALL (x86_memory_mismatch_stall & TUNEMASK)
287 #define TARGET_PROLOGUE_USING_MOVE (x86_prologue_using_move & TUNEMASK)
288 #define TARGET_EPILOGUE_USING_MOVE (x86_epilogue_using_move & TUNEMASK)
289 #define TARGET_DECOMPOSE_LEA (x86_decompose_lea & TUNEMASK)
290 #define TARGET_PREFETCH_SSE (x86_prefetch_sse)
291 #define TARGET_SHIFT1 (x86_shift1 & TUNEMASK)
292 #define TARGET_USE_FFREEP (x86_use_ffreep & TUNEMASK)
293 #define TARGET_REP_MOVL_OPTIMAL (x86_rep_movl_optimal & TUNEMASK)
294 #define TARGET_INTER_UNIT_MOVES (x86_inter_unit_moves & TUNEMASK)
295
296 #define TARGET_STACK_PROBE (target_flags & MASK_STACK_PROBE)
297
298 #define TARGET_ALIGN_STRINGOPS (!(target_flags & MASK_NO_ALIGN_STROPS))
299 #define TARGET_INLINE_ALL_STRINGOPS (target_flags & MASK_INLINE_ALL_STROPS)
300
301 #define ASSEMBLER_DIALECT (ix86_asm_dialect)
302
303 #define TARGET_SSE ((target_flags & (MASK_SSE | MASK_SSE2)) != 0)
304 #define TARGET_SSE2 ((target_flags & MASK_SSE2) != 0)
305 #define TARGET_SSE_MATH ((ix86_fpmath & FPMATH_SSE) != 0)
306 #define TARGET_MIX_SSE_I387 ((ix86_fpmath & FPMATH_SSE) \
307 && (ix86_fpmath & FPMATH_387))
308 #define TARGET_MMX ((target_flags & MASK_MMX) != 0)
309 #define TARGET_3DNOW ((target_flags & MASK_3DNOW) != 0)
310 #define TARGET_3DNOW_A ((target_flags & MASK_3DNOW_A) != 0)
311
312 #define TARGET_RED_ZONE (!(target_flags & MASK_NO_RED_ZONE))
313
314 #define TARGET_USE_MS_BITFIELD_LAYOUT (target_flags & MASK_MS_BITFIELD_LAYOUT)
315
316 #define TARGET_GNU_TLS (ix86_tls_dialect == TLS_DIALECT_GNU)
317 #define TARGET_SUN_TLS (ix86_tls_dialect == TLS_DIALECT_SUN)
318
319 /* WARNING: Do not mark empty strings for translation, as calling
320 gettext on an empty string does NOT return an empty
321 string. */
322
323
324 #define TARGET_SWITCHES \
325 { { "80387", MASK_80387, N_("Use hardware fp") }, \
326 { "no-80387", -MASK_80387, N_("Do not use hardware fp") }, \
327 { "hard-float", MASK_80387, N_("Use hardware fp") }, \
328 { "soft-float", -MASK_80387, N_("Do not use hardware fp") }, \
329 { "no-soft-float", MASK_80387, N_("Use hardware fp") }, \
330 { "386", 0, "" /*Deprecated.*/}, \
331 { "486", 0, "" /*Deprecated.*/}, \
332 { "pentium", 0, "" /*Deprecated.*/}, \
333 { "pentiumpro", 0, "" /*Deprecated.*/}, \
334 { "intel-syntax", 0, "" /*Deprecated.*/}, \
335 { "no-intel-syntax", 0, "" /*Deprecated.*/}, \
336 { "rtd", MASK_RTD, \
337 N_("Alternate calling convention") }, \
338 { "no-rtd", -MASK_RTD, \
339 N_("Use normal calling convention") }, \
340 { "align-double", MASK_ALIGN_DOUBLE, \
341 N_("Align some doubles on dword boundary") }, \
342 { "no-align-double", -MASK_ALIGN_DOUBLE, \
343 N_("Align doubles on word boundary") }, \
344 { "svr3-shlib", MASK_SVR3_SHLIB, \
345 N_("Uninitialized locals in .bss") }, \
346 { "no-svr3-shlib", -MASK_SVR3_SHLIB, \
347 N_("Uninitialized locals in .data") }, \
348 { "ieee-fp", MASK_IEEE_FP, \
349 N_("Use IEEE math for fp comparisons") }, \
350 { "no-ieee-fp", -MASK_IEEE_FP, \
351 N_("Do not use IEEE math for fp comparisons") }, \
352 { "fp-ret-in-387", MASK_FLOAT_RETURNS, \
353 N_("Return values of functions in FPU registers") }, \
354 { "no-fp-ret-in-387", -MASK_FLOAT_RETURNS , \
355 N_("Do not return values of functions in FPU registers")}, \
356 { "no-fancy-math-387", MASK_NO_FANCY_MATH_387, \
357 N_("Do not generate sin, cos, sqrt for FPU") }, \
358 { "fancy-math-387", -MASK_NO_FANCY_MATH_387, \
359 N_("Generate sin, cos, sqrt for FPU")}, \
360 { "omit-leaf-frame-pointer", MASK_OMIT_LEAF_FRAME_POINTER, \
361 N_("Omit the frame pointer in leaf functions") }, \
362 { "no-omit-leaf-frame-pointer",-MASK_OMIT_LEAF_FRAME_POINTER, "" }, \
363 { "stack-arg-probe", MASK_STACK_PROBE, \
364 N_("Enable stack probing") }, \
365 { "no-stack-arg-probe", -MASK_STACK_PROBE, "" }, \
366 { "windows", 0, 0 /* undocumented */ }, \
367 { "dll", 0, 0 /* undocumented */ }, \
368 { "align-stringops", -MASK_NO_ALIGN_STROPS, \
369 N_("Align destination of the string operations") }, \
370 { "no-align-stringops", MASK_NO_ALIGN_STROPS, \
371 N_("Do not align destination of the string operations") }, \
372 { "inline-all-stringops", MASK_INLINE_ALL_STROPS, \
373 N_("Inline all known string operations") }, \
374 { "no-inline-all-stringops", -MASK_INLINE_ALL_STROPS, \
375 N_("Do not inline all known string operations") }, \
376 { "push-args", -MASK_NO_PUSH_ARGS, \
377 N_("Use push instructions to save outgoing arguments") }, \
378 { "no-push-args", MASK_NO_PUSH_ARGS, \
379 N_("Do not use push instructions to save outgoing arguments") }, \
380 { "accumulate-outgoing-args", MASK_ACCUMULATE_OUTGOING_ARGS, \
381 N_("Use push instructions to save outgoing arguments") }, \
382 { "no-accumulate-outgoing-args",-MASK_ACCUMULATE_OUTGOING_ARGS, \
383 N_("Do not use push instructions to save outgoing arguments") }, \
384 { "mmx", MASK_MMX, \
385 N_("Support MMX built-in functions") }, \
386 { "no-mmx", -MASK_MMX, \
387 N_("Do not support MMX built-in functions") }, \
388 { "3dnow", MASK_3DNOW, \
389 N_("Support 3DNow! built-in functions") }, \
390 { "no-3dnow", -MASK_3DNOW, \
391 N_("Do not support 3DNow! built-in functions") }, \
392 { "sse", MASK_SSE, \
393 N_("Support MMX and SSE built-in functions and code generation") }, \
394 { "no-sse", -MASK_SSE, \
395 N_("Do not support MMX and SSE built-in functions and code generation") },\
396 { "sse2", MASK_SSE2, \
397 N_("Support MMX, SSE and SSE2 built-in functions and code generation") }, \
398 { "no-sse2", -MASK_SSE2, \
399 N_("Do not support MMX, SSE and SSE2 built-in functions and code generation") }, \
400 { "128bit-long-double", MASK_128BIT_LONG_DOUBLE, \
401 N_("sizeof(long double) is 16") }, \
402 { "96bit-long-double", -MASK_128BIT_LONG_DOUBLE, \
403 N_("sizeof(long double) is 12") }, \
404 { "64", MASK_64BIT, \
405 N_("Generate 64bit x86-64 code") }, \
406 { "32", -MASK_64BIT, \
407 N_("Generate 32bit i386 code") }, \
408 { "ms-bitfields", MASK_MS_BITFIELD_LAYOUT, \
409 N_("Use native (MS) bitfield layout") }, \
410 { "no-ms-bitfields", -MASK_MS_BITFIELD_LAYOUT, \
411 N_("Use gcc default bitfield layout") }, \
412 { "red-zone", -MASK_NO_RED_ZONE, \
413 N_("Use red-zone in the x86-64 code") }, \
414 { "no-red-zone", MASK_NO_RED_ZONE, \
415 N_("Do not use red-zone in the x86-64 code") }, \
416 { "tls-direct-seg-refs", MASK_TLS_DIRECT_SEG_REFS, \
417 N_("Use direct references against %gs when accessing tls data") }, \
418 { "no-tls-direct-seg-refs", -MASK_TLS_DIRECT_SEG_REFS, \
419 N_("Do not use direct references against %gs when accessing tls data") }, \
420 SUBTARGET_SWITCHES \
421 { "", \
422 TARGET_DEFAULT | TARGET_64BIT_DEFAULT | TARGET_SUBTARGET_DEFAULT \
423 | TARGET_TLS_DIRECT_SEG_REFS_DEFAULT, 0 }}
424
425 #ifndef TARGET_64BIT_DEFAULT
426 #define TARGET_64BIT_DEFAULT 0
427 #endif
428 #ifndef TARGET_TLS_DIRECT_SEG_REFS_DEFAULT
429 #define TARGET_TLS_DIRECT_SEG_REFS_DEFAULT 0
430 #endif
431
432 /* Once GDB has been enhanced to deal with functions without frame
433 pointers, we can change this to allow for elimination of
434 the frame pointer in leaf functions. */
435 #define TARGET_DEFAULT 0
436
437 /* This is not really a target flag, but is done this way so that
438 it's analogous to similar code for Mach-O on PowerPC. darwin.h
439 redefines this to 1. */
440 #define TARGET_MACHO 0
441
442 /* This macro is similar to `TARGET_SWITCHES' but defines names of
443 command options that have values. Its definition is an
444 initializer with a subgrouping for each command option.
445
446 Each subgrouping contains a string constant, that defines the
447 fixed part of the option name, and the address of a variable. The
448 variable, type `char *', is set to the variable part of the given
449 option if the fixed part matches. The actual option name is made
450 by appending `-m' to the specified name. */
451 #define TARGET_OPTIONS \
452 { { "tune=", &ix86_tune_string, \
453 N_("Schedule code for given CPU"), 0}, \
454 { "fpmath=", &ix86_fpmath_string, \
455 N_("Generate floating point mathematics using given instruction set"), 0},\
456 { "arch=", &ix86_arch_string, \
457 N_("Generate code for given CPU"), 0}, \
458 { "regparm=", &ix86_regparm_string, \
459 N_("Number of registers used to pass integer arguments"), 0},\
460 { "align-loops=", &ix86_align_loops_string, \
461 N_("Loop code aligned to this power of 2"), 0}, \
462 { "align-jumps=", &ix86_align_jumps_string, \
463 N_("Jump targets are aligned to this power of 2"), 0}, \
464 { "align-functions=", &ix86_align_funcs_string, \
465 N_("Function starts are aligned to this power of 2"), 0}, \
466 { "preferred-stack-boundary=", \
467 &ix86_preferred_stack_boundary_string, \
468 N_("Attempt to keep stack aligned to this power of 2"), 0}, \
469 { "branch-cost=", &ix86_branch_cost_string, \
470 N_("Branches are this expensive (1-5, arbitrary units)"), 0},\
471 { "cmodel=", &ix86_cmodel_string, \
472 N_("Use given x86-64 code model"), 0}, \
473 { "debug-arg", &ix86_debug_arg_string, \
474 "" /* Undocumented. */, 0}, \
475 { "debug-addr", &ix86_debug_addr_string, \
476 "" /* Undocumented. */, 0}, \
477 { "asm=", &ix86_asm_string, \
478 N_("Use given assembler dialect"), 0}, \
479 { "tls-dialect=", &ix86_tls_dialect_string, \
480 N_("Use given thread-local storage dialect"), 0}, \
481 SUBTARGET_OPTIONS \
482 }
483
484 /* Sometimes certain combinations of command options do not make
485 sense on a particular target machine. You can define a macro
486 `OVERRIDE_OPTIONS' to take account of this. This macro, if
487 defined, is executed once just after all the command options have
488 been parsed.
489
490 Don't use this macro to turn on various extra optimizations for
491 `-O'. That is what `OPTIMIZATION_OPTIONS' is for. */
492
493 #define OVERRIDE_OPTIONS override_options ()
494
495 /* These are meant to be redefined in the host dependent files */
496 #define SUBTARGET_SWITCHES
497 #define SUBTARGET_OPTIONS
498
499 /* Define this to change the optimizations performed by default. */
500 #define OPTIMIZATION_OPTIONS(LEVEL, SIZE) \
501 optimization_options ((LEVEL), (SIZE))
502
503 /* Support for configure-time defaults of some command line options. */
504 #define OPTION_DEFAULT_SPECS \
505 {"arch", "%{!march=*:-march=%(VALUE)}"}, \
506 {"tune", "%{!mtune=*:%{!mcpu=*:%{!march=*:-mtune=%(VALUE)}}}" }, \
507 {"cpu", "%{!mtune=*:%{!mcpu=*:%{!march=*:-mtune=%(VALUE)}}}" }
508
509 /* Specs for the compiler proper */
510
511 #ifndef CC1_CPU_SPEC
512 #define CC1_CPU_SPEC "\
513 %{!mtune*: \
514 %{m386:mtune=i386 \
515 %n`-m386' is deprecated. Use `-march=i386' or `-mtune=i386' instead.\n} \
516 %{m486:-mtune=i486 \
517 %n`-m486' is deprecated. Use `-march=i486' or `-mtune=i486' instead.\n} \
518 %{mpentium:-mtune=pentium \
519 %n`-mpentium' is deprecated. Use `-march=pentium' or `-mtune=pentium' instead.\n} \
520 %{mpentiumpro:-mtune=pentiumpro \
521 %n`-mpentiumpro' is deprecated. Use `-march=pentiumpro' or `-mtune=pentiumpro' instead.\n} \
522 %{mcpu=*:-mtune=%* \
523 %n`-mcpu=' is deprecated. Use `-mtune=' or '-march=' instead.\n}} \
524 %<mcpu=* \
525 %{mintel-syntax:-masm=intel \
526 %n`-mintel-syntax' is deprecated. Use `-masm=intel' instead.\n} \
527 %{mno-intel-syntax:-masm=att \
528 %n`-mno-intel-syntax' is deprecated. Use `-masm=att' instead.\n}"
529 #endif
530 \f
531 /* Target CPU builtins. */
532 #define TARGET_CPU_CPP_BUILTINS() \
533 do \
534 { \
535 size_t arch_len = strlen (ix86_arch_string); \
536 size_t tune_len = strlen (ix86_tune_string); \
537 int last_arch_char = ix86_arch_string[arch_len - 1]; \
538 int last_tune_char = ix86_tune_string[tune_len - 1]; \
539 \
540 if (TARGET_64BIT) \
541 { \
542 builtin_assert ("cpu=x86_64"); \
543 builtin_define ("__amd64"); \
544 builtin_define ("__amd64__"); \
545 builtin_define ("__x86_64"); \
546 builtin_define ("__x86_64__"); \
547 builtin_define ("__amd64"); \
548 builtin_define ("__amd64__"); \
549 } \
550 else \
551 { \
552 builtin_assert ("cpu=i386"); \
553 builtin_assert ("machine=i386"); \
554 builtin_define_std ("i386"); \
555 } \
556 \
557 /* Built-ins based on -mtune= (or -march= if no \
558 -mtune= given). */ \
559 if (TARGET_386) \
560 builtin_define ("__tune_i386__"); \
561 else if (TARGET_486) \
562 builtin_define ("__tune_i486__"); \
563 else if (TARGET_PENTIUM) \
564 { \
565 builtin_define ("__tune_i586__"); \
566 builtin_define ("__tune_pentium__"); \
567 if (last_tune_char == 'x') \
568 builtin_define ("__tune_pentium_mmx__"); \
569 } \
570 else if (TARGET_PENTIUMPRO) \
571 { \
572 builtin_define ("__tune_i686__"); \
573 builtin_define ("__tune_pentiumpro__"); \
574 switch (last_tune_char) \
575 { \
576 case '3': \
577 builtin_define ("__tune_pentium3__"); \
578 /* FALLTHRU */ \
579 case '2': \
580 builtin_define ("__tune_pentium2__"); \
581 break; \
582 } \
583 } \
584 else if (TARGET_K6) \
585 { \
586 builtin_define ("__tune_k6__"); \
587 if (last_tune_char == '2') \
588 builtin_define ("__tune_k6_2__"); \
589 else if (last_tune_char == '3') \
590 builtin_define ("__tune_k6_3__"); \
591 } \
592 else if (TARGET_ATHLON) \
593 { \
594 builtin_define ("__tune_athlon__"); \
595 /* Only plain "athlon" lacks SSE. */ \
596 if (last_tune_char != 'n') \
597 builtin_define ("__tune_athlon_sse__"); \
598 } \
599 else if (TARGET_K8) \
600 builtin_define ("__tune_k8__"); \
601 else if (TARGET_PENTIUM4) \
602 builtin_define ("__tune_pentium4__"); \
603 \
604 if (TARGET_MMX) \
605 builtin_define ("__MMX__"); \
606 if (TARGET_3DNOW) \
607 builtin_define ("__3dNOW__"); \
608 if (TARGET_3DNOW_A) \
609 builtin_define ("__3dNOW_A__"); \
610 if (TARGET_SSE) \
611 builtin_define ("__SSE__"); \
612 if (TARGET_SSE2) \
613 builtin_define ("__SSE2__"); \
614 if (TARGET_SSE_MATH && TARGET_SSE) \
615 builtin_define ("__SSE_MATH__"); \
616 if (TARGET_SSE_MATH && TARGET_SSE2) \
617 builtin_define ("__SSE2_MATH__"); \
618 \
619 /* Built-ins based on -march=. */ \
620 if (ix86_arch == PROCESSOR_I486) \
621 { \
622 builtin_define ("__i486"); \
623 builtin_define ("__i486__"); \
624 } \
625 else if (ix86_arch == PROCESSOR_PENTIUM) \
626 { \
627 builtin_define ("__i586"); \
628 builtin_define ("__i586__"); \
629 builtin_define ("__pentium"); \
630 builtin_define ("__pentium__"); \
631 if (last_arch_char == 'x') \
632 builtin_define ("__pentium_mmx__"); \
633 } \
634 else if (ix86_arch == PROCESSOR_PENTIUMPRO) \
635 { \
636 builtin_define ("__i686"); \
637 builtin_define ("__i686__"); \
638 builtin_define ("__pentiumpro"); \
639 builtin_define ("__pentiumpro__"); \
640 } \
641 else if (ix86_arch == PROCESSOR_K6) \
642 { \
643 \
644 builtin_define ("__k6"); \
645 builtin_define ("__k6__"); \
646 if (last_arch_char == '2') \
647 builtin_define ("__k6_2__"); \
648 else if (last_arch_char == '3') \
649 builtin_define ("__k6_3__"); \
650 } \
651 else if (ix86_arch == PROCESSOR_ATHLON) \
652 { \
653 builtin_define ("__athlon"); \
654 builtin_define ("__athlon__"); \
655 /* Only plain "athlon" lacks SSE. */ \
656 if (last_arch_char != 'n') \
657 builtin_define ("__athlon_sse__"); \
658 } \
659 else if (ix86_arch == PROCESSOR_K8) \
660 { \
661 builtin_define ("__k8"); \
662 builtin_define ("__k8__"); \
663 } \
664 else if (ix86_arch == PROCESSOR_PENTIUM4) \
665 { \
666 builtin_define ("__pentium4"); \
667 builtin_define ("__pentium4__"); \
668 } \
669 } \
670 while (0)
671
672 #define TARGET_CPU_DEFAULT_i386 0
673 #define TARGET_CPU_DEFAULT_i486 1
674 #define TARGET_CPU_DEFAULT_pentium 2
675 #define TARGET_CPU_DEFAULT_pentium_mmx 3
676 #define TARGET_CPU_DEFAULT_pentiumpro 4
677 #define TARGET_CPU_DEFAULT_pentium2 5
678 #define TARGET_CPU_DEFAULT_pentium3 6
679 #define TARGET_CPU_DEFAULT_pentium4 7
680 #define TARGET_CPU_DEFAULT_k6 8
681 #define TARGET_CPU_DEFAULT_k6_2 9
682 #define TARGET_CPU_DEFAULT_k6_3 10
683 #define TARGET_CPU_DEFAULT_athlon 11
684 #define TARGET_CPU_DEFAULT_athlon_sse 12
685 #define TARGET_CPU_DEFAULT_k8 13
686
687 #define TARGET_CPU_DEFAULT_NAMES {"i386", "i486", "pentium", "pentium-mmx",\
688 "pentiumpro", "pentium2", "pentium3", \
689 "pentium4", "k6", "k6-2", "k6-3",\
690 "athlon", "athlon-4", "k8"}
691
692 #ifndef CC1_SPEC
693 #define CC1_SPEC "%(cc1_cpu) "
694 #endif
695
696 /* This macro defines names of additional specifications to put in the
697 specs that can be used in various specifications like CC1_SPEC. Its
698 definition is an initializer with a subgrouping for each command option.
699
700 Each subgrouping contains a string constant, that defines the
701 specification name, and a string constant that used by the GNU CC driver
702 program.
703
704 Do not define this macro if it does not need to do anything. */
705
706 #ifndef SUBTARGET_EXTRA_SPECS
707 #define SUBTARGET_EXTRA_SPECS
708 #endif
709
710 #define EXTRA_SPECS \
711 { "cc1_cpu", CC1_CPU_SPEC }, \
712 SUBTARGET_EXTRA_SPECS
713 \f
714 /* target machine storage layout */
715
716 /* Define for XFmode or TFmode extended real floating point support.
717 The XFmode is specified by i386 ABI, while TFmode may be faster
718 due to alignment and simplifications in the address calculations. */
719 #define LONG_DOUBLE_TYPE_SIZE (TARGET_128BIT_LONG_DOUBLE ? 128 : 96)
720 #define MAX_LONG_DOUBLE_TYPE_SIZE 128
721 #ifdef __x86_64__
722 #define LIBGCC2_LONG_DOUBLE_TYPE_SIZE 128
723 #else
724 #define LIBGCC2_LONG_DOUBLE_TYPE_SIZE 96
725 #endif
726
727 /* Set the value of FLT_EVAL_METHOD in float.h. When using only the
728 FPU, assume that the fpcw is set to extended precision; when using
729 only SSE, rounding is correct; when using both SSE and the FPU,
730 the rounding precision is indeterminate, since either may be chosen
731 apparently at random. */
732 #define TARGET_FLT_EVAL_METHOD \
733 (TARGET_MIX_SSE_I387 ? -1 : TARGET_SSE_MATH ? 0 : 2)
734
735 #define SHORT_TYPE_SIZE 16
736 #define INT_TYPE_SIZE 32
737 #define FLOAT_TYPE_SIZE 32
738 #define LONG_TYPE_SIZE BITS_PER_WORD
739 #define MAX_WCHAR_TYPE_SIZE 32
740 #define DOUBLE_TYPE_SIZE 64
741 #define LONG_LONG_TYPE_SIZE 64
742
743 #if defined (TARGET_BI_ARCH) || TARGET_64BIT_DEFAULT
744 #define MAX_BITS_PER_WORD 64
745 #define MAX_LONG_TYPE_SIZE 64
746 #else
747 #define MAX_BITS_PER_WORD 32
748 #define MAX_LONG_TYPE_SIZE 32
749 #endif
750
751 /* Define this if most significant byte of a word is the lowest numbered. */
752 /* That is true on the 80386. */
753
754 #define BITS_BIG_ENDIAN 0
755
756 /* Define this if most significant byte of a word is the lowest numbered. */
757 /* That is not true on the 80386. */
758 #define BYTES_BIG_ENDIAN 0
759
760 /* Define this if most significant word of a multiword number is the lowest
761 numbered. */
762 /* Not true for 80386 */
763 #define WORDS_BIG_ENDIAN 0
764
765 /* Width of a word, in units (bytes). */
766 #define UNITS_PER_WORD (TARGET_64BIT ? 8 : 4)
767 #ifdef IN_LIBGCC2
768 #define MIN_UNITS_PER_WORD (TARGET_64BIT ? 8 : 4)
769 #else
770 #define MIN_UNITS_PER_WORD 4
771 #endif
772
773 /* Allocation boundary (in *bits*) for storing arguments in argument list. */
774 #define PARM_BOUNDARY BITS_PER_WORD
775
776 /* Boundary (in *bits*) on which stack pointer should be aligned. */
777 #define STACK_BOUNDARY BITS_PER_WORD
778
779 /* Boundary (in *bits*) on which the stack pointer prefers to be
780 aligned; the compiler cannot rely on having this alignment. */
781 #define PREFERRED_STACK_BOUNDARY ix86_preferred_stack_boundary
782
783 /* As of July 2001, many runtimes to not align the stack properly when
784 entering main. This causes expand_main_function to forcibly align
785 the stack, which results in aligned frames for functions called from
786 main, though it does nothing for the alignment of main itself. */
787 #define FORCE_PREFERRED_STACK_BOUNDARY_IN_MAIN \
788 (ix86_preferred_stack_boundary > STACK_BOUNDARY && !TARGET_64BIT)
789
790 /* Minimum allocation boundary for the code of a function. */
791 #define FUNCTION_BOUNDARY 8
792
793 /* C++ stores the virtual bit in the lowest bit of function pointers. */
794 #define TARGET_PTRMEMFUNC_VBIT_LOCATION ptrmemfunc_vbit_in_pfn
795
796 /* Alignment of field after `int : 0' in a structure. */
797
798 #define EMPTY_FIELD_BOUNDARY BITS_PER_WORD
799
800 /* Minimum size in bits of the largest boundary to which any
801 and all fundamental data types supported by the hardware
802 might need to be aligned. No data type wants to be aligned
803 rounder than this.
804
805 Pentium+ prefers DFmode values to be aligned to 64 bit boundary
806 and Pentium Pro XFmode values at 128 bit boundaries. */
807
808 #define BIGGEST_ALIGNMENT 128
809
810 /* Decide whether a variable of mode MODE should be 128 bit aligned. */
811 #define ALIGN_MODE_128(MODE) \
812 ((MODE) == XFmode || (MODE) == TFmode || SSE_REG_MODE_P (MODE))
813
814 /* The published ABIs say that doubles should be aligned on word
815 boundaries, so lower the alignment for structure fields unless
816 -malign-double is set. */
817
818 /* ??? Blah -- this macro is used directly by libobjc. Since it
819 supports no vector modes, cut out the complexity and fall back
820 on BIGGEST_FIELD_ALIGNMENT. */
821 #ifdef IN_TARGET_LIBS
822 #ifdef __x86_64__
823 #define BIGGEST_FIELD_ALIGNMENT 128
824 #else
825 #define BIGGEST_FIELD_ALIGNMENT 32
826 #endif
827 #else
828 #define ADJUST_FIELD_ALIGN(FIELD, COMPUTED) \
829 x86_field_alignment (FIELD, COMPUTED)
830 #endif
831
832 /* If defined, a C expression to compute the alignment given to a
833 constant that is being placed in memory. EXP is the constant
834 and ALIGN is the alignment that the object would ordinarily have.
835 The value of this macro is used instead of that alignment to align
836 the object.
837
838 If this macro is not defined, then ALIGN is used.
839
840 The typical use of this macro is to increase alignment for string
841 constants to be word aligned so that `strcpy' calls that copy
842 constants can be done inline. */
843
844 #define CONSTANT_ALIGNMENT(EXP, ALIGN) ix86_constant_alignment ((EXP), (ALIGN))
845
846 /* If defined, a C expression to compute the alignment for a static
847 variable. TYPE is the data type, and ALIGN is the alignment that
848 the object would ordinarily have. The value of this macro is used
849 instead of that alignment to align the object.
850
851 If this macro is not defined, then ALIGN is used.
852
853 One use of this macro is to increase alignment of medium-size
854 data to make it all fit in fewer cache lines. Another is to
855 cause character arrays to be word-aligned so that `strcpy' calls
856 that copy constants to character arrays can be done inline. */
857
858 #define DATA_ALIGNMENT(TYPE, ALIGN) ix86_data_alignment ((TYPE), (ALIGN))
859
860 /* If defined, a C expression to compute the alignment for a local
861 variable. TYPE is the data type, and ALIGN is the alignment that
862 the object would ordinarily have. The value of this macro is used
863 instead of that alignment to align the object.
864
865 If this macro is not defined, then ALIGN is used.
866
867 One use of this macro is to increase alignment of medium-size
868 data to make it all fit in fewer cache lines. */
869
870 #define LOCAL_ALIGNMENT(TYPE, ALIGN) ix86_local_alignment ((TYPE), (ALIGN))
871
872 /* If defined, a C expression that gives the alignment boundary, in
873 bits, of an argument with the specified mode and type. If it is
874 not defined, `PARM_BOUNDARY' is used for all arguments. */
875
876 #define FUNCTION_ARG_BOUNDARY(MODE, TYPE) \
877 ix86_function_arg_boundary ((MODE), (TYPE))
878
879 /* Set this nonzero if move instructions will actually fail to work
880 when given unaligned data. */
881 #define STRICT_ALIGNMENT 0
882
883 /* If bit field type is int, don't let it cross an int,
884 and give entire struct the alignment of an int. */
885 /* Required on the 386 since it doesn't have bit-field insns. */
886 #define PCC_BITFIELD_TYPE_MATTERS 1
887 \f
888 /* Standard register usage. */
889
890 /* This processor has special stack-like registers. See reg-stack.c
891 for details. */
892
893 #define STACK_REGS
894 #define IS_STACK_MODE(MODE) \
895 ((MODE) == DFmode || (MODE) == SFmode || (MODE) == XFmode \
896 || (MODE) == TFmode)
897
898 /* Number of actual hardware registers.
899 The hardware registers are assigned numbers for the compiler
900 from 0 to just below FIRST_PSEUDO_REGISTER.
901 All registers that the compiler knows about must be given numbers,
902 even those that are not normally considered general registers.
903
904 In the 80386 we give the 8 general purpose registers the numbers 0-7.
905 We number the floating point registers 8-15.
906 Note that registers 0-7 can be accessed as a short or int,
907 while only 0-3 may be used with byte `mov' instructions.
908
909 Reg 16 does not correspond to any hardware register, but instead
910 appears in the RTL as an argument pointer prior to reload, and is
911 eliminated during reloading in favor of either the stack or frame
912 pointer. */
913
914 #define FIRST_PSEUDO_REGISTER 53
915
916 /* Number of hardware registers that go into the DWARF-2 unwind info.
917 If not defined, equals FIRST_PSEUDO_REGISTER. */
918
919 #define DWARF_FRAME_REGISTERS 17
920
921 /* 1 for registers that have pervasive standard uses
922 and are not available for the register allocator.
923 On the 80386, the stack pointer is such, as is the arg pointer.
924
925 The value is a mask - bit 1 is set for fixed registers
926 for 32bit target, while 2 is set for fixed registers for 64bit.
927 Proper value is computed in the CONDITIONAL_REGISTER_USAGE.
928 */
929 #define FIXED_REGISTERS \
930 /*ax,dx,cx,bx,si,di,bp,sp,st,st1,st2,st3,st4,st5,st6,st7*/ \
931 { 0, 0, 0, 0, 0, 0, 0, 3, 0, 0, 0, 0, 0, 0, 0, 0, \
932 /*arg,flags,fpsr,dir,frame*/ \
933 3, 3, 3, 3, 3, \
934 /*xmm0,xmm1,xmm2,xmm3,xmm4,xmm5,xmm6,xmm7*/ \
935 0, 0, 0, 0, 0, 0, 0, 0, \
936 /*mmx0,mmx1,mmx2,mmx3,mmx4,mmx5,mmx6,mmx7*/ \
937 0, 0, 0, 0, 0, 0, 0, 0, \
938 /* r8, r9, r10, r11, r12, r13, r14, r15*/ \
939 1, 1, 1, 1, 1, 1, 1, 1, \
940 /*xmm8,xmm9,xmm10,xmm11,xmm12,xmm13,xmm14,xmm15*/ \
941 1, 1, 1, 1, 1, 1, 1, 1}
942
943
944 /* 1 for registers not available across function calls.
945 These must include the FIXED_REGISTERS and also any
946 registers that can be used without being saved.
947 The latter must include the registers where values are returned
948 and the register where structure-value addresses are passed.
949 Aside from that, you can include as many other registers as you like.
950
951 The value is a mask - bit 1 is set for call used
952 for 32bit target, while 2 is set for call used for 64bit.
953 Proper value is computed in the CONDITIONAL_REGISTER_USAGE.
954 */
955 #define CALL_USED_REGISTERS \
956 /*ax,dx,cx,bx,si,di,bp,sp,st,st1,st2,st3,st4,st5,st6,st7*/ \
957 { 3, 3, 3, 0, 2, 2, 0, 3, 3, 3, 3, 3, 3, 3, 3, 3, \
958 /*arg,flags,fpsr,dir,frame*/ \
959 3, 3, 3, 3, 3, \
960 /*xmm0,xmm1,xmm2,xmm3,xmm4,xmm5,xmm6,xmm7*/ \
961 3, 3, 3, 3, 3, 3, 3, 3, \
962 /*mmx0,mmx1,mmx2,mmx3,mmx4,mmx5,mmx6,mmx7*/ \
963 3, 3, 3, 3, 3, 3, 3, 3, \
964 /* r8, r9, r10, r11, r12, r13, r14, r15*/ \
965 3, 3, 3, 3, 1, 1, 1, 1, \
966 /*xmm8,xmm9,xmm10,xmm11,xmm12,xmm13,xmm14,xmm15*/ \
967 3, 3, 3, 3, 3, 3, 3, 3} \
968
969 /* Order in which to allocate registers. Each register must be
970 listed once, even those in FIXED_REGISTERS. List frame pointer
971 late and fixed registers last. Note that, in general, we prefer
972 registers listed in CALL_USED_REGISTERS, keeping the others
973 available for storage of persistent values.
974
975 The ORDER_REGS_FOR_LOCAL_ALLOC actually overwrite the order,
976 so this is just empty initializer for array. */
977
978 #define REG_ALLOC_ORDER \
979 { 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 17,\
980 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31, 32, \
981 33, 34, 35, 36, 37, 38, 39, 40, 41, 42, 43, 44, 45, 46, 47, \
982 48, 49, 50, 51, 52 }
983
984 /* ORDER_REGS_FOR_LOCAL_ALLOC is a macro which permits reg_alloc_order
985 to be rearranged based on a particular function. When using sse math,
986 we want to allocate SSE before x87 registers and vice vera. */
987
988 #define ORDER_REGS_FOR_LOCAL_ALLOC x86_order_regs_for_local_alloc ()
989
990
991 /* Macro to conditionally modify fixed_regs/call_used_regs. */
992 #define CONDITIONAL_REGISTER_USAGE \
993 do { \
994 int i; \
995 for (i = 0; i < FIRST_PSEUDO_REGISTER; i++) \
996 { \
997 fixed_regs[i] = (fixed_regs[i] & (TARGET_64BIT ? 2 : 1)) != 0; \
998 call_used_regs[i] = (call_used_regs[i] \
999 & (TARGET_64BIT ? 2 : 1)) != 0; \
1000 } \
1001 if (PIC_OFFSET_TABLE_REGNUM != INVALID_REGNUM) \
1002 { \
1003 fixed_regs[PIC_OFFSET_TABLE_REGNUM] = 1; \
1004 call_used_regs[PIC_OFFSET_TABLE_REGNUM] = 1; \
1005 } \
1006 if (! TARGET_MMX) \
1007 { \
1008 int i; \
1009 for (i = 0; i < FIRST_PSEUDO_REGISTER; i++) \
1010 if (TEST_HARD_REG_BIT (reg_class_contents[(int)MMX_REGS], i)) \
1011 fixed_regs[i] = call_used_regs[i] = 1; \
1012 } \
1013 if (! TARGET_SSE) \
1014 { \
1015 int i; \
1016 for (i = 0; i < FIRST_PSEUDO_REGISTER; i++) \
1017 if (TEST_HARD_REG_BIT (reg_class_contents[(int)SSE_REGS], i)) \
1018 fixed_regs[i] = call_used_regs[i] = 1; \
1019 } \
1020 if (! TARGET_80387 && ! TARGET_FLOAT_RETURNS_IN_80387) \
1021 { \
1022 int i; \
1023 HARD_REG_SET x; \
1024 COPY_HARD_REG_SET (x, reg_class_contents[(int)FLOAT_REGS]); \
1025 for (i = 0; i < FIRST_PSEUDO_REGISTER; i++) \
1026 if (TEST_HARD_REG_BIT (x, i)) \
1027 fixed_regs[i] = call_used_regs[i] = 1; \
1028 } \
1029 } while (0)
1030
1031 /* Return number of consecutive hard regs needed starting at reg REGNO
1032 to hold something of mode MODE.
1033 This is ordinarily the length in words of a value of mode MODE
1034 but can be less for certain modes in special long registers.
1035
1036 Actually there are no two word move instructions for consecutive
1037 registers. And only registers 0-3 may have mov byte instructions
1038 applied to them.
1039 */
1040
1041 #define HARD_REGNO_NREGS(REGNO, MODE) \
1042 (FP_REGNO_P (REGNO) || SSE_REGNO_P (REGNO) || MMX_REGNO_P (REGNO) \
1043 ? (COMPLEX_MODE_P (MODE) ? 2 : 1) \
1044 : ((MODE) == TFmode \
1045 ? (TARGET_64BIT ? 2 : 3) \
1046 : (MODE) == TCmode \
1047 ? (TARGET_64BIT ? 4 : 6) \
1048 : ((GET_MODE_SIZE (MODE) + UNITS_PER_WORD - 1) / UNITS_PER_WORD)))
1049
1050 #define VALID_SSE2_REG_MODE(MODE) \
1051 ((MODE) == V16QImode || (MODE) == V8HImode || (MODE) == V2DFmode \
1052 || (MODE) == V2DImode)
1053
1054 #define VALID_SSE_REG_MODE(MODE) \
1055 ((MODE) == TImode || (MODE) == V4SFmode || (MODE) == V4SImode \
1056 || (MODE) == SFmode \
1057 /* Always accept SSE2 modes so that xmmintrin.h compiles. */ \
1058 || VALID_SSE2_REG_MODE (MODE) \
1059 || (TARGET_SSE2 && ((MODE) == DFmode || VALID_MMX_REG_MODE (MODE))))
1060
1061 #define VALID_MMX_REG_MODE_3DNOW(MODE) \
1062 ((MODE) == V2SFmode || (MODE) == SFmode)
1063
1064 #define VALID_MMX_REG_MODE(MODE) \
1065 ((MODE) == DImode || (MODE) == V8QImode || (MODE) == V4HImode \
1066 || (MODE) == V2SImode || (MODE) == SImode)
1067
1068 #define VECTOR_MODE_SUPPORTED_P(MODE) \
1069 (VALID_SSE_REG_MODE (MODE) && TARGET_SSE ? 1 \
1070 : VALID_MMX_REG_MODE (MODE) && TARGET_MMX ? 1 \
1071 : VALID_MMX_REG_MODE_3DNOW (MODE) && TARGET_3DNOW ? 1 : 0)
1072
1073 #define VALID_FP_MODE_P(MODE) \
1074 ((MODE) == SFmode || (MODE) == DFmode || (MODE) == TFmode \
1075 || (!TARGET_64BIT && (MODE) == XFmode) \
1076 || (MODE) == SCmode || (MODE) == DCmode || (MODE) == TCmode \
1077 || (!TARGET_64BIT && (MODE) == XCmode))
1078
1079 #define VALID_INT_MODE_P(MODE) \
1080 ((MODE) == QImode || (MODE) == HImode || (MODE) == SImode \
1081 || (MODE) == DImode \
1082 || (MODE) == CQImode || (MODE) == CHImode || (MODE) == CSImode \
1083 || (MODE) == CDImode \
1084 || (TARGET_64BIT && ((MODE) == TImode || (MODE) == CTImode)))
1085
1086 /* Return true for modes passed in SSE registers. */
1087 #define SSE_REG_MODE_P(MODE) \
1088 ((MODE) == TImode || (MODE) == V16QImode \
1089 || (MODE) == V8HImode || (MODE) == V2DFmode || (MODE) == V2DImode \
1090 || (MODE) == V4SFmode || (MODE) == V4SImode)
1091
1092 /* Return true for modes passed in MMX registers. */
1093 #define MMX_REG_MODE_P(MODE) \
1094 ((MODE) == V8QImode || (MODE) == V4HImode || (MODE) == V2SImode \
1095 || (MODE) == V2SFmode)
1096
1097 /* Value is 1 if hard register REGNO can hold a value of machine-mode MODE. */
1098
1099 #define HARD_REGNO_MODE_OK(REGNO, MODE) \
1100 ix86_hard_regno_mode_ok ((REGNO), (MODE))
1101
1102 /* Value is 1 if it is a good idea to tie two pseudo registers
1103 when one has mode MODE1 and one has mode MODE2.
1104 If HARD_REGNO_MODE_OK could produce different values for MODE1 and MODE2,
1105 for any hard reg, then this must be 0 for correct output. */
1106
1107 #define MODES_TIEABLE_P(MODE1, MODE2) \
1108 ((MODE1) == (MODE2) \
1109 || (((MODE1) == HImode || (MODE1) == SImode \
1110 || ((MODE1) == QImode \
1111 && (TARGET_64BIT || !TARGET_PARTIAL_REG_STALL)) \
1112 || ((MODE1) == DImode && TARGET_64BIT)) \
1113 && ((MODE2) == HImode || (MODE2) == SImode \
1114 || ((MODE2) == QImode \
1115 && (TARGET_64BIT || !TARGET_PARTIAL_REG_STALL)) \
1116 || ((MODE2) == DImode && TARGET_64BIT))))
1117
1118
1119 /* Specify the modes required to caller save a given hard regno.
1120 We do this on i386 to prevent flags from being saved at all.
1121
1122 Kill any attempts to combine saving of modes. */
1123
1124 #define HARD_REGNO_CALLER_SAVE_MODE(REGNO, NREGS, MODE) \
1125 (CC_REGNO_P (REGNO) ? VOIDmode \
1126 : (MODE) == VOIDmode && (NREGS) != 1 ? VOIDmode \
1127 : (MODE) == VOIDmode ? choose_hard_reg_mode ((REGNO), (NREGS)) \
1128 : (MODE) == HImode && !TARGET_PARTIAL_REG_STALL ? SImode \
1129 : (MODE) == QImode && (REGNO) >= 4 && !TARGET_64BIT ? SImode \
1130 : (MODE))
1131 /* Specify the registers used for certain standard purposes.
1132 The values of these macros are register numbers. */
1133
1134 /* on the 386 the pc register is %eip, and is not usable as a general
1135 register. The ordinary mov instructions won't work */
1136 /* #define PC_REGNUM */
1137
1138 /* Register to use for pushing function arguments. */
1139 #define STACK_POINTER_REGNUM 7
1140
1141 /* Base register for access to local variables of the function. */
1142 #define HARD_FRAME_POINTER_REGNUM 6
1143
1144 /* Base register for access to local variables of the function. */
1145 #define FRAME_POINTER_REGNUM 20
1146
1147 /* First floating point reg */
1148 #define FIRST_FLOAT_REG 8
1149
1150 /* First & last stack-like regs */
1151 #define FIRST_STACK_REG FIRST_FLOAT_REG
1152 #define LAST_STACK_REG (FIRST_FLOAT_REG + 7)
1153
1154 #define FLAGS_REG 17
1155 #define FPSR_REG 18
1156 #define DIRFLAG_REG 19
1157
1158 #define FIRST_SSE_REG (FRAME_POINTER_REGNUM + 1)
1159 #define LAST_SSE_REG (FIRST_SSE_REG + 7)
1160
1161 #define FIRST_MMX_REG (LAST_SSE_REG + 1)
1162 #define LAST_MMX_REG (FIRST_MMX_REG + 7)
1163
1164 #define FIRST_REX_INT_REG (LAST_MMX_REG + 1)
1165 #define LAST_REX_INT_REG (FIRST_REX_INT_REG + 7)
1166
1167 #define FIRST_REX_SSE_REG (LAST_REX_INT_REG + 1)
1168 #define LAST_REX_SSE_REG (FIRST_REX_SSE_REG + 7)
1169
1170 /* Value should be nonzero if functions must have frame pointers.
1171 Zero means the frame pointer need not be set up (and parms
1172 may be accessed via the stack pointer) in functions that seem suitable.
1173 This is computed in `reload', in reload1.c. */
1174 #define FRAME_POINTER_REQUIRED ix86_frame_pointer_required ()
1175
1176 /* Override this in other tm.h files to cope with various OS losage
1177 requiring a frame pointer. */
1178 #ifndef SUBTARGET_FRAME_POINTER_REQUIRED
1179 #define SUBTARGET_FRAME_POINTER_REQUIRED 0
1180 #endif
1181
1182 /* Make sure we can access arbitrary call frames. */
1183 #define SETUP_FRAME_ADDRESSES() ix86_setup_frame_addresses ()
1184
1185 /* Base register for access to arguments of the function. */
1186 #define ARG_POINTER_REGNUM 16
1187
1188 /* Register in which static-chain is passed to a function.
1189 We do use ECX as static chain register for 32 bit ABI. On the
1190 64bit ABI, ECX is an argument register, so we use R10 instead. */
1191 #define STATIC_CHAIN_REGNUM (TARGET_64BIT ? FIRST_REX_INT_REG + 10 - 8 : 2)
1192
1193 /* Register to hold the addressing base for position independent
1194 code access to data items. We don't use PIC pointer for 64bit
1195 mode. Define the regnum to dummy value to prevent gcc from
1196 pessimizing code dealing with EBX.
1197
1198 To avoid clobbering a call-saved register unnecessarily, we renumber
1199 the pic register when possible. The change is visible after the
1200 prologue has been emitted. */
1201
1202 #define REAL_PIC_OFFSET_TABLE_REGNUM 3
1203
1204 #define PIC_OFFSET_TABLE_REGNUM \
1205 (TARGET_64BIT || !flag_pic ? INVALID_REGNUM \
1206 : reload_completed ? REGNO (pic_offset_table_rtx) \
1207 : REAL_PIC_OFFSET_TABLE_REGNUM)
1208
1209 #define GOT_SYMBOL_NAME "_GLOBAL_OFFSET_TABLE_"
1210
1211 /* Register in which address to store a structure value
1212 arrives in the function. On the 386, the prologue
1213 copies this from the stack to register %eax. */
1214 #define STRUCT_VALUE_INCOMING 0
1215
1216 /* Place in which caller passes the structure value address.
1217 0 means push the value on the stack like an argument. */
1218 #define STRUCT_VALUE 0
1219
1220 /* A C expression which can inhibit the returning of certain function
1221 values in registers, based on the type of value. A nonzero value
1222 says to return the function value in memory, just as large
1223 structures are always returned. Here TYPE will be a C expression
1224 of type `tree', representing the data type of the value.
1225
1226 Note that values of mode `BLKmode' must be explicitly handled by
1227 this macro. Also, the option `-fpcc-struct-return' takes effect
1228 regardless of this macro. On most systems, it is possible to
1229 leave the macro undefined; this causes a default definition to be
1230 used, whose value is the constant 1 for `BLKmode' values, and 0
1231 otherwise.
1232
1233 Do not use this macro to indicate that structures and unions
1234 should always be returned in memory. You should instead use
1235 `DEFAULT_PCC_STRUCT_RETURN' to indicate this. */
1236
1237 #define RETURN_IN_MEMORY(TYPE) \
1238 ix86_return_in_memory (TYPE)
1239
1240 /* This is overriden by <cygwin.h>. */
1241 #define MS_AGGREGATE_RETURN 0
1242
1243 \f
1244 /* Define the classes of registers for register constraints in the
1245 machine description. Also define ranges of constants.
1246
1247 One of the classes must always be named ALL_REGS and include all hard regs.
1248 If there is more than one class, another class must be named NO_REGS
1249 and contain no registers.
1250
1251 The name GENERAL_REGS must be the name of a class (or an alias for
1252 another name such as ALL_REGS). This is the class of registers
1253 that is allowed by "g" or "r" in a register constraint.
1254 Also, registers outside this class are allocated only when
1255 instructions express preferences for them.
1256
1257 The classes must be numbered in nondecreasing order; that is,
1258 a larger-numbered class must never be contained completely
1259 in a smaller-numbered class.
1260
1261 For any two classes, it is very desirable that there be another
1262 class that represents their union.
1263
1264 It might seem that class BREG is unnecessary, since no useful 386
1265 opcode needs reg %ebx. But some systems pass args to the OS in ebx,
1266 and the "b" register constraint is useful in asms for syscalls.
1267
1268 The flags and fpsr registers are in no class. */
1269
1270 enum reg_class
1271 {
1272 NO_REGS,
1273 AREG, DREG, CREG, BREG, SIREG, DIREG,
1274 AD_REGS, /* %eax/%edx for DImode */
1275 Q_REGS, /* %eax %ebx %ecx %edx */
1276 NON_Q_REGS, /* %esi %edi %ebp %esp */
1277 INDEX_REGS, /* %eax %ebx %ecx %edx %esi %edi %ebp */
1278 LEGACY_REGS, /* %eax %ebx %ecx %edx %esi %edi %ebp %esp */
1279 GENERAL_REGS, /* %eax %ebx %ecx %edx %esi %edi %ebp %esp %r8 - %r15*/
1280 FP_TOP_REG, FP_SECOND_REG, /* %st(0) %st(1) */
1281 FLOAT_REGS,
1282 SSE_REGS,
1283 MMX_REGS,
1284 FP_TOP_SSE_REGS,
1285 FP_SECOND_SSE_REGS,
1286 FLOAT_SSE_REGS,
1287 FLOAT_INT_REGS,
1288 INT_SSE_REGS,
1289 FLOAT_INT_SSE_REGS,
1290 ALL_REGS, LIM_REG_CLASSES
1291 };
1292
1293 #define N_REG_CLASSES ((int) LIM_REG_CLASSES)
1294
1295 #define INTEGER_CLASS_P(CLASS) \
1296 reg_class_subset_p ((CLASS), GENERAL_REGS)
1297 #define FLOAT_CLASS_P(CLASS) \
1298 reg_class_subset_p ((CLASS), FLOAT_REGS)
1299 #define SSE_CLASS_P(CLASS) \
1300 reg_class_subset_p ((CLASS), SSE_REGS)
1301 #define MMX_CLASS_P(CLASS) \
1302 reg_class_subset_p ((CLASS), MMX_REGS)
1303 #define MAYBE_INTEGER_CLASS_P(CLASS) \
1304 reg_classes_intersect_p ((CLASS), GENERAL_REGS)
1305 #define MAYBE_FLOAT_CLASS_P(CLASS) \
1306 reg_classes_intersect_p ((CLASS), FLOAT_REGS)
1307 #define MAYBE_SSE_CLASS_P(CLASS) \
1308 reg_classes_intersect_p (SSE_REGS, (CLASS))
1309 #define MAYBE_MMX_CLASS_P(CLASS) \
1310 reg_classes_intersect_p (MMX_REGS, (CLASS))
1311
1312 #define Q_CLASS_P(CLASS) \
1313 reg_class_subset_p ((CLASS), Q_REGS)
1314
1315 /* Give names of register classes as strings for dump file. */
1316
1317 #define REG_CLASS_NAMES \
1318 { "NO_REGS", \
1319 "AREG", "DREG", "CREG", "BREG", \
1320 "SIREG", "DIREG", \
1321 "AD_REGS", \
1322 "Q_REGS", "NON_Q_REGS", \
1323 "INDEX_REGS", \
1324 "LEGACY_REGS", \
1325 "GENERAL_REGS", \
1326 "FP_TOP_REG", "FP_SECOND_REG", \
1327 "FLOAT_REGS", \
1328 "SSE_REGS", \
1329 "MMX_REGS", \
1330 "FP_TOP_SSE_REGS", \
1331 "FP_SECOND_SSE_REGS", \
1332 "FLOAT_SSE_REGS", \
1333 "FLOAT_INT_REGS", \
1334 "INT_SSE_REGS", \
1335 "FLOAT_INT_SSE_REGS", \
1336 "ALL_REGS" }
1337
1338 /* Define which registers fit in which classes.
1339 This is an initializer for a vector of HARD_REG_SET
1340 of length N_REG_CLASSES. */
1341
1342 #define REG_CLASS_CONTENTS \
1343 { { 0x00, 0x0 }, \
1344 { 0x01, 0x0 }, { 0x02, 0x0 }, /* AREG, DREG */ \
1345 { 0x04, 0x0 }, { 0x08, 0x0 }, /* CREG, BREG */ \
1346 { 0x10, 0x0 }, { 0x20, 0x0 }, /* SIREG, DIREG */ \
1347 { 0x03, 0x0 }, /* AD_REGS */ \
1348 { 0x0f, 0x0 }, /* Q_REGS */ \
1349 { 0x1100f0, 0x1fe0 }, /* NON_Q_REGS */ \
1350 { 0x7f, 0x1fe0 }, /* INDEX_REGS */ \
1351 { 0x1100ff, 0x0 }, /* LEGACY_REGS */ \
1352 { 0x1100ff, 0x1fe0 }, /* GENERAL_REGS */ \
1353 { 0x100, 0x0 }, { 0x0200, 0x0 },/* FP_TOP_REG, FP_SECOND_REG */\
1354 { 0xff00, 0x0 }, /* FLOAT_REGS */ \
1355 { 0x1fe00000,0x1fe000 }, /* SSE_REGS */ \
1356 { 0xe0000000, 0x1f }, /* MMX_REGS */ \
1357 { 0x1fe00100,0x1fe000 }, /* FP_TOP_SSE_REG */ \
1358 { 0x1fe00200,0x1fe000 }, /* FP_SECOND_SSE_REG */ \
1359 { 0x1fe0ff00,0x1fe000 }, /* FLOAT_SSE_REGS */ \
1360 { 0x1ffff, 0x1fe0 }, /* FLOAT_INT_REGS */ \
1361 { 0x1fe100ff,0x1fffe0 }, /* INT_SSE_REGS */ \
1362 { 0x1fe1ffff,0x1fffe0 }, /* FLOAT_INT_SSE_REGS */ \
1363 { 0xffffffff,0x1fffff } \
1364 }
1365
1366 /* The same information, inverted:
1367 Return the class number of the smallest class containing
1368 reg number REGNO. This could be a conditional expression
1369 or could index an array. */
1370
1371 #define REGNO_REG_CLASS(REGNO) (regclass_map[REGNO])
1372
1373 /* When defined, the compiler allows registers explicitly used in the
1374 rtl to be used as spill registers but prevents the compiler from
1375 extending the lifetime of these registers. */
1376
1377 #define SMALL_REGISTER_CLASSES 1
1378
1379 #define QI_REG_P(X) \
1380 (REG_P (X) && REGNO (X) < 4)
1381
1382 #define GENERAL_REGNO_P(N) \
1383 ((N) < 8 || REX_INT_REGNO_P (N))
1384
1385 #define GENERAL_REG_P(X) \
1386 (REG_P (X) && GENERAL_REGNO_P (REGNO (X)))
1387
1388 #define ANY_QI_REG_P(X) (TARGET_64BIT ? GENERAL_REG_P(X) : QI_REG_P (X))
1389
1390 #define NON_QI_REG_P(X) \
1391 (REG_P (X) && REGNO (X) >= 4 && REGNO (X) < FIRST_PSEUDO_REGISTER)
1392
1393 #define REX_INT_REGNO_P(N) ((N) >= FIRST_REX_INT_REG && (N) <= LAST_REX_INT_REG)
1394 #define REX_INT_REG_P(X) (REG_P (X) && REX_INT_REGNO_P (REGNO (X)))
1395
1396 #define FP_REG_P(X) (REG_P (X) && FP_REGNO_P (REGNO (X)))
1397 #define FP_REGNO_P(N) ((N) >= FIRST_STACK_REG && (N) <= LAST_STACK_REG)
1398 #define ANY_FP_REG_P(X) (REG_P (X) && ANY_FP_REGNO_P (REGNO (X)))
1399 #define ANY_FP_REGNO_P(N) (FP_REGNO_P (N) || SSE_REGNO_P (N))
1400
1401 #define SSE_REGNO_P(N) \
1402 (((N) >= FIRST_SSE_REG && (N) <= LAST_SSE_REG) \
1403 || ((N) >= FIRST_REX_SSE_REG && (N) <= LAST_REX_SSE_REG))
1404
1405 #define REX_SSE_REGNO_P(N) \
1406 ((N) >= FIRST_REX_SSE_REG && (N) <= LAST_REX_SSE_REG)
1407
1408 #define SSE_REGNO(N) \
1409 ((N) < 8 ? FIRST_SSE_REG + (N) : FIRST_REX_SSE_REG + (N) - 8)
1410 #define SSE_REG_P(N) (REG_P (N) && SSE_REGNO_P (REGNO (N)))
1411
1412 #define SSE_FLOAT_MODE_P(MODE) \
1413 ((TARGET_SSE && (MODE) == SFmode) || (TARGET_SSE2 && (MODE) == DFmode))
1414
1415 #define MMX_REGNO_P(N) ((N) >= FIRST_MMX_REG && (N) <= LAST_MMX_REG)
1416 #define MMX_REG_P(XOP) (REG_P (XOP) && MMX_REGNO_P (REGNO (XOP)))
1417
1418 #define STACK_REG_P(XOP) \
1419 (REG_P (XOP) && \
1420 REGNO (XOP) >= FIRST_STACK_REG && \
1421 REGNO (XOP) <= LAST_STACK_REG)
1422
1423 #define NON_STACK_REG_P(XOP) (REG_P (XOP) && ! STACK_REG_P (XOP))
1424
1425 #define STACK_TOP_P(XOP) (REG_P (XOP) && REGNO (XOP) == FIRST_STACK_REG)
1426
1427 #define CC_REG_P(X) (REG_P (X) && CC_REGNO_P (REGNO (X)))
1428 #define CC_REGNO_P(X) ((X) == FLAGS_REG || (X) == FPSR_REG)
1429
1430 /* Indicate whether hard register numbered REG_NO should be converted
1431 to SSA form. */
1432 #define CONVERT_HARD_REGISTER_TO_SSA_P(REG_NO) \
1433 ((REG_NO) == FLAGS_REG || (REG_NO) == ARG_POINTER_REGNUM)
1434
1435 /* The class value for index registers, and the one for base regs. */
1436
1437 #define INDEX_REG_CLASS INDEX_REGS
1438 #define BASE_REG_CLASS GENERAL_REGS
1439
1440 /* Get reg_class from a letter such as appears in the machine description. */
1441
1442 #define REG_CLASS_FROM_LETTER(C) \
1443 ((C) == 'r' ? GENERAL_REGS : \
1444 (C) == 'R' ? LEGACY_REGS : \
1445 (C) == 'q' ? TARGET_64BIT ? GENERAL_REGS : Q_REGS : \
1446 (C) == 'Q' ? Q_REGS : \
1447 (C) == 'f' ? (TARGET_80387 || TARGET_FLOAT_RETURNS_IN_80387 \
1448 ? FLOAT_REGS \
1449 : NO_REGS) : \
1450 (C) == 't' ? (TARGET_80387 || TARGET_FLOAT_RETURNS_IN_80387 \
1451 ? FP_TOP_REG \
1452 : NO_REGS) : \
1453 (C) == 'u' ? (TARGET_80387 || TARGET_FLOAT_RETURNS_IN_80387 \
1454 ? FP_SECOND_REG \
1455 : NO_REGS) : \
1456 (C) == 'a' ? AREG : \
1457 (C) == 'b' ? BREG : \
1458 (C) == 'c' ? CREG : \
1459 (C) == 'd' ? DREG : \
1460 (C) == 'x' ? TARGET_SSE ? SSE_REGS : NO_REGS : \
1461 (C) == 'Y' ? TARGET_SSE2? SSE_REGS : NO_REGS : \
1462 (C) == 'y' ? TARGET_MMX ? MMX_REGS : NO_REGS : \
1463 (C) == 'A' ? AD_REGS : \
1464 (C) == 'D' ? DIREG : \
1465 (C) == 'S' ? SIREG : NO_REGS)
1466
1467 /* The letters I, J, K, L and M in a register constraint string
1468 can be used to stand for particular ranges of immediate operands.
1469 This macro defines what the ranges are.
1470 C is the letter, and VALUE is a constant value.
1471 Return 1 if VALUE is in the range specified by C.
1472
1473 I is for non-DImode shifts.
1474 J is for DImode shifts.
1475 K is for signed imm8 operands.
1476 L is for andsi as zero-extending move.
1477 M is for shifts that can be executed by the "lea" opcode.
1478 N is for immediate operands for out/in instructions (0-255)
1479 */
1480
1481 #define CONST_OK_FOR_LETTER_P(VALUE, C) \
1482 ((C) == 'I' ? (VALUE) >= 0 && (VALUE) <= 31 \
1483 : (C) == 'J' ? (VALUE) >= 0 && (VALUE) <= 63 \
1484 : (C) == 'K' ? (VALUE) >= -128 && (VALUE) <= 127 \
1485 : (C) == 'L' ? (VALUE) == 0xff || (VALUE) == 0xffff \
1486 : (C) == 'M' ? (VALUE) >= 0 && (VALUE) <= 3 \
1487 : (C) == 'N' ? (VALUE) >= 0 && (VALUE) <= 255 \
1488 : 0)
1489
1490 /* Similar, but for floating constants, and defining letters G and H.
1491 Here VALUE is the CONST_DOUBLE rtx itself. We allow constants even if
1492 TARGET_387 isn't set, because the stack register converter may need to
1493 load 0.0 into the function value register. */
1494
1495 #define CONST_DOUBLE_OK_FOR_LETTER_P(VALUE, C) \
1496 ((C) == 'G' ? standard_80387_constant_p (VALUE) \
1497 : 0)
1498
1499 /* A C expression that defines the optional machine-dependent
1500 constraint letters that can be used to segregate specific types of
1501 operands, usually memory references, for the target machine. Any
1502 letter that is not elsewhere defined and not matched by
1503 `REG_CLASS_FROM_LETTER' may be used. Normally this macro will not
1504 be defined.
1505
1506 If it is required for a particular target machine, it should
1507 return 1 if VALUE corresponds to the operand type represented by
1508 the constraint letter C. If C is not defined as an extra
1509 constraint, the value returned should be 0 regardless of VALUE. */
1510
1511 #define EXTRA_CONSTRAINT(VALUE, D) \
1512 ((D) == 'e' ? x86_64_sign_extended_value (VALUE) \
1513 : (D) == 'Z' ? x86_64_zero_extended_value (VALUE) \
1514 : (D) == 'C' ? standard_sse_constant_p (VALUE) \
1515 : 0)
1516
1517 /* Place additional restrictions on the register class to use when it
1518 is necessary to be able to hold a value of mode MODE in a reload
1519 register for which class CLASS would ordinarily be used. */
1520
1521 #define LIMIT_RELOAD_CLASS(MODE, CLASS) \
1522 ((MODE) == QImode && !TARGET_64BIT \
1523 && ((CLASS) == ALL_REGS || (CLASS) == GENERAL_REGS \
1524 || (CLASS) == LEGACY_REGS || (CLASS) == INDEX_REGS) \
1525 ? Q_REGS : (CLASS))
1526
1527 /* Given an rtx X being reloaded into a reg required to be
1528 in class CLASS, return the class of reg to actually use.
1529 In general this is just CLASS; but on some machines
1530 in some cases it is preferable to use a more restrictive class.
1531 On the 80386 series, we prevent floating constants from being
1532 reloaded into floating registers (since no move-insn can do that)
1533 and we ensure that QImodes aren't reloaded into the esi or edi reg. */
1534
1535 /* Put float CONST_DOUBLE in the constant pool instead of fp regs.
1536 QImode must go into class Q_REGS.
1537 Narrow ALL_REGS to GENERAL_REGS. This supports allowing movsf and
1538 movdf to do mem-to-mem moves through integer regs. */
1539
1540 #define PREFERRED_RELOAD_CLASS(X, CLASS) \
1541 ix86_preferred_reload_class ((X), (CLASS))
1542
1543 /* If we are copying between general and FP registers, we need a memory
1544 location. The same is true for SSE and MMX registers. */
1545 #define SECONDARY_MEMORY_NEEDED(CLASS1, CLASS2, MODE) \
1546 ix86_secondary_memory_needed ((CLASS1), (CLASS2), (MODE), 1)
1547
1548 /* QImode spills from non-QI registers need a scratch. This does not
1549 happen often -- the only example so far requires an uninitialized
1550 pseudo. */
1551
1552 #define SECONDARY_OUTPUT_RELOAD_CLASS(CLASS, MODE, OUT) \
1553 (((CLASS) == GENERAL_REGS || (CLASS) == LEGACY_REGS \
1554 || (CLASS) == INDEX_REGS) && !TARGET_64BIT && (MODE) == QImode \
1555 ? Q_REGS : NO_REGS)
1556
1557 /* Return the maximum number of consecutive registers
1558 needed to represent mode MODE in a register of class CLASS. */
1559 /* On the 80386, this is the size of MODE in words,
1560 except in the FP regs, where a single reg is always enough.
1561 The TFmodes are really just 80bit values, so we use only 3 registers
1562 to hold them, instead of 4, as the size would suggest.
1563 */
1564 #define CLASS_MAX_NREGS(CLASS, MODE) \
1565 (!MAYBE_INTEGER_CLASS_P (CLASS) \
1566 ? (COMPLEX_MODE_P (MODE) ? 2 : 1) \
1567 : ((GET_MODE_SIZE ((MODE) == TFmode ? XFmode : (MODE)) \
1568 + UNITS_PER_WORD - 1) / UNITS_PER_WORD))
1569
1570 /* A C expression whose value is nonzero if pseudos that have been
1571 assigned to registers of class CLASS would likely be spilled
1572 because registers of CLASS are needed for spill registers.
1573
1574 The default value of this macro returns 1 if CLASS has exactly one
1575 register and zero otherwise. On most machines, this default
1576 should be used. Only define this macro to some other expression
1577 if pseudo allocated by `local-alloc.c' end up in memory because
1578 their hard registers were needed for spill registers. If this
1579 macro returns nonzero for those classes, those pseudos will only
1580 be allocated by `global.c', which knows how to reallocate the
1581 pseudo to another register. If there would not be another
1582 register available for reallocation, you should not change the
1583 definition of this macro since the only effect of such a
1584 definition would be to slow down register allocation. */
1585
1586 #define CLASS_LIKELY_SPILLED_P(CLASS) \
1587 (((CLASS) == AREG) \
1588 || ((CLASS) == DREG) \
1589 || ((CLASS) == CREG) \
1590 || ((CLASS) == BREG) \
1591 || ((CLASS) == AD_REGS) \
1592 || ((CLASS) == SIREG) \
1593 || ((CLASS) == DIREG))
1594
1595 /* Return a class of registers that cannot change FROM mode to TO mode.
1596
1597 x87 registers can't do subreg as all values are reformated to extended
1598 precision. XMM registers does not support with nonzero offsets equal
1599 to 4, 8 and 12 otherwise valid for integer registers. Since we can't
1600 determine these, prohibit all nonparadoxical subregs changing size. */
1601
1602 #define CANNOT_CHANGE_MODE_CLASS(FROM, TO, CLASS) \
1603 (GET_MODE_SIZE (TO) < GET_MODE_SIZE (FROM) \
1604 ? reg_classes_intersect_p (FLOAT_SSE_REGS, (CLASS)) \
1605 || MAYBE_MMX_CLASS_P (CLASS) \
1606 : GET_MODE_SIZE (FROM) != GET_MODE_SIZE (TO) \
1607 ? reg_classes_intersect_p (FLOAT_REGS, (CLASS)) : 0)
1608
1609 /* A C statement that adds to CLOBBERS any hard regs the port wishes
1610 to automatically clobber for all asms.
1611
1612 We do this in the new i386 backend to maintain source compatibility
1613 with the old cc0-based compiler. */
1614
1615 #define MD_ASM_CLOBBERS(CLOBBERS) \
1616 do { \
1617 (CLOBBERS) = tree_cons (NULL_TREE, build_string (5, "flags"), \
1618 (CLOBBERS)); \
1619 (CLOBBERS) = tree_cons (NULL_TREE, build_string (4, "fpsr"), \
1620 (CLOBBERS)); \
1621 (CLOBBERS) = tree_cons (NULL_TREE, build_string (7, "dirflag"), \
1622 (CLOBBERS)); \
1623 } while (0)
1624 \f
1625 /* Stack layout; function entry, exit and calling. */
1626
1627 /* Define this if pushing a word on the stack
1628 makes the stack pointer a smaller address. */
1629 #define STACK_GROWS_DOWNWARD
1630
1631 /* Define this if the nominal address of the stack frame
1632 is at the high-address end of the local variables;
1633 that is, each additional local variable allocated
1634 goes at a more negative offset in the frame. */
1635 #define FRAME_GROWS_DOWNWARD
1636
1637 /* Offset within stack frame to start allocating local variables at.
1638 If FRAME_GROWS_DOWNWARD, this is the offset to the END of the
1639 first local allocated. Otherwise, it is the offset to the BEGINNING
1640 of the first local allocated. */
1641 #define STARTING_FRAME_OFFSET 0
1642
1643 /* If we generate an insn to push BYTES bytes,
1644 this says how many the stack pointer really advances by.
1645 On 386 pushw decrements by exactly 2 no matter what the position was.
1646 On the 386 there is no pushb; we use pushw instead, and this
1647 has the effect of rounding up to 2.
1648
1649 For 64bit ABI we round up to 8 bytes.
1650 */
1651
1652 #define PUSH_ROUNDING(BYTES) \
1653 (TARGET_64BIT \
1654 ? (((BYTES) + 7) & (-8)) \
1655 : (((BYTES) + 1) & (-2)))
1656
1657 /* If defined, the maximum amount of space required for outgoing arguments will
1658 be computed and placed into the variable
1659 `current_function_outgoing_args_size'. No space will be pushed onto the
1660 stack for each call; instead, the function prologue should increase the stack
1661 frame size by this amount. */
1662
1663 #define ACCUMULATE_OUTGOING_ARGS TARGET_ACCUMULATE_OUTGOING_ARGS
1664
1665 /* If defined, a C expression whose value is nonzero when we want to use PUSH
1666 instructions to pass outgoing arguments. */
1667
1668 #define PUSH_ARGS (TARGET_PUSH_ARGS && !ACCUMULATE_OUTGOING_ARGS)
1669
1670 /* We want the stack and args grow in opposite directions, even if
1671 PUSH_ARGS is 0. */
1672 #define PUSH_ARGS_REVERSED 1
1673
1674 /* Offset of first parameter from the argument pointer register value. */
1675 #define FIRST_PARM_OFFSET(FNDECL) 0
1676
1677 /* Define this macro if functions should assume that stack space has been
1678 allocated for arguments even when their values are passed in registers.
1679
1680 The value of this macro is the size, in bytes, of the area reserved for
1681 arguments passed in registers for the function represented by FNDECL.
1682
1683 This space can be allocated by the caller, or be a part of the
1684 machine-dependent stack frame: `OUTGOING_REG_PARM_STACK_SPACE' says
1685 which. */
1686 #define REG_PARM_STACK_SPACE(FNDECL) 0
1687
1688 /* Define as a C expression that evaluates to nonzero if we do not know how
1689 to pass TYPE solely in registers. The file expr.h defines a
1690 definition that is usually appropriate, refer to expr.h for additional
1691 documentation. If `REG_PARM_STACK_SPACE' is defined, the argument will be
1692 computed in the stack and then loaded into a register. */
1693 #define MUST_PASS_IN_STACK(MODE, TYPE) ix86_must_pass_in_stack ((MODE), (TYPE))
1694
1695 /* Value is the number of bytes of arguments automatically
1696 popped when returning from a subroutine call.
1697 FUNDECL is the declaration node of the function (as a tree),
1698 FUNTYPE is the data type of the function (as a tree),
1699 or for a library call it is an identifier node for the subroutine name.
1700 SIZE is the number of bytes of arguments passed on the stack.
1701
1702 On the 80386, the RTD insn may be used to pop them if the number
1703 of args is fixed, but if the number is variable then the caller
1704 must pop them all. RTD can't be used for library calls now
1705 because the library is compiled with the Unix compiler.
1706 Use of RTD is a selectable option, since it is incompatible with
1707 standard Unix calling sequences. If the option is not selected,
1708 the caller must always pop the args.
1709
1710 The attribute stdcall is equivalent to RTD on a per module basis. */
1711
1712 #define RETURN_POPS_ARGS(FUNDECL, FUNTYPE, SIZE) \
1713 ix86_return_pops_args ((FUNDECL), (FUNTYPE), (SIZE))
1714
1715 /* Define how to find the value returned by a function.
1716 VALTYPE is the data type of the value (as a tree).
1717 If the precise function being called is known, FUNC is its FUNCTION_DECL;
1718 otherwise, FUNC is 0. */
1719 #define FUNCTION_VALUE(VALTYPE, FUNC) \
1720 ix86_function_value (VALTYPE)
1721
1722 #define FUNCTION_VALUE_REGNO_P(N) \
1723 ix86_function_value_regno_p (N)
1724
1725 /* Define how to find the value returned by a library function
1726 assuming the value has mode MODE. */
1727
1728 #define LIBCALL_VALUE(MODE) \
1729 ix86_libcall_value (MODE)
1730
1731 /* Define the size of the result block used for communication between
1732 untyped_call and untyped_return. The block contains a DImode value
1733 followed by the block used by fnsave and frstor. */
1734
1735 #define APPLY_RESULT_SIZE (8+108)
1736
1737 /* 1 if N is a possible register number for function argument passing. */
1738 #define FUNCTION_ARG_REGNO_P(N) ix86_function_arg_regno_p (N)
1739
1740 /* Define a data type for recording info about an argument list
1741 during the scan of that argument list. This data type should
1742 hold all necessary information about the function itself
1743 and about the args processed so far, enough to enable macros
1744 such as FUNCTION_ARG to determine where the next arg should go. */
1745
1746 typedef struct ix86_args {
1747 int words; /* # words passed so far */
1748 int nregs; /* # registers available for passing */
1749 int regno; /* next available register number */
1750 int fastcall; /* fastcall calling convention is used */
1751 int sse_words; /* # sse words passed so far */
1752 int sse_nregs; /* # sse registers available for passing */
1753 int sse_regno; /* next available sse register number */
1754 int maybe_vaarg; /* true for calls to possibly vardic fncts. */
1755 } CUMULATIVE_ARGS;
1756
1757 /* Initialize a variable CUM of type CUMULATIVE_ARGS
1758 for a call to a function whose data type is FNTYPE.
1759 For a library call, FNTYPE is 0. */
1760
1761 #define INIT_CUMULATIVE_ARGS(CUM, FNTYPE, LIBNAME, FNDECL) \
1762 init_cumulative_args (&(CUM), (FNTYPE), (LIBNAME), (FNDECL))
1763
1764 /* Update the data in CUM to advance over an argument
1765 of mode MODE and data type TYPE.
1766 (TYPE is null for libcalls where that information may not be available.) */
1767
1768 #define FUNCTION_ARG_ADVANCE(CUM, MODE, TYPE, NAMED) \
1769 function_arg_advance (&(CUM), (MODE), (TYPE), (NAMED))
1770
1771 /* Define where to put the arguments to a function.
1772 Value is zero to push the argument on the stack,
1773 or a hard register in which to store the argument.
1774
1775 MODE is the argument's machine mode.
1776 TYPE is the data type of the argument (as a tree).
1777 This is null for libcalls where that information may
1778 not be available.
1779 CUM is a variable of type CUMULATIVE_ARGS which gives info about
1780 the preceding args and about the function being called.
1781 NAMED is nonzero if this argument is a named parameter
1782 (otherwise it is an extra parameter matching an ellipsis). */
1783
1784 #define FUNCTION_ARG(CUM, MODE, TYPE, NAMED) \
1785 function_arg (&(CUM), (MODE), (TYPE), (NAMED))
1786
1787 /* For an arg passed partly in registers and partly in memory,
1788 this is the number of registers used.
1789 For args passed entirely in registers or entirely in memory, zero. */
1790
1791 #define FUNCTION_ARG_PARTIAL_NREGS(CUM, MODE, TYPE, NAMED) 0
1792
1793 /* A C expression that indicates when an argument must be passed by
1794 reference. If nonzero for an argument, a copy of that argument is
1795 made in memory and a pointer to the argument is passed instead of
1796 the argument itself. The pointer is passed in whatever way is
1797 appropriate for passing a pointer to that type. */
1798
1799 #define FUNCTION_ARG_PASS_BY_REFERENCE(CUM, MODE, TYPE, NAMED) \
1800 function_arg_pass_by_reference(&CUM, MODE, TYPE, NAMED)
1801
1802 /* Perform any needed actions needed for a function that is receiving a
1803 variable number of arguments.
1804
1805 CUM is as above.
1806
1807 MODE and TYPE are the mode and type of the current parameter.
1808
1809 PRETEND_SIZE is a variable that should be set to the amount of stack
1810 that must be pushed by the prolog to pretend that our caller pushed
1811 it.
1812
1813 Normally, this macro will push all remaining incoming registers on the
1814 stack and set PRETEND_SIZE to the length of the registers pushed. */
1815
1816 #define SETUP_INCOMING_VARARGS(CUM, MODE, TYPE, PRETEND_SIZE, NO_RTL) \
1817 ix86_setup_incoming_varargs (&(CUM), (MODE), (TYPE), &(PRETEND_SIZE), \
1818 (NO_RTL))
1819
1820 /* Define the `__builtin_va_list' type for the ABI. */
1821 #define BUILD_VA_LIST_TYPE(VALIST) \
1822 ((VALIST) = ix86_build_va_list ())
1823
1824 /* Implement `va_start' for varargs and stdarg. */
1825 #define EXPAND_BUILTIN_VA_START(VALIST, NEXTARG) \
1826 ix86_va_start (VALIST, NEXTARG)
1827
1828 /* Implement `va_arg'. */
1829 #define EXPAND_BUILTIN_VA_ARG(VALIST, TYPE) \
1830 ix86_va_arg ((VALIST), (TYPE))
1831
1832 #define TARGET_ASM_FILE_END ix86_file_end
1833 #define NEED_INDICATE_EXEC_STACK 0
1834
1835 /* Output assembler code to FILE to increment profiler label # LABELNO
1836 for profiling a function entry. */
1837
1838 #define FUNCTION_PROFILER(FILE, LABELNO) x86_function_profiler (FILE, LABELNO)
1839
1840 #define MCOUNT_NAME "_mcount"
1841
1842 #define PROFILE_COUNT_REGISTER "edx"
1843
1844 /* EXIT_IGNORE_STACK should be nonzero if, when returning from a function,
1845 the stack pointer does not matter. The value is tested only in
1846 functions that have frame pointers.
1847 No definition is equivalent to always zero. */
1848 /* Note on the 386 it might be more efficient not to define this since
1849 we have to restore it ourselves from the frame pointer, in order to
1850 use pop */
1851
1852 #define EXIT_IGNORE_STACK 1
1853
1854 /* Output assembler code for a block containing the constant parts
1855 of a trampoline, leaving space for the variable parts. */
1856
1857 /* On the 386, the trampoline contains two instructions:
1858 mov #STATIC,ecx
1859 jmp FUNCTION
1860 The trampoline is generated entirely at runtime. The operand of JMP
1861 is the address of FUNCTION relative to the instruction following the
1862 JMP (which is 5 bytes long). */
1863
1864 /* Length in units of the trampoline for entering a nested function. */
1865
1866 #define TRAMPOLINE_SIZE (TARGET_64BIT ? 23 : 10)
1867
1868 /* Emit RTL insns to initialize the variable parts of a trampoline.
1869 FNADDR is an RTX for the address of the function's pure code.
1870 CXT is an RTX for the static chain value for the function. */
1871
1872 #define INITIALIZE_TRAMPOLINE(TRAMP, FNADDR, CXT) \
1873 x86_initialize_trampoline ((TRAMP), (FNADDR), (CXT))
1874 \f
1875 /* Definitions for register eliminations.
1876
1877 This is an array of structures. Each structure initializes one pair
1878 of eliminable registers. The "from" register number is given first,
1879 followed by "to". Eliminations of the same "from" register are listed
1880 in order of preference.
1881
1882 There are two registers that can always be eliminated on the i386.
1883 The frame pointer and the arg pointer can be replaced by either the
1884 hard frame pointer or to the stack pointer, depending upon the
1885 circumstances. The hard frame pointer is not used before reload and
1886 so it is not eligible for elimination. */
1887
1888 #define ELIMINABLE_REGS \
1889 {{ ARG_POINTER_REGNUM, STACK_POINTER_REGNUM}, \
1890 { ARG_POINTER_REGNUM, HARD_FRAME_POINTER_REGNUM}, \
1891 { FRAME_POINTER_REGNUM, STACK_POINTER_REGNUM}, \
1892 { FRAME_POINTER_REGNUM, HARD_FRAME_POINTER_REGNUM}} \
1893
1894 /* Given FROM and TO register numbers, say whether this elimination is
1895 allowed. Frame pointer elimination is automatically handled.
1896
1897 All other eliminations are valid. */
1898
1899 #define CAN_ELIMINATE(FROM, TO) \
1900 ((TO) == STACK_POINTER_REGNUM ? ! frame_pointer_needed : 1)
1901
1902 /* Define the offset between two registers, one to be eliminated, and the other
1903 its replacement, at the start of a routine. */
1904
1905 #define INITIAL_ELIMINATION_OFFSET(FROM, TO, OFFSET) \
1906 ((OFFSET) = ix86_initial_elimination_offset ((FROM), (TO)))
1907 \f
1908 /* Addressing modes, and classification of registers for them. */
1909
1910 /* Macros to check register numbers against specific register classes. */
1911
1912 /* These assume that REGNO is a hard or pseudo reg number.
1913 They give nonzero only if REGNO is a hard reg of the suitable class
1914 or a pseudo reg currently allocated to a suitable hard reg.
1915 Since they use reg_renumber, they are safe only once reg_renumber
1916 has been allocated, which happens in local-alloc.c. */
1917
1918 #define REGNO_OK_FOR_INDEX_P(REGNO) \
1919 ((REGNO) < STACK_POINTER_REGNUM \
1920 || (REGNO >= FIRST_REX_INT_REG \
1921 && (REGNO) <= LAST_REX_INT_REG) \
1922 || ((unsigned) reg_renumber[(REGNO)] >= FIRST_REX_INT_REG \
1923 && (unsigned) reg_renumber[(REGNO)] <= LAST_REX_INT_REG) \
1924 || (unsigned) reg_renumber[(REGNO)] < STACK_POINTER_REGNUM)
1925
1926 #define REGNO_OK_FOR_BASE_P(REGNO) \
1927 ((REGNO) <= STACK_POINTER_REGNUM \
1928 || (REGNO) == ARG_POINTER_REGNUM \
1929 || (REGNO) == FRAME_POINTER_REGNUM \
1930 || (REGNO >= FIRST_REX_INT_REG \
1931 && (REGNO) <= LAST_REX_INT_REG) \
1932 || ((unsigned) reg_renumber[(REGNO)] >= FIRST_REX_INT_REG \
1933 && (unsigned) reg_renumber[(REGNO)] <= LAST_REX_INT_REG) \
1934 || (unsigned) reg_renumber[(REGNO)] <= STACK_POINTER_REGNUM)
1935
1936 #define REGNO_OK_FOR_SIREG_P(REGNO) \
1937 ((REGNO) == 4 || reg_renumber[(REGNO)] == 4)
1938 #define REGNO_OK_FOR_DIREG_P(REGNO) \
1939 ((REGNO) == 5 || reg_renumber[(REGNO)] == 5)
1940
1941 /* The macros REG_OK_FOR..._P assume that the arg is a REG rtx
1942 and check its validity for a certain class.
1943 We have two alternate definitions for each of them.
1944 The usual definition accepts all pseudo regs; the other rejects
1945 them unless they have been allocated suitable hard regs.
1946 The symbol REG_OK_STRICT causes the latter definition to be used.
1947
1948 Most source files want to accept pseudo regs in the hope that
1949 they will get allocated to the class that the insn wants them to be in.
1950 Source files for reload pass need to be strict.
1951 After reload, it makes no difference, since pseudo regs have
1952 been eliminated by then. */
1953
1954
1955 /* Non strict versions, pseudos are ok */
1956 #define REG_OK_FOR_INDEX_NONSTRICT_P(X) \
1957 (REGNO (X) < STACK_POINTER_REGNUM \
1958 || (REGNO (X) >= FIRST_REX_INT_REG \
1959 && REGNO (X) <= LAST_REX_INT_REG) \
1960 || REGNO (X) >= FIRST_PSEUDO_REGISTER)
1961
1962 #define REG_OK_FOR_BASE_NONSTRICT_P(X) \
1963 (REGNO (X) <= STACK_POINTER_REGNUM \
1964 || REGNO (X) == ARG_POINTER_REGNUM \
1965 || REGNO (X) == FRAME_POINTER_REGNUM \
1966 || (REGNO (X) >= FIRST_REX_INT_REG \
1967 && REGNO (X) <= LAST_REX_INT_REG) \
1968 || REGNO (X) >= FIRST_PSEUDO_REGISTER)
1969
1970 /* Strict versions, hard registers only */
1971 #define REG_OK_FOR_INDEX_STRICT_P(X) REGNO_OK_FOR_INDEX_P (REGNO (X))
1972 #define REG_OK_FOR_BASE_STRICT_P(X) REGNO_OK_FOR_BASE_P (REGNO (X))
1973
1974 #ifndef REG_OK_STRICT
1975 #define REG_OK_FOR_INDEX_P(X) REG_OK_FOR_INDEX_NONSTRICT_P (X)
1976 #define REG_OK_FOR_BASE_P(X) REG_OK_FOR_BASE_NONSTRICT_P (X)
1977
1978 #else
1979 #define REG_OK_FOR_INDEX_P(X) REG_OK_FOR_INDEX_STRICT_P (X)
1980 #define REG_OK_FOR_BASE_P(X) REG_OK_FOR_BASE_STRICT_P (X)
1981 #endif
1982
1983 /* GO_IF_LEGITIMATE_ADDRESS recognizes an RTL expression
1984 that is a valid memory address for an instruction.
1985 The MODE argument is the machine mode for the MEM expression
1986 that wants to use this address.
1987
1988 The other macros defined here are used only in GO_IF_LEGITIMATE_ADDRESS,
1989 except for CONSTANT_ADDRESS_P which is usually machine-independent.
1990
1991 See legitimize_pic_address in i386.c for details as to what
1992 constitutes a legitimate address when -fpic is used. */
1993
1994 #define MAX_REGS_PER_ADDRESS 2
1995
1996 #define CONSTANT_ADDRESS_P(X) constant_address_p (X)
1997
1998 /* Nonzero if the constant value X is a legitimate general operand.
1999 It is given that X satisfies CONSTANT_P or is a CONST_DOUBLE. */
2000
2001 #define LEGITIMATE_CONSTANT_P(X) legitimate_constant_p (X)
2002
2003 #ifdef REG_OK_STRICT
2004 #define GO_IF_LEGITIMATE_ADDRESS(MODE, X, ADDR) \
2005 do { \
2006 if (legitimate_address_p ((MODE), (X), 1)) \
2007 goto ADDR; \
2008 } while (0)
2009
2010 #else
2011 #define GO_IF_LEGITIMATE_ADDRESS(MODE, X, ADDR) \
2012 do { \
2013 if (legitimate_address_p ((MODE), (X), 0)) \
2014 goto ADDR; \
2015 } while (0)
2016
2017 #endif
2018
2019 /* If defined, a C expression to determine the base term of address X.
2020 This macro is used in only one place: `find_base_term' in alias.c.
2021
2022 It is always safe for this macro to not be defined. It exists so
2023 that alias analysis can understand machine-dependent addresses.
2024
2025 The typical use of this macro is to handle addresses containing
2026 a label_ref or symbol_ref within an UNSPEC. */
2027
2028 #define FIND_BASE_TERM(X) ix86_find_base_term (X)
2029
2030 /* Try machine-dependent ways of modifying an illegitimate address
2031 to be legitimate. If we find one, return the new, valid address.
2032 This macro is used in only one place: `memory_address' in explow.c.
2033
2034 OLDX is the address as it was before break_out_memory_refs was called.
2035 In some cases it is useful to look at this to decide what needs to be done.
2036
2037 MODE and WIN are passed so that this macro can use
2038 GO_IF_LEGITIMATE_ADDRESS.
2039
2040 It is always safe for this macro to do nothing. It exists to recognize
2041 opportunities to optimize the output.
2042
2043 For the 80386, we handle X+REG by loading X into a register R and
2044 using R+REG. R will go in a general reg and indexing will be used.
2045 However, if REG is a broken-out memory address or multiplication,
2046 nothing needs to be done because REG can certainly go in a general reg.
2047
2048 When -fpic is used, special handling is needed for symbolic references.
2049 See comments by legitimize_pic_address in i386.c for details. */
2050
2051 #define LEGITIMIZE_ADDRESS(X, OLDX, MODE, WIN) \
2052 do { \
2053 (X) = legitimize_address ((X), (OLDX), (MODE)); \
2054 if (memory_address_p ((MODE), (X))) \
2055 goto WIN; \
2056 } while (0)
2057
2058 #define REWRITE_ADDRESS(X) rewrite_address (X)
2059
2060 /* Nonzero if the constant value X is a legitimate general operand
2061 when generating PIC code. It is given that flag_pic is on and
2062 that X satisfies CONSTANT_P or is a CONST_DOUBLE. */
2063
2064 #define LEGITIMATE_PIC_OPERAND_P(X) legitimate_pic_operand_p (X)
2065
2066 #define SYMBOLIC_CONST(X) \
2067 (GET_CODE (X) == SYMBOL_REF \
2068 || GET_CODE (X) == LABEL_REF \
2069 || (GET_CODE (X) == CONST && symbolic_reference_mentioned_p (X)))
2070
2071 /* Go to LABEL if ADDR (a legitimate address expression)
2072 has an effect that depends on the machine mode it is used for.
2073 On the 80386, only postdecrement and postincrement address depend thus
2074 (the amount of decrement or increment being the length of the operand). */
2075 #define GO_IF_MODE_DEPENDENT_ADDRESS(ADDR, LABEL) \
2076 do { \
2077 if (GET_CODE (ADDR) == POST_INC \
2078 || GET_CODE (ADDR) == POST_DEC) \
2079 goto LABEL; \
2080 } while (0)
2081 \f
2082 /* Codes for all the SSE/MMX builtins. */
2083 enum ix86_builtins
2084 {
2085 IX86_BUILTIN_ADDPS,
2086 IX86_BUILTIN_ADDSS,
2087 IX86_BUILTIN_DIVPS,
2088 IX86_BUILTIN_DIVSS,
2089 IX86_BUILTIN_MULPS,
2090 IX86_BUILTIN_MULSS,
2091 IX86_BUILTIN_SUBPS,
2092 IX86_BUILTIN_SUBSS,
2093
2094 IX86_BUILTIN_CMPEQPS,
2095 IX86_BUILTIN_CMPLTPS,
2096 IX86_BUILTIN_CMPLEPS,
2097 IX86_BUILTIN_CMPGTPS,
2098 IX86_BUILTIN_CMPGEPS,
2099 IX86_BUILTIN_CMPNEQPS,
2100 IX86_BUILTIN_CMPNLTPS,
2101 IX86_BUILTIN_CMPNLEPS,
2102 IX86_BUILTIN_CMPNGTPS,
2103 IX86_BUILTIN_CMPNGEPS,
2104 IX86_BUILTIN_CMPORDPS,
2105 IX86_BUILTIN_CMPUNORDPS,
2106 IX86_BUILTIN_CMPNEPS,
2107 IX86_BUILTIN_CMPEQSS,
2108 IX86_BUILTIN_CMPLTSS,
2109 IX86_BUILTIN_CMPLESS,
2110 IX86_BUILTIN_CMPNEQSS,
2111 IX86_BUILTIN_CMPNLTSS,
2112 IX86_BUILTIN_CMPNLESS,
2113 IX86_BUILTIN_CMPORDSS,
2114 IX86_BUILTIN_CMPUNORDSS,
2115 IX86_BUILTIN_CMPNESS,
2116
2117 IX86_BUILTIN_COMIEQSS,
2118 IX86_BUILTIN_COMILTSS,
2119 IX86_BUILTIN_COMILESS,
2120 IX86_BUILTIN_COMIGTSS,
2121 IX86_BUILTIN_COMIGESS,
2122 IX86_BUILTIN_COMINEQSS,
2123 IX86_BUILTIN_UCOMIEQSS,
2124 IX86_BUILTIN_UCOMILTSS,
2125 IX86_BUILTIN_UCOMILESS,
2126 IX86_BUILTIN_UCOMIGTSS,
2127 IX86_BUILTIN_UCOMIGESS,
2128 IX86_BUILTIN_UCOMINEQSS,
2129
2130 IX86_BUILTIN_CVTPI2PS,
2131 IX86_BUILTIN_CVTPS2PI,
2132 IX86_BUILTIN_CVTSI2SS,
2133 IX86_BUILTIN_CVTSI642SS,
2134 IX86_BUILTIN_CVTSS2SI,
2135 IX86_BUILTIN_CVTSS2SI64,
2136 IX86_BUILTIN_CVTTPS2PI,
2137 IX86_BUILTIN_CVTTSS2SI,
2138 IX86_BUILTIN_CVTTSS2SI64,
2139
2140 IX86_BUILTIN_MAXPS,
2141 IX86_BUILTIN_MAXSS,
2142 IX86_BUILTIN_MINPS,
2143 IX86_BUILTIN_MINSS,
2144
2145 IX86_BUILTIN_LOADAPS,
2146 IX86_BUILTIN_LOADUPS,
2147 IX86_BUILTIN_STOREAPS,
2148 IX86_BUILTIN_STOREUPS,
2149 IX86_BUILTIN_LOADSS,
2150 IX86_BUILTIN_STORESS,
2151 IX86_BUILTIN_MOVSS,
2152
2153 IX86_BUILTIN_MOVHLPS,
2154 IX86_BUILTIN_MOVLHPS,
2155 IX86_BUILTIN_LOADHPS,
2156 IX86_BUILTIN_LOADLPS,
2157 IX86_BUILTIN_STOREHPS,
2158 IX86_BUILTIN_STORELPS,
2159
2160 IX86_BUILTIN_MASKMOVQ,
2161 IX86_BUILTIN_MOVMSKPS,
2162 IX86_BUILTIN_PMOVMSKB,
2163
2164 IX86_BUILTIN_MOVNTPS,
2165 IX86_BUILTIN_MOVNTQ,
2166
2167 IX86_BUILTIN_LOADDQA,
2168 IX86_BUILTIN_LOADDQU,
2169 IX86_BUILTIN_STOREDQA,
2170 IX86_BUILTIN_STOREDQU,
2171 IX86_BUILTIN_MOVQ,
2172 IX86_BUILTIN_LOADD,
2173 IX86_BUILTIN_STORED,
2174
2175 IX86_BUILTIN_CLRTI,
2176
2177 IX86_BUILTIN_PACKSSWB,
2178 IX86_BUILTIN_PACKSSDW,
2179 IX86_BUILTIN_PACKUSWB,
2180
2181 IX86_BUILTIN_PADDB,
2182 IX86_BUILTIN_PADDW,
2183 IX86_BUILTIN_PADDD,
2184 IX86_BUILTIN_PADDQ,
2185 IX86_BUILTIN_PADDSB,
2186 IX86_BUILTIN_PADDSW,
2187 IX86_BUILTIN_PADDUSB,
2188 IX86_BUILTIN_PADDUSW,
2189 IX86_BUILTIN_PSUBB,
2190 IX86_BUILTIN_PSUBW,
2191 IX86_BUILTIN_PSUBD,
2192 IX86_BUILTIN_PSUBQ,
2193 IX86_BUILTIN_PSUBSB,
2194 IX86_BUILTIN_PSUBSW,
2195 IX86_BUILTIN_PSUBUSB,
2196 IX86_BUILTIN_PSUBUSW,
2197
2198 IX86_BUILTIN_PAND,
2199 IX86_BUILTIN_PANDN,
2200 IX86_BUILTIN_POR,
2201 IX86_BUILTIN_PXOR,
2202
2203 IX86_BUILTIN_PAVGB,
2204 IX86_BUILTIN_PAVGW,
2205
2206 IX86_BUILTIN_PCMPEQB,
2207 IX86_BUILTIN_PCMPEQW,
2208 IX86_BUILTIN_PCMPEQD,
2209 IX86_BUILTIN_PCMPGTB,
2210 IX86_BUILTIN_PCMPGTW,
2211 IX86_BUILTIN_PCMPGTD,
2212
2213 IX86_BUILTIN_PEXTRW,
2214 IX86_BUILTIN_PINSRW,
2215
2216 IX86_BUILTIN_PMADDWD,
2217
2218 IX86_BUILTIN_PMAXSW,
2219 IX86_BUILTIN_PMAXUB,
2220 IX86_BUILTIN_PMINSW,
2221 IX86_BUILTIN_PMINUB,
2222
2223 IX86_BUILTIN_PMULHUW,
2224 IX86_BUILTIN_PMULHW,
2225 IX86_BUILTIN_PMULLW,
2226
2227 IX86_BUILTIN_PSADBW,
2228 IX86_BUILTIN_PSHUFW,
2229
2230 IX86_BUILTIN_PSLLW,
2231 IX86_BUILTIN_PSLLD,
2232 IX86_BUILTIN_PSLLQ,
2233 IX86_BUILTIN_PSRAW,
2234 IX86_BUILTIN_PSRAD,
2235 IX86_BUILTIN_PSRLW,
2236 IX86_BUILTIN_PSRLD,
2237 IX86_BUILTIN_PSRLQ,
2238 IX86_BUILTIN_PSLLWI,
2239 IX86_BUILTIN_PSLLDI,
2240 IX86_BUILTIN_PSLLQI,
2241 IX86_BUILTIN_PSRAWI,
2242 IX86_BUILTIN_PSRADI,
2243 IX86_BUILTIN_PSRLWI,
2244 IX86_BUILTIN_PSRLDI,
2245 IX86_BUILTIN_PSRLQI,
2246
2247 IX86_BUILTIN_PUNPCKHBW,
2248 IX86_BUILTIN_PUNPCKHWD,
2249 IX86_BUILTIN_PUNPCKHDQ,
2250 IX86_BUILTIN_PUNPCKLBW,
2251 IX86_BUILTIN_PUNPCKLWD,
2252 IX86_BUILTIN_PUNPCKLDQ,
2253
2254 IX86_BUILTIN_SHUFPS,
2255
2256 IX86_BUILTIN_RCPPS,
2257 IX86_BUILTIN_RCPSS,
2258 IX86_BUILTIN_RSQRTPS,
2259 IX86_BUILTIN_RSQRTSS,
2260 IX86_BUILTIN_SQRTPS,
2261 IX86_BUILTIN_SQRTSS,
2262
2263 IX86_BUILTIN_UNPCKHPS,
2264 IX86_BUILTIN_UNPCKLPS,
2265
2266 IX86_BUILTIN_ANDPS,
2267 IX86_BUILTIN_ANDNPS,
2268 IX86_BUILTIN_ORPS,
2269 IX86_BUILTIN_XORPS,
2270
2271 IX86_BUILTIN_EMMS,
2272 IX86_BUILTIN_LDMXCSR,
2273 IX86_BUILTIN_STMXCSR,
2274 IX86_BUILTIN_SFENCE,
2275
2276 /* 3DNow! Original */
2277 IX86_BUILTIN_FEMMS,
2278 IX86_BUILTIN_PAVGUSB,
2279 IX86_BUILTIN_PF2ID,
2280 IX86_BUILTIN_PFACC,
2281 IX86_BUILTIN_PFADD,
2282 IX86_BUILTIN_PFCMPEQ,
2283 IX86_BUILTIN_PFCMPGE,
2284 IX86_BUILTIN_PFCMPGT,
2285 IX86_BUILTIN_PFMAX,
2286 IX86_BUILTIN_PFMIN,
2287 IX86_BUILTIN_PFMUL,
2288 IX86_BUILTIN_PFRCP,
2289 IX86_BUILTIN_PFRCPIT1,
2290 IX86_BUILTIN_PFRCPIT2,
2291 IX86_BUILTIN_PFRSQIT1,
2292 IX86_BUILTIN_PFRSQRT,
2293 IX86_BUILTIN_PFSUB,
2294 IX86_BUILTIN_PFSUBR,
2295 IX86_BUILTIN_PI2FD,
2296 IX86_BUILTIN_PMULHRW,
2297
2298 /* 3DNow! Athlon Extensions */
2299 IX86_BUILTIN_PF2IW,
2300 IX86_BUILTIN_PFNACC,
2301 IX86_BUILTIN_PFPNACC,
2302 IX86_BUILTIN_PI2FW,
2303 IX86_BUILTIN_PSWAPDSI,
2304 IX86_BUILTIN_PSWAPDSF,
2305
2306 IX86_BUILTIN_SSE_ZERO,
2307 IX86_BUILTIN_MMX_ZERO,
2308
2309 /* SSE2 */
2310 IX86_BUILTIN_ADDPD,
2311 IX86_BUILTIN_ADDSD,
2312 IX86_BUILTIN_DIVPD,
2313 IX86_BUILTIN_DIVSD,
2314 IX86_BUILTIN_MULPD,
2315 IX86_BUILTIN_MULSD,
2316 IX86_BUILTIN_SUBPD,
2317 IX86_BUILTIN_SUBSD,
2318
2319 IX86_BUILTIN_CMPEQPD,
2320 IX86_BUILTIN_CMPLTPD,
2321 IX86_BUILTIN_CMPLEPD,
2322 IX86_BUILTIN_CMPGTPD,
2323 IX86_BUILTIN_CMPGEPD,
2324 IX86_BUILTIN_CMPNEQPD,
2325 IX86_BUILTIN_CMPNLTPD,
2326 IX86_BUILTIN_CMPNLEPD,
2327 IX86_BUILTIN_CMPNGTPD,
2328 IX86_BUILTIN_CMPNGEPD,
2329 IX86_BUILTIN_CMPORDPD,
2330 IX86_BUILTIN_CMPUNORDPD,
2331 IX86_BUILTIN_CMPNEPD,
2332 IX86_BUILTIN_CMPEQSD,
2333 IX86_BUILTIN_CMPLTSD,
2334 IX86_BUILTIN_CMPLESD,
2335 IX86_BUILTIN_CMPNEQSD,
2336 IX86_BUILTIN_CMPNLTSD,
2337 IX86_BUILTIN_CMPNLESD,
2338 IX86_BUILTIN_CMPORDSD,
2339 IX86_BUILTIN_CMPUNORDSD,
2340 IX86_BUILTIN_CMPNESD,
2341
2342 IX86_BUILTIN_COMIEQSD,
2343 IX86_BUILTIN_COMILTSD,
2344 IX86_BUILTIN_COMILESD,
2345 IX86_BUILTIN_COMIGTSD,
2346 IX86_BUILTIN_COMIGESD,
2347 IX86_BUILTIN_COMINEQSD,
2348 IX86_BUILTIN_UCOMIEQSD,
2349 IX86_BUILTIN_UCOMILTSD,
2350 IX86_BUILTIN_UCOMILESD,
2351 IX86_BUILTIN_UCOMIGTSD,
2352 IX86_BUILTIN_UCOMIGESD,
2353 IX86_BUILTIN_UCOMINEQSD,
2354
2355 IX86_BUILTIN_MAXPD,
2356 IX86_BUILTIN_MAXSD,
2357 IX86_BUILTIN_MINPD,
2358 IX86_BUILTIN_MINSD,
2359
2360 IX86_BUILTIN_ANDPD,
2361 IX86_BUILTIN_ANDNPD,
2362 IX86_BUILTIN_ORPD,
2363 IX86_BUILTIN_XORPD,
2364
2365 IX86_BUILTIN_SQRTPD,
2366 IX86_BUILTIN_SQRTSD,
2367
2368 IX86_BUILTIN_UNPCKHPD,
2369 IX86_BUILTIN_UNPCKLPD,
2370
2371 IX86_BUILTIN_SHUFPD,
2372
2373 IX86_BUILTIN_LOADAPD,
2374 IX86_BUILTIN_LOADUPD,
2375 IX86_BUILTIN_STOREAPD,
2376 IX86_BUILTIN_STOREUPD,
2377 IX86_BUILTIN_LOADSD,
2378 IX86_BUILTIN_STORESD,
2379 IX86_BUILTIN_MOVSD,
2380
2381 IX86_BUILTIN_LOADHPD,
2382 IX86_BUILTIN_LOADLPD,
2383 IX86_BUILTIN_STOREHPD,
2384 IX86_BUILTIN_STORELPD,
2385
2386 IX86_BUILTIN_CVTDQ2PD,
2387 IX86_BUILTIN_CVTDQ2PS,
2388
2389 IX86_BUILTIN_CVTPD2DQ,
2390 IX86_BUILTIN_CVTPD2PI,
2391 IX86_BUILTIN_CVTPD2PS,
2392 IX86_BUILTIN_CVTTPD2DQ,
2393 IX86_BUILTIN_CVTTPD2PI,
2394
2395 IX86_BUILTIN_CVTPI2PD,
2396 IX86_BUILTIN_CVTSI2SD,
2397 IX86_BUILTIN_CVTSI642SD,
2398
2399 IX86_BUILTIN_CVTSD2SI,
2400 IX86_BUILTIN_CVTSD2SI64,
2401 IX86_BUILTIN_CVTSD2SS,
2402 IX86_BUILTIN_CVTSS2SD,
2403 IX86_BUILTIN_CVTTSD2SI,
2404 IX86_BUILTIN_CVTTSD2SI64,
2405
2406 IX86_BUILTIN_CVTPS2DQ,
2407 IX86_BUILTIN_CVTPS2PD,
2408 IX86_BUILTIN_CVTTPS2DQ,
2409
2410 IX86_BUILTIN_MOVNTI,
2411 IX86_BUILTIN_MOVNTPD,
2412 IX86_BUILTIN_MOVNTDQ,
2413
2414 IX86_BUILTIN_SETPD1,
2415 IX86_BUILTIN_SETPD,
2416 IX86_BUILTIN_CLRPD,
2417 IX86_BUILTIN_SETRPD,
2418 IX86_BUILTIN_LOADPD1,
2419 IX86_BUILTIN_LOADRPD,
2420 IX86_BUILTIN_STOREPD1,
2421 IX86_BUILTIN_STORERPD,
2422
2423 /* SSE2 MMX */
2424 IX86_BUILTIN_MASKMOVDQU,
2425 IX86_BUILTIN_MOVMSKPD,
2426 IX86_BUILTIN_PMOVMSKB128,
2427 IX86_BUILTIN_MOVQ2DQ,
2428 IX86_BUILTIN_MOVDQ2Q,
2429
2430 IX86_BUILTIN_PACKSSWB128,
2431 IX86_BUILTIN_PACKSSDW128,
2432 IX86_BUILTIN_PACKUSWB128,
2433
2434 IX86_BUILTIN_PADDB128,
2435 IX86_BUILTIN_PADDW128,
2436 IX86_BUILTIN_PADDD128,
2437 IX86_BUILTIN_PADDQ128,
2438 IX86_BUILTIN_PADDSB128,
2439 IX86_BUILTIN_PADDSW128,
2440 IX86_BUILTIN_PADDUSB128,
2441 IX86_BUILTIN_PADDUSW128,
2442 IX86_BUILTIN_PSUBB128,
2443 IX86_BUILTIN_PSUBW128,
2444 IX86_BUILTIN_PSUBD128,
2445 IX86_BUILTIN_PSUBQ128,
2446 IX86_BUILTIN_PSUBSB128,
2447 IX86_BUILTIN_PSUBSW128,
2448 IX86_BUILTIN_PSUBUSB128,
2449 IX86_BUILTIN_PSUBUSW128,
2450
2451 IX86_BUILTIN_PAND128,
2452 IX86_BUILTIN_PANDN128,
2453 IX86_BUILTIN_POR128,
2454 IX86_BUILTIN_PXOR128,
2455
2456 IX86_BUILTIN_PAVGB128,
2457 IX86_BUILTIN_PAVGW128,
2458
2459 IX86_BUILTIN_PCMPEQB128,
2460 IX86_BUILTIN_PCMPEQW128,
2461 IX86_BUILTIN_PCMPEQD128,
2462 IX86_BUILTIN_PCMPGTB128,
2463 IX86_BUILTIN_PCMPGTW128,
2464 IX86_BUILTIN_PCMPGTD128,
2465
2466 IX86_BUILTIN_PEXTRW128,
2467 IX86_BUILTIN_PINSRW128,
2468
2469 IX86_BUILTIN_PMADDWD128,
2470
2471 IX86_BUILTIN_PMAXSW128,
2472 IX86_BUILTIN_PMAXUB128,
2473 IX86_BUILTIN_PMINSW128,
2474 IX86_BUILTIN_PMINUB128,
2475
2476 IX86_BUILTIN_PMULUDQ,
2477 IX86_BUILTIN_PMULUDQ128,
2478 IX86_BUILTIN_PMULHUW128,
2479 IX86_BUILTIN_PMULHW128,
2480 IX86_BUILTIN_PMULLW128,
2481
2482 IX86_BUILTIN_PSADBW128,
2483 IX86_BUILTIN_PSHUFHW,
2484 IX86_BUILTIN_PSHUFLW,
2485 IX86_BUILTIN_PSHUFD,
2486
2487 IX86_BUILTIN_PSLLW128,
2488 IX86_BUILTIN_PSLLD128,
2489 IX86_BUILTIN_PSLLQ128,
2490 IX86_BUILTIN_PSRAW128,
2491 IX86_BUILTIN_PSRAD128,
2492 IX86_BUILTIN_PSRLW128,
2493 IX86_BUILTIN_PSRLD128,
2494 IX86_BUILTIN_PSRLQ128,
2495 IX86_BUILTIN_PSLLDQI128,
2496 IX86_BUILTIN_PSLLWI128,
2497 IX86_BUILTIN_PSLLDI128,
2498 IX86_BUILTIN_PSLLQI128,
2499 IX86_BUILTIN_PSRAWI128,
2500 IX86_BUILTIN_PSRADI128,
2501 IX86_BUILTIN_PSRLDQI128,
2502 IX86_BUILTIN_PSRLWI128,
2503 IX86_BUILTIN_PSRLDI128,
2504 IX86_BUILTIN_PSRLQI128,
2505
2506 IX86_BUILTIN_PUNPCKHBW128,
2507 IX86_BUILTIN_PUNPCKHWD128,
2508 IX86_BUILTIN_PUNPCKHDQ128,
2509 IX86_BUILTIN_PUNPCKHQDQ128,
2510 IX86_BUILTIN_PUNPCKLBW128,
2511 IX86_BUILTIN_PUNPCKLWD128,
2512 IX86_BUILTIN_PUNPCKLDQ128,
2513 IX86_BUILTIN_PUNPCKLQDQ128,
2514
2515 IX86_BUILTIN_CLFLUSH,
2516 IX86_BUILTIN_MFENCE,
2517 IX86_BUILTIN_LFENCE,
2518
2519 IX86_BUILTIN_MAX
2520 };
2521 \f
2522 /* Max number of args passed in registers. If this is more than 3, we will
2523 have problems with ebx (register #4), since it is a caller save register and
2524 is also used as the pic register in ELF. So for now, don't allow more than
2525 3 registers to be passed in registers. */
2526
2527 #define REGPARM_MAX (TARGET_64BIT ? 6 : 3)
2528
2529 #define SSE_REGPARM_MAX (TARGET_64BIT ? 8 : 0)
2530
2531 \f
2532 /* Specify the machine mode that this machine uses
2533 for the index in the tablejump instruction. */
2534 #define CASE_VECTOR_MODE (!TARGET_64BIT || flag_pic ? SImode : DImode)
2535
2536 /* Define as C expression which evaluates to nonzero if the tablejump
2537 instruction expects the table to contain offsets from the address of the
2538 table.
2539 Do not define this if the table should contain absolute addresses. */
2540 /* #define CASE_VECTOR_PC_RELATIVE 1 */
2541
2542 /* Define this as 1 if `char' should by default be signed; else as 0. */
2543 #define DEFAULT_SIGNED_CHAR 1
2544
2545 /* Number of bytes moved into a data cache for a single prefetch operation. */
2546 #define PREFETCH_BLOCK ix86_cost->prefetch_block
2547
2548 /* Number of prefetch operations that can be done in parallel. */
2549 #define SIMULTANEOUS_PREFETCHES ix86_cost->simultaneous_prefetches
2550
2551 /* Max number of bytes we can move from memory to memory
2552 in one reasonably fast instruction. */
2553 #define MOVE_MAX 16
2554
2555 /* MOVE_MAX_PIECES is the number of bytes at a time which we can
2556 move efficiently, as opposed to MOVE_MAX which is the maximum
2557 number of bytes we can move with a single instruction. */
2558 #define MOVE_MAX_PIECES (TARGET_64BIT ? 8 : 4)
2559
2560 /* If a memory-to-memory move would take MOVE_RATIO or more simple
2561 move-instruction pairs, we will do a movstr or libcall instead.
2562 Increasing the value will always make code faster, but eventually
2563 incurs high cost in increased code size.
2564
2565 If you don't define this, a reasonable default is used. */
2566
2567 #define MOVE_RATIO (optimize_size ? 3 : ix86_cost->move_ratio)
2568
2569 /* Define if shifts truncate the shift count
2570 which implies one can omit a sign-extension or zero-extension
2571 of a shift count. */
2572 /* On i386, shifts do truncate the count. But bit opcodes don't. */
2573
2574 /* #define SHIFT_COUNT_TRUNCATED */
2575
2576 /* Value is 1 if truncating an integer of INPREC bits to OUTPREC bits
2577 is done just by pretending it is already truncated. */
2578 #define TRULY_NOOP_TRUNCATION(OUTPREC, INPREC) 1
2579
2580 /* When a prototype says `char' or `short', really pass an `int'.
2581 (The 386 can't easily push less than an int.) */
2582
2583 #define PROMOTE_PROTOTYPES 1
2584
2585 /* A macro to update M and UNSIGNEDP when an object whose type is
2586 TYPE and which has the specified mode and signedness is to be
2587 stored in a register. This macro is only called when TYPE is a
2588 scalar type.
2589
2590 On i386 it is sometimes useful to promote HImode and QImode
2591 quantities to SImode. The choice depends on target type. */
2592
2593 #define PROMOTE_MODE(MODE, UNSIGNEDP, TYPE) \
2594 do { \
2595 if (((MODE) == HImode && TARGET_PROMOTE_HI_REGS) \
2596 || ((MODE) == QImode && TARGET_PROMOTE_QI_REGS)) \
2597 (MODE) = SImode; \
2598 } while (0)
2599
2600 /* Specify the machine mode that pointers have.
2601 After generation of rtl, the compiler makes no further distinction
2602 between pointers and any other objects of this machine mode. */
2603 #define Pmode (TARGET_64BIT ? DImode : SImode)
2604
2605 /* A function address in a call instruction
2606 is a byte address (for indexing purposes)
2607 so give the MEM rtx a byte's mode. */
2608 #define FUNCTION_MODE QImode
2609 \f
2610 /* A C expression for the cost of moving data from a register in class FROM to
2611 one in class TO. The classes are expressed using the enumeration values
2612 such as `GENERAL_REGS'. A value of 2 is the default; other values are
2613 interpreted relative to that.
2614
2615 It is not required that the cost always equal 2 when FROM is the same as TO;
2616 on some machines it is expensive to move between registers if they are not
2617 general registers. */
2618
2619 #define REGISTER_MOVE_COST(MODE, CLASS1, CLASS2) \
2620 ix86_register_move_cost ((MODE), (CLASS1), (CLASS2))
2621
2622 /* A C expression for the cost of moving data of mode M between a
2623 register and memory. A value of 2 is the default; this cost is
2624 relative to those in `REGISTER_MOVE_COST'.
2625
2626 If moving between registers and memory is more expensive than
2627 between two registers, you should define this macro to express the
2628 relative cost. */
2629
2630 #define MEMORY_MOVE_COST(MODE, CLASS, IN) \
2631 ix86_memory_move_cost ((MODE), (CLASS), (IN))
2632
2633 /* A C expression for the cost of a branch instruction. A value of 1
2634 is the default; other values are interpreted relative to that. */
2635
2636 #define BRANCH_COST ix86_branch_cost
2637
2638 /* Define this macro as a C expression which is nonzero if accessing
2639 less than a word of memory (i.e. a `char' or a `short') is no
2640 faster than accessing a word of memory, i.e., if such access
2641 require more than one instruction or if there is no difference in
2642 cost between byte and (aligned) word loads.
2643
2644 When this macro is not defined, the compiler will access a field by
2645 finding the smallest containing object; when it is defined, a
2646 fullword load will be used if alignment permits. Unless bytes
2647 accesses are faster than word accesses, using word accesses is
2648 preferable since it may eliminate subsequent memory access if
2649 subsequent accesses occur to other fields in the same word of the
2650 structure, but to different bytes. */
2651
2652 #define SLOW_BYTE_ACCESS 0
2653
2654 /* Nonzero if access to memory by shorts is slow and undesirable. */
2655 #define SLOW_SHORT_ACCESS 0
2656
2657 /* Define this macro to be the value 1 if unaligned accesses have a
2658 cost many times greater than aligned accesses, for example if they
2659 are emulated in a trap handler.
2660
2661 When this macro is nonzero, the compiler will act as if
2662 `STRICT_ALIGNMENT' were nonzero when generating code for block
2663 moves. This can cause significantly more instructions to be
2664 produced. Therefore, do not set this macro nonzero if unaligned
2665 accesses only add a cycle or two to the time for a memory access.
2666
2667 If the value of this macro is always zero, it need not be defined. */
2668
2669 /* #define SLOW_UNALIGNED_ACCESS(MODE, ALIGN) 0 */
2670
2671 /* Define this macro if it is as good or better to call a constant
2672 function address than to call an address kept in a register.
2673
2674 Desirable on the 386 because a CALL with a constant address is
2675 faster than one with a register address. */
2676
2677 #define NO_FUNCTION_CSE
2678
2679 /* Define this macro if it is as good or better for a function to call
2680 itself with an explicit address than to call an address kept in a
2681 register. */
2682
2683 #define NO_RECURSIVE_FUNCTION_CSE
2684 \f
2685 /* Given a comparison code (EQ, NE, etc.) and the first operand of a COMPARE,
2686 return the mode to be used for the comparison.
2687
2688 For floating-point equality comparisons, CCFPEQmode should be used.
2689 VOIDmode should be used in all other cases.
2690
2691 For integer comparisons against zero, reduce to CCNOmode or CCZmode if
2692 possible, to allow for more combinations. */
2693
2694 #define SELECT_CC_MODE(OP, X, Y) ix86_cc_mode ((OP), (X), (Y))
2695
2696 /* Return nonzero if MODE implies a floating point inequality can be
2697 reversed. */
2698
2699 #define REVERSIBLE_CC_MODE(MODE) 1
2700
2701 /* A C expression whose value is reversed condition code of the CODE for
2702 comparison done in CC_MODE mode. */
2703 #define REVERSE_CONDITION(CODE, MODE) \
2704 ((MODE) != CCFPmode && (MODE) != CCFPUmode ? reverse_condition (CODE) \
2705 : reverse_condition_maybe_unordered (CODE))
2706
2707 \f
2708 /* Control the assembler format that we output, to the extent
2709 this does not vary between assemblers. */
2710
2711 /* How to refer to registers in assembler output.
2712 This sequence is indexed by compiler's hard-register-number (see above). */
2713
2714 /* In order to refer to the first 8 regs as 32 bit regs prefix an "e"
2715 For non floating point regs, the following are the HImode names.
2716
2717 For float regs, the stack top is sometimes referred to as "%st(0)"
2718 instead of just "%st". PRINT_REG handles this with the "y" code. */
2719
2720 #undef HI_REGISTER_NAMES
2721 #define HI_REGISTER_NAMES \
2722 {"ax","dx","cx","bx","si","di","bp","sp", \
2723 "st","st(1)","st(2)","st(3)","st(4)","st(5)","st(6)","st(7)","", \
2724 "flags","fpsr", "dirflag", "frame", \
2725 "xmm0","xmm1","xmm2","xmm3","xmm4","xmm5","xmm6","xmm7", \
2726 "mm0", "mm1", "mm2", "mm3", "mm4", "mm5", "mm6", "mm7" , \
2727 "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15", \
2728 "xmm8", "xmm9", "xmm10", "xmm11", "xmm12", "xmm13", "xmm14", "xmm15"}
2729
2730 #define REGISTER_NAMES HI_REGISTER_NAMES
2731
2732 /* Table of additional register names to use in user input. */
2733
2734 #define ADDITIONAL_REGISTER_NAMES \
2735 { { "eax", 0 }, { "edx", 1 }, { "ecx", 2 }, { "ebx", 3 }, \
2736 { "esi", 4 }, { "edi", 5 }, { "ebp", 6 }, { "esp", 7 }, \
2737 { "rax", 0 }, { "rdx", 1 }, { "rcx", 2 }, { "rbx", 3 }, \
2738 { "rsi", 4 }, { "rdi", 5 }, { "rbp", 6 }, { "rsp", 7 }, \
2739 { "al", 0 }, { "dl", 1 }, { "cl", 2 }, { "bl", 3 }, \
2740 { "ah", 0 }, { "dh", 1 }, { "ch", 2 }, { "bh", 3 }, \
2741 { "mm0", 8}, { "mm1", 9}, { "mm2", 10}, { "mm3", 11}, \
2742 { "mm4", 12}, { "mm5", 13}, { "mm6", 14}, { "mm7", 15} }
2743
2744 /* Note we are omitting these since currently I don't know how
2745 to get gcc to use these, since they want the same but different
2746 number as al, and ax.
2747 */
2748
2749 #define QI_REGISTER_NAMES \
2750 {"al", "dl", "cl", "bl", "sil", "dil", "bpl", "spl",}
2751
2752 /* These parallel the array above, and can be used to access bits 8:15
2753 of regs 0 through 3. */
2754
2755 #define QI_HIGH_REGISTER_NAMES \
2756 {"ah", "dh", "ch", "bh", }
2757
2758 /* How to renumber registers for dbx and gdb. */
2759
2760 #define DBX_REGISTER_NUMBER(N) \
2761 (TARGET_64BIT ? dbx64_register_map[(N)] : dbx_register_map[(N)])
2762
2763 extern int const dbx_register_map[FIRST_PSEUDO_REGISTER];
2764 extern int const dbx64_register_map[FIRST_PSEUDO_REGISTER];
2765 extern int const svr4_dbx_register_map[FIRST_PSEUDO_REGISTER];
2766
2767 /* Before the prologue, RA is at 0(%esp). */
2768 #define INCOMING_RETURN_ADDR_RTX \
2769 gen_rtx_MEM (VOIDmode, gen_rtx_REG (VOIDmode, STACK_POINTER_REGNUM))
2770
2771 /* After the prologue, RA is at -4(AP) in the current frame. */
2772 #define RETURN_ADDR_RTX(COUNT, FRAME) \
2773 ((COUNT) == 0 \
2774 ? gen_rtx_MEM (Pmode, plus_constant (arg_pointer_rtx, -UNITS_PER_WORD)) \
2775 : gen_rtx_MEM (Pmode, plus_constant (FRAME, UNITS_PER_WORD)))
2776
2777 /* PC is dbx register 8; let's use that column for RA. */
2778 #define DWARF_FRAME_RETURN_COLUMN (TARGET_64BIT ? 16 : 8)
2779
2780 /* Before the prologue, the top of the frame is at 4(%esp). */
2781 #define INCOMING_FRAME_SP_OFFSET UNITS_PER_WORD
2782
2783 /* Describe how we implement __builtin_eh_return. */
2784 #define EH_RETURN_DATA_REGNO(N) ((N) < 2 ? (N) : INVALID_REGNUM)
2785 #define EH_RETURN_STACKADJ_RTX gen_rtx_REG (Pmode, 2)
2786
2787
2788 /* Select a format to encode pointers in exception handling data. CODE
2789 is 0 for data, 1 for code labels, 2 for function pointers. GLOBAL is
2790 true if the symbol may be affected by dynamic relocations.
2791
2792 ??? All x86 object file formats are capable of representing this.
2793 After all, the relocation needed is the same as for the call insn.
2794 Whether or not a particular assembler allows us to enter such, I
2795 guess we'll have to see. */
2796 #define ASM_PREFERRED_EH_DATA_FORMAT(CODE, GLOBAL) \
2797 (flag_pic \
2798 ? ((GLOBAL) ? DW_EH_PE_indirect : 0) | DW_EH_PE_pcrel | DW_EH_PE_sdata4\
2799 : DW_EH_PE_absptr)
2800
2801 /* This is how to output an insn to push a register on the stack.
2802 It need not be very fast code. */
2803
2804 #define ASM_OUTPUT_REG_PUSH(FILE, REGNO) \
2805 do { \
2806 if (TARGET_64BIT) \
2807 asm_fprintf ((FILE), "\tpush{q}\t%%r%s\n", \
2808 reg_names[(REGNO)] + (REX_INT_REGNO_P (REGNO) != 0)); \
2809 else \
2810 asm_fprintf ((FILE), "\tpush{l}\t%%e%s\n", reg_names[(REGNO)]); \
2811 } while (0)
2812
2813 /* This is how to output an insn to pop a register from the stack.
2814 It need not be very fast code. */
2815
2816 #define ASM_OUTPUT_REG_POP(FILE, REGNO) \
2817 do { \
2818 if (TARGET_64BIT) \
2819 asm_fprintf ((FILE), "\tpop{q}\t%%r%s\n", \
2820 reg_names[(REGNO)] + (REX_INT_REGNO_P (REGNO) != 0)); \
2821 else \
2822 asm_fprintf ((FILE), "\tpop{l}\t%%e%s\n", reg_names[(REGNO)]); \
2823 } while (0)
2824
2825 /* This is how to output an element of a case-vector that is absolute. */
2826
2827 #define ASM_OUTPUT_ADDR_VEC_ELT(FILE, VALUE) \
2828 ix86_output_addr_vec_elt ((FILE), (VALUE))
2829
2830 /* This is how to output an element of a case-vector that is relative. */
2831
2832 #define ASM_OUTPUT_ADDR_DIFF_ELT(FILE, BODY, VALUE, REL) \
2833 ix86_output_addr_diff_elt ((FILE), (VALUE), (REL))
2834
2835 /* Under some conditions we need jump tables in the text section, because
2836 the assembler cannot handle label differences between sections. */
2837
2838 #define JUMP_TABLES_IN_TEXT_SECTION \
2839 (!TARGET_64BIT && flag_pic && !HAVE_AS_GOTOFF_IN_DATA)
2840
2841 /* A C statement that outputs an address constant appropriate to
2842 for DWARF debugging. */
2843
2844 #define ASM_OUTPUT_DWARF_ADDR_CONST(FILE, X) \
2845 i386_dwarf_output_addr_const ((FILE), (X))
2846
2847 /* Emit a dtp-relative reference to a TLS variable. */
2848
2849 #ifdef HAVE_AS_TLS
2850 #define ASM_OUTPUT_DWARF_DTPREL(FILE, SIZE, X) \
2851 i386_output_dwarf_dtprel (FILE, SIZE, X)
2852 #endif
2853
2854 /* Switch to init or fini section via SECTION_OP, emit a call to FUNC,
2855 and switch back. For x86 we do this only to save a few bytes that
2856 would otherwise be unused in the text section. */
2857 #define CRT_CALL_STATIC_FUNCTION(SECTION_OP, FUNC) \
2858 asm (SECTION_OP "\n\t" \
2859 "call " USER_LABEL_PREFIX #FUNC "\n" \
2860 TEXT_SECTION_ASM_OP);
2861 \f
2862 /* Print operand X (an rtx) in assembler syntax to file FILE.
2863 CODE is a letter or dot (`z' in `%z0') or 0 if no letter was specified.
2864 Effect of various CODE letters is described in i386.c near
2865 print_operand function. */
2866
2867 #define PRINT_OPERAND_PUNCT_VALID_P(CODE) \
2868 ((CODE) == '*' || (CODE) == '+' || (CODE) == '&')
2869
2870 /* Print the name of a register based on its machine mode and number.
2871 If CODE is 'w', pretend the mode is HImode.
2872 If CODE is 'b', pretend the mode is QImode.
2873 If CODE is 'k', pretend the mode is SImode.
2874 If CODE is 'q', pretend the mode is DImode.
2875 If CODE is 'h', pretend the reg is the `high' byte register.
2876 If CODE is 'y', print "st(0)" instead of "st", if the reg is stack op. */
2877
2878 #define PRINT_REG(X, CODE, FILE) \
2879 print_reg ((X), (CODE), (FILE))
2880
2881 #define PRINT_OPERAND(FILE, X, CODE) \
2882 print_operand ((FILE), (X), (CODE))
2883
2884 #define PRINT_OPERAND_ADDRESS(FILE, ADDR) \
2885 print_operand_address ((FILE), (ADDR))
2886
2887 #define OUTPUT_ADDR_CONST_EXTRA(FILE, X, FAIL) \
2888 do { \
2889 if (! output_addr_const_extra (FILE, (X))) \
2890 goto FAIL; \
2891 } while (0);
2892
2893 /* Print the name of a register for based on its machine mode and number.
2894 This macro is used to print debugging output.
2895 This macro is different from PRINT_REG in that it may be used in
2896 programs that are not linked with aux-output.o. */
2897
2898 #define DEBUG_PRINT_REG(X, CODE, FILE) \
2899 do { static const char * const hi_name[] = HI_REGISTER_NAMES; \
2900 static const char * const qi_name[] = QI_REGISTER_NAMES; \
2901 fprintf ((FILE), "%d ", REGNO (X)); \
2902 if (REGNO (X) == FLAGS_REG) \
2903 { fputs ("flags", (FILE)); break; } \
2904 if (REGNO (X) == DIRFLAG_REG) \
2905 { fputs ("dirflag", (FILE)); break; } \
2906 if (REGNO (X) == FPSR_REG) \
2907 { fputs ("fpsr", (FILE)); break; } \
2908 if (REGNO (X) == ARG_POINTER_REGNUM) \
2909 { fputs ("argp", (FILE)); break; } \
2910 if (REGNO (X) == FRAME_POINTER_REGNUM) \
2911 { fputs ("frame", (FILE)); break; } \
2912 if (STACK_TOP_P (X)) \
2913 { fputs ("st(0)", (FILE)); break; } \
2914 if (FP_REG_P (X)) \
2915 { fputs (hi_name[REGNO(X)], (FILE)); break; } \
2916 if (REX_INT_REG_P (X)) \
2917 { \
2918 switch (GET_MODE_SIZE (GET_MODE (X))) \
2919 { \
2920 default: \
2921 case 8: \
2922 fprintf ((FILE), "r%i", REGNO (X) \
2923 - FIRST_REX_INT_REG + 8); \
2924 break; \
2925 case 4: \
2926 fprintf ((FILE), "r%id", REGNO (X) \
2927 - FIRST_REX_INT_REG + 8); \
2928 break; \
2929 case 2: \
2930 fprintf ((FILE), "r%iw", REGNO (X) \
2931 - FIRST_REX_INT_REG + 8); \
2932 break; \
2933 case 1: \
2934 fprintf ((FILE), "r%ib", REGNO (X) \
2935 - FIRST_REX_INT_REG + 8); \
2936 break; \
2937 } \
2938 break; \
2939 } \
2940 switch (GET_MODE_SIZE (GET_MODE (X))) \
2941 { \
2942 case 8: \
2943 fputs ("r", (FILE)); \
2944 fputs (hi_name[REGNO (X)], (FILE)); \
2945 break; \
2946 default: \
2947 fputs ("e", (FILE)); \
2948 case 2: \
2949 fputs (hi_name[REGNO (X)], (FILE)); \
2950 break; \
2951 case 1: \
2952 fputs (qi_name[REGNO (X)], (FILE)); \
2953 break; \
2954 } \
2955 } while (0)
2956
2957 /* a letter which is not needed by the normal asm syntax, which
2958 we can use for operand syntax in the extended asm */
2959
2960 #define ASM_OPERAND_LETTER '#'
2961 #define RET return ""
2962 #define AT_SP(MODE) (gen_rtx_MEM ((MODE), stack_pointer_rtx))
2963 \f
2964 /* Define the codes that are matched by predicates in i386.c. */
2965
2966 #define PREDICATE_CODES \
2967 {"x86_64_immediate_operand", {CONST_INT, SUBREG, REG, \
2968 SYMBOL_REF, LABEL_REF, CONST}}, \
2969 {"x86_64_nonmemory_operand", {CONST_INT, SUBREG, REG, \
2970 SYMBOL_REF, LABEL_REF, CONST}}, \
2971 {"x86_64_movabs_operand", {CONST_INT, SUBREG, REG, \
2972 SYMBOL_REF, LABEL_REF, CONST}}, \
2973 {"x86_64_szext_nonmemory_operand", {CONST_INT, SUBREG, REG, \
2974 SYMBOL_REF, LABEL_REF, CONST}}, \
2975 {"x86_64_general_operand", {CONST_INT, SUBREG, REG, MEM, \
2976 SYMBOL_REF, LABEL_REF, CONST}}, \
2977 {"x86_64_szext_general_operand", {CONST_INT, SUBREG, REG, MEM, \
2978 SYMBOL_REF, LABEL_REF, CONST}}, \
2979 {"x86_64_zext_immediate_operand", {CONST_INT, CONST_DOUBLE, CONST, \
2980 SYMBOL_REF, LABEL_REF}}, \
2981 {"shiftdi_operand", {SUBREG, REG, MEM}}, \
2982 {"const_int_1_operand", {CONST_INT}}, \
2983 {"const_int_1_31_operand", {CONST_INT}}, \
2984 {"symbolic_operand", {SYMBOL_REF, LABEL_REF, CONST}}, \
2985 {"aligned_operand", {CONST_INT, CONST_DOUBLE, CONST, SYMBOL_REF, \
2986 LABEL_REF, SUBREG, REG, MEM}}, \
2987 {"pic_symbolic_operand", {CONST}}, \
2988 {"call_insn_operand", {REG, SUBREG, MEM, SYMBOL_REF}}, \
2989 {"sibcall_insn_operand", {REG, SUBREG, SYMBOL_REF}}, \
2990 {"constant_call_address_operand", {SYMBOL_REF, CONST}}, \
2991 {"const0_operand", {CONST_INT, CONST_DOUBLE}}, \
2992 {"const1_operand", {CONST_INT}}, \
2993 {"const248_operand", {CONST_INT}}, \
2994 {"incdec_operand", {CONST_INT}}, \
2995 {"mmx_reg_operand", {REG}}, \
2996 {"reg_no_sp_operand", {SUBREG, REG}}, \
2997 {"general_no_elim_operand", {CONST_INT, CONST_DOUBLE, CONST, \
2998 SYMBOL_REF, LABEL_REF, SUBREG, REG, MEM}}, \
2999 {"nonmemory_no_elim_operand", {CONST_INT, REG, SUBREG}}, \
3000 {"index_register_operand", {SUBREG, REG}}, \
3001 {"flags_reg_operand", {REG}}, \
3002 {"q_regs_operand", {SUBREG, REG}}, \
3003 {"non_q_regs_operand", {SUBREG, REG}}, \
3004 {"fcmov_comparison_operator", {EQ, NE, LTU, GTU, LEU, GEU, UNORDERED, \
3005 ORDERED, LT, UNLT, GT, UNGT, LE, UNLE, \
3006 GE, UNGE, LTGT, UNEQ}}, \
3007 {"sse_comparison_operator", {EQ, LT, LE, UNORDERED, NE, UNGE, UNGT, \
3008 ORDERED, UNEQ, UNLT, UNLE, LTGT, GE, GT \
3009 }}, \
3010 {"ix86_comparison_operator", {EQ, NE, LE, LT, GE, GT, LEU, LTU, GEU, \
3011 GTU, UNORDERED, ORDERED, UNLE, UNLT, \
3012 UNGE, UNGT, LTGT, UNEQ }}, \
3013 {"ix86_carry_flag_operator", {LTU, LT, UNLT, GT, UNGT, LE, UNLE, \
3014 GE, UNGE, LTGT, UNEQ}}, \
3015 {"cmp_fp_expander_operand", {CONST_DOUBLE, SUBREG, REG, MEM}}, \
3016 {"ext_register_operand", {SUBREG, REG}}, \
3017 {"binary_fp_operator", {PLUS, MINUS, MULT, DIV}}, \
3018 {"mult_operator", {MULT}}, \
3019 {"div_operator", {DIV}}, \
3020 {"arith_or_logical_operator", {PLUS, MULT, AND, IOR, XOR, SMIN, SMAX, \
3021 UMIN, UMAX, COMPARE, MINUS, DIV, MOD, \
3022 UDIV, UMOD, ASHIFT, ROTATE, ASHIFTRT, \
3023 LSHIFTRT, ROTATERT}}, \
3024 {"promotable_binary_operator", {PLUS, MULT, AND, IOR, XOR, ASHIFT}}, \
3025 {"memory_displacement_operand", {MEM}}, \
3026 {"cmpsi_operand", {CONST_INT, CONST_DOUBLE, CONST, SYMBOL_REF, \
3027 LABEL_REF, SUBREG, REG, MEM, AND}}, \
3028 {"long_memory_operand", {MEM}}, \
3029 {"tls_symbolic_operand", {SYMBOL_REF}}, \
3030 {"global_dynamic_symbolic_operand", {SYMBOL_REF}}, \
3031 {"local_dynamic_symbolic_operand", {SYMBOL_REF}}, \
3032 {"initial_exec_symbolic_operand", {SYMBOL_REF}}, \
3033 {"local_exec_symbolic_operand", {SYMBOL_REF}}, \
3034 {"any_fp_register_operand", {REG}}, \
3035 {"register_and_not_any_fp_reg_operand", {REG}}, \
3036 {"fp_register_operand", {REG}}, \
3037 {"register_and_not_fp_reg_operand", {REG}}, \
3038 {"zero_extended_scalar_load_operand", {MEM}}, \
3039 {"vector_move_operand", {CONST_VECTOR, SUBREG, REG, MEM}}, \
3040 {"no_seg_address_operand", {CONST_INT, CONST_DOUBLE, CONST, SYMBOL_REF, \
3041 LABEL_REF, SUBREG, REG, MEM, PLUS, MULT}},
3042
3043 /* A list of predicates that do special things with modes, and so
3044 should not elicit warnings for VOIDmode match_operand. */
3045
3046 #define SPECIAL_MODE_PREDICATES \
3047 "ext_register_operand",
3048 \f
3049 /* Which processor to schedule for. The cpu attribute defines a list that
3050 mirrors this list, so changes to i386.md must be made at the same time. */
3051
3052 enum processor_type
3053 {
3054 PROCESSOR_I386, /* 80386 */
3055 PROCESSOR_I486, /* 80486DX, 80486SX, 80486DX[24] */
3056 PROCESSOR_PENTIUM,
3057 PROCESSOR_PENTIUMPRO,
3058 PROCESSOR_K6,
3059 PROCESSOR_ATHLON,
3060 PROCESSOR_PENTIUM4,
3061 PROCESSOR_K8,
3062 PROCESSOR_max
3063 };
3064
3065 extern enum processor_type ix86_tune;
3066 extern const char *ix86_tune_string;
3067
3068 extern enum processor_type ix86_arch;
3069 extern const char *ix86_arch_string;
3070
3071 enum fpmath_unit
3072 {
3073 FPMATH_387 = 1,
3074 FPMATH_SSE = 2
3075 };
3076
3077 extern enum fpmath_unit ix86_fpmath;
3078 extern const char *ix86_fpmath_string;
3079
3080 enum tls_dialect
3081 {
3082 TLS_DIALECT_GNU,
3083 TLS_DIALECT_SUN
3084 };
3085
3086 extern enum tls_dialect ix86_tls_dialect;
3087 extern const char *ix86_tls_dialect_string;
3088
3089 enum cmodel {
3090 CM_32, /* The traditional 32-bit ABI. */
3091 CM_SMALL, /* Assumes all code and data fits in the low 31 bits. */
3092 CM_KERNEL, /* Assumes all code and data fits in the high 31 bits. */
3093 CM_MEDIUM, /* Assumes code fits in the low 31 bits; data unlimited. */
3094 CM_LARGE, /* No assumptions. */
3095 CM_SMALL_PIC /* Assumes code+data+got/plt fits in a 31 bit region. */
3096 };
3097
3098 extern enum cmodel ix86_cmodel;
3099 extern const char *ix86_cmodel_string;
3100
3101 /* Size of the RED_ZONE area. */
3102 #define RED_ZONE_SIZE 128
3103 /* Reserved area of the red zone for temporaries. */
3104 #define RED_ZONE_RESERVE 8
3105
3106 enum asm_dialect {
3107 ASM_ATT,
3108 ASM_INTEL
3109 };
3110
3111 extern const char *ix86_asm_string;
3112 extern enum asm_dialect ix86_asm_dialect;
3113
3114 extern int ix86_regparm;
3115 extern const char *ix86_regparm_string;
3116
3117 extern int ix86_preferred_stack_boundary;
3118 extern const char *ix86_preferred_stack_boundary_string;
3119
3120 extern int ix86_branch_cost;
3121 extern const char *ix86_branch_cost_string;
3122
3123 extern const char *ix86_debug_arg_string;
3124 extern const char *ix86_debug_addr_string;
3125
3126 /* Obsoleted by -f options. Remove before 3.2 ships. */
3127 extern const char *ix86_align_loops_string;
3128 extern const char *ix86_align_jumps_string;
3129 extern const char *ix86_align_funcs_string;
3130
3131 /* Smallest class containing REGNO. */
3132 extern enum reg_class const regclass_map[FIRST_PSEUDO_REGISTER];
3133
3134 extern rtx ix86_compare_op0; /* operand 0 for comparisons */
3135 extern rtx ix86_compare_op1; /* operand 1 for comparisons */
3136 \f
3137 /* To properly truncate FP values into integers, we need to set i387 control
3138 word. We can't emit proper mode switching code before reload, as spills
3139 generated by reload may truncate values incorrectly, but we still can avoid
3140 redundant computation of new control word by the mode switching pass.
3141 The fldcw instructions are still emitted redundantly, but this is probably
3142 not going to be noticeable problem, as most CPUs do have fast path for
3143 the sequence.
3144
3145 The machinery is to emit simple truncation instructions and split them
3146 before reload to instructions having USEs of two memory locations that
3147 are filled by this code to old and new control word.
3148
3149 Post-reload pass may be later used to eliminate the redundant fildcw if
3150 needed. */
3151
3152 enum fp_cw_mode {FP_CW_STORED, FP_CW_UNINITIALIZED, FP_CW_ANY};
3153
3154 /* Define this macro if the port needs extra instructions inserted
3155 for mode switching in an optimizing compilation. */
3156
3157 #define OPTIMIZE_MODE_SWITCHING(ENTITY) ix86_optimize_mode_switching
3158
3159 /* If you define `OPTIMIZE_MODE_SWITCHING', you have to define this as
3160 initializer for an array of integers. Each initializer element N
3161 refers to an entity that needs mode switching, and specifies the
3162 number of different modes that might need to be set for this
3163 entity. The position of the initializer in the initializer -
3164 starting counting at zero - determines the integer that is used to
3165 refer to the mode-switched entity in question. */
3166
3167 #define NUM_MODES_FOR_MODE_SWITCHING { FP_CW_ANY }
3168
3169 /* ENTITY is an integer specifying a mode-switched entity. If
3170 `OPTIMIZE_MODE_SWITCHING' is defined, you must define this macro to
3171 return an integer value not larger than the corresponding element
3172 in `NUM_MODES_FOR_MODE_SWITCHING', to denote the mode that ENTITY
3173 must be switched into prior to the execution of INSN. */
3174
3175 #define MODE_NEEDED(ENTITY, I) \
3176 (GET_CODE (I) == CALL_INSN \
3177 || (GET_CODE (I) == INSN && (asm_noperands (PATTERN (I)) >= 0 \
3178 || GET_CODE (PATTERN (I)) == ASM_INPUT))\
3179 ? FP_CW_UNINITIALIZED \
3180 : recog_memoized (I) < 0 || get_attr_type (I) != TYPE_FISTP \
3181 ? FP_CW_ANY \
3182 : FP_CW_STORED)
3183
3184 /* This macro specifies the order in which modes for ENTITY are
3185 processed. 0 is the highest priority. */
3186
3187 #define MODE_PRIORITY_TO_MODE(ENTITY, N) (N)
3188
3189 /* Generate one or more insns to set ENTITY to MODE. HARD_REG_LIVE
3190 is the set of hard registers live at the point where the insn(s)
3191 are to be inserted. */
3192
3193 #define EMIT_MODE_SET(ENTITY, MODE, HARD_REGS_LIVE) \
3194 ((MODE) == FP_CW_STORED \
3195 ? emit_i387_cw_initialization (assign_386_stack_local (HImode, 1), \
3196 assign_386_stack_local (HImode, 2)), 0\
3197 : 0)
3198 \f
3199 /* Avoid renaming of stack registers, as doing so in combination with
3200 scheduling just increases amount of live registers at time and in
3201 the turn amount of fxch instructions needed.
3202
3203 ??? Maybe Pentium chips benefits from renaming, someone can try... */
3204
3205 #define HARD_REGNO_RENAME_OK(SRC, TARGET) \
3206 ((SRC) < FIRST_STACK_REG || (SRC) > LAST_STACK_REG)
3207
3208 \f
3209 #define DLL_IMPORT_EXPORT_PREFIX '#'
3210
3211 #define FASTCALL_PREFIX '@'
3212 \f
3213 struct machine_function GTY(())
3214 {
3215 struct stack_local_entry *stack_locals;
3216 const char *some_ld_name;
3217 int save_varrargs_registers;
3218 int accesses_prev_frame;
3219 int optimize_mode_switching;
3220 /* Set by ix86_compute_frame_layout and used by prologue/epilogue expander to
3221 determine the style used. */
3222 int use_fast_prologue_epilogue;
3223 /* Number of saved registers USE_FAST_PROLOGUE_EPILOGUE has been computed
3224 for. */
3225 int use_fast_prologue_epilogue_nregs;
3226 };
3227
3228 #define ix86_stack_locals (cfun->machine->stack_locals)
3229 #define ix86_save_varrargs_registers (cfun->machine->save_varrargs_registers)
3230 #define ix86_optimize_mode_switching (cfun->machine->optimize_mode_switching)
3231
3232 /*
3233 Local variables:
3234 version-control: t
3235 End:
3236 */