mips-opts.h: New.
[gcc.git] / gcc / config / mips / mips.h
1 /* Definitions of target machine for GNU compiler. MIPS version.
2 Copyright (C) 1989, 1990, 1991, 1992, 1993, 1994, 1995, 1996, 1997, 1998
3 1999, 2000, 2001, 2002, 2003, 2004, 2005, 2007, 2008, 2009, 2010, 2011
4 Free Software Foundation, Inc.
5 Contributed by A. Lichnewsky (lich@inria.inria.fr).
6 Changed by Michael Meissner (meissner@osf.org).
7 64-bit r4000 support by Ian Lance Taylor (ian@cygnus.com) and
8 Brendan Eich (brendan@microunity.com).
9
10 This file is part of GCC.
11
12 GCC is free software; you can redistribute it and/or modify
13 it under the terms of the GNU General Public License as published by
14 the Free Software Foundation; either version 3, or (at your option)
15 any later version.
16
17 GCC is distributed in the hope that it will be useful,
18 but WITHOUT ANY WARRANTY; without even the implied warranty of
19 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 GNU General Public License for more details.
21
22 You should have received a copy of the GNU General Public License
23 along with GCC; see the file COPYING3. If not see
24 <http://www.gnu.org/licenses/>. */
25
26
27 #include "config/vxworks-dummy.h"
28
29 #ifdef GENERATOR_FILE
30 /* This is used in some insn conditions, so needs to be declared, but
31 does not need to be defined. */
32 extern int target_flags_explicit;
33 #endif
34
35 /* MIPS external variables defined in mips.c. */
36
37 /* Which ABI to use. ABI_32 (original 32, or o32), ABI_N32 (n32),
38 ABI_64 (n64) are all defined by SGI. ABI_O64 is o32 extended
39 to work on a 64-bit machine. */
40
41 #define ABI_32 0
42 #define ABI_N32 1
43 #define ABI_64 2
44 #define ABI_EABI 3
45 #define ABI_O64 4
46
47 /* Masks that affect tuning.
48
49 PTF_AVOID_BRANCHLIKELY
50 Set if it is usually not profitable to use branch-likely instructions
51 for this target, typically because the branches are always predicted
52 taken and so incur a large overhead when not taken. */
53 #define PTF_AVOID_BRANCHLIKELY 0x1
54
55 /* Information about one recognized processor. Defined here for the
56 benefit of TARGET_CPU_CPP_BUILTINS. */
57 struct mips_cpu_info {
58 /* The 'canonical' name of the processor as far as GCC is concerned.
59 It's typically a manufacturer's prefix followed by a numerical
60 designation. It should be lowercase. */
61 const char *name;
62
63 /* The internal processor number that most closely matches this
64 entry. Several processors can have the same value, if there's no
65 difference between them from GCC's point of view. */
66 enum processor cpu;
67
68 /* The ISA level that the processor implements. */
69 int isa;
70
71 /* A mask of PTF_* values. */
72 unsigned int tune_flags;
73 };
74
75 #include "config/mips/mips-opts.h"
76
77 /* Macros to silence warnings about numbers being signed in traditional
78 C and unsigned in ISO C when compiled on 32-bit hosts. */
79
80 #define BITMASK_HIGH (((unsigned long)1) << 31) /* 0x80000000 */
81 #define BITMASK_UPPER16 ((unsigned long)0xffff << 16) /* 0xffff0000 */
82 #define BITMASK_LOWER16 ((unsigned long)0xffff) /* 0x0000ffff */
83
84 \f
85 /* Run-time compilation parameters selecting different hardware subsets. */
86
87 /* True if we are generating position-independent VxWorks RTP code. */
88 #define TARGET_RTP_PIC (TARGET_VXWORKS_RTP && flag_pic)
89
90 /* True if the output file is marked as ".abicalls; .option pic0"
91 (-call_nonpic). */
92 #define TARGET_ABICALLS_PIC0 \
93 (TARGET_ABSOLUTE_ABICALLS && TARGET_PLT)
94
95 /* True if the output file is marked as ".abicalls; .option pic2" (-KPIC). */
96 #define TARGET_ABICALLS_PIC2 \
97 (TARGET_ABICALLS && !TARGET_ABICALLS_PIC0)
98
99 /* True if the call patterns should be split into a jalr followed by
100 an instruction to restore $gp. It is only safe to split the load
101 from the call when every use of $gp is explicit.
102
103 See mips_must_initialize_gp_p for details about how we manage the
104 global pointer. */
105
106 #define TARGET_SPLIT_CALLS \
107 (TARGET_EXPLICIT_RELOCS && TARGET_CALL_CLOBBERED_GP && epilogue_completed)
108
109 /* True if we're generating a form of -mabicalls in which we can use
110 operators like %hi and %lo to refer to locally-binding symbols.
111 We can only do this for -mno-shared, and only then if we can use
112 relocation operations instead of assembly macros. It isn't really
113 worth using absolute sequences for 64-bit symbols because GOT
114 accesses are so much shorter. */
115
116 #define TARGET_ABSOLUTE_ABICALLS \
117 (TARGET_ABICALLS \
118 && !TARGET_SHARED \
119 && TARGET_EXPLICIT_RELOCS \
120 && !ABI_HAS_64BIT_SYMBOLS)
121
122 /* True if we can optimize sibling calls. For simplicity, we only
123 handle cases in which call_insn_operand will reject invalid
124 sibcall addresses. There are two cases in which this isn't true:
125
126 - TARGET_MIPS16. call_insn_operand accepts constant addresses
127 but there is no direct jump instruction. It isn't worth
128 using sibling calls in this case anyway; they would usually
129 be longer than normal calls.
130
131 - TARGET_USE_GOT && !TARGET_EXPLICIT_RELOCS. call_insn_operand
132 accepts global constants, but all sibcalls must be indirect. */
133 #define TARGET_SIBCALLS \
134 (!TARGET_MIPS16 && (!TARGET_USE_GOT || TARGET_EXPLICIT_RELOCS))
135
136 /* True if we need to use a global offset table to access some symbols. */
137 #define TARGET_USE_GOT (TARGET_ABICALLS || TARGET_RTP_PIC)
138
139 /* True if TARGET_USE_GOT and if $gp is a call-clobbered register. */
140 #define TARGET_CALL_CLOBBERED_GP (TARGET_ABICALLS && TARGET_OLDABI)
141
142 /* True if TARGET_USE_GOT and if $gp is a call-saved register. */
143 #define TARGET_CALL_SAVED_GP (TARGET_USE_GOT && !TARGET_CALL_CLOBBERED_GP)
144
145 /* True if we should use .cprestore to store to the cprestore slot.
146
147 We continue to use .cprestore for explicit-reloc code so that JALs
148 inside inline asms will work correctly. */
149 #define TARGET_CPRESTORE_DIRECTIVE \
150 (TARGET_ABICALLS_PIC2 && !TARGET_MIPS16)
151
152 /* True if we can use the J and JAL instructions. */
153 #define TARGET_ABSOLUTE_JUMPS \
154 (!flag_pic || TARGET_ABSOLUTE_ABICALLS)
155
156 /* True if indirect calls must use register class PIC_FN_ADDR_REG.
157 This is true for both the PIC and non-PIC VxWorks RTP modes. */
158 #define TARGET_USE_PIC_FN_ADDR_REG (TARGET_ABICALLS || TARGET_VXWORKS_RTP)
159
160 /* True if .gpword or .gpdword should be used for switch tables.
161
162 Although GAS does understand .gpdword, the SGI linker mishandles
163 the relocations GAS generates (R_MIPS_GPREL32 followed by R_MIPS_64).
164 We therefore disable GP-relative switch tables for n64 on IRIX targets. */
165 #define TARGET_GPWORD \
166 (TARGET_ABICALLS \
167 && !TARGET_ABSOLUTE_ABICALLS \
168 && !(mips_abi == ABI_64 && TARGET_IRIX6))
169
170 /* True if the output must have a writable .eh_frame.
171 See ASM_PREFERRED_EH_DATA_FORMAT for details. */
172 #ifdef HAVE_LD_PERSONALITY_RELAXATION
173 #define TARGET_WRITABLE_EH_FRAME 0
174 #else
175 #define TARGET_WRITABLE_EH_FRAME (flag_pic && TARGET_SHARED)
176 #endif
177
178 /* Test the assembler to set ISA_HAS_DSP_MULT to DSP Rev 1 or 2. */
179 #ifdef HAVE_AS_DSPR1_MULT
180 #define ISA_HAS_DSP_MULT ISA_HAS_DSP
181 #else
182 #define ISA_HAS_DSP_MULT ISA_HAS_DSPR2
183 #endif
184
185 /* Generate mips16 code */
186 #define TARGET_MIPS16 ((target_flags & MASK_MIPS16) != 0)
187 /* Generate mips16e code. Default 16bit ASE for mips32* and mips64* */
188 #define GENERATE_MIPS16E (TARGET_MIPS16 && mips_isa >= 32)
189 /* Generate mips16e register save/restore sequences. */
190 #define GENERATE_MIPS16E_SAVE_RESTORE (GENERATE_MIPS16E && mips_abi == ABI_32)
191
192 /* True if we're generating a form of MIPS16 code in which general
193 text loads are allowed. */
194 #define TARGET_MIPS16_TEXT_LOADS \
195 (TARGET_MIPS16 && mips_code_readable == CODE_READABLE_YES)
196
197 /* True if we're generating a form of MIPS16 code in which PC-relative
198 loads are allowed. */
199 #define TARGET_MIPS16_PCREL_LOADS \
200 (TARGET_MIPS16 && mips_code_readable >= CODE_READABLE_PCREL)
201
202 /* Generic ISA defines. */
203 #define ISA_MIPS1 (mips_isa == 1)
204 #define ISA_MIPS2 (mips_isa == 2)
205 #define ISA_MIPS3 (mips_isa == 3)
206 #define ISA_MIPS4 (mips_isa == 4)
207 #define ISA_MIPS32 (mips_isa == 32)
208 #define ISA_MIPS32R2 (mips_isa == 33)
209 #define ISA_MIPS64 (mips_isa == 64)
210 #define ISA_MIPS64R2 (mips_isa == 65)
211
212 /* Architecture target defines. */
213 #define TARGET_LOONGSON_2E (mips_arch == PROCESSOR_LOONGSON_2E)
214 #define TARGET_LOONGSON_2F (mips_arch == PROCESSOR_LOONGSON_2F)
215 #define TARGET_LOONGSON_2EF (TARGET_LOONGSON_2E || TARGET_LOONGSON_2F)
216 #define TARGET_LOONGSON_3A (mips_arch == PROCESSOR_LOONGSON_3A)
217 #define TARGET_MIPS3900 (mips_arch == PROCESSOR_R3900)
218 #define TARGET_MIPS4000 (mips_arch == PROCESSOR_R4000)
219 #define TARGET_MIPS4120 (mips_arch == PROCESSOR_R4120)
220 #define TARGET_MIPS4130 (mips_arch == PROCESSOR_R4130)
221 #define TARGET_MIPS5400 (mips_arch == PROCESSOR_R5400)
222 #define TARGET_MIPS5500 (mips_arch == PROCESSOR_R5500)
223 #define TARGET_MIPS7000 (mips_arch == PROCESSOR_R7000)
224 #define TARGET_MIPS9000 (mips_arch == PROCESSOR_R9000)
225 #define TARGET_OCTEON (mips_arch == PROCESSOR_OCTEON)
226 #define TARGET_SB1 (mips_arch == PROCESSOR_SB1 \
227 || mips_arch == PROCESSOR_SB1A)
228 #define TARGET_SR71K (mips_arch == PROCESSOR_SR71000)
229
230 /* Scheduling target defines. */
231 #define TUNE_20KC (mips_tune == PROCESSOR_20KC)
232 #define TUNE_24K (mips_tune == PROCESSOR_24KC \
233 || mips_tune == PROCESSOR_24KF2_1 \
234 || mips_tune == PROCESSOR_24KF1_1)
235 #define TUNE_74K (mips_tune == PROCESSOR_74KC \
236 || mips_tune == PROCESSOR_74KF2_1 \
237 || mips_tune == PROCESSOR_74KF1_1 \
238 || mips_tune == PROCESSOR_74KF3_2)
239 #define TUNE_LOONGSON_2EF (mips_tune == PROCESSOR_LOONGSON_2E \
240 || mips_tune == PROCESSOR_LOONGSON_2F)
241 #define TUNE_LOONGSON_3A (mips_tune == PROCESSOR_LOONGSON_3A)
242 #define TUNE_MIPS3000 (mips_tune == PROCESSOR_R3000)
243 #define TUNE_MIPS3900 (mips_tune == PROCESSOR_R3900)
244 #define TUNE_MIPS4000 (mips_tune == PROCESSOR_R4000)
245 #define TUNE_MIPS4120 (mips_tune == PROCESSOR_R4120)
246 #define TUNE_MIPS4130 (mips_tune == PROCESSOR_R4130)
247 #define TUNE_MIPS5000 (mips_tune == PROCESSOR_R5000)
248 #define TUNE_MIPS5400 (mips_tune == PROCESSOR_R5400)
249 #define TUNE_MIPS5500 (mips_tune == PROCESSOR_R5500)
250 #define TUNE_MIPS6000 (mips_tune == PROCESSOR_R6000)
251 #define TUNE_MIPS7000 (mips_tune == PROCESSOR_R7000)
252 #define TUNE_MIPS9000 (mips_tune == PROCESSOR_R9000)
253 #define TUNE_OCTEON (mips_tune == PROCESSOR_OCTEON)
254 #define TUNE_SB1 (mips_tune == PROCESSOR_SB1 \
255 || mips_tune == PROCESSOR_SB1A)
256
257 /* Whether vector modes and intrinsics for ST Microelectronics
258 Loongson-2E/2F processors should be enabled. In o32 pairs of
259 floating-point registers provide 64-bit values. */
260 #define TARGET_LOONGSON_VECTORS (TARGET_HARD_FLOAT_ABI \
261 && (TARGET_LOONGSON_2EF \
262 || TARGET_LOONGSON_3A))
263
264 /* True if the pre-reload scheduler should try to create chains of
265 multiply-add or multiply-subtract instructions. For example,
266 suppose we have:
267
268 t1 = a * b
269 t2 = t1 + c * d
270 t3 = e * f
271 t4 = t3 - g * h
272
273 t1 will have a higher priority than t2 and t3 will have a higher
274 priority than t4. However, before reload, there is no dependence
275 between t1 and t3, and they can often have similar priorities.
276 The scheduler will then tend to prefer:
277
278 t1 = a * b
279 t3 = e * f
280 t2 = t1 + c * d
281 t4 = t3 - g * h
282
283 which stops us from making full use of macc/madd-style instructions.
284 This sort of situation occurs frequently in Fourier transforms and
285 in unrolled loops.
286
287 To counter this, the TUNE_MACC_CHAINS code will reorder the ready
288 queue so that chained multiply-add and multiply-subtract instructions
289 appear ahead of any other instruction that is likely to clobber lo.
290 In the example above, if t2 and t3 become ready at the same time,
291 the code ensures that t2 is scheduled first.
292
293 Multiply-accumulate instructions are a bigger win for some targets
294 than others, so this macro is defined on an opt-in basis. */
295 #define TUNE_MACC_CHAINS (TUNE_MIPS5500 \
296 || TUNE_MIPS4120 \
297 || TUNE_MIPS4130 \
298 || TUNE_24K)
299
300 #define TARGET_OLDABI (mips_abi == ABI_32 || mips_abi == ABI_O64)
301 #define TARGET_NEWABI (mips_abi == ABI_N32 || mips_abi == ABI_64)
302
303 /* TARGET_HARD_FLOAT and TARGET_SOFT_FLOAT reflect whether the FPU is
304 directly accessible, while the command-line options select
305 TARGET_HARD_FLOAT_ABI and TARGET_SOFT_FLOAT_ABI to reflect the ABI
306 in use. */
307 #define TARGET_HARD_FLOAT (TARGET_HARD_FLOAT_ABI && !TARGET_MIPS16)
308 #define TARGET_SOFT_FLOAT (TARGET_SOFT_FLOAT_ABI || TARGET_MIPS16)
309
310 /* False if SC acts as a memory barrier with respect to itself,
311 otherwise a SYNC will be emitted after SC for atomic operations
312 that require ordering between the SC and following loads and
313 stores. It does not tell anything about ordering of loads and
314 stores prior to and following the SC, only about the SC itself and
315 those loads and stores follow it. */
316 #define TARGET_SYNC_AFTER_SC (!TARGET_OCTEON)
317
318 /* IRIX specific stuff. */
319 #define TARGET_IRIX6 0
320
321 /* Define preprocessor macros for the -march and -mtune options.
322 PREFIX is either _MIPS_ARCH or _MIPS_TUNE, INFO is the selected
323 processor. If INFO's canonical name is "foo", define PREFIX to
324 be "foo", and define an additional macro PREFIX_FOO. */
325 #define MIPS_CPP_SET_PROCESSOR(PREFIX, INFO) \
326 do \
327 { \
328 char *macro, *p; \
329 \
330 macro = concat ((PREFIX), "_", (INFO)->name, NULL); \
331 for (p = macro; *p != 0; p++) \
332 *p = TOUPPER (*p); \
333 \
334 builtin_define (macro); \
335 builtin_define_with_value ((PREFIX), (INFO)->name, 1); \
336 free (macro); \
337 } \
338 while (0)
339
340 /* Target CPU builtins. */
341 #define TARGET_CPU_CPP_BUILTINS() \
342 do \
343 { \
344 /* Everyone but IRIX defines this to mips. */ \
345 if (!TARGET_IRIX6) \
346 builtin_assert ("machine=mips"); \
347 \
348 builtin_assert ("cpu=mips"); \
349 builtin_define ("__mips__"); \
350 builtin_define ("_mips"); \
351 \
352 /* We do this here because __mips is defined below and so we \
353 can't use builtin_define_std. We don't ever want to define \
354 "mips" for VxWorks because some of the VxWorks headers \
355 construct include filenames from a root directory macro, \
356 an architecture macro and a filename, where the architecture \
357 macro expands to 'mips'. If we define 'mips' to 1, the \
358 architecture macro expands to 1 as well. */ \
359 if (!flag_iso && !TARGET_VXWORKS) \
360 builtin_define ("mips"); \
361 \
362 if (TARGET_64BIT) \
363 builtin_define ("__mips64"); \
364 \
365 if (!TARGET_IRIX6) \
366 { \
367 /* Treat _R3000 and _R4000 like register-size \
368 defines, which is how they've historically \
369 been used. */ \
370 if (TARGET_64BIT) \
371 { \
372 builtin_define_std ("R4000"); \
373 builtin_define ("_R4000"); \
374 } \
375 else \
376 { \
377 builtin_define_std ("R3000"); \
378 builtin_define ("_R3000"); \
379 } \
380 } \
381 if (TARGET_FLOAT64) \
382 builtin_define ("__mips_fpr=64"); \
383 else \
384 builtin_define ("__mips_fpr=32"); \
385 \
386 if (mips_base_mips16) \
387 builtin_define ("__mips16"); \
388 \
389 if (TARGET_MIPS3D) \
390 builtin_define ("__mips3d"); \
391 \
392 if (TARGET_SMARTMIPS) \
393 builtin_define ("__mips_smartmips"); \
394 \
395 if (TARGET_DSP) \
396 { \
397 builtin_define ("__mips_dsp"); \
398 if (TARGET_DSPR2) \
399 { \
400 builtin_define ("__mips_dspr2"); \
401 builtin_define ("__mips_dsp_rev=2"); \
402 } \
403 else \
404 builtin_define ("__mips_dsp_rev=1"); \
405 } \
406 \
407 MIPS_CPP_SET_PROCESSOR ("_MIPS_ARCH", mips_arch_info); \
408 MIPS_CPP_SET_PROCESSOR ("_MIPS_TUNE", mips_tune_info); \
409 \
410 if (ISA_MIPS1) \
411 { \
412 builtin_define ("__mips=1"); \
413 builtin_define ("_MIPS_ISA=_MIPS_ISA_MIPS1"); \
414 } \
415 else if (ISA_MIPS2) \
416 { \
417 builtin_define ("__mips=2"); \
418 builtin_define ("_MIPS_ISA=_MIPS_ISA_MIPS2"); \
419 } \
420 else if (ISA_MIPS3) \
421 { \
422 builtin_define ("__mips=3"); \
423 builtin_define ("_MIPS_ISA=_MIPS_ISA_MIPS3"); \
424 } \
425 else if (ISA_MIPS4) \
426 { \
427 builtin_define ("__mips=4"); \
428 builtin_define ("_MIPS_ISA=_MIPS_ISA_MIPS4"); \
429 } \
430 else if (ISA_MIPS32) \
431 { \
432 builtin_define ("__mips=32"); \
433 builtin_define ("__mips_isa_rev=1"); \
434 builtin_define ("_MIPS_ISA=_MIPS_ISA_MIPS32"); \
435 } \
436 else if (ISA_MIPS32R2) \
437 { \
438 builtin_define ("__mips=32"); \
439 builtin_define ("__mips_isa_rev=2"); \
440 builtin_define ("_MIPS_ISA=_MIPS_ISA_MIPS32"); \
441 } \
442 else if (ISA_MIPS64) \
443 { \
444 builtin_define ("__mips=64"); \
445 builtin_define ("__mips_isa_rev=1"); \
446 builtin_define ("_MIPS_ISA=_MIPS_ISA_MIPS64"); \
447 } \
448 else if (ISA_MIPS64R2) \
449 { \
450 builtin_define ("__mips=64"); \
451 builtin_define ("__mips_isa_rev=2"); \
452 builtin_define ("_MIPS_ISA=_MIPS_ISA_MIPS64"); \
453 } \
454 \
455 switch (mips_abi) \
456 { \
457 case ABI_32: \
458 builtin_define ("_ABIO32=1"); \
459 builtin_define ("_MIPS_SIM=_ABIO32"); \
460 break; \
461 \
462 case ABI_N32: \
463 builtin_define ("_ABIN32=2"); \
464 builtin_define ("_MIPS_SIM=_ABIN32"); \
465 break; \
466 \
467 case ABI_64: \
468 builtin_define ("_ABI64=3"); \
469 builtin_define ("_MIPS_SIM=_ABI64"); \
470 break; \
471 \
472 case ABI_O64: \
473 builtin_define ("_ABIO64=4"); \
474 builtin_define ("_MIPS_SIM=_ABIO64"); \
475 break; \
476 } \
477 \
478 builtin_define_with_int_value ("_MIPS_SZINT", INT_TYPE_SIZE); \
479 builtin_define_with_int_value ("_MIPS_SZLONG", LONG_TYPE_SIZE); \
480 builtin_define_with_int_value ("_MIPS_SZPTR", POINTER_SIZE); \
481 builtin_define_with_int_value ("_MIPS_FPSET", \
482 32 / MAX_FPRS_PER_FMT); \
483 \
484 /* These defines reflect the ABI in use, not whether the \
485 FPU is directly accessible. */ \
486 if (TARGET_NO_FLOAT) \
487 builtin_define ("__mips_no_float"); \
488 else if (TARGET_HARD_FLOAT_ABI) \
489 builtin_define ("__mips_hard_float"); \
490 else \
491 builtin_define ("__mips_soft_float"); \
492 \
493 if (TARGET_SINGLE_FLOAT) \
494 builtin_define ("__mips_single_float"); \
495 \
496 if (TARGET_PAIRED_SINGLE_FLOAT) \
497 builtin_define ("__mips_paired_single_float"); \
498 \
499 if (TARGET_BIG_ENDIAN) \
500 { \
501 builtin_define_std ("MIPSEB"); \
502 builtin_define ("_MIPSEB"); \
503 } \
504 else \
505 { \
506 builtin_define_std ("MIPSEL"); \
507 builtin_define ("_MIPSEL"); \
508 } \
509 \
510 /* Whether calls should go through $25. The separate __PIC__ \
511 macro indicates whether abicalls code might use a GOT. */ \
512 if (TARGET_ABICALLS) \
513 builtin_define ("__mips_abicalls"); \
514 \
515 /* Whether Loongson vector modes are enabled. */ \
516 if (TARGET_LOONGSON_VECTORS) \
517 builtin_define ("__mips_loongson_vector_rev"); \
518 \
519 /* Historical Octeon macro. */ \
520 if (TARGET_OCTEON) \
521 builtin_define ("__OCTEON__"); \
522 \
523 /* Macros dependent on the C dialect. */ \
524 if (preprocessing_asm_p ()) \
525 { \
526 builtin_define_std ("LANGUAGE_ASSEMBLY"); \
527 builtin_define ("_LANGUAGE_ASSEMBLY"); \
528 } \
529 else if (c_dialect_cxx ()) \
530 { \
531 builtin_define ("_LANGUAGE_C_PLUS_PLUS"); \
532 builtin_define ("__LANGUAGE_C_PLUS_PLUS"); \
533 builtin_define ("__LANGUAGE_C_PLUS_PLUS__"); \
534 } \
535 else \
536 { \
537 builtin_define_std ("LANGUAGE_C"); \
538 builtin_define ("_LANGUAGE_C"); \
539 } \
540 if (c_dialect_objc ()) \
541 { \
542 builtin_define ("_LANGUAGE_OBJECTIVE_C"); \
543 builtin_define ("__LANGUAGE_OBJECTIVE_C"); \
544 /* Bizarre, but needed at least for Irix. */ \
545 builtin_define_std ("LANGUAGE_C"); \
546 builtin_define ("_LANGUAGE_C"); \
547 } \
548 \
549 if (mips_abi == ABI_EABI) \
550 builtin_define ("__mips_eabi"); \
551 \
552 if (TARGET_CACHE_BUILTIN) \
553 builtin_define ("__GCC_HAVE_BUILTIN_MIPS_CACHE"); \
554 } \
555 while (0)
556
557 /* Default target_flags if no switches are specified */
558
559 #ifndef TARGET_DEFAULT
560 #define TARGET_DEFAULT 0
561 #endif
562
563 #ifndef TARGET_CPU_DEFAULT
564 #define TARGET_CPU_DEFAULT 0
565 #endif
566
567 #ifndef TARGET_ENDIAN_DEFAULT
568 #define TARGET_ENDIAN_DEFAULT MASK_BIG_ENDIAN
569 #endif
570
571 #ifndef TARGET_FP_EXCEPTIONS_DEFAULT
572 #define TARGET_FP_EXCEPTIONS_DEFAULT MASK_FP_EXCEPTIONS
573 #endif
574
575 /* 'from-abi' makes a good default: you get whatever the ABI requires. */
576 #ifndef MIPS_ISA_DEFAULT
577 #ifndef MIPS_CPU_STRING_DEFAULT
578 #define MIPS_CPU_STRING_DEFAULT "from-abi"
579 #endif
580 #endif
581
582 #ifdef IN_LIBGCC2
583 #undef TARGET_64BIT
584 /* Make this compile time constant for libgcc2 */
585 #ifdef __mips64
586 #define TARGET_64BIT 1
587 #else
588 #define TARGET_64BIT 0
589 #endif
590 #endif /* IN_LIBGCC2 */
591
592 /* Force the call stack unwinders in unwind.inc not to be MIPS16 code
593 when compiled with hardware floating point. This is because MIPS16
594 code cannot save and restore the floating-point registers, which is
595 important if in a mixed MIPS16/non-MIPS16 environment. */
596
597 #ifdef IN_LIBGCC2
598 #if __mips_hard_float
599 #define LIBGCC2_UNWIND_ATTRIBUTE __attribute__((__nomips16__))
600 #endif
601 #endif /* IN_LIBGCC2 */
602
603 #define TARGET_LIBGCC_SDATA_SECTION ".sdata"
604
605 #ifndef MULTILIB_ENDIAN_DEFAULT
606 #if TARGET_ENDIAN_DEFAULT == 0
607 #define MULTILIB_ENDIAN_DEFAULT "EL"
608 #else
609 #define MULTILIB_ENDIAN_DEFAULT "EB"
610 #endif
611 #endif
612
613 #ifndef MULTILIB_ISA_DEFAULT
614 # if MIPS_ISA_DEFAULT == 1
615 # define MULTILIB_ISA_DEFAULT "mips1"
616 # else
617 # if MIPS_ISA_DEFAULT == 2
618 # define MULTILIB_ISA_DEFAULT "mips2"
619 # else
620 # if MIPS_ISA_DEFAULT == 3
621 # define MULTILIB_ISA_DEFAULT "mips3"
622 # else
623 # if MIPS_ISA_DEFAULT == 4
624 # define MULTILIB_ISA_DEFAULT "mips4"
625 # else
626 # if MIPS_ISA_DEFAULT == 32
627 # define MULTILIB_ISA_DEFAULT "mips32"
628 # else
629 # if MIPS_ISA_DEFAULT == 33
630 # define MULTILIB_ISA_DEFAULT "mips32r2"
631 # else
632 # if MIPS_ISA_DEFAULT == 64
633 # define MULTILIB_ISA_DEFAULT "mips64"
634 # else
635 # if MIPS_ISA_DEFAULT == 65
636 # define MULTILIB_ISA_DEFAULT "mips64r2"
637 # else
638 # define MULTILIB_ISA_DEFAULT "mips1"
639 # endif
640 # endif
641 # endif
642 # endif
643 # endif
644 # endif
645 # endif
646 # endif
647 #endif
648
649 #ifndef MIPS_ABI_DEFAULT
650 #define MIPS_ABI_DEFAULT ABI_32
651 #endif
652
653 /* Use the most portable ABI flag for the ASM specs. */
654
655 #if MIPS_ABI_DEFAULT == ABI_32
656 #define MULTILIB_ABI_DEFAULT "mabi=32"
657 #endif
658
659 #if MIPS_ABI_DEFAULT == ABI_O64
660 #define MULTILIB_ABI_DEFAULT "mabi=o64"
661 #endif
662
663 #if MIPS_ABI_DEFAULT == ABI_N32
664 #define MULTILIB_ABI_DEFAULT "mabi=n32"
665 #endif
666
667 #if MIPS_ABI_DEFAULT == ABI_64
668 #define MULTILIB_ABI_DEFAULT "mabi=64"
669 #endif
670
671 #if MIPS_ABI_DEFAULT == ABI_EABI
672 #define MULTILIB_ABI_DEFAULT "mabi=eabi"
673 #endif
674
675 #ifndef MULTILIB_DEFAULTS
676 #define MULTILIB_DEFAULTS \
677 { MULTILIB_ENDIAN_DEFAULT, MULTILIB_ISA_DEFAULT, MULTILIB_ABI_DEFAULT }
678 #endif
679
680 /* We must pass -EL to the linker by default for little endian embedded
681 targets using linker scripts with a OUTPUT_FORMAT line. Otherwise, the
682 linker will default to using big-endian output files. The OUTPUT_FORMAT
683 line must be in the linker script, otherwise -EB/-EL will not work. */
684
685 #ifndef ENDIAN_SPEC
686 #if TARGET_ENDIAN_DEFAULT == 0
687 #define ENDIAN_SPEC "%{!EB:%{!meb:-EL}} %{EB|meb:-EB}"
688 #else
689 #define ENDIAN_SPEC "%{!EL:%{!mel:-EB}} %{EL|mel:-EL}"
690 #endif
691 #endif
692
693 /* A spec condition that matches all non-mips16 -mips arguments. */
694
695 #define MIPS_ISA_LEVEL_OPTION_SPEC \
696 "mips1|mips2|mips3|mips4|mips32*|mips64*"
697
698 /* A spec condition that matches all non-mips16 architecture arguments. */
699
700 #define MIPS_ARCH_OPTION_SPEC \
701 MIPS_ISA_LEVEL_OPTION_SPEC "|march=*"
702
703 /* A spec that infers a -mips argument from an -march argument,
704 or injects the default if no architecture is specified. */
705
706 #define MIPS_ISA_LEVEL_SPEC \
707 "%{" MIPS_ISA_LEVEL_OPTION_SPEC ":;: \
708 %{march=mips1|march=r2000|march=r3000|march=r3900:-mips1} \
709 %{march=mips2|march=r6000:-mips2} \
710 %{march=mips3|march=r4*|march=vr4*|march=orion|march=loongson2*:-mips3} \
711 %{march=mips4|march=r8000|march=vr5*|march=rm7000|march=rm9000 \
712 |march=r10000|march=r12000|march=r14000|march=r16000:-mips4} \
713 %{march=mips32|march=4kc|march=4km|march=4kp|march=4ksc:-mips32} \
714 %{march=mips32r2|march=m4k|march=4ke*|march=4ksd|march=24k* \
715 |march=34k*|march=74k*|march=1004k*: -mips32r2} \
716 %{march=mips64|march=5k*|march=20k*|march=sb1*|march=sr71000 \
717 |march=xlr|march=loongson3a: -mips64} \
718 %{march=mips64r2|march=octeon: -mips64r2} \
719 %{!march=*: -" MULTILIB_ISA_DEFAULT "}}"
720
721 /* A spec that infers a -mhard-float or -msoft-float setting from an
722 -march argument. Note that soft-float and hard-float code are not
723 link-compatible. */
724
725 #define MIPS_ARCH_FLOAT_SPEC \
726 "%{mhard-float|msoft-float|march=mips*:; \
727 march=vr41*|march=m4k|march=4k*|march=24kc|march=24kec \
728 |march=34kc|march=74kc|march=1004kc|march=5kc \
729 |march=octeon|march=xlr: -msoft-float; \
730 march=*: -mhard-float}"
731
732 /* A spec condition that matches 32-bit options. It only works if
733 MIPS_ISA_LEVEL_SPEC has been applied. */
734
735 #define MIPS_32BIT_OPTION_SPEC \
736 "mips1|mips2|mips32*|mgp32"
737
738 #if MIPS_ABI_DEFAULT == ABI_O64 \
739 || MIPS_ABI_DEFAULT == ABI_N32 \
740 || MIPS_ABI_DEFAULT == ABI_64
741 #define OPT_ARCH64 "mabi=32|mgp32:;"
742 #define OPT_ARCH32 "mabi=32|mgp32"
743 #else
744 #define OPT_ARCH64 "mabi=o64|mabi=n32|mabi=64|mgp64"
745 #define OPT_ARCH32 "mabi=o64|mabi=n32|mabi=64|mgp64:;"
746 #endif
747
748 /* Support for a compile-time default CPU, et cetera. The rules are:
749 --with-arch is ignored if -march is specified or a -mips is specified
750 (other than -mips16); likewise --with-arch-32 and --with-arch-64.
751 --with-tune is ignored if -mtune is specified; likewise
752 --with-tune-32 and --with-tune-64.
753 --with-abi is ignored if -mabi is specified.
754 --with-float is ignored if -mhard-float or -msoft-float are
755 specified.
756 --with-divide is ignored if -mdivide-traps or -mdivide-breaks are
757 specified. */
758 #define OPTION_DEFAULT_SPECS \
759 {"arch", "%{" MIPS_ARCH_OPTION_SPEC ":;: -march=%(VALUE)}" }, \
760 {"arch_32", "%{" OPT_ARCH32 ":%{" MIPS_ARCH_OPTION_SPEC ":;: -march=%(VALUE)}}" }, \
761 {"arch_64", "%{" OPT_ARCH64 ":%{" MIPS_ARCH_OPTION_SPEC ":;: -march=%(VALUE)}}" }, \
762 {"tune", "%{!mtune=*:-mtune=%(VALUE)}" }, \
763 {"tune_32", "%{" OPT_ARCH32 ":%{!mtune=*:-mtune=%(VALUE)}}" }, \
764 {"tune_64", "%{" OPT_ARCH64 ":%{!mtune=*:-mtune=%(VALUE)}}" }, \
765 {"abi", "%{!mabi=*:-mabi=%(VALUE)}" }, \
766 {"float", "%{!msoft-float:%{!mhard-float:-m%(VALUE)-float}}" }, \
767 {"divide", "%{!mdivide-traps:%{!mdivide-breaks:-mdivide-%(VALUE)}}" }, \
768 {"llsc", "%{!mllsc:%{!mno-llsc:-m%(VALUE)}}" }, \
769 {"mips-plt", "%{!mplt:%{!mno-plt:-m%(VALUE)}}" }, \
770 {"synci", "%{!msynci:%{!mno-synci:-m%(VALUE)}}" }
771
772
773 /* A spec that infers the -mdsp setting from an -march argument. */
774 #define BASE_DRIVER_SELF_SPECS \
775 "%{!mno-dsp: \
776 %{march=24ke*|march=34k*|march=1004k*: -mdsp} \
777 %{march=74k*:%{!mno-dspr2: -mdspr2 -mdsp}}}"
778
779 #define DRIVER_SELF_SPECS BASE_DRIVER_SELF_SPECS
780
781 #define GENERATE_DIVIDE_TRAPS (TARGET_DIVIDE_TRAPS \
782 && ISA_HAS_COND_TRAP)
783
784 #define GENERATE_BRANCHLIKELY (TARGET_BRANCHLIKELY && !TARGET_MIPS16)
785
786 /* True if the ABI can only work with 64-bit integer registers. We
787 generally allow ad-hoc variations for TARGET_SINGLE_FLOAT, but
788 otherwise floating-point registers must also be 64-bit. */
789 #define ABI_NEEDS_64BIT_REGS (TARGET_NEWABI || mips_abi == ABI_O64)
790
791 /* Likewise for 32-bit regs. */
792 #define ABI_NEEDS_32BIT_REGS (mips_abi == ABI_32)
793
794 /* True if the file format uses 64-bit symbols. At present, this is
795 only true for n64, which uses 64-bit ELF. */
796 #define FILE_HAS_64BIT_SYMBOLS (mips_abi == ABI_64)
797
798 /* True if symbols are 64 bits wide. This is usually determined by
799 the ABI's file format, but it can be overridden by -msym32. Note that
800 overriding the size with -msym32 changes the ABI of relocatable objects,
801 although it doesn't change the ABI of a fully-linked object. */
802 #define ABI_HAS_64BIT_SYMBOLS (FILE_HAS_64BIT_SYMBOLS && !TARGET_SYM32)
803
804 /* ISA has instructions for managing 64-bit fp and gp regs (e.g. mips3). */
805 #define ISA_HAS_64BIT_REGS (ISA_MIPS3 \
806 || ISA_MIPS4 \
807 || ISA_MIPS64 \
808 || ISA_MIPS64R2)
809
810 /* ISA has branch likely instructions (e.g. mips2). */
811 /* Disable branchlikely for tx39 until compare rewrite. They haven't
812 been generated up to this point. */
813 #define ISA_HAS_BRANCHLIKELY (!ISA_MIPS1)
814
815 /* ISA has a three-operand multiplication instruction (usually spelt "mul"). */
816 #define ISA_HAS_MUL3 ((TARGET_MIPS3900 \
817 || TARGET_MIPS5400 \
818 || TARGET_MIPS5500 \
819 || TARGET_MIPS7000 \
820 || TARGET_MIPS9000 \
821 || TARGET_MAD \
822 || ISA_MIPS32 \
823 || ISA_MIPS32R2 \
824 || ISA_MIPS64 \
825 || ISA_MIPS64R2) \
826 && !TARGET_MIPS16)
827
828 /* ISA has a three-operand multiplication instruction. */
829 #define ISA_HAS_DMUL3 (TARGET_64BIT \
830 && TARGET_OCTEON \
831 && !TARGET_MIPS16)
832
833 /* ISA has the floating-point conditional move instructions introduced
834 in mips4. */
835 #define ISA_HAS_FP_CONDMOVE ((ISA_MIPS4 \
836 || ISA_MIPS32 \
837 || ISA_MIPS32R2 \
838 || ISA_MIPS64 \
839 || ISA_MIPS64R2) \
840 && !TARGET_MIPS5500 \
841 && !TARGET_MIPS16)
842
843 /* ISA has the integer conditional move instructions introduced in mips4 and
844 ST Loongson 2E/2F. */
845 #define ISA_HAS_CONDMOVE (ISA_HAS_FP_CONDMOVE || TARGET_LOONGSON_2EF)
846
847 /* ISA has LDC1 and SDC1. */
848 #define ISA_HAS_LDC1_SDC1 (!ISA_MIPS1 && !TARGET_MIPS16)
849
850 /* ISA has the mips4 FP condition code instructions: FP-compare to CC,
851 branch on CC, and move (both FP and non-FP) on CC. */
852 #define ISA_HAS_8CC (ISA_MIPS4 \
853 || ISA_MIPS32 \
854 || ISA_MIPS32R2 \
855 || ISA_MIPS64 \
856 || ISA_MIPS64R2)
857
858 /* This is a catch all for other mips4 instructions: indexed load, the
859 FP madd and msub instructions, and the FP recip and recip sqrt
860 instructions. */
861 #define ISA_HAS_FP4 ((ISA_MIPS4 \
862 || (ISA_MIPS32R2 && TARGET_FLOAT64) \
863 || ISA_MIPS64 \
864 || ISA_MIPS64R2) \
865 && !TARGET_MIPS16)
866
867 /* ISA has paired-single instructions. */
868 #define ISA_HAS_PAIRED_SINGLE (ISA_MIPS32R2 || ISA_MIPS64 || ISA_MIPS64R2)
869
870 /* ISA has conditional trap instructions. */
871 #define ISA_HAS_COND_TRAP (!ISA_MIPS1 \
872 && !TARGET_MIPS16)
873
874 /* ISA has integer multiply-accumulate instructions, madd and msub. */
875 #define ISA_HAS_MADD_MSUB ((ISA_MIPS32 \
876 || ISA_MIPS32R2 \
877 || ISA_MIPS64 \
878 || ISA_MIPS64R2) \
879 && !TARGET_MIPS16)
880
881 /* Integer multiply-accumulate instructions should be generated. */
882 #define GENERATE_MADD_MSUB (ISA_HAS_MADD_MSUB && !TUNE_74K)
883
884 /* ISA has floating-point madd and msub instructions 'd = a * b [+-] c'. */
885 #define ISA_HAS_FP_MADD4_MSUB4 ISA_HAS_FP4
886
887 /* ISA has floating-point madd and msub instructions 'c = a * b [+-] c'. */
888 #define ISA_HAS_FP_MADD3_MSUB3 TARGET_LOONGSON_2EF
889
890 /* ISA has floating-point nmadd and nmsub instructions
891 'd = -((a * b) [+-] c)'. */
892 #define ISA_HAS_NMADD4_NMSUB4(MODE) \
893 ((ISA_MIPS4 \
894 || (ISA_MIPS32R2 && (MODE) == V2SFmode) \
895 || ISA_MIPS64 \
896 || ISA_MIPS64R2) \
897 && (!TARGET_MIPS5400 || TARGET_MAD) \
898 && !TARGET_MIPS16)
899
900 /* ISA has floating-point nmadd and nmsub instructions
901 'c = -((a * b) [+-] c)'. */
902 #define ISA_HAS_NMADD3_NMSUB3(MODE) \
903 TARGET_LOONGSON_2EF
904
905 /* ISA has count leading zeroes/ones instruction (not implemented). */
906 #define ISA_HAS_CLZ_CLO ((ISA_MIPS32 \
907 || ISA_MIPS32R2 \
908 || ISA_MIPS64 \
909 || ISA_MIPS64R2) \
910 && !TARGET_MIPS16)
911
912 /* ISA has three operand multiply instructions that put
913 the high part in an accumulator: mulhi or mulhiu. */
914 #define ISA_HAS_MULHI ((TARGET_MIPS5400 \
915 || TARGET_MIPS5500 \
916 || TARGET_SR71K) \
917 && !TARGET_MIPS16)
918
919 /* ISA has three operand multiply instructions that
920 negates the result and puts the result in an accumulator. */
921 #define ISA_HAS_MULS ((TARGET_MIPS5400 \
922 || TARGET_MIPS5500 \
923 || TARGET_SR71K) \
924 && !TARGET_MIPS16)
925
926 /* ISA has three operand multiply instructions that subtracts the
927 result from a 4th operand and puts the result in an accumulator. */
928 #define ISA_HAS_MSAC ((TARGET_MIPS5400 \
929 || TARGET_MIPS5500 \
930 || TARGET_SR71K) \
931 && !TARGET_MIPS16)
932
933 /* ISA has three operand multiply instructions that the result
934 from a 4th operand and puts the result in an accumulator. */
935 #define ISA_HAS_MACC ((TARGET_MIPS4120 \
936 || TARGET_MIPS4130 \
937 || TARGET_MIPS5400 \
938 || TARGET_MIPS5500 \
939 || TARGET_SR71K) \
940 && !TARGET_MIPS16)
941
942 /* ISA has NEC VR-style MACC, MACCHI, DMACC and DMACCHI instructions. */
943 #define ISA_HAS_MACCHI ((TARGET_MIPS4120 \
944 || TARGET_MIPS4130) \
945 && !TARGET_MIPS16)
946
947 /* ISA has the "ror" (rotate right) instructions. */
948 #define ISA_HAS_ROR ((ISA_MIPS32R2 \
949 || ISA_MIPS64R2 \
950 || TARGET_MIPS5400 \
951 || TARGET_MIPS5500 \
952 || TARGET_SR71K \
953 || TARGET_SMARTMIPS) \
954 && !TARGET_MIPS16)
955
956 /* ISA has data prefetch instructions. This controls use of 'pref'. */
957 #define ISA_HAS_PREFETCH ((ISA_MIPS4 \
958 || TARGET_LOONGSON_2EF \
959 || ISA_MIPS32 \
960 || ISA_MIPS32R2 \
961 || ISA_MIPS64 \
962 || ISA_MIPS64R2) \
963 && !TARGET_MIPS16)
964
965 /* ISA has data indexed prefetch instructions. This controls use of
966 'prefx', along with TARGET_HARD_FLOAT and TARGET_DOUBLE_FLOAT.
967 (prefx is a cop1x instruction, so can only be used if FP is
968 enabled.) */
969 #define ISA_HAS_PREFETCHX ((ISA_MIPS4 \
970 || ISA_MIPS32R2 \
971 || ISA_MIPS64 \
972 || ISA_MIPS64R2) \
973 && !TARGET_MIPS16)
974
975 /* True if trunc.w.s and trunc.w.d are real (not synthetic)
976 instructions. Both require TARGET_HARD_FLOAT, and trunc.w.d
977 also requires TARGET_DOUBLE_FLOAT. */
978 #define ISA_HAS_TRUNC_W (!ISA_MIPS1)
979
980 /* ISA includes the MIPS32r2 seb and seh instructions. */
981 #define ISA_HAS_SEB_SEH ((ISA_MIPS32R2 \
982 || ISA_MIPS64R2) \
983 && !TARGET_MIPS16)
984
985 /* ISA includes the MIPS32/64 rev 2 ext and ins instructions. */
986 #define ISA_HAS_EXT_INS ((ISA_MIPS32R2 \
987 || ISA_MIPS64R2) \
988 && !TARGET_MIPS16)
989
990 /* ISA has instructions for accessing top part of 64-bit fp regs. */
991 #define ISA_HAS_MXHC1 (TARGET_FLOAT64 \
992 && (ISA_MIPS32R2 \
993 || ISA_MIPS64R2))
994
995 /* ISA has lwxs instruction (load w/scaled index address. */
996 #define ISA_HAS_LWXS (TARGET_SMARTMIPS && !TARGET_MIPS16)
997
998 /* The DSP ASE is available. */
999 #define ISA_HAS_DSP (TARGET_DSP && !TARGET_MIPS16)
1000
1001 /* Revision 2 of the DSP ASE is available. */
1002 #define ISA_HAS_DSPR2 (TARGET_DSPR2 && !TARGET_MIPS16)
1003
1004 /* True if the result of a load is not available to the next instruction.
1005 A nop will then be needed between instructions like "lw $4,..."
1006 and "addiu $4,$4,1". */
1007 #define ISA_HAS_LOAD_DELAY (ISA_MIPS1 \
1008 && !TARGET_MIPS3900 \
1009 && !TARGET_MIPS16)
1010
1011 /* Likewise mtc1 and mfc1. */
1012 #define ISA_HAS_XFER_DELAY (mips_isa <= 3 \
1013 && !TARGET_LOONGSON_2EF)
1014
1015 /* Likewise floating-point comparisons. */
1016 #define ISA_HAS_FCMP_DELAY (mips_isa <= 3 \
1017 && !TARGET_LOONGSON_2EF)
1018
1019 /* True if mflo and mfhi can be immediately followed by instructions
1020 which write to the HI and LO registers.
1021
1022 According to MIPS specifications, MIPS ISAs I, II, and III need
1023 (at least) two instructions between the reads of HI/LO and
1024 instructions which write them, and later ISAs do not. Contradicting
1025 the MIPS specifications, some MIPS IV processor user manuals (e.g.
1026 the UM for the NEC Vr5000) document needing the instructions between
1027 HI/LO reads and writes, as well. Therefore, we declare only MIPS32,
1028 MIPS64 and later ISAs to have the interlocks, plus any specific
1029 earlier-ISA CPUs for which CPU documentation declares that the
1030 instructions are really interlocked. */
1031 #define ISA_HAS_HILO_INTERLOCKS (ISA_MIPS32 \
1032 || ISA_MIPS32R2 \
1033 || ISA_MIPS64 \
1034 || ISA_MIPS64R2 \
1035 || TARGET_MIPS5500 \
1036 || TARGET_LOONGSON_2EF)
1037
1038 /* ISA includes synci, jr.hb and jalr.hb. */
1039 #define ISA_HAS_SYNCI ((ISA_MIPS32R2 \
1040 || ISA_MIPS64R2) \
1041 && !TARGET_MIPS16)
1042
1043 /* ISA includes sync. */
1044 #define ISA_HAS_SYNC ((mips_isa >= 2 || TARGET_MIPS3900) && !TARGET_MIPS16)
1045 #define GENERATE_SYNC \
1046 (target_flags_explicit & MASK_LLSC \
1047 ? TARGET_LLSC && !TARGET_MIPS16 \
1048 : ISA_HAS_SYNC)
1049
1050 /* ISA includes ll and sc. Note that this implies ISA_HAS_SYNC
1051 because the expanders use both ISA_HAS_SYNC and ISA_HAS_LL_SC
1052 instructions. */
1053 #define ISA_HAS_LL_SC (mips_isa >= 2 && !TARGET_MIPS16)
1054 #define GENERATE_LL_SC \
1055 (target_flags_explicit & MASK_LLSC \
1056 ? TARGET_LLSC && !TARGET_MIPS16 \
1057 : ISA_HAS_LL_SC)
1058
1059 /* ISA includes the baddu instruction. */
1060 #define ISA_HAS_BADDU (TARGET_OCTEON && !TARGET_MIPS16)
1061
1062 /* ISA includes the bbit* instructions. */
1063 #define ISA_HAS_BBIT (TARGET_OCTEON && !TARGET_MIPS16)
1064
1065 /* ISA includes the cins instruction. */
1066 #define ISA_HAS_CINS (TARGET_OCTEON && !TARGET_MIPS16)
1067
1068 /* ISA includes the exts instruction. */
1069 #define ISA_HAS_EXTS (TARGET_OCTEON && !TARGET_MIPS16)
1070
1071 /* ISA includes the seq and sne instructions. */
1072 #define ISA_HAS_SEQ_SNE (TARGET_OCTEON && !TARGET_MIPS16)
1073
1074 /* ISA includes the pop instruction. */
1075 #define ISA_HAS_POP (TARGET_OCTEON && !TARGET_MIPS16)
1076
1077 /* The CACHE instruction is available in non-MIPS16 code. */
1078 #define TARGET_CACHE_BUILTIN (mips_isa >= 3)
1079
1080 /* The CACHE instruction is available. */
1081 #define ISA_HAS_CACHE (TARGET_CACHE_BUILTIN && !TARGET_MIPS16)
1082 \f
1083 /* Tell collect what flags to pass to nm. */
1084 #ifndef NM_FLAGS
1085 #define NM_FLAGS "-Bn"
1086 #endif
1087
1088 \f
1089 /* SUBTARGET_ASM_OPTIMIZING_SPEC handles passing optimization options
1090 to the assembler. It may be overridden by subtargets. */
1091 #ifndef SUBTARGET_ASM_OPTIMIZING_SPEC
1092 #define SUBTARGET_ASM_OPTIMIZING_SPEC "\
1093 %{noasmopt:-O0} \
1094 %{!noasmopt:%{O:-O2} %{O1:-O2} %{O2:-O2} %{O3:-O3}}"
1095 #endif
1096
1097 /* SUBTARGET_ASM_DEBUGGING_SPEC handles passing debugging options to
1098 the assembler. It may be overridden by subtargets.
1099
1100 Beginning with gas 2.13, -mdebug must be passed to correctly handle
1101 COFF debugging info. */
1102
1103 #ifndef SUBTARGET_ASM_DEBUGGING_SPEC
1104 #define SUBTARGET_ASM_DEBUGGING_SPEC "\
1105 %{g} %{g0} %{g1} %{g2} %{g3} \
1106 %{ggdb:-g} %{ggdb0:-g0} %{ggdb1:-g1} %{ggdb2:-g2} %{ggdb3:-g3} \
1107 %{gstabs:-g} %{gstabs0:-g0} %{gstabs1:-g1} %{gstabs2:-g2} %{gstabs3:-g3} \
1108 %{gstabs+:-g} %{gstabs+0:-g0} %{gstabs+1:-g1} %{gstabs+2:-g2} %{gstabs+3:-g3} \
1109 %{gcoff:-g} %{gcoff0:-g0} %{gcoff1:-g1} %{gcoff2:-g2} %{gcoff3:-g3} \
1110 %{gcoff*:-mdebug} %{!gcoff*:-no-mdebug}"
1111 #endif
1112
1113 /* SUBTARGET_ASM_SPEC is always passed to the assembler. It may be
1114 overridden by subtargets. */
1115
1116 #ifndef SUBTARGET_ASM_SPEC
1117 #define SUBTARGET_ASM_SPEC ""
1118 #endif
1119
1120 #undef ASM_SPEC
1121 #define ASM_SPEC "\
1122 %{G*} %(endian_spec) %{mips1} %{mips2} %{mips3} %{mips4} \
1123 %{mips32*} %{mips64*} \
1124 %{mips16} %{mno-mips16:-no-mips16} \
1125 %{mips3d} %{mno-mips3d:-no-mips3d} \
1126 %{mdmx} %{mno-mdmx:-no-mdmx} \
1127 %{mdsp} %{mno-dsp} \
1128 %{mdspr2} %{mno-dspr2} \
1129 %{msmartmips} %{mno-smartmips} \
1130 %{mmt} %{mno-mt} \
1131 %{mfix-vr4120} %{mfix-vr4130} \
1132 %{mfix-24k} \
1133 %(subtarget_asm_optimizing_spec) \
1134 %(subtarget_asm_debugging_spec) \
1135 %{mabi=*} %{!mabi=*: %(asm_abi_default_spec)} \
1136 %{mgp32} %{mgp64} %{march=*} %{mxgot:-xgot} \
1137 %{mfp32} %{mfp64} \
1138 %{mshared} %{mno-shared} \
1139 %{msym32} %{mno-sym32} \
1140 %{mtune=*} \
1141 %(subtarget_asm_spec)"
1142
1143 /* Extra switches sometimes passed to the linker. */
1144
1145 #ifndef LINK_SPEC
1146 #define LINK_SPEC "\
1147 %(endian_spec) \
1148 %{G*} %{mips1} %{mips2} %{mips3} %{mips4} %{mips32*} %{mips64*} \
1149 %{shared}"
1150 #endif /* LINK_SPEC defined */
1151
1152
1153 /* Specs for the compiler proper */
1154
1155 /* SUBTARGET_CC1_SPEC is passed to the compiler proper. It may be
1156 overridden by subtargets. */
1157 #ifndef SUBTARGET_CC1_SPEC
1158 #define SUBTARGET_CC1_SPEC ""
1159 #endif
1160
1161 /* CC1_SPEC is the set of arguments to pass to the compiler proper. */
1162
1163 #undef CC1_SPEC
1164 #define CC1_SPEC "\
1165 %{G*} %{EB:-meb} %{EL:-mel} %{EB:%{EL:%emay not use both -EB and -EL}} \
1166 %(subtarget_cc1_spec)"
1167
1168 /* Preprocessor specs. */
1169
1170 /* SUBTARGET_CPP_SPEC is passed to the preprocessor. It may be
1171 overridden by subtargets. */
1172 #ifndef SUBTARGET_CPP_SPEC
1173 #define SUBTARGET_CPP_SPEC ""
1174 #endif
1175
1176 #define CPP_SPEC "%(subtarget_cpp_spec)"
1177
1178 /* This macro defines names of additional specifications to put in the specs
1179 that can be used in various specifications like CC1_SPEC. Its definition
1180 is an initializer with a subgrouping for each command option.
1181
1182 Each subgrouping contains a string constant, that defines the
1183 specification name, and a string constant that used by the GCC driver
1184 program.
1185
1186 Do not define this macro if it does not need to do anything. */
1187
1188 #define EXTRA_SPECS \
1189 { "subtarget_cc1_spec", SUBTARGET_CC1_SPEC }, \
1190 { "subtarget_cpp_spec", SUBTARGET_CPP_SPEC }, \
1191 { "subtarget_asm_optimizing_spec", SUBTARGET_ASM_OPTIMIZING_SPEC }, \
1192 { "subtarget_asm_debugging_spec", SUBTARGET_ASM_DEBUGGING_SPEC }, \
1193 { "subtarget_asm_spec", SUBTARGET_ASM_SPEC }, \
1194 { "asm_abi_default_spec", "-" MULTILIB_ABI_DEFAULT }, \
1195 { "endian_spec", ENDIAN_SPEC }, \
1196 SUBTARGET_EXTRA_SPECS
1197
1198 #ifndef SUBTARGET_EXTRA_SPECS
1199 #define SUBTARGET_EXTRA_SPECS
1200 #endif
1201 \f
1202 #define DBX_DEBUGGING_INFO 1 /* generate stabs (OSF/rose) */
1203 #define DWARF2_DEBUGGING_INFO 1 /* dwarf2 debugging info */
1204
1205 #ifndef PREFERRED_DEBUGGING_TYPE
1206 #define PREFERRED_DEBUGGING_TYPE DWARF2_DEBUG
1207 #endif
1208
1209 /* The size of DWARF addresses should be the same as the size of symbols
1210 in the target file format. They shouldn't depend on things like -msym32,
1211 because many DWARF consumers do not allow the mixture of address sizes
1212 that one would then get from linking -msym32 code with -msym64 code.
1213
1214 Note that the default POINTER_SIZE test is not appropriate for MIPS.
1215 EABI64 has 64-bit pointers but uses 32-bit ELF. */
1216 #define DWARF2_ADDR_SIZE (FILE_HAS_64BIT_SYMBOLS ? 8 : 4)
1217
1218 /* By default, turn on GDB extensions. */
1219 #define DEFAULT_GDB_EXTENSIONS 1
1220
1221 /* Local compiler-generated symbols must have a prefix that the assembler
1222 understands. By default, this is $, although some targets (e.g.,
1223 NetBSD-ELF) need to override this. */
1224
1225 #ifndef LOCAL_LABEL_PREFIX
1226 #define LOCAL_LABEL_PREFIX "$"
1227 #endif
1228
1229 /* By default on the mips, external symbols do not have an underscore
1230 prepended, but some targets (e.g., NetBSD) require this. */
1231
1232 #ifndef USER_LABEL_PREFIX
1233 #define USER_LABEL_PREFIX ""
1234 #endif
1235
1236 /* On Sun 4, this limit is 2048. We use 1500 to be safe,
1237 since the length can run past this up to a continuation point. */
1238 #undef DBX_CONTIN_LENGTH
1239 #define DBX_CONTIN_LENGTH 1500
1240
1241 /* How to renumber registers for dbx and gdb. */
1242 #define DBX_REGISTER_NUMBER(REGNO) mips_dbx_regno[REGNO]
1243
1244 /* The mapping from gcc register number to DWARF 2 CFA column number. */
1245 #define DWARF_FRAME_REGNUM(REGNO) mips_dwarf_regno[REGNO]
1246
1247 /* The DWARF 2 CFA column which tracks the return address. */
1248 #define DWARF_FRAME_RETURN_COLUMN RETURN_ADDR_REGNUM
1249
1250 /* Before the prologue, RA lives in r31. */
1251 #define INCOMING_RETURN_ADDR_RTX gen_rtx_REG (VOIDmode, RETURN_ADDR_REGNUM)
1252
1253 /* Describe how we implement __builtin_eh_return. */
1254 #define EH_RETURN_DATA_REGNO(N) \
1255 ((N) < (TARGET_MIPS16 ? 2 : 4) ? (N) + GP_ARG_FIRST : INVALID_REGNUM)
1256
1257 #define EH_RETURN_STACKADJ_RTX gen_rtx_REG (Pmode, GP_REG_FIRST + 3)
1258
1259 #define EH_USES(N) mips_eh_uses (N)
1260
1261 /* Offsets recorded in opcodes are a multiple of this alignment factor.
1262 The default for this in 64-bit mode is 8, which causes problems with
1263 SFmode register saves. */
1264 #define DWARF_CIE_DATA_ALIGNMENT -4
1265
1266 /* Correct the offset of automatic variables and arguments. Note that
1267 the MIPS debug format wants all automatic variables and arguments
1268 to be in terms of the virtual frame pointer (stack pointer before
1269 any adjustment in the function), while the MIPS 3.0 linker wants
1270 the frame pointer to be the stack pointer after the initial
1271 adjustment. */
1272
1273 #define DEBUGGER_AUTO_OFFSET(X) \
1274 mips_debugger_offset (X, (HOST_WIDE_INT) 0)
1275 #define DEBUGGER_ARG_OFFSET(OFFSET, X) \
1276 mips_debugger_offset (X, (HOST_WIDE_INT) OFFSET)
1277 \f
1278 /* Target machine storage layout */
1279
1280 #define BITS_BIG_ENDIAN 0
1281 #define BYTES_BIG_ENDIAN (TARGET_BIG_ENDIAN != 0)
1282 #define WORDS_BIG_ENDIAN (TARGET_BIG_ENDIAN != 0)
1283
1284 #define MAX_BITS_PER_WORD 64
1285
1286 /* Width of a word, in units (bytes). */
1287 #define UNITS_PER_WORD (TARGET_64BIT ? 8 : 4)
1288 #ifndef IN_LIBGCC2
1289 #define MIN_UNITS_PER_WORD 4
1290 #endif
1291
1292 /* For MIPS, width of a floating point register. */
1293 #define UNITS_PER_FPREG (TARGET_FLOAT64 ? 8 : 4)
1294
1295 /* The number of consecutive floating-point registers needed to store the
1296 largest format supported by the FPU. */
1297 #define MAX_FPRS_PER_FMT (TARGET_FLOAT64 || TARGET_SINGLE_FLOAT ? 1 : 2)
1298
1299 /* The number of consecutive floating-point registers needed to store the
1300 smallest format supported by the FPU. */
1301 #define MIN_FPRS_PER_FMT \
1302 (ISA_MIPS32 || ISA_MIPS32R2 || ISA_MIPS64 || ISA_MIPS64R2 \
1303 ? 1 : MAX_FPRS_PER_FMT)
1304
1305 /* The largest size of value that can be held in floating-point
1306 registers and moved with a single instruction. */
1307 #define UNITS_PER_HWFPVALUE \
1308 (TARGET_SOFT_FLOAT_ABI ? 0 : MAX_FPRS_PER_FMT * UNITS_PER_FPREG)
1309
1310 /* The largest size of value that can be held in floating-point
1311 registers. */
1312 #define UNITS_PER_FPVALUE \
1313 (TARGET_SOFT_FLOAT_ABI ? 0 \
1314 : TARGET_SINGLE_FLOAT ? UNITS_PER_FPREG \
1315 : LONG_DOUBLE_TYPE_SIZE / BITS_PER_UNIT)
1316
1317 /* The number of bytes in a double. */
1318 #define UNITS_PER_DOUBLE (TYPE_PRECISION (double_type_node) / BITS_PER_UNIT)
1319
1320 /* Set the sizes of the core types. */
1321 #define SHORT_TYPE_SIZE 16
1322 #define INT_TYPE_SIZE 32
1323 #define LONG_TYPE_SIZE (TARGET_LONG64 ? 64 : 32)
1324 #define LONG_LONG_TYPE_SIZE 64
1325
1326 #define FLOAT_TYPE_SIZE 32
1327 #define DOUBLE_TYPE_SIZE 64
1328 #define LONG_DOUBLE_TYPE_SIZE (TARGET_NEWABI ? 128 : 64)
1329
1330 /* Define the sizes of fixed-point types. */
1331 #define SHORT_FRACT_TYPE_SIZE 8
1332 #define FRACT_TYPE_SIZE 16
1333 #define LONG_FRACT_TYPE_SIZE 32
1334 #define LONG_LONG_FRACT_TYPE_SIZE 64
1335
1336 #define SHORT_ACCUM_TYPE_SIZE 16
1337 #define ACCUM_TYPE_SIZE 32
1338 #define LONG_ACCUM_TYPE_SIZE 64
1339 /* FIXME. LONG_LONG_ACCUM_TYPE_SIZE should be 128 bits, but GCC
1340 doesn't support 128-bit integers for MIPS32 currently. */
1341 #define LONG_LONG_ACCUM_TYPE_SIZE (TARGET_64BIT ? 128 : 64)
1342
1343 /* long double is not a fixed mode, but the idea is that, if we
1344 support long double, we also want a 128-bit integer type. */
1345 #define MAX_FIXED_MODE_SIZE LONG_DOUBLE_TYPE_SIZE
1346
1347 #ifdef IN_LIBGCC2
1348 #if (defined _ABIN32 && _MIPS_SIM == _ABIN32) \
1349 || (defined _ABI64 && _MIPS_SIM == _ABI64)
1350 # define LIBGCC2_LONG_DOUBLE_TYPE_SIZE 128
1351 # else
1352 # define LIBGCC2_LONG_DOUBLE_TYPE_SIZE 64
1353 # endif
1354 #endif
1355
1356 /* Width in bits of a pointer. */
1357 #ifndef POINTER_SIZE
1358 #define POINTER_SIZE ((TARGET_LONG64 && TARGET_64BIT) ? 64 : 32)
1359 #endif
1360
1361 /* Allocation boundary (in *bits*) for storing arguments in argument list. */
1362 #define PARM_BOUNDARY BITS_PER_WORD
1363
1364 /* Allocation boundary (in *bits*) for the code of a function. */
1365 #define FUNCTION_BOUNDARY 32
1366
1367 /* Alignment of field after `int : 0' in a structure. */
1368 #define EMPTY_FIELD_BOUNDARY 32
1369
1370 /* Every structure's size must be a multiple of this. */
1371 /* 8 is observed right on a DECstation and on riscos 4.02. */
1372 #define STRUCTURE_SIZE_BOUNDARY 8
1373
1374 /* There is no point aligning anything to a rounder boundary than this. */
1375 #define BIGGEST_ALIGNMENT LONG_DOUBLE_TYPE_SIZE
1376
1377 /* All accesses must be aligned. */
1378 #define STRICT_ALIGNMENT 1
1379
1380 /* Define this if you wish to imitate the way many other C compilers
1381 handle alignment of bitfields and the structures that contain
1382 them.
1383
1384 The behavior is that the type written for a bit-field (`int',
1385 `short', or other integer type) imposes an alignment for the
1386 entire structure, as if the structure really did contain an
1387 ordinary field of that type. In addition, the bit-field is placed
1388 within the structure so that it would fit within such a field,
1389 not crossing a boundary for it.
1390
1391 Thus, on most machines, a bit-field whose type is written as `int'
1392 would not cross a four-byte boundary, and would force four-byte
1393 alignment for the whole structure. (The alignment used may not
1394 be four bytes; it is controlled by the other alignment
1395 parameters.)
1396
1397 If the macro is defined, its definition should be a C expression;
1398 a nonzero value for the expression enables this behavior. */
1399
1400 #define PCC_BITFIELD_TYPE_MATTERS 1
1401
1402 /* If defined, a C expression to compute the alignment given to a
1403 constant that is being placed in memory. CONSTANT is the constant
1404 and ALIGN is the alignment that the object would ordinarily have.
1405 The value of this macro is used instead of that alignment to align
1406 the object.
1407
1408 If this macro is not defined, then ALIGN is used.
1409
1410 The typical use of this macro is to increase alignment for string
1411 constants to be word aligned so that `strcpy' calls that copy
1412 constants can be done inline. */
1413
1414 #define CONSTANT_ALIGNMENT(EXP, ALIGN) \
1415 ((TREE_CODE (EXP) == STRING_CST || TREE_CODE (EXP) == CONSTRUCTOR) \
1416 && (ALIGN) < BITS_PER_WORD ? BITS_PER_WORD : (ALIGN))
1417
1418 /* If defined, a C expression to compute the alignment for a static
1419 variable. TYPE is the data type, and ALIGN is the alignment that
1420 the object would ordinarily have. The value of this macro is used
1421 instead of that alignment to align the object.
1422
1423 If this macro is not defined, then ALIGN is used.
1424
1425 One use of this macro is to increase alignment of medium-size
1426 data to make it all fit in fewer cache lines. Another is to
1427 cause character arrays to be word-aligned so that `strcpy' calls
1428 that copy constants to character arrays can be done inline. */
1429
1430 #undef DATA_ALIGNMENT
1431 #define DATA_ALIGNMENT(TYPE, ALIGN) \
1432 ((((ALIGN) < BITS_PER_WORD) \
1433 && (TREE_CODE (TYPE) == ARRAY_TYPE \
1434 || TREE_CODE (TYPE) == UNION_TYPE \
1435 || TREE_CODE (TYPE) == RECORD_TYPE)) ? BITS_PER_WORD : (ALIGN))
1436
1437 /* We need this for the same reason as DATA_ALIGNMENT, namely to cause
1438 character arrays to be word-aligned so that `strcpy' calls that copy
1439 constants to character arrays can be done inline, and 'strcmp' can be
1440 optimised to use word loads. */
1441 #define LOCAL_ALIGNMENT(TYPE, ALIGN) \
1442 DATA_ALIGNMENT (TYPE, ALIGN)
1443
1444 #define PAD_VARARGS_DOWN \
1445 (FUNCTION_ARG_PADDING (TYPE_MODE (type), type) == downward)
1446
1447 /* Define if operations between registers always perform the operation
1448 on the full register even if a narrower mode is specified. */
1449 #define WORD_REGISTER_OPERATIONS
1450
1451 /* When in 64-bit mode, move insns will sign extend SImode and CCmode
1452 moves. All other references are zero extended. */
1453 #define LOAD_EXTEND_OP(MODE) \
1454 (TARGET_64BIT && ((MODE) == SImode || (MODE) == CCmode) \
1455 ? SIGN_EXTEND : ZERO_EXTEND)
1456
1457 /* Define this macro if it is advisable to hold scalars in registers
1458 in a wider mode than that declared by the program. In such cases,
1459 the value is constrained to be within the bounds of the declared
1460 type, but kept valid in the wider mode. The signedness of the
1461 extension may differ from that of the type. */
1462
1463 #define PROMOTE_MODE(MODE, UNSIGNEDP, TYPE) \
1464 if (GET_MODE_CLASS (MODE) == MODE_INT \
1465 && GET_MODE_SIZE (MODE) < UNITS_PER_WORD) \
1466 { \
1467 if ((MODE) == SImode) \
1468 (UNSIGNEDP) = 0; \
1469 (MODE) = Pmode; \
1470 }
1471
1472 /* Pmode is always the same as ptr_mode, but not always the same as word_mode.
1473 Extensions of pointers to word_mode must be signed. */
1474 #define POINTERS_EXTEND_UNSIGNED false
1475
1476 /* Define if loading short immediate values into registers sign extends. */
1477 #define SHORT_IMMEDIATES_SIGN_EXTEND
1478
1479 /* The [d]clz instructions have the natural values at 0. */
1480
1481 #define CLZ_DEFINED_VALUE_AT_ZERO(MODE, VALUE) \
1482 ((VALUE) = GET_MODE_BITSIZE (MODE), 2)
1483 \f
1484 /* Standard register usage. */
1485
1486 /* Number of hardware registers. We have:
1487
1488 - 32 integer registers
1489 - 32 floating point registers
1490 - 8 condition code registers
1491 - 2 accumulator registers (hi and lo)
1492 - 32 registers each for coprocessors 0, 2 and 3
1493 - 4 fake registers:
1494 - ARG_POINTER_REGNUM
1495 - FRAME_POINTER_REGNUM
1496 - GOT_VERSION_REGNUM (see the comment above load_call<mode> for details)
1497 - CPRESTORE_SLOT_REGNUM
1498 - 2 dummy entries that were used at various times in the past.
1499 - 6 DSP accumulator registers (3 hi-lo pairs) for MIPS DSP ASE
1500 - 6 DSP control registers */
1501
1502 #define FIRST_PSEUDO_REGISTER 188
1503
1504 /* By default, fix the kernel registers ($26 and $27), the global
1505 pointer ($28) and the stack pointer ($29). This can change
1506 depending on the command-line options.
1507
1508 Regarding coprocessor registers: without evidence to the contrary,
1509 it's best to assume that each coprocessor register has a unique
1510 use. This can be overridden, in, e.g., mips_option_override or
1511 TARGET_CONDITIONAL_REGISTER_USAGE should the assumption be
1512 inappropriate for a particular target. */
1513
1514 #define FIXED_REGISTERS \
1515 { \
1516 1, 1, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, \
1517 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 1, 1, 1, 1, 0, 0, \
1518 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, \
1519 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, \
1520 0, 0, 1, 0, 0, 0, 0, 0, 0, 0, 0, 1, 1, 1, 1, 1, \
1521 /* COP0 registers */ \
1522 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, \
1523 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, \
1524 /* COP2 registers */ \
1525 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, \
1526 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, \
1527 /* COP3 registers */ \
1528 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, \
1529 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, \
1530 /* 6 DSP accumulator registers & 6 control registers */ \
1531 0, 0, 0, 0, 0, 0, 1, 1, 1, 1, 1, 1 \
1532 }
1533
1534
1535 /* Set up this array for o32 by default.
1536
1537 Note that we don't mark $31 as a call-clobbered register. The idea is
1538 that it's really the call instructions themselves which clobber $31.
1539 We don't care what the called function does with it afterwards.
1540
1541 This approach makes it easier to implement sibcalls. Unlike normal
1542 calls, sibcalls don't clobber $31, so the register reaches the
1543 called function in tact. EPILOGUE_USES says that $31 is useful
1544 to the called function. */
1545
1546 #define CALL_USED_REGISTERS \
1547 { \
1548 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, \
1549 0, 0, 0, 0, 0, 0, 0, 0, 1, 1, 1, 1, 1, 1, 0, 0, \
1550 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, \
1551 1, 1, 1, 1, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, \
1552 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, \
1553 /* COP0 registers */ \
1554 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, \
1555 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, \
1556 /* COP2 registers */ \
1557 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, \
1558 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, \
1559 /* COP3 registers */ \
1560 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, \
1561 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, \
1562 /* 6 DSP accumulator registers & 6 control registers */ \
1563 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1 \
1564 }
1565
1566
1567 /* Define this since $28, though fixed, is call-saved in many ABIs. */
1568
1569 #define CALL_REALLY_USED_REGISTERS \
1570 { /* General registers. */ \
1571 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, \
1572 0, 0, 0, 0, 0, 0, 0, 0, 1, 1, 1, 1, 0, 1, 0, 0, \
1573 /* Floating-point registers. */ \
1574 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, \
1575 1, 1, 1, 1, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, \
1576 /* Others. */ \
1577 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 0, \
1578 /* COP0 registers */ \
1579 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, \
1580 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, \
1581 /* COP2 registers */ \
1582 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, \
1583 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, \
1584 /* COP3 registers */ \
1585 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, \
1586 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, \
1587 /* 6 DSP accumulator registers & 6 control registers */ \
1588 1, 1, 1, 1, 1, 1, 0, 0, 0, 0, 0, 0 \
1589 }
1590
1591 /* Internal macros to classify a register number as to whether it's a
1592 general purpose register, a floating point register, a
1593 multiply/divide register, or a status register. */
1594
1595 #define GP_REG_FIRST 0
1596 #define GP_REG_LAST 31
1597 #define GP_REG_NUM (GP_REG_LAST - GP_REG_FIRST + 1)
1598 #define GP_DBX_FIRST 0
1599 #define K0_REG_NUM (GP_REG_FIRST + 26)
1600 #define K1_REG_NUM (GP_REG_FIRST + 27)
1601 #define KERNEL_REG_P(REGNO) (IN_RANGE (REGNO, K0_REG_NUM, K1_REG_NUM))
1602
1603 #define FP_REG_FIRST 32
1604 #define FP_REG_LAST 63
1605 #define FP_REG_NUM (FP_REG_LAST - FP_REG_FIRST + 1)
1606 #define FP_DBX_FIRST ((write_symbols == DBX_DEBUG) ? 38 : 32)
1607
1608 #define MD_REG_FIRST 64
1609 #define MD_REG_LAST 65
1610 #define MD_REG_NUM (MD_REG_LAST - MD_REG_FIRST + 1)
1611 #define MD_DBX_FIRST (FP_DBX_FIRST + FP_REG_NUM)
1612
1613 /* The DWARF 2 CFA column which tracks the return address from a
1614 signal handler context. This means that to maintain backwards
1615 compatibility, no hard register can be assigned this column if it
1616 would need to be handled by the DWARF unwinder. */
1617 #define DWARF_ALT_FRAME_RETURN_COLUMN 66
1618
1619 #define ST_REG_FIRST 67
1620 #define ST_REG_LAST 74
1621 #define ST_REG_NUM (ST_REG_LAST - ST_REG_FIRST + 1)
1622
1623
1624 /* FIXME: renumber. */
1625 #define COP0_REG_FIRST 80
1626 #define COP0_REG_LAST 111
1627 #define COP0_REG_NUM (COP0_REG_LAST - COP0_REG_FIRST + 1)
1628
1629 #define COP0_STATUS_REG_NUM (COP0_REG_FIRST + 12)
1630 #define COP0_CAUSE_REG_NUM (COP0_REG_FIRST + 13)
1631 #define COP0_EPC_REG_NUM (COP0_REG_FIRST + 14)
1632
1633 #define COP2_REG_FIRST 112
1634 #define COP2_REG_LAST 143
1635 #define COP2_REG_NUM (COP2_REG_LAST - COP2_REG_FIRST + 1)
1636
1637 #define COP3_REG_FIRST 144
1638 #define COP3_REG_LAST 175
1639 #define COP3_REG_NUM (COP3_REG_LAST - COP3_REG_FIRST + 1)
1640 /* ALL_COP_REG_NUM assumes that COP0,2,and 3 are numbered consecutively. */
1641 #define ALL_COP_REG_NUM (COP3_REG_LAST - COP0_REG_FIRST + 1)
1642
1643 #define DSP_ACC_REG_FIRST 176
1644 #define DSP_ACC_REG_LAST 181
1645 #define DSP_ACC_REG_NUM (DSP_ACC_REG_LAST - DSP_ACC_REG_FIRST + 1)
1646
1647 #define AT_REGNUM (GP_REG_FIRST + 1)
1648 #define HI_REGNUM (TARGET_BIG_ENDIAN ? MD_REG_FIRST : MD_REG_FIRST + 1)
1649 #define LO_REGNUM (TARGET_BIG_ENDIAN ? MD_REG_FIRST + 1 : MD_REG_FIRST)
1650
1651 /* A few bitfield locations for the coprocessor registers. */
1652 /* Request Interrupt Priority Level is from bit 10 to bit 15 of
1653 the cause register for the EIC interrupt mode. */
1654 #define CAUSE_IPL 10
1655 /* Interrupt Priority Level is from bit 10 to bit 15 of the status register. */
1656 #define SR_IPL 10
1657 /* Exception Level is at bit 1 of the status register. */
1658 #define SR_EXL 1
1659 /* Interrupt Enable is at bit 0 of the status register. */
1660 #define SR_IE 0
1661
1662 /* FPSW_REGNUM is the single condition code used if !ISA_HAS_8CC.
1663 If ISA_HAS_8CC, it should not be used, and an arbitrary ST_REG
1664 should be used instead. */
1665 #define FPSW_REGNUM ST_REG_FIRST
1666
1667 #define GP_REG_P(REGNO) \
1668 ((unsigned int) ((int) (REGNO) - GP_REG_FIRST) < GP_REG_NUM)
1669 #define M16_REG_P(REGNO) \
1670 (((REGNO) >= 2 && (REGNO) <= 7) || (REGNO) == 16 || (REGNO) == 17)
1671 #define FP_REG_P(REGNO) \
1672 ((unsigned int) ((int) (REGNO) - FP_REG_FIRST) < FP_REG_NUM)
1673 #define MD_REG_P(REGNO) \
1674 ((unsigned int) ((int) (REGNO) - MD_REG_FIRST) < MD_REG_NUM)
1675 #define ST_REG_P(REGNO) \
1676 ((unsigned int) ((int) (REGNO) - ST_REG_FIRST) < ST_REG_NUM)
1677 #define COP0_REG_P(REGNO) \
1678 ((unsigned int) ((int) (REGNO) - COP0_REG_FIRST) < COP0_REG_NUM)
1679 #define COP2_REG_P(REGNO) \
1680 ((unsigned int) ((int) (REGNO) - COP2_REG_FIRST) < COP2_REG_NUM)
1681 #define COP3_REG_P(REGNO) \
1682 ((unsigned int) ((int) (REGNO) - COP3_REG_FIRST) < COP3_REG_NUM)
1683 #define ALL_COP_REG_P(REGNO) \
1684 ((unsigned int) ((int) (REGNO) - COP0_REG_FIRST) < ALL_COP_REG_NUM)
1685 /* Test if REGNO is one of the 6 new DSP accumulators. */
1686 #define DSP_ACC_REG_P(REGNO) \
1687 ((unsigned int) ((int) (REGNO) - DSP_ACC_REG_FIRST) < DSP_ACC_REG_NUM)
1688 /* Test if REGNO is hi, lo, or one of the 6 new DSP accumulators. */
1689 #define ACC_REG_P(REGNO) \
1690 (MD_REG_P (REGNO) || DSP_ACC_REG_P (REGNO))
1691
1692 #define FP_REG_RTX_P(X) (REG_P (X) && FP_REG_P (REGNO (X)))
1693
1694 /* True if X is (const (unspec [(const_int 0)] UNSPEC_GP)). This is used
1695 to initialize the mips16 gp pseudo register. */
1696 #define CONST_GP_P(X) \
1697 (GET_CODE (X) == CONST \
1698 && GET_CODE (XEXP (X, 0)) == UNSPEC \
1699 && XINT (XEXP (X, 0), 1) == UNSPEC_GP)
1700
1701 /* Return coprocessor number from register number. */
1702
1703 #define COPNUM_AS_CHAR_FROM_REGNUM(REGNO) \
1704 (COP0_REG_P (REGNO) ? '0' : COP2_REG_P (REGNO) ? '2' \
1705 : COP3_REG_P (REGNO) ? '3' : '?')
1706
1707
1708 #define HARD_REGNO_NREGS(REGNO, MODE) mips_hard_regno_nregs (REGNO, MODE)
1709
1710 #define HARD_REGNO_MODE_OK(REGNO, MODE) \
1711 mips_hard_regno_mode_ok[ (int)(MODE) ][ (REGNO) ]
1712
1713 #define MODES_TIEABLE_P mips_modes_tieable_p
1714
1715 /* Register to use for pushing function arguments. */
1716 #define STACK_POINTER_REGNUM (GP_REG_FIRST + 29)
1717
1718 /* These two registers don't really exist: they get eliminated to either
1719 the stack or hard frame pointer. */
1720 #define ARG_POINTER_REGNUM 77
1721 #define FRAME_POINTER_REGNUM 78
1722
1723 /* $30 is not available on the mips16, so we use $17 as the frame
1724 pointer. */
1725 #define HARD_FRAME_POINTER_REGNUM \
1726 (TARGET_MIPS16 ? GP_REG_FIRST + 17 : GP_REG_FIRST + 30)
1727
1728 #define HARD_FRAME_POINTER_IS_FRAME_POINTER 0
1729 #define HARD_FRAME_POINTER_IS_ARG_POINTER 0
1730
1731 /* Register in which static-chain is passed to a function. */
1732 #define STATIC_CHAIN_REGNUM (GP_REG_FIRST + 15)
1733
1734 /* Registers used as temporaries in prologue/epilogue code:
1735
1736 - If a MIPS16 PIC function needs access to _gp, it first loads
1737 the value into MIPS16_PIC_TEMP and then copies it to $gp.
1738
1739 - The prologue can use MIPS_PROLOGUE_TEMP as a general temporary
1740 register. The register must not conflict with MIPS16_PIC_TEMP.
1741
1742 - The epilogue can use MIPS_EPILOGUE_TEMP as a general temporary
1743 register.
1744
1745 If we're generating MIPS16 code, these registers must come from the
1746 core set of 8. The prologue registers mustn't conflict with any
1747 incoming arguments, the static chain pointer, or the frame pointer.
1748 The epilogue temporary mustn't conflict with the return registers,
1749 the PIC call register ($25), the frame pointer, the EH stack adjustment,
1750 or the EH data registers.
1751
1752 If we're generating interrupt handlers, we use K0 as a temporary register
1753 in prologue/epilogue code. */
1754
1755 #define MIPS16_PIC_TEMP_REGNUM (GP_REG_FIRST + 2)
1756 #define MIPS_PROLOGUE_TEMP_REGNUM \
1757 (cfun->machine->interrupt_handler_p ? K0_REG_NUM : GP_REG_FIRST + 3)
1758 #define MIPS_EPILOGUE_TEMP_REGNUM \
1759 (cfun->machine->interrupt_handler_p \
1760 ? K0_REG_NUM \
1761 : GP_REG_FIRST + (TARGET_MIPS16 ? 6 : 8))
1762
1763 #define MIPS16_PIC_TEMP gen_rtx_REG (Pmode, MIPS16_PIC_TEMP_REGNUM)
1764 #define MIPS_PROLOGUE_TEMP(MODE) gen_rtx_REG (MODE, MIPS_PROLOGUE_TEMP_REGNUM)
1765 #define MIPS_EPILOGUE_TEMP(MODE) gen_rtx_REG (MODE, MIPS_EPILOGUE_TEMP_REGNUM)
1766
1767 /* Define this macro if it is as good or better to call a constant
1768 function address than to call an address kept in a register. */
1769 #define NO_FUNCTION_CSE 1
1770
1771 /* The ABI-defined global pointer. Sometimes we use a different
1772 register in leaf functions: see PIC_OFFSET_TABLE_REGNUM. */
1773 #define GLOBAL_POINTER_REGNUM (GP_REG_FIRST + 28)
1774
1775 /* We normally use $28 as the global pointer. However, when generating
1776 n32/64 PIC, it is better for leaf functions to use a call-clobbered
1777 register instead. They can then avoid saving and restoring $28
1778 and perhaps avoid using a frame at all.
1779
1780 When a leaf function uses something other than $28, mips_expand_prologue
1781 will modify pic_offset_table_rtx in place. Take the register number
1782 from there after reload. */
1783 #define PIC_OFFSET_TABLE_REGNUM \
1784 (reload_completed ? REGNO (pic_offset_table_rtx) : GLOBAL_POINTER_REGNUM)
1785
1786 #define PIC_FUNCTION_ADDR_REGNUM (GP_REG_FIRST + 25)
1787 \f
1788 /* Define the classes of registers for register constraints in the
1789 machine description. Also define ranges of constants.
1790
1791 One of the classes must always be named ALL_REGS and include all hard regs.
1792 If there is more than one class, another class must be named NO_REGS
1793 and contain no registers.
1794
1795 The name GENERAL_REGS must be the name of a class (or an alias for
1796 another name such as ALL_REGS). This is the class of registers
1797 that is allowed by "g" or "r" in a register constraint.
1798 Also, registers outside this class are allocated only when
1799 instructions express preferences for them.
1800
1801 The classes must be numbered in nondecreasing order; that is,
1802 a larger-numbered class must never be contained completely
1803 in a smaller-numbered class.
1804
1805 For any two classes, it is very desirable that there be another
1806 class that represents their union. */
1807
1808 enum reg_class
1809 {
1810 NO_REGS, /* no registers in set */
1811 M16_REGS, /* mips16 directly accessible registers */
1812 T_REG, /* mips16 T register ($24) */
1813 M16_T_REGS, /* mips16 registers plus T register */
1814 PIC_FN_ADDR_REG, /* SVR4 PIC function address register */
1815 V1_REG, /* Register $v1 ($3) used for TLS access. */
1816 LEA_REGS, /* Every GPR except $25 */
1817 GR_REGS, /* integer registers */
1818 FP_REGS, /* floating point registers */
1819 MD0_REG, /* first multiply/divide register */
1820 MD1_REG, /* second multiply/divide register */
1821 MD_REGS, /* multiply/divide registers (hi/lo) */
1822 COP0_REGS, /* generic coprocessor classes */
1823 COP2_REGS,
1824 COP3_REGS,
1825 ST_REGS, /* status registers (fp status) */
1826 DSP_ACC_REGS, /* DSP accumulator registers */
1827 ACC_REGS, /* Hi/Lo and DSP accumulator registers */
1828 FRAME_REGS, /* $arg and $frame */
1829 GR_AND_MD0_REGS, /* union classes */
1830 GR_AND_MD1_REGS,
1831 GR_AND_MD_REGS,
1832 GR_AND_ACC_REGS,
1833 ALL_REGS, /* all registers */
1834 LIM_REG_CLASSES /* max value + 1 */
1835 };
1836
1837 #define N_REG_CLASSES (int) LIM_REG_CLASSES
1838
1839 #define GENERAL_REGS GR_REGS
1840
1841 /* An initializer containing the names of the register classes as C
1842 string constants. These names are used in writing some of the
1843 debugging dumps. */
1844
1845 #define REG_CLASS_NAMES \
1846 { \
1847 "NO_REGS", \
1848 "M16_REGS", \
1849 "T_REG", \
1850 "M16_T_REGS", \
1851 "PIC_FN_ADDR_REG", \
1852 "V1_REG", \
1853 "LEA_REGS", \
1854 "GR_REGS", \
1855 "FP_REGS", \
1856 "MD0_REG", \
1857 "MD1_REG", \
1858 "MD_REGS", \
1859 /* coprocessor registers */ \
1860 "COP0_REGS", \
1861 "COP2_REGS", \
1862 "COP3_REGS", \
1863 "ST_REGS", \
1864 "DSP_ACC_REGS", \
1865 "ACC_REGS", \
1866 "FRAME_REGS", \
1867 "GR_AND_MD0_REGS", \
1868 "GR_AND_MD1_REGS", \
1869 "GR_AND_MD_REGS", \
1870 "GR_AND_ACC_REGS", \
1871 "ALL_REGS" \
1872 }
1873
1874 /* An initializer containing the contents of the register classes,
1875 as integers which are bit masks. The Nth integer specifies the
1876 contents of class N. The way the integer MASK is interpreted is
1877 that register R is in the class if `MASK & (1 << R)' is 1.
1878
1879 When the machine has more than 32 registers, an integer does not
1880 suffice. Then the integers are replaced by sub-initializers,
1881 braced groupings containing several integers. Each
1882 sub-initializer must be suitable as an initializer for the type
1883 `HARD_REG_SET' which is defined in `hard-reg-set.h'. */
1884
1885 #define REG_CLASS_CONTENTS \
1886 { \
1887 { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 }, /* NO_REGS */ \
1888 { 0x000300fc, 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 }, /* M16_REGS */ \
1889 { 0x01000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 }, /* T_REG */ \
1890 { 0x010300fc, 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 }, /* M16_T_REGS */ \
1891 { 0x02000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 }, /* PIC_FN_ADDR_REG */ \
1892 { 0x00000008, 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 }, /* V1_REG */ \
1893 { 0xfdffffff, 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 }, /* LEA_REGS */ \
1894 { 0xffffffff, 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 }, /* GR_REGS */ \
1895 { 0x00000000, 0xffffffff, 0x00000000, 0x00000000, 0x00000000, 0x00000000 }, /* FP_REGS */ \
1896 { 0x00000000, 0x00000000, 0x00000001, 0x00000000, 0x00000000, 0x00000000 }, /* MD0_REG */ \
1897 { 0x00000000, 0x00000000, 0x00000002, 0x00000000, 0x00000000, 0x00000000 }, /* MD1_REG */ \
1898 { 0x00000000, 0x00000000, 0x00000003, 0x00000000, 0x00000000, 0x00000000 }, /* MD_REGS */ \
1899 { 0x00000000, 0x00000000, 0xffff0000, 0x0000ffff, 0x00000000, 0x00000000 }, /* COP0_REGS */ \
1900 { 0x00000000, 0x00000000, 0x00000000, 0xffff0000, 0x0000ffff, 0x00000000 }, /* COP2_REGS */ \
1901 { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0xffff0000, 0x0000ffff }, /* COP3_REGS */ \
1902 { 0x00000000, 0x00000000, 0x000007f8, 0x00000000, 0x00000000, 0x00000000 }, /* ST_REGS */ \
1903 { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x003f0000 }, /* DSP_ACC_REGS */ \
1904 { 0x00000000, 0x00000000, 0x00000003, 0x00000000, 0x00000000, 0x003f0000 }, /* ACC_REGS */ \
1905 { 0x00000000, 0x00000000, 0x00006000, 0x00000000, 0x00000000, 0x00000000 }, /* FRAME_REGS */ \
1906 { 0xffffffff, 0x00000000, 0x00000001, 0x00000000, 0x00000000, 0x00000000 }, /* GR_AND_MD0_REGS */ \
1907 { 0xffffffff, 0x00000000, 0x00000002, 0x00000000, 0x00000000, 0x00000000 }, /* GR_AND_MD1_REGS */ \
1908 { 0xffffffff, 0x00000000, 0x00000003, 0x00000000, 0x00000000, 0x00000000 }, /* GR_AND_MD_REGS */ \
1909 { 0xffffffff, 0x00000000, 0x00000003, 0x00000000, 0x00000000, 0x003f0000 }, /* GR_AND_ACC_REGS */ \
1910 { 0xffffffff, 0xffffffff, 0xffff67ff, 0xffffffff, 0xffffffff, 0x0fffffff } /* ALL_REGS */ \
1911 }
1912
1913
1914 /* A C expression whose value is a register class containing hard
1915 register REGNO. In general there is more that one such class;
1916 choose a class which is "minimal", meaning that no smaller class
1917 also contains the register. */
1918
1919 #define REGNO_REG_CLASS(REGNO) mips_regno_to_class[ (REGNO) ]
1920
1921 /* A macro whose definition is the name of the class to which a
1922 valid base register must belong. A base register is one used in
1923 an address which is the register value plus a displacement. */
1924
1925 #define BASE_REG_CLASS (TARGET_MIPS16 ? M16_REGS : GR_REGS)
1926
1927 /* A macro whose definition is the name of the class to which a
1928 valid index register must belong. An index register is one used
1929 in an address where its value is either multiplied by a scale
1930 factor or added to another register (as well as added to a
1931 displacement). */
1932
1933 #define INDEX_REG_CLASS NO_REGS
1934
1935 /* We generally want to put call-clobbered registers ahead of
1936 call-saved ones. (IRA expects this.) */
1937
1938 #define REG_ALLOC_ORDER \
1939 { /* Accumulator registers. When GPRs and accumulators have equal \
1940 cost, we generally prefer to use accumulators. For example, \
1941 a division of multiplication result is better allocated to LO, \
1942 so that we put the MFLO at the point of use instead of at the \
1943 point of definition. It's also needed if we're to take advantage \
1944 of the extra accumulators available with -mdspr2. In some cases, \
1945 it can also help to reduce register pressure. */ \
1946 64, 65,176,177,178,179,180,181, \
1947 /* Call-clobbered GPRs. */ \
1948 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, \
1949 24, 25, 31, \
1950 /* The global pointer. This is call-clobbered for o32 and o64 \
1951 abicalls, call-saved for n32 and n64 abicalls, and a program \
1952 invariant otherwise. Putting it between the call-clobbered \
1953 and call-saved registers should cope with all eventualities. */ \
1954 28, \
1955 /* Call-saved GPRs. */ \
1956 16, 17, 18, 19, 20, 21, 22, 23, 30, \
1957 /* GPRs that can never be exposed to the register allocator. */ \
1958 0, 26, 27, 29, \
1959 /* Call-clobbered FPRs. */ \
1960 32, 33, 34, 35, 36, 37, 38, 39, 40, 41, 42, 43, 44, 45, 46, 47, \
1961 48, 49, 50, 51, \
1962 /* FPRs that are usually call-saved. The odd ones are actually \
1963 call-clobbered for n32, but listing them ahead of the even \
1964 registers might encourage the register allocator to fragment \
1965 the available FPR pairs. We need paired FPRs to store long \
1966 doubles, so it isn't clear that using a different order \
1967 for n32 would be a win. */ \
1968 52, 53, 54, 55, 56, 57, 58, 59, 60, 61, 62, 63, \
1969 /* None of the remaining classes have defined call-saved \
1970 registers. */ \
1971 66, 67, 68, 69, 70, 71, 72, 73, 74, 75, 76, 77, 78, 79, \
1972 80, 81, 82, 83, 84, 85, 86, 87, 88, 89, 90, 91, 92, 93, 94, 95, \
1973 96, 97, 98, 99, 100,101,102,103,104,105,106,107,108,109,110,111, \
1974 112,113,114,115,116,117,118,119,120,121,122,123,124,125,126,127, \
1975 128,129,130,131,132,133,134,135,136,137,138,139,140,141,142,143, \
1976 144,145,146,147,148,149,150,151,152,153,154,155,156,157,158,159, \
1977 160,161,162,163,164,165,166,167,168,169,170,171,172,173,174,175, \
1978 182,183,184,185,186,187 \
1979 }
1980
1981 /* ADJUST_REG_ALLOC_ORDER is a macro which permits reg_alloc_order
1982 to be rearranged based on a particular function. On the mips16, we
1983 want to allocate $24 (T_REG) before other registers for
1984 instructions for which it is possible. */
1985
1986 #define ADJUST_REG_ALLOC_ORDER mips_order_regs_for_local_alloc ()
1987
1988 /* True if VALUE is an unsigned 6-bit number. */
1989
1990 #define UIMM6_OPERAND(VALUE) \
1991 (((VALUE) & ~(unsigned HOST_WIDE_INT) 0x3f) == 0)
1992
1993 /* True if VALUE is a signed 10-bit number. */
1994
1995 #define IMM10_OPERAND(VALUE) \
1996 ((unsigned HOST_WIDE_INT) (VALUE) + 0x200 < 0x400)
1997
1998 /* True if VALUE is a signed 16-bit number. */
1999
2000 #define SMALL_OPERAND(VALUE) \
2001 ((unsigned HOST_WIDE_INT) (VALUE) + 0x8000 < 0x10000)
2002
2003 /* True if VALUE is an unsigned 16-bit number. */
2004
2005 #define SMALL_OPERAND_UNSIGNED(VALUE) \
2006 (((VALUE) & ~(unsigned HOST_WIDE_INT) 0xffff) == 0)
2007
2008 /* True if VALUE can be loaded into a register using LUI. */
2009
2010 #define LUI_OPERAND(VALUE) \
2011 (((VALUE) | 0x7fff0000) == 0x7fff0000 \
2012 || ((VALUE) | 0x7fff0000) + 0x10000 == 0)
2013
2014 /* Return a value X with the low 16 bits clear, and such that
2015 VALUE - X is a signed 16-bit value. */
2016
2017 #define CONST_HIGH_PART(VALUE) \
2018 (((VALUE) + 0x8000) & ~(unsigned HOST_WIDE_INT) 0xffff)
2019
2020 #define CONST_LOW_PART(VALUE) \
2021 ((VALUE) - CONST_HIGH_PART (VALUE))
2022
2023 #define SMALL_INT(X) SMALL_OPERAND (INTVAL (X))
2024 #define SMALL_INT_UNSIGNED(X) SMALL_OPERAND_UNSIGNED (INTVAL (X))
2025 #define LUI_INT(X) LUI_OPERAND (INTVAL (X))
2026
2027 /* The HI and LO registers can only be reloaded via the general
2028 registers. Condition code registers can only be loaded to the
2029 general registers, and from the floating point registers. */
2030
2031 #define SECONDARY_INPUT_RELOAD_CLASS(CLASS, MODE, X) \
2032 mips_secondary_reload_class (CLASS, MODE, X, true)
2033 #define SECONDARY_OUTPUT_RELOAD_CLASS(CLASS, MODE, X) \
2034 mips_secondary_reload_class (CLASS, MODE, X, false)
2035
2036 /* Return the maximum number of consecutive registers
2037 needed to represent mode MODE in a register of class CLASS. */
2038
2039 #define CLASS_MAX_NREGS(CLASS, MODE) mips_class_max_nregs (CLASS, MODE)
2040
2041 #define CANNOT_CHANGE_MODE_CLASS(FROM, TO, CLASS) \
2042 mips_cannot_change_mode_class (FROM, TO, CLASS)
2043 \f
2044 /* Stack layout; function entry, exit and calling. */
2045
2046 #define STACK_GROWS_DOWNWARD
2047
2048 #define FRAME_GROWS_DOWNWARD flag_stack_protect
2049
2050 /* Size of the area allocated in the frame to save the GP. */
2051
2052 #define MIPS_GP_SAVE_AREA_SIZE \
2053 (TARGET_CALL_CLOBBERED_GP ? MIPS_STACK_ALIGN (UNITS_PER_WORD) : 0)
2054
2055 /* The offset of the first local variable from the frame pointer. See
2056 mips_compute_frame_info for details about the frame layout. */
2057
2058 #define STARTING_FRAME_OFFSET \
2059 (FRAME_GROWS_DOWNWARD \
2060 ? 0 \
2061 : crtl->outgoing_args_size + MIPS_GP_SAVE_AREA_SIZE)
2062
2063 #define RETURN_ADDR_RTX mips_return_addr
2064
2065 /* Mask off the MIPS16 ISA bit in unwind addresses.
2066
2067 The reason for this is a little subtle. When unwinding a call,
2068 we are given the call's return address, which on most targets
2069 is the address of the following instruction. However, what we
2070 actually want to find is the EH region for the call itself.
2071 The target-independent unwind code therefore searches for "RA - 1".
2072
2073 In the MIPS16 case, RA is always an odd-valued (ISA-encoded) address.
2074 RA - 1 is therefore the real (even-valued) start of the return
2075 instruction. EH region labels are usually odd-valued MIPS16 symbols
2076 too, so a search for an even address within a MIPS16 region would
2077 usually work.
2078
2079 However, there is an exception. If the end of an EH region is also
2080 the end of a function, the end label is allowed to be even. This is
2081 necessary because a following non-MIPS16 function may also need EH
2082 information for its first instruction.
2083
2084 Thus a MIPS16 region may be terminated by an ISA-encoded or a
2085 non-ISA-encoded address. This probably isn't ideal, but it is
2086 the traditional (legacy) behavior. It is therefore only safe
2087 to search MIPS EH regions for an _odd-valued_ address.
2088
2089 Masking off the ISA bit means that the target-independent code
2090 will search for "(RA & -2) - 1", which is guaranteed to be odd. */
2091 #define MASK_RETURN_ADDR GEN_INT (-2)
2092
2093
2094 /* Similarly, don't use the least-significant bit to tell pointers to
2095 code from vtable index. */
2096
2097 #define TARGET_PTRMEMFUNC_VBIT_LOCATION ptrmemfunc_vbit_in_delta
2098
2099 /* The eliminations to $17 are only used for mips16 code. See the
2100 definition of HARD_FRAME_POINTER_REGNUM. */
2101
2102 #define ELIMINABLE_REGS \
2103 {{ ARG_POINTER_REGNUM, STACK_POINTER_REGNUM}, \
2104 { ARG_POINTER_REGNUM, GP_REG_FIRST + 30}, \
2105 { ARG_POINTER_REGNUM, GP_REG_FIRST + 17}, \
2106 { FRAME_POINTER_REGNUM, STACK_POINTER_REGNUM}, \
2107 { FRAME_POINTER_REGNUM, GP_REG_FIRST + 30}, \
2108 { FRAME_POINTER_REGNUM, GP_REG_FIRST + 17}}
2109
2110 #define INITIAL_ELIMINATION_OFFSET(FROM, TO, OFFSET) \
2111 (OFFSET) = mips_initial_elimination_offset ((FROM), (TO))
2112
2113 /* Allocate stack space for arguments at the beginning of each function. */
2114 #define ACCUMULATE_OUTGOING_ARGS 1
2115
2116 /* The argument pointer always points to the first argument. */
2117 #define FIRST_PARM_OFFSET(FNDECL) 0
2118
2119 /* o32 and o64 reserve stack space for all argument registers. */
2120 #define REG_PARM_STACK_SPACE(FNDECL) \
2121 (TARGET_OLDABI \
2122 ? (MAX_ARGS_IN_REGISTERS * UNITS_PER_WORD) \
2123 : 0)
2124
2125 /* Define this if it is the responsibility of the caller to
2126 allocate the area reserved for arguments passed in registers.
2127 If `ACCUMULATE_OUTGOING_ARGS' is also defined, the only effect
2128 of this macro is to determine whether the space is included in
2129 `crtl->outgoing_args_size'. */
2130 #define OUTGOING_REG_PARM_STACK_SPACE(FNTYPE) 1
2131
2132 #define STACK_BOUNDARY (TARGET_NEWABI ? 128 : 64)
2133 \f
2134 /* Symbolic macros for the registers used to return integer and floating
2135 point values. */
2136
2137 #define GP_RETURN (GP_REG_FIRST + 2)
2138 #define FP_RETURN ((TARGET_SOFT_FLOAT) ? GP_RETURN : (FP_REG_FIRST + 0))
2139
2140 #define MAX_ARGS_IN_REGISTERS (TARGET_OLDABI ? 4 : 8)
2141
2142 /* Symbolic macros for the first/last argument registers. */
2143
2144 #define GP_ARG_FIRST (GP_REG_FIRST + 4)
2145 #define GP_ARG_LAST (GP_ARG_FIRST + MAX_ARGS_IN_REGISTERS - 1)
2146 #define FP_ARG_FIRST (FP_REG_FIRST + 12)
2147 #define FP_ARG_LAST (FP_ARG_FIRST + MAX_ARGS_IN_REGISTERS - 1)
2148
2149 /* 1 if N is a possible register number for function argument passing.
2150 We have no FP argument registers when soft-float. When FP registers
2151 are 32 bits, we can't directly reference the odd numbered ones. */
2152
2153 #define FUNCTION_ARG_REGNO_P(N) \
2154 ((IN_RANGE((N), GP_ARG_FIRST, GP_ARG_LAST) \
2155 || (IN_RANGE((N), FP_ARG_FIRST, FP_ARG_LAST))) \
2156 && !fixed_regs[N])
2157 \f
2158 /* This structure has to cope with two different argument allocation
2159 schemes. Most MIPS ABIs view the arguments as a structure, of which
2160 the first N words go in registers and the rest go on the stack. If I
2161 < N, the Ith word might go in Ith integer argument register or in a
2162 floating-point register. For these ABIs, we only need to remember
2163 the offset of the current argument into the structure.
2164
2165 The EABI instead allocates the integer and floating-point arguments
2166 separately. The first N words of FP arguments go in FP registers,
2167 the rest go on the stack. Likewise, the first N words of the other
2168 arguments go in integer registers, and the rest go on the stack. We
2169 need to maintain three counts: the number of integer registers used,
2170 the number of floating-point registers used, and the number of words
2171 passed on the stack.
2172
2173 We could keep separate information for the two ABIs (a word count for
2174 the standard ABIs, and three separate counts for the EABI). But it
2175 seems simpler to view the standard ABIs as forms of EABI that do not
2176 allocate floating-point registers.
2177
2178 So for the standard ABIs, the first N words are allocated to integer
2179 registers, and mips_function_arg decides on an argument-by-argument
2180 basis whether that argument should really go in an integer register,
2181 or in a floating-point one. */
2182
2183 typedef struct mips_args {
2184 /* Always true for varargs functions. Otherwise true if at least
2185 one argument has been passed in an integer register. */
2186 int gp_reg_found;
2187
2188 /* The number of arguments seen so far. */
2189 unsigned int arg_number;
2190
2191 /* The number of integer registers used so far. For all ABIs except
2192 EABI, this is the number of words that have been added to the
2193 argument structure, limited to MAX_ARGS_IN_REGISTERS. */
2194 unsigned int num_gprs;
2195
2196 /* For EABI, the number of floating-point registers used so far. */
2197 unsigned int num_fprs;
2198
2199 /* The number of words passed on the stack. */
2200 unsigned int stack_words;
2201
2202 /* On the mips16, we need to keep track of which floating point
2203 arguments were passed in general registers, but would have been
2204 passed in the FP regs if this were a 32-bit function, so that we
2205 can move them to the FP regs if we wind up calling a 32-bit
2206 function. We record this information in fp_code, encoded in base
2207 four. A zero digit means no floating point argument, a one digit
2208 means an SFmode argument, and a two digit means a DFmode argument,
2209 and a three digit is not used. The low order digit is the first
2210 argument. Thus 6 == 1 * 4 + 2 means a DFmode argument followed by
2211 an SFmode argument. ??? A more sophisticated approach will be
2212 needed if MIPS_ABI != ABI_32. */
2213 int fp_code;
2214
2215 /* True if the function has a prototype. */
2216 int prototype;
2217 } CUMULATIVE_ARGS;
2218
2219 /* Initialize a variable CUM of type CUMULATIVE_ARGS
2220 for a call to a function whose data type is FNTYPE.
2221 For a library call, FNTYPE is 0. */
2222
2223 #define INIT_CUMULATIVE_ARGS(CUM, FNTYPE, LIBNAME, INDIRECT, N_NAMED_ARGS) \
2224 mips_init_cumulative_args (&CUM, FNTYPE)
2225
2226 #define FUNCTION_ARG_PADDING(MODE, TYPE) \
2227 (mips_pad_arg_upward (MODE, TYPE) ? upward : downward)
2228
2229 #define BLOCK_REG_PADDING(MODE, TYPE, FIRST) \
2230 (mips_pad_reg_upward (MODE, TYPE) ? upward : downward)
2231
2232 /* True if using EABI and varargs can be passed in floating-point
2233 registers. Under these conditions, we need a more complex form
2234 of va_list, which tracks GPR, FPR and stack arguments separately. */
2235 #define EABI_FLOAT_VARARGS_P \
2236 (mips_abi == ABI_EABI && UNITS_PER_FPVALUE >= UNITS_PER_DOUBLE)
2237
2238 \f
2239 #define EPILOGUE_USES(REGNO) mips_epilogue_uses (REGNO)
2240
2241 /* Treat LOC as a byte offset from the stack pointer and round it up
2242 to the next fully-aligned offset. */
2243 #define MIPS_STACK_ALIGN(LOC) \
2244 (TARGET_NEWABI ? ((LOC) + 15) & -16 : ((LOC) + 7) & -8)
2245
2246 \f
2247 /* Output assembler code to FILE to increment profiler label # LABELNO
2248 for profiling a function entry. */
2249
2250 #define FUNCTION_PROFILER(FILE, LABELNO) mips_function_profiler ((FILE))
2251
2252 /* The profiler preserves all interesting registers, including $31. */
2253 #define MIPS_SAVE_REG_FOR_PROFILING_P(REGNO) false
2254
2255 /* No mips port has ever used the profiler counter word, so don't emit it
2256 or the label for it. */
2257
2258 #define NO_PROFILE_COUNTERS 1
2259
2260 /* Define this macro if the code for function profiling should come
2261 before the function prologue. Normally, the profiling code comes
2262 after. */
2263
2264 /* #define PROFILE_BEFORE_PROLOGUE */
2265
2266 /* EXIT_IGNORE_STACK should be nonzero if, when returning from a function,
2267 the stack pointer does not matter. The value is tested only in
2268 functions that have frame pointers.
2269 No definition is equivalent to always zero. */
2270
2271 #define EXIT_IGNORE_STACK 1
2272
2273 \f
2274 /* Trampolines are a block of code followed by two pointers. */
2275
2276 #define TRAMPOLINE_SIZE \
2277 (mips_trampoline_code_size () + GET_MODE_SIZE (ptr_mode) * 2)
2278
2279 /* Forcing a 64-bit alignment for 32-bit targets allows us to load two
2280 pointers from a single LUI base. */
2281
2282 #define TRAMPOLINE_ALIGNMENT 64
2283
2284 /* mips_trampoline_init calls this library function to flush
2285 program and data caches. */
2286
2287 #ifndef CACHE_FLUSH_FUNC
2288 #define CACHE_FLUSH_FUNC "_flush_cache"
2289 #endif
2290
2291 #define MIPS_ICACHE_SYNC(ADDR, SIZE) \
2292 /* Flush both caches. We need to flush the data cache in case \
2293 the system has a write-back cache. */ \
2294 emit_library_call (gen_rtx_SYMBOL_REF (Pmode, mips_cache_flush_func), \
2295 LCT_NORMAL, VOIDmode, 3, ADDR, Pmode, SIZE, Pmode, \
2296 GEN_INT (3), TYPE_MODE (integer_type_node))
2297
2298 \f
2299 /* Addressing modes, and classification of registers for them. */
2300
2301 #define REGNO_OK_FOR_INDEX_P(REGNO) 0
2302 #define REGNO_MODE_OK_FOR_BASE_P(REGNO, MODE) \
2303 mips_regno_mode_ok_for_base_p (REGNO, MODE, 1)
2304 \f
2305 /* Maximum number of registers that can appear in a valid memory address. */
2306
2307 #define MAX_REGS_PER_ADDRESS 1
2308
2309 /* Check for constness inline but use mips_legitimate_address_p
2310 to check whether a constant really is an address. */
2311
2312 #define CONSTANT_ADDRESS_P(X) \
2313 (CONSTANT_P (X) && memory_address_p (SImode, X))
2314
2315 /* This handles the magic '..CURRENT_FUNCTION' symbol, which means
2316 'the start of the function that this code is output in'. */
2317
2318 #define ASM_OUTPUT_LABELREF(FILE,NAME) \
2319 if (strcmp (NAME, "..CURRENT_FUNCTION") == 0) \
2320 asm_fprintf ((FILE), "%U%s", \
2321 XSTR (XEXP (DECL_RTL (current_function_decl), 0), 0)); \
2322 else \
2323 asm_fprintf ((FILE), "%U%s", (NAME))
2324 \f
2325 /* Flag to mark a function decl symbol that requires a long call. */
2326 #define SYMBOL_FLAG_LONG_CALL (SYMBOL_FLAG_MACH_DEP << 0)
2327 #define SYMBOL_REF_LONG_CALL_P(X) \
2328 ((SYMBOL_REF_FLAGS (X) & SYMBOL_FLAG_LONG_CALL) != 0)
2329
2330 /* This flag marks functions that cannot be lazily bound. */
2331 #define SYMBOL_FLAG_BIND_NOW (SYMBOL_FLAG_MACH_DEP << 1)
2332 #define SYMBOL_REF_BIND_NOW_P(RTX) \
2333 ((SYMBOL_REF_FLAGS (RTX) & SYMBOL_FLAG_BIND_NOW) != 0)
2334
2335 /* True if we're generating a form of MIPS16 code in which jump tables
2336 are stored in the text section and encoded as 16-bit PC-relative
2337 offsets. This is only possible when general text loads are allowed,
2338 since the table access itself will be an "lh" instruction. */
2339 /* ??? 16-bit offsets can overflow in large functions. */
2340 #define TARGET_MIPS16_SHORT_JUMP_TABLES TARGET_MIPS16_TEXT_LOADS
2341
2342 #define JUMP_TABLES_IN_TEXT_SECTION TARGET_MIPS16_SHORT_JUMP_TABLES
2343
2344 #define CASE_VECTOR_MODE (TARGET_MIPS16_SHORT_JUMP_TABLES ? HImode : ptr_mode)
2345
2346 #define CASE_VECTOR_PC_RELATIVE TARGET_MIPS16_SHORT_JUMP_TABLES
2347
2348 /* Define this as 1 if `char' should by default be signed; else as 0. */
2349 #ifndef DEFAULT_SIGNED_CHAR
2350 #define DEFAULT_SIGNED_CHAR 1
2351 #endif
2352
2353 /* Although LDC1 and SDC1 provide 64-bit moves on 32-bit targets,
2354 we generally don't want to use them for copying arbitrary data.
2355 A single N-word move is usually the same cost as N single-word moves. */
2356 #define MOVE_MAX UNITS_PER_WORD
2357 #define MAX_MOVE_MAX 8
2358
2359 /* Define this macro as a C expression which is nonzero if
2360 accessing less than a word of memory (i.e. a `char' or a
2361 `short') is no faster than accessing a word of memory, i.e., if
2362 such access require more than one instruction or if there is no
2363 difference in cost between byte and (aligned) word loads.
2364
2365 On RISC machines, it tends to generate better code to define
2366 this as 1, since it avoids making a QI or HI mode register.
2367
2368 But, generating word accesses for -mips16 is generally bad as shifts
2369 (often extended) would be needed for byte accesses. */
2370 #define SLOW_BYTE_ACCESS (!TARGET_MIPS16)
2371
2372 /* Standard MIPS integer shifts truncate the shift amount to the
2373 width of the shifted operand. However, Loongson vector shifts
2374 do not truncate the shift amount at all. */
2375 #define SHIFT_COUNT_TRUNCATED (!TARGET_LOONGSON_VECTORS)
2376
2377 /* Value is 1 if truncating an integer of INPREC bits to OUTPREC bits
2378 is done just by pretending it is already truncated. */
2379 #define TRULY_NOOP_TRUNCATION(OUTPREC, INPREC) \
2380 (TARGET_64BIT ? ((INPREC) <= 32 || (OUTPREC) > 32) : 1)
2381
2382
2383 /* Specify the machine mode that pointers have.
2384 After generation of rtl, the compiler makes no further distinction
2385 between pointers and any other objects of this machine mode. */
2386
2387 #ifndef Pmode
2388 #define Pmode (TARGET_64BIT && TARGET_LONG64 ? DImode : SImode)
2389 #endif
2390
2391 /* Give call MEMs SImode since it is the "most permissive" mode
2392 for both 32-bit and 64-bit targets. */
2393
2394 #define FUNCTION_MODE SImode
2395
2396 \f
2397
2398 /* Define if copies to/from condition code registers should be avoided.
2399
2400 This is needed for the MIPS because reload_outcc is not complete;
2401 it needs to handle cases where the source is a general or another
2402 condition code register. */
2403 #define AVOID_CCMODE_COPIES
2404
2405 /* A C expression for the cost of a branch instruction. A value of
2406 1 is the default; other values are interpreted relative to that. */
2407
2408 #define BRANCH_COST(speed_p, predictable_p) mips_branch_cost
2409 #define LOGICAL_OP_NON_SHORT_CIRCUIT 0
2410
2411 /* If defined, modifies the length assigned to instruction INSN as a
2412 function of the context in which it is used. LENGTH is an lvalue
2413 that contains the initially computed length of the insn and should
2414 be updated with the correct length of the insn. */
2415 #define ADJUST_INSN_LENGTH(INSN, LENGTH) \
2416 ((LENGTH) = mips_adjust_insn_length ((INSN), (LENGTH)))
2417
2418 /* Return the asm template for a non-MIPS16 conditional branch instruction.
2419 OPCODE is the opcode's mnemonic and OPERANDS is the asm template for
2420 its operands. */
2421 #define MIPS_BRANCH(OPCODE, OPERANDS) \
2422 "%*" OPCODE "%?\t" OPERANDS "%/"
2423
2424 /* Return an asm string that forces INSN to be treated as an absolute
2425 J or JAL instruction instead of an assembler macro. */
2426 #define MIPS_ABSOLUTE_JUMP(INSN) \
2427 (TARGET_ABICALLS_PIC2 \
2428 ? ".option\tpic0\n\t" INSN "\n\t.option\tpic2" \
2429 : INSN)
2430
2431 /* Return the asm template for a call. INSN is the instruction's mnemonic
2432 ("j" or "jal"), OPERANDS are its operands, TARGET_OPNO is the operand
2433 number of the target. SIZE_OPNO is the operand number of the argument size
2434 operand that can optionally hold the call attributes. If SIZE_OPNO is not
2435 -1 and the call is indirect, use the function symbol from the call
2436 attributes to attach a R_MIPS_JALR relocation to the call.
2437
2438 When generating GOT code without explicit relocation operators,
2439 all calls should use assembly macros. Otherwise, all indirect
2440 calls should use "jr" or "jalr"; we will arrange to restore $gp
2441 afterwards if necessary. Finally, we can only generate direct
2442 calls for -mabicalls by temporarily switching to non-PIC mode. */
2443 #define MIPS_CALL(INSN, OPERANDS, TARGET_OPNO, SIZE_OPNO) \
2444 (TARGET_USE_GOT && !TARGET_EXPLICIT_RELOCS \
2445 ? "%*" INSN "\t%" #TARGET_OPNO "%/" \
2446 : (REG_P (OPERANDS[TARGET_OPNO]) \
2447 && mips_get_pic_call_symbol (OPERANDS, SIZE_OPNO)) \
2448 ? ("%*.reloc\t1f,R_MIPS_JALR,%" #SIZE_OPNO "\n" \
2449 "1:\t" INSN "r\t%" #TARGET_OPNO "%/") \
2450 : REG_P (OPERANDS[TARGET_OPNO]) \
2451 ? "%*" INSN "r\t%" #TARGET_OPNO "%/" \
2452 : MIPS_ABSOLUTE_JUMP ("%*" INSN "\t%" #TARGET_OPNO "%/"))
2453 \f
2454 /* Control the assembler format that we output. */
2455
2456 /* Output to assembler file text saying following lines
2457 may contain character constants, extra white space, comments, etc. */
2458
2459 #ifndef ASM_APP_ON
2460 #define ASM_APP_ON " #APP\n"
2461 #endif
2462
2463 /* Output to assembler file text saying following lines
2464 no longer contain unusual constructs. */
2465
2466 #ifndef ASM_APP_OFF
2467 #define ASM_APP_OFF " #NO_APP\n"
2468 #endif
2469
2470 #define REGISTER_NAMES \
2471 { "$0", "$1", "$2", "$3", "$4", "$5", "$6", "$7", \
2472 "$8", "$9", "$10", "$11", "$12", "$13", "$14", "$15", \
2473 "$16", "$17", "$18", "$19", "$20", "$21", "$22", "$23", \
2474 "$24", "$25", "$26", "$27", "$28", "$sp", "$fp", "$31", \
2475 "$f0", "$f1", "$f2", "$f3", "$f4", "$f5", "$f6", "$f7", \
2476 "$f8", "$f9", "$f10", "$f11", "$f12", "$f13", "$f14", "$f15", \
2477 "$f16", "$f17", "$f18", "$f19", "$f20", "$f21", "$f22", "$f23", \
2478 "$f24", "$f25", "$f26", "$f27", "$f28", "$f29", "$f30", "$f31", \
2479 "hi", "lo", "", "$fcc0","$fcc1","$fcc2","$fcc3","$fcc4", \
2480 "$fcc5","$fcc6","$fcc7","", "$cprestore", "$arg", "$frame", "$fakec", \
2481 "$c0r0", "$c0r1", "$c0r2", "$c0r3", "$c0r4", "$c0r5", "$c0r6", "$c0r7", \
2482 "$c0r8", "$c0r9", "$c0r10","$c0r11","$c0r12","$c0r13","$c0r14","$c0r15", \
2483 "$c0r16","$c0r17","$c0r18","$c0r19","$c0r20","$c0r21","$c0r22","$c0r23", \
2484 "$c0r24","$c0r25","$c0r26","$c0r27","$c0r28","$c0r29","$c0r30","$c0r31", \
2485 "$c2r0", "$c2r1", "$c2r2", "$c2r3", "$c2r4", "$c2r5", "$c2r6", "$c2r7", \
2486 "$c2r8", "$c2r9", "$c2r10","$c2r11","$c2r12","$c2r13","$c2r14","$c2r15", \
2487 "$c2r16","$c2r17","$c2r18","$c2r19","$c2r20","$c2r21","$c2r22","$c2r23", \
2488 "$c2r24","$c2r25","$c2r26","$c2r27","$c2r28","$c2r29","$c2r30","$c2r31", \
2489 "$c3r0", "$c3r1", "$c3r2", "$c3r3", "$c3r4", "$c3r5", "$c3r6", "$c3r7", \
2490 "$c3r8", "$c3r9", "$c3r10","$c3r11","$c3r12","$c3r13","$c3r14","$c3r15", \
2491 "$c3r16","$c3r17","$c3r18","$c3r19","$c3r20","$c3r21","$c3r22","$c3r23", \
2492 "$c3r24","$c3r25","$c3r26","$c3r27","$c3r28","$c3r29","$c3r30","$c3r31", \
2493 "$ac1hi","$ac1lo","$ac2hi","$ac2lo","$ac3hi","$ac3lo","$dsp_po","$dsp_sc", \
2494 "$dsp_ca","$dsp_ou","$dsp_cc","$dsp_ef" }
2495
2496 /* List the "software" names for each register. Also list the numerical
2497 names for $fp and $sp. */
2498
2499 #define ADDITIONAL_REGISTER_NAMES \
2500 { \
2501 { "$29", 29 + GP_REG_FIRST }, \
2502 { "$30", 30 + GP_REG_FIRST }, \
2503 { "at", 1 + GP_REG_FIRST }, \
2504 { "v0", 2 + GP_REG_FIRST }, \
2505 { "v1", 3 + GP_REG_FIRST }, \
2506 { "a0", 4 + GP_REG_FIRST }, \
2507 { "a1", 5 + GP_REG_FIRST }, \
2508 { "a2", 6 + GP_REG_FIRST }, \
2509 { "a3", 7 + GP_REG_FIRST }, \
2510 { "t0", 8 + GP_REG_FIRST }, \
2511 { "t1", 9 + GP_REG_FIRST }, \
2512 { "t2", 10 + GP_REG_FIRST }, \
2513 { "t3", 11 + GP_REG_FIRST }, \
2514 { "t4", 12 + GP_REG_FIRST }, \
2515 { "t5", 13 + GP_REG_FIRST }, \
2516 { "t6", 14 + GP_REG_FIRST }, \
2517 { "t7", 15 + GP_REG_FIRST }, \
2518 { "s0", 16 + GP_REG_FIRST }, \
2519 { "s1", 17 + GP_REG_FIRST }, \
2520 { "s2", 18 + GP_REG_FIRST }, \
2521 { "s3", 19 + GP_REG_FIRST }, \
2522 { "s4", 20 + GP_REG_FIRST }, \
2523 { "s5", 21 + GP_REG_FIRST }, \
2524 { "s6", 22 + GP_REG_FIRST }, \
2525 { "s7", 23 + GP_REG_FIRST }, \
2526 { "t8", 24 + GP_REG_FIRST }, \
2527 { "t9", 25 + GP_REG_FIRST }, \
2528 { "k0", 26 + GP_REG_FIRST }, \
2529 { "k1", 27 + GP_REG_FIRST }, \
2530 { "gp", 28 + GP_REG_FIRST }, \
2531 { "sp", 29 + GP_REG_FIRST }, \
2532 { "fp", 30 + GP_REG_FIRST }, \
2533 { "ra", 31 + GP_REG_FIRST }, \
2534 ALL_COP_ADDITIONAL_REGISTER_NAMES \
2535 }
2536
2537 /* This is meant to be redefined in the host dependent files. It is a
2538 set of alternative names and regnums for mips coprocessors. */
2539
2540 #define ALL_COP_ADDITIONAL_REGISTER_NAMES
2541
2542 #define DBR_OUTPUT_SEQEND(STREAM) \
2543 do \
2544 { \
2545 /* Undo the effect of '%*'. */ \
2546 mips_pop_asm_switch (&mips_nomacro); \
2547 mips_pop_asm_switch (&mips_noreorder); \
2548 /* Emit a blank line after the delay slot for emphasis. */ \
2549 fputs ("\n", STREAM); \
2550 } \
2551 while (0)
2552
2553 /* Use .loc directives for SDB line numbers. */
2554 #define SDB_OUTPUT_SOURCE_LINE(STREAM, LINE) \
2555 fprintf (STREAM, "\t.loc\t%d %d\n", num_source_filenames, LINE)
2556
2557 /* The MIPS implementation uses some labels for its own purpose. The
2558 following lists what labels are created, and are all formed by the
2559 pattern $L[a-z].*. The machine independent portion of GCC creates
2560 labels matching: $L[A-Z][0-9]+ and $L[0-9]+.
2561
2562 LM[0-9]+ Silicon Graphics/ECOFF stabs label before each stmt.
2563 $Lb[0-9]+ Begin blocks for MIPS debug support
2564 $Lc[0-9]+ Label for use in s<xx> operation.
2565 $Le[0-9]+ End blocks for MIPS debug support */
2566
2567 #undef ASM_DECLARE_OBJECT_NAME
2568 #define ASM_DECLARE_OBJECT_NAME(STREAM, NAME, DECL) \
2569 mips_declare_object (STREAM, NAME, "", ":\n")
2570
2571 /* Globalizing directive for a label. */
2572 #define GLOBAL_ASM_OP "\t.globl\t"
2573
2574 /* This says how to define a global common symbol. */
2575
2576 #define ASM_OUTPUT_ALIGNED_DECL_COMMON mips_output_aligned_decl_common
2577
2578 /* This says how to define a local common symbol (i.e., not visible to
2579 linker). */
2580
2581 #ifndef ASM_OUTPUT_ALIGNED_LOCAL
2582 #define ASM_OUTPUT_ALIGNED_LOCAL(STREAM, NAME, SIZE, ALIGN) \
2583 mips_declare_common_object (STREAM, NAME, "\n\t.lcomm\t", SIZE, ALIGN, false)
2584 #endif
2585
2586 /* This says how to output an external. It would be possible not to
2587 output anything and let undefined symbol become external. However
2588 the assembler uses length information on externals to allocate in
2589 data/sdata bss/sbss, thereby saving exec time. */
2590
2591 #undef ASM_OUTPUT_EXTERNAL
2592 #define ASM_OUTPUT_EXTERNAL(STREAM,DECL,NAME) \
2593 mips_output_external(STREAM,DECL,NAME)
2594
2595 /* This is how to declare a function name. The actual work of
2596 emitting the label is moved to function_prologue, so that we can
2597 get the line number correctly emitted before the .ent directive,
2598 and after any .file directives. Define as empty so that the function
2599 is not declared before the .ent directive elsewhere. */
2600
2601 #undef ASM_DECLARE_FUNCTION_NAME
2602 #define ASM_DECLARE_FUNCTION_NAME(STREAM,NAME,DECL)
2603
2604 /* This is how to store into the string LABEL
2605 the symbol_ref name of an internal numbered label where
2606 PREFIX is the class of label and NUM is the number within the class.
2607 This is suitable for output with `assemble_name'. */
2608
2609 #undef ASM_GENERATE_INTERNAL_LABEL
2610 #define ASM_GENERATE_INTERNAL_LABEL(LABEL,PREFIX,NUM) \
2611 sprintf ((LABEL), "*%s%s%ld", (LOCAL_LABEL_PREFIX), (PREFIX), (long)(NUM))
2612
2613 /* Print debug labels as "foo = ." rather than "foo:" because they should
2614 represent a byte pointer rather than an ISA-encoded address. This is
2615 particularly important for code like:
2616
2617 $LFBxxx = .
2618 .cfi_startproc
2619 ...
2620 .section .gcc_except_table,...
2621 ...
2622 .uleb128 foo-$LFBxxx
2623
2624 The .uleb128 requies $LFBxxx to match the FDE start address, which is
2625 likewise a byte pointer rather than an ISA-encoded address.
2626
2627 At the time of writing, this hook is not used for the function end
2628 label:
2629
2630 $LFExxx:
2631 .end foo
2632
2633 But this doesn't matter, because GAS doesn't treat a pre-.end label
2634 as a MIPS16 one anyway. */
2635
2636 #define ASM_OUTPUT_DEBUG_LABEL(FILE, PREFIX, NUM) \
2637 fprintf (FILE, "%s%s%d = .\n", LOCAL_LABEL_PREFIX, PREFIX, NUM)
2638
2639 /* This is how to output an element of a case-vector that is absolute. */
2640
2641 #define ASM_OUTPUT_ADDR_VEC_ELT(STREAM, VALUE) \
2642 fprintf (STREAM, "\t%s\t%sL%d\n", \
2643 ptr_mode == DImode ? ".dword" : ".word", \
2644 LOCAL_LABEL_PREFIX, \
2645 VALUE)
2646
2647 /* This is how to output an element of a case-vector. We can make the
2648 entries PC-relative in MIPS16 code and GP-relative when .gp(d)word
2649 is supported. */
2650
2651 #define ASM_OUTPUT_ADDR_DIFF_ELT(STREAM, BODY, VALUE, REL) \
2652 do { \
2653 if (TARGET_MIPS16_SHORT_JUMP_TABLES) \
2654 fprintf (STREAM, "\t.half\t%sL%d-%sL%d\n", \
2655 LOCAL_LABEL_PREFIX, VALUE, LOCAL_LABEL_PREFIX, REL); \
2656 else if (TARGET_GPWORD) \
2657 fprintf (STREAM, "\t%s\t%sL%d\n", \
2658 ptr_mode == DImode ? ".gpdword" : ".gpword", \
2659 LOCAL_LABEL_PREFIX, VALUE); \
2660 else if (TARGET_RTP_PIC) \
2661 { \
2662 /* Make the entry relative to the start of the function. */ \
2663 rtx fnsym = XEXP (DECL_RTL (current_function_decl), 0); \
2664 fprintf (STREAM, "\t%s\t%sL%d-", \
2665 Pmode == DImode ? ".dword" : ".word", \
2666 LOCAL_LABEL_PREFIX, VALUE); \
2667 assemble_name (STREAM, XSTR (fnsym, 0)); \
2668 fprintf (STREAM, "\n"); \
2669 } \
2670 else \
2671 fprintf (STREAM, "\t%s\t%sL%d\n", \
2672 ptr_mode == DImode ? ".dword" : ".word", \
2673 LOCAL_LABEL_PREFIX, VALUE); \
2674 } while (0)
2675
2676 /* This is how to output an assembler line
2677 that says to advance the location counter
2678 to a multiple of 2**LOG bytes. */
2679
2680 #define ASM_OUTPUT_ALIGN(STREAM,LOG) \
2681 fprintf (STREAM, "\t.align\t%d\n", (LOG))
2682
2683 /* This is how to output an assembler line to advance the location
2684 counter by SIZE bytes. */
2685
2686 #undef ASM_OUTPUT_SKIP
2687 #define ASM_OUTPUT_SKIP(STREAM,SIZE) \
2688 fprintf (STREAM, "\t.space\t"HOST_WIDE_INT_PRINT_UNSIGNED"\n", (SIZE))
2689
2690 /* This is how to output a string. */
2691 #undef ASM_OUTPUT_ASCII
2692 #define ASM_OUTPUT_ASCII mips_output_ascii
2693
2694 /* Output #ident as a in the read-only data section. */
2695 #undef ASM_OUTPUT_IDENT
2696 #define ASM_OUTPUT_IDENT(FILE, STRING) \
2697 { \
2698 const char *p = STRING; \
2699 int size = strlen (p) + 1; \
2700 switch_to_section (readonly_data_section); \
2701 assemble_string (p, size); \
2702 }
2703 \f
2704 /* Default to -G 8 */
2705 #ifndef MIPS_DEFAULT_GVALUE
2706 #define MIPS_DEFAULT_GVALUE 8
2707 #endif
2708
2709 /* Define the strings to put out for each section in the object file. */
2710 #define TEXT_SECTION_ASM_OP "\t.text" /* instructions */
2711 #define DATA_SECTION_ASM_OP "\t.data" /* large data */
2712
2713 #undef READONLY_DATA_SECTION_ASM_OP
2714 #define READONLY_DATA_SECTION_ASM_OP "\t.rdata" /* read-only data */
2715 \f
2716 #define ASM_OUTPUT_REG_PUSH(STREAM,REGNO) \
2717 do \
2718 { \
2719 fprintf (STREAM, "\t%s\t%s,%s,-8\n\t%s\t%s,0(%s)\n", \
2720 TARGET_64BIT ? "daddiu" : "addiu", \
2721 reg_names[STACK_POINTER_REGNUM], \
2722 reg_names[STACK_POINTER_REGNUM], \
2723 TARGET_64BIT ? "sd" : "sw", \
2724 reg_names[REGNO], \
2725 reg_names[STACK_POINTER_REGNUM]); \
2726 } \
2727 while (0)
2728
2729 #define ASM_OUTPUT_REG_POP(STREAM,REGNO) \
2730 do \
2731 { \
2732 mips_push_asm_switch (&mips_noreorder); \
2733 fprintf (STREAM, "\t%s\t%s,0(%s)\n\t%s\t%s,%s,8\n", \
2734 TARGET_64BIT ? "ld" : "lw", \
2735 reg_names[REGNO], \
2736 reg_names[STACK_POINTER_REGNUM], \
2737 TARGET_64BIT ? "daddu" : "addu", \
2738 reg_names[STACK_POINTER_REGNUM], \
2739 reg_names[STACK_POINTER_REGNUM]); \
2740 mips_pop_asm_switch (&mips_noreorder); \
2741 } \
2742 while (0)
2743
2744 /* How to start an assembler comment.
2745 The leading space is important (the mips native assembler requires it). */
2746 #ifndef ASM_COMMENT_START
2747 #define ASM_COMMENT_START " #"
2748 #endif
2749 \f
2750 #undef SIZE_TYPE
2751 #define SIZE_TYPE (POINTER_SIZE == 64 ? "long unsigned int" : "unsigned int")
2752
2753 #undef PTRDIFF_TYPE
2754 #define PTRDIFF_TYPE (POINTER_SIZE == 64 ? "long int" : "int")
2755
2756 /* The maximum number of bytes that can be copied by one iteration of
2757 a movmemsi loop; see mips_block_move_loop. */
2758 #define MIPS_MAX_MOVE_BYTES_PER_LOOP_ITER \
2759 (UNITS_PER_WORD * 4)
2760
2761 /* The maximum number of bytes that can be copied by a straight-line
2762 implementation of movmemsi; see mips_block_move_straight. We want
2763 to make sure that any loop-based implementation will iterate at
2764 least twice. */
2765 #define MIPS_MAX_MOVE_BYTES_STRAIGHT \
2766 (MIPS_MAX_MOVE_BYTES_PER_LOOP_ITER * 2)
2767
2768 /* The base cost of a memcpy call, for MOVE_RATIO and friends. These
2769 values were determined experimentally by benchmarking with CSiBE.
2770 In theory, the call overhead is higher for TARGET_ABICALLS (especially
2771 for o32 where we have to restore $gp afterwards as well as make an
2772 indirect call), but in practice, bumping this up higher for
2773 TARGET_ABICALLS doesn't make much difference to code size. */
2774
2775 #define MIPS_CALL_RATIO 8
2776
2777 /* Any loop-based implementation of movmemsi will have at least
2778 MIPS_MAX_MOVE_BYTES_STRAIGHT / UNITS_PER_WORD memory-to-memory
2779 moves, so allow individual copies of fewer elements.
2780
2781 When movmemsi is not available, use a value approximating
2782 the length of a memcpy call sequence, so that move_by_pieces
2783 will generate inline code if it is shorter than a function call.
2784 Since move_by_pieces_ninsns counts memory-to-memory moves, but
2785 we'll have to generate a load/store pair for each, halve the
2786 value of MIPS_CALL_RATIO to take that into account. */
2787
2788 #define MOVE_RATIO(speed) \
2789 (HAVE_movmemsi \
2790 ? MIPS_MAX_MOVE_BYTES_STRAIGHT / MOVE_MAX \
2791 : MIPS_CALL_RATIO / 2)
2792
2793 /* movmemsi is meant to generate code that is at least as good as
2794 move_by_pieces. However, movmemsi effectively uses a by-pieces
2795 implementation both for moves smaller than a word and for word-aligned
2796 moves of no more than MIPS_MAX_MOVE_BYTES_STRAIGHT bytes. We should
2797 allow the tree-level optimisers to do such moves by pieces, as it
2798 often exposes other optimization opportunities. We might as well
2799 continue to use movmemsi at the rtl level though, as it produces
2800 better code when scheduling is disabled (such as at -O). */
2801
2802 #define MOVE_BY_PIECES_P(SIZE, ALIGN) \
2803 (HAVE_movmemsi \
2804 ? (!currently_expanding_to_rtl \
2805 && ((ALIGN) < BITS_PER_WORD \
2806 ? (SIZE) < UNITS_PER_WORD \
2807 : (SIZE) <= MIPS_MAX_MOVE_BYTES_STRAIGHT)) \
2808 : (move_by_pieces_ninsns (SIZE, ALIGN, MOVE_MAX_PIECES + 1) \
2809 < (unsigned int) MOVE_RATIO (false)))
2810
2811 /* For CLEAR_RATIO, when optimizing for size, give a better estimate
2812 of the length of a memset call, but use the default otherwise. */
2813
2814 #define CLEAR_RATIO(speed)\
2815 ((speed) ? 15 : MIPS_CALL_RATIO)
2816
2817 /* This is similar to CLEAR_RATIO, but for a non-zero constant, so when
2818 optimizing for size adjust the ratio to account for the overhead of
2819 loading the constant and replicating it across the word. */
2820
2821 #define SET_RATIO(speed) \
2822 ((speed) ? 15 : MIPS_CALL_RATIO - 2)
2823
2824 /* STORE_BY_PIECES_P can be used when copying a constant string, but
2825 in that case each word takes 3 insns (lui, ori, sw), or more in
2826 64-bit mode, instead of 2 (lw, sw). For now we always fail this
2827 and let the move_by_pieces code copy the string from read-only
2828 memory. In the future, this could be tuned further for multi-issue
2829 CPUs that can issue stores down one pipe and arithmetic instructions
2830 down another; in that case, the lui/ori/sw combination would be a
2831 win for long enough strings. */
2832
2833 #define STORE_BY_PIECES_P(SIZE, ALIGN) 0
2834 \f
2835 #ifndef __mips16
2836 /* Since the bits of the _init and _fini function is spread across
2837 many object files, each potentially with its own GP, we must assume
2838 we need to load our GP. We don't preserve $gp or $ra, since each
2839 init/fini chunk is supposed to initialize $gp, and crti/crtn
2840 already take care of preserving $ra and, when appropriate, $gp. */
2841 #if (defined _ABIO32 && _MIPS_SIM == _ABIO32)
2842 #define CRT_CALL_STATIC_FUNCTION(SECTION_OP, FUNC) \
2843 asm (SECTION_OP "\n\
2844 .set noreorder\n\
2845 bal 1f\n\
2846 nop\n\
2847 1: .cpload $31\n\
2848 .set reorder\n\
2849 jal " USER_LABEL_PREFIX #FUNC "\n\
2850 " TEXT_SECTION_ASM_OP);
2851 #endif /* Switch to #elif when we're no longer limited by K&R C. */
2852 #if (defined _ABIN32 && _MIPS_SIM == _ABIN32) \
2853 || (defined _ABI64 && _MIPS_SIM == _ABI64)
2854 #define CRT_CALL_STATIC_FUNCTION(SECTION_OP, FUNC) \
2855 asm (SECTION_OP "\n\
2856 .set noreorder\n\
2857 bal 1f\n\
2858 nop\n\
2859 1: .set reorder\n\
2860 .cpsetup $31, $2, 1b\n\
2861 jal " USER_LABEL_PREFIX #FUNC "\n\
2862 " TEXT_SECTION_ASM_OP);
2863 #endif
2864 #endif
2865
2866 #ifndef HAVE_AS_TLS
2867 #define HAVE_AS_TLS 0
2868 #endif
2869
2870 #ifndef USED_FOR_TARGET
2871 /* Information about ".set noFOO; ...; .set FOO" blocks. */
2872 struct mips_asm_switch {
2873 /* The FOO in the description above. */
2874 const char *name;
2875
2876 /* The current block nesting level, or 0 if we aren't in a block. */
2877 int nesting_level;
2878 };
2879
2880 extern const enum reg_class mips_regno_to_class[];
2881 extern bool mips_hard_regno_mode_ok[][FIRST_PSEUDO_REGISTER];
2882 extern const char *current_function_file; /* filename current function is in */
2883 extern int num_source_filenames; /* current .file # */
2884 extern struct mips_asm_switch mips_noreorder;
2885 extern struct mips_asm_switch mips_nomacro;
2886 extern struct mips_asm_switch mips_noat;
2887 extern int mips_dbx_regno[];
2888 extern int mips_dwarf_regno[];
2889 extern bool mips_split_p[];
2890 extern bool mips_split_hi_p[];
2891 extern enum processor mips_arch; /* which cpu to codegen for */
2892 extern enum processor mips_tune; /* which cpu to schedule for */
2893 extern int mips_isa; /* architectural level */
2894 extern const struct mips_cpu_info *mips_arch_info;
2895 extern const struct mips_cpu_info *mips_tune_info;
2896 extern bool mips_base_mips16;
2897 extern GTY(()) struct target_globals *mips16_globals;
2898 #endif
2899
2900 /* Enable querying of DFA units. */
2901 #define CPU_UNITS_QUERY 1
2902
2903 #define FINAL_PRESCAN_INSN(INSN, OPVEC, NOPERANDS) \
2904 mips_final_prescan_insn (INSN, OPVEC, NOPERANDS)
2905
2906 /* As on most targets, we want the .eh_frame section to be read-only where
2907 possible. And as on most targets, this means two things:
2908
2909 (a) Non-locally-binding pointers must have an indirect encoding,
2910 so that the addresses in the .eh_frame section itself become
2911 locally-binding.
2912
2913 (b) A shared library's .eh_frame section must encode locally-binding
2914 pointers in a relative (relocation-free) form.
2915
2916 However, MIPS has traditionally not allowed directives like:
2917
2918 .long x-.
2919
2920 in cases where "x" is in a different section, or is not defined in the
2921 same assembly file. We are therefore unable to emit the PC-relative
2922 form required by (b) at assembly time.
2923
2924 Fortunately, the linker is able to convert absolute addresses into
2925 PC-relative addresses on our behalf. Unfortunately, only certain
2926 versions of the linker know how to do this for indirect pointers,
2927 and for personality data. We must fall back on using writable
2928 .eh_frame sections for shared libraries if the linker does not
2929 support this feature. */
2930 #define ASM_PREFERRED_EH_DATA_FORMAT(CODE,GLOBAL) \
2931 (((GLOBAL) ? DW_EH_PE_indirect : 0) | DW_EH_PE_absptr)
2932
2933 /* For switching between MIPS16 and non-MIPS16 modes. */
2934 #define SWITCHABLE_TARGET 1