gensupport.c (init_rtx_reader_args_cb): Start counting code generating patterns from...
[gcc.git] / gcc / ree.c
1 /* Redundant Extension Elimination pass for the GNU compiler.
2 Copyright (C) 2010, 2011, 2012 Free Software Foundation, Inc.
3 Contributed by Ilya Enkovich (ilya.enkovich@intel.com)
4
5 Based on the Redundant Zero-extension elimination pass contributed by
6 Sriraman Tallam (tmsriram@google.com) and Silvius Rus (rus@google.com).
7
8 This file is part of GCC.
9
10 GCC is free software; you can redistribute it and/or modify it under
11 the terms of the GNU General Public License as published by the Free
12 Software Foundation; either version 3, or (at your option) any later
13 version.
14
15 GCC is distributed in the hope that it will be useful, but WITHOUT ANY
16 WARRANTY; without even the implied warranty of MERCHANTABILITY or
17 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
18 for more details.
19
20 You should have received a copy of the GNU General Public License
21 along with GCC; see the file COPYING3. If not see
22 <http://www.gnu.org/licenses/>. */
23
24
25 /* Problem Description :
26 --------------------
27 This pass is intended to remove redundant extension instructions.
28 Such instructions appear for different reasons. We expect some of
29 them due to implicit zero-extension in 64-bit registers after writing
30 to their lower 32-bit half (e.g. for the x86-64 architecture).
31 Another possible reason is a type cast which follows a load (for
32 instance a register restore) and which can be combined into a single
33 instruction, and for which earlier local passes, e.g. the combiner,
34 weren't able to optimize.
35
36 How does this pass work ?
37 --------------------------
38
39 This pass is run after register allocation. Hence, all registers that
40 this pass deals with are hard registers. This pass first looks for an
41 extension instruction that could possibly be redundant. Such extension
42 instructions show up in RTL with the pattern :
43 (set (reg:<SWI248> x) (any_extend:<SWI248> (reg:<SWI124> x))),
44 where x can be any hard register.
45 Now, this pass tries to eliminate this instruction by merging the
46 extension with the definitions of register x. For instance, if
47 one of the definitions of register x was :
48 (set (reg:SI x) (plus:SI (reg:SI z1) (reg:SI z2))),
49 followed by extension :
50 (set (reg:DI x) (zero_extend:DI (reg:SI x)))
51 then the combination converts this into :
52 (set (reg:DI x) (zero_extend:DI (plus:SI (reg:SI z1) (reg:SI z2)))).
53 If all the merged definitions are recognizable assembly instructions,
54 the extension is effectively eliminated.
55
56 For example, for the x86-64 architecture, implicit zero-extensions
57 are captured with appropriate patterns in the i386.md file. Hence,
58 these merged definition can be matched to a single assembly instruction.
59 The original extension instruction is then deleted if all the
60 definitions can be merged.
61
62 However, there are cases where the definition instruction cannot be
63 merged with an extension. Examples are CALL instructions. In such
64 cases, the original extension is not redundant and this pass does
65 not delete it.
66
67 Handling conditional moves :
68 ----------------------------
69
70 Architectures like x86-64 support conditional moves whose semantics for
71 extension differ from the other instructions. For instance, the
72 instruction *cmov ebx, eax*
73 zero-extends eax onto rax only when the move from ebx to eax happens.
74 Otherwise, eax may not be zero-extended. Consider conditional moves as
75 RTL instructions of the form
76 (set (reg:SI x) (if_then_else (cond) (reg:SI y) (reg:SI z))).
77 This pass tries to merge an extension with a conditional move by
78 actually merging the definitions of y and z with an extension and then
79 converting the conditional move into :
80 (set (reg:DI x) (if_then_else (cond) (reg:DI y) (reg:DI z))).
81 Since registers y and z are extended, register x will also be extended
82 after the conditional move. Note that this step has to be done
83 transitively since the definition of a conditional copy can be
84 another conditional copy.
85
86 Motivating Example I :
87 ---------------------
88 For this program :
89 **********************************************
90 bad_code.c
91
92 int mask[1000];
93
94 int foo(unsigned x)
95 {
96 if (x < 10)
97 x = x * 45;
98 else
99 x = x * 78;
100 return mask[x];
101 }
102 **********************************************
103
104 $ gcc -O2 bad_code.c
105 ........
106 400315: b8 4e 00 00 00 mov $0x4e,%eax
107 40031a: 0f af f8 imul %eax,%edi
108 40031d: 89 ff mov %edi,%edi - useless extension
109 40031f: 8b 04 bd 60 19 40 00 mov 0x401960(,%rdi,4),%eax
110 400326: c3 retq
111 ......
112 400330: ba 2d 00 00 00 mov $0x2d,%edx
113 400335: 0f af fa imul %edx,%edi
114 400338: 89 ff mov %edi,%edi - useless extension
115 40033a: 8b 04 bd 60 19 40 00 mov 0x401960(,%rdi,4),%eax
116 400341: c3 retq
117
118 $ gcc -O2 -free bad_code.c
119 ......
120 400315: 6b ff 4e imul $0x4e,%edi,%edi
121 400318: 8b 04 bd 40 19 40 00 mov 0x401940(,%rdi,4),%eax
122 40031f: c3 retq
123 400320: 6b ff 2d imul $0x2d,%edi,%edi
124 400323: 8b 04 bd 40 19 40 00 mov 0x401940(,%rdi,4),%eax
125 40032a: c3 retq
126
127 Motivating Example II :
128 ---------------------
129
130 Here is an example with a conditional move.
131
132 For this program :
133 **********************************************
134
135 unsigned long long foo(unsigned x , unsigned y)
136 {
137 unsigned z;
138 if (x > 100)
139 z = x + y;
140 else
141 z = x - y;
142 return (unsigned long long)(z);
143 }
144
145 $ gcc -O2 bad_code.c
146 ............
147 400360: 8d 14 3e lea (%rsi,%rdi,1),%edx
148 400363: 89 f8 mov %edi,%eax
149 400365: 29 f0 sub %esi,%eax
150 400367: 83 ff 65 cmp $0x65,%edi
151 40036a: 0f 43 c2 cmovae %edx,%eax
152 40036d: 89 c0 mov %eax,%eax - useless extension
153 40036f: c3 retq
154
155 $ gcc -O2 -free bad_code.c
156 .............
157 400360: 89 fa mov %edi,%edx
158 400362: 8d 04 3e lea (%rsi,%rdi,1),%eax
159 400365: 29 f2 sub %esi,%edx
160 400367: 83 ff 65 cmp $0x65,%edi
161 40036a: 89 d6 mov %edx,%esi
162 40036c: 48 0f 42 c6 cmovb %rsi,%rax
163 400370: c3 retq
164
165 Motivating Example III :
166 ---------------------
167
168 Here is an example with a type cast.
169
170 For this program :
171 **********************************************
172
173 void test(int size, unsigned char *in, unsigned char *out)
174 {
175 int i;
176 unsigned char xr, xg, xy=0;
177
178 for (i = 0; i < size; i++) {
179 xr = *in++;
180 xg = *in++;
181 xy = (unsigned char) ((19595*xr + 38470*xg) >> 16);
182 *out++ = xy;
183 }
184 }
185
186 $ gcc -O2 bad_code.c
187 ............
188 10: 0f b6 0e movzbl (%rsi),%ecx
189 13: 0f b6 46 01 movzbl 0x1(%rsi),%eax
190 17: 48 83 c6 02 add $0x2,%rsi
191 1b: 0f b6 c9 movzbl %cl,%ecx - useless extension
192 1e: 0f b6 c0 movzbl %al,%eax - useless extension
193 21: 69 c9 8b 4c 00 00 imul $0x4c8b,%ecx,%ecx
194 27: 69 c0 46 96 00 00 imul $0x9646,%eax,%eax
195
196 $ gcc -O2 -free bad_code.c
197 .............
198 10: 0f b6 0e movzbl (%rsi),%ecx
199 13: 0f b6 46 01 movzbl 0x1(%rsi),%eax
200 17: 48 83 c6 02 add $0x2,%rsi
201 1b: 69 c9 8b 4c 00 00 imul $0x4c8b,%ecx,%ecx
202 21: 69 c0 46 96 00 00 imul $0x9646,%eax,%eax
203
204 Usefulness :
205 ----------
206
207 The original redundant zero-extension elimination pass reported reduction
208 of the dynamic instruction count of a compression benchmark by 2.8% and
209 improvement of its run time by about 1%.
210
211 The additional performance gain with the enhanced pass is mostly expected
212 on in-order architectures where redundancy cannot be compensated by out of
213 order execution. Measurements showed up to 10% performance gain (reduced
214 run time) on EEMBC 2.0 benchmarks on Atom processor with geomean performance
215 gain 1%. */
216
217
218 #include "config.h"
219 #include "system.h"
220 #include "coretypes.h"
221 #include "tm.h"
222 #include "rtl.h"
223 #include "tree.h"
224 #include "tm_p.h"
225 #include "flags.h"
226 #include "regs.h"
227 #include "hard-reg-set.h"
228 #include "basic-block.h"
229 #include "insn-config.h"
230 #include "function.h"
231 #include "expr.h"
232 #include "insn-attr.h"
233 #include "recog.h"
234 #include "diagnostic-core.h"
235 #include "target.h"
236 #include "timevar.h"
237 #include "optabs.h"
238 #include "insn-codes.h"
239 #include "rtlhooks-def.h"
240 #include "params.h"
241 #include "timevar.h"
242 #include "tree-pass.h"
243 #include "df.h"
244 #include "cgraph.h"
245
246 /* This structure represents a candidate for elimination. */
247
248 typedef struct GTY(()) ext_cand
249 {
250 /* The expression. */
251 const_rtx expr;
252
253 /* The kind of extension. */
254 enum rtx_code code;
255
256 /* The destination mode. */
257 enum machine_mode mode;
258
259 /* The instruction where it lives. */
260 rtx insn;
261 } ext_cand;
262
263 DEF_VEC_O(ext_cand);
264 DEF_VEC_ALLOC_O(ext_cand, heap);
265
266 static int max_insn_uid;
267
268 /* Given a insn (CURR_INSN), an extension candidate for removal (CAND)
269 and a pointer to the SET rtx (ORIG_SET) that needs to be modified,
270 this code modifies the SET rtx to a new SET rtx that extends the
271 right hand expression into a register on the left hand side. Note
272 that multiple assumptions are made about the nature of the set that
273 needs to be true for this to work and is called from merge_def_and_ext.
274
275 Original :
276 (set (reg a) (expression))
277
278 Transform :
279 (set (reg a) (any_extend (expression)))
280
281 Special Cases :
282 If the expression is a constant or another extension, then directly
283 assign it to the register. */
284
285 static bool
286 combine_set_extension (ext_cand *cand, rtx curr_insn, rtx *orig_set)
287 {
288 rtx orig_src = SET_SRC (*orig_set);
289 rtx new_reg = gen_rtx_REG (cand->mode, REGNO (SET_DEST (*orig_set)));
290 rtx new_set;
291
292 /* Merge constants by directly moving the constant into the register under
293 some conditions. Recall that RTL constants are sign-extended. */
294 if (GET_CODE (orig_src) == CONST_INT
295 && HOST_BITS_PER_WIDE_INT >= GET_MODE_BITSIZE (cand->mode))
296 {
297 if (INTVAL (orig_src) >= 0 || cand->code == SIGN_EXTEND)
298 new_set = gen_rtx_SET (VOIDmode, new_reg, orig_src);
299 else
300 {
301 /* Zero-extend the negative constant by masking out the bits outside
302 the source mode. */
303 enum machine_mode src_mode = GET_MODE (SET_DEST (*orig_set));
304 rtx new_const_int
305 = GEN_INT (INTVAL (orig_src) & GET_MODE_MASK (src_mode));
306 new_set = gen_rtx_SET (VOIDmode, new_reg, new_const_int);
307 }
308 }
309 else if (GET_MODE (orig_src) == VOIDmode)
310 {
311 /* This is mostly due to a call insn that should not be optimized. */
312 return false;
313 }
314 else if (GET_CODE (orig_src) == cand->code)
315 {
316 /* Here is a sequence of two extensions. Try to merge them. */
317 rtx temp_extension
318 = gen_rtx_fmt_e (cand->code, cand->mode, XEXP (orig_src, 0));
319 rtx simplified_temp_extension = simplify_rtx (temp_extension);
320 if (simplified_temp_extension)
321 temp_extension = simplified_temp_extension;
322 new_set = gen_rtx_SET (VOIDmode, new_reg, temp_extension);
323 }
324 else if (GET_CODE (orig_src) == IF_THEN_ELSE)
325 {
326 /* Only IF_THEN_ELSE of phi-type copies are combined. Otherwise,
327 in general, IF_THEN_ELSE should not be combined. */
328 return false;
329 }
330 else
331 {
332 /* This is the normal case. */
333 rtx temp_extension
334 = gen_rtx_fmt_e (cand->code, cand->mode, orig_src);
335 rtx simplified_temp_extension = simplify_rtx (temp_extension);
336 if (simplified_temp_extension)
337 temp_extension = simplified_temp_extension;
338 new_set = gen_rtx_SET (VOIDmode, new_reg, temp_extension);
339 }
340
341 /* This change is a part of a group of changes. Hence,
342 validate_change will not try to commit the change. */
343 if (validate_change (curr_insn, orig_set, new_set, true))
344 {
345 if (dump_file)
346 {
347 fprintf (dump_file,
348 "Tentatively merged extension with definition:\n");
349 print_rtl_single (dump_file, curr_insn);
350 }
351 return true;
352 }
353
354 return false;
355 }
356
357 /* Treat if_then_else insns, where the operands of both branches
358 are registers, as copies. For instance,
359 Original :
360 (set (reg:SI a) (if_then_else (cond) (reg:SI b) (reg:SI c)))
361 Transformed :
362 (set (reg:DI a) (if_then_else (cond) (reg:DI b) (reg:DI c)))
363 DEF_INSN is the if_then_else insn. */
364
365 static bool
366 transform_ifelse (ext_cand *cand, rtx def_insn)
367 {
368 rtx set_insn = PATTERN (def_insn);
369 rtx srcreg, dstreg, srcreg2;
370 rtx map_srcreg, map_dstreg, map_srcreg2;
371 rtx ifexpr;
372 rtx cond;
373 rtx new_set;
374
375 gcc_assert (GET_CODE (set_insn) == SET);
376
377 cond = XEXP (SET_SRC (set_insn), 0);
378 dstreg = SET_DEST (set_insn);
379 srcreg = XEXP (SET_SRC (set_insn), 1);
380 srcreg2 = XEXP (SET_SRC (set_insn), 2);
381 /* If the conditional move already has the right or wider mode,
382 there is nothing to do. */
383 if (GET_MODE_SIZE (GET_MODE (dstreg)) >= GET_MODE_SIZE (cand->mode))
384 return true;
385
386 map_srcreg = gen_rtx_REG (cand->mode, REGNO (srcreg));
387 map_srcreg2 = gen_rtx_REG (cand->mode, REGNO (srcreg2));
388 map_dstreg = gen_rtx_REG (cand->mode, REGNO (dstreg));
389 ifexpr = gen_rtx_IF_THEN_ELSE (cand->mode, cond, map_srcreg, map_srcreg2);
390 new_set = gen_rtx_SET (VOIDmode, map_dstreg, ifexpr);
391
392 if (validate_change (def_insn, &PATTERN (def_insn), new_set, true))
393 {
394 if (dump_file)
395 {
396 fprintf (dump_file,
397 "Mode of conditional move instruction extended:\n");
398 print_rtl_single (dump_file, def_insn);
399 }
400 return true;
401 }
402
403 return false;
404 }
405
406 /* Get all the reaching definitions of an instruction. The definitions are
407 desired for REG used in INSN. Return the definition list or NULL if a
408 definition is missing. If DEST is non-NULL, additionally push the INSN
409 of the definitions onto DEST. */
410
411 static struct df_link *
412 get_defs (rtx insn, rtx reg, VEC (rtx,heap) **dest)
413 {
414 df_ref reg_info, *uses;
415 struct df_link *ref_chain, *ref_link;
416
417 reg_info = NULL;
418
419 for (uses = DF_INSN_USES (insn); *uses; uses++)
420 {
421 reg_info = *uses;
422 if (GET_CODE (DF_REF_REG (reg_info)) == SUBREG)
423 return NULL;
424 if (REGNO (DF_REF_REG (reg_info)) == REGNO (reg))
425 break;
426 }
427
428 gcc_assert (reg_info != NULL && uses != NULL);
429
430 ref_chain = DF_REF_CHAIN (reg_info);
431
432 for (ref_link = ref_chain; ref_link; ref_link = ref_link->next)
433 {
434 /* Problem getting some definition for this instruction. */
435 if (ref_link->ref == NULL)
436 return NULL;
437 if (DF_REF_INSN_INFO (ref_link->ref) == NULL)
438 return NULL;
439 }
440
441 if (dest)
442 for (ref_link = ref_chain; ref_link; ref_link = ref_link->next)
443 VEC_safe_push (rtx, heap, *dest, DF_REF_INSN (ref_link->ref));
444
445 return ref_chain;
446 }
447
448 /* Return true if INSN is
449 (SET (reg REGNO (def_reg)) (if_then_else (cond) (REG x1) (REG x2)))
450 and store x1 and x2 in REG_1 and REG_2. */
451
452 static bool
453 is_cond_copy_insn (rtx insn, rtx *reg1, rtx *reg2)
454 {
455 rtx expr = single_set (insn);
456
457 if (expr != NULL_RTX
458 && GET_CODE (expr) == SET
459 && GET_CODE (SET_DEST (expr)) == REG
460 && GET_CODE (SET_SRC (expr)) == IF_THEN_ELSE
461 && GET_CODE (XEXP (SET_SRC (expr), 1)) == REG
462 && GET_CODE (XEXP (SET_SRC (expr), 2)) == REG)
463 {
464 *reg1 = XEXP (SET_SRC (expr), 1);
465 *reg2 = XEXP (SET_SRC (expr), 2);
466 return true;
467 }
468
469 return false;
470 }
471
472 enum ext_modified_kind
473 {
474 /* The insn hasn't been modified by ree pass yet. */
475 EXT_MODIFIED_NONE,
476 /* Changed into zero extension. */
477 EXT_MODIFIED_ZEXT,
478 /* Changed into sign extension. */
479 EXT_MODIFIED_SEXT
480 };
481
482 struct ext_modified
483 {
484 /* Mode from which ree has zero or sign extended the destination. */
485 ENUM_BITFIELD(machine_mode) mode : 8;
486
487 /* Kind of modification of the insn. */
488 ENUM_BITFIELD(ext_modified_kind) kind : 2;
489
490 /* True if the insn is scheduled to be deleted. */
491 unsigned int deleted : 1;
492 };
493
494 /* Vectors used by combine_reaching_defs and its helpers. */
495 typedef struct ext_state
496 {
497 /* In order to avoid constant VEC_alloc/VEC_free, we keep these
498 4 vectors live through the entire find_and_remove_re and just
499 VEC_truncate them each time. */
500 VEC (rtx, heap) *defs_list;
501 VEC (rtx, heap) *copies_list;
502 VEC (rtx, heap) *modified_list;
503 VEC (rtx, heap) *work_list;
504
505 /* For instructions that have been successfully modified, this is
506 the original mode from which the insn is extending and
507 kind of extension. */
508 struct ext_modified *modified;
509 } ext_state;
510
511 /* Reaching Definitions of the extended register could be conditional copies
512 or regular definitions. This function separates the two types into two
513 lists, STATE->DEFS_LIST and STATE->COPIES_LIST. This is necessary because,
514 if a reaching definition is a conditional copy, merging the extension with
515 this definition is wrong. Conditional copies are merged by transitively
516 merging their definitions. The defs_list is populated with all the reaching
517 definitions of the extension instruction (EXTEND_INSN) which must be merged
518 with an extension. The copies_list contains all the conditional moves that
519 will later be extended into a wider mode conditional move if all the merges
520 are successful. The function returns false upon failure, true upon
521 success. */
522
523 static bool
524 make_defs_and_copies_lists (rtx extend_insn, const_rtx set_pat,
525 ext_state *state)
526 {
527 rtx src_reg = XEXP (SET_SRC (set_pat), 0);
528 bool *is_insn_visited;
529 bool ret = true;
530
531 VEC_truncate (rtx, state->work_list, 0);
532
533 /* Initialize the work list. */
534 if (!get_defs (extend_insn, src_reg, &state->work_list))
535 gcc_unreachable ();
536
537 is_insn_visited = XCNEWVEC (bool, max_insn_uid);
538
539 /* Perform transitive closure for conditional copies. */
540 while (!VEC_empty (rtx, state->work_list))
541 {
542 rtx def_insn = VEC_pop (rtx, state->work_list);
543 rtx reg1, reg2;
544
545 gcc_assert (INSN_UID (def_insn) < max_insn_uid);
546
547 if (is_insn_visited[INSN_UID (def_insn)])
548 continue;
549 is_insn_visited[INSN_UID (def_insn)] = true;
550
551 if (is_cond_copy_insn (def_insn, &reg1, &reg2))
552 {
553 /* Push it onto the copy list first. */
554 VEC_safe_push (rtx, heap, state->copies_list, def_insn);
555
556 /* Now perform the transitive closure. */
557 if (!get_defs (def_insn, reg1, &state->work_list)
558 || !get_defs (def_insn, reg2, &state->work_list))
559 {
560 ret = false;
561 break;
562 }
563 }
564 else
565 VEC_safe_push (rtx, heap, state->defs_list, def_insn);
566 }
567
568 XDELETEVEC (is_insn_visited);
569
570 return ret;
571 }
572
573 /* Merge the DEF_INSN with an extension. Calls combine_set_extension
574 on the SET pattern. */
575
576 static bool
577 merge_def_and_ext (ext_cand *cand, rtx def_insn, ext_state *state)
578 {
579 enum machine_mode ext_src_mode;
580 enum rtx_code code;
581 rtx *sub_rtx;
582 rtx s_expr;
583 int i;
584
585 ext_src_mode = GET_MODE (XEXP (SET_SRC (cand->expr), 0));
586 code = GET_CODE (PATTERN (def_insn));
587 sub_rtx = NULL;
588
589 if (code == PARALLEL)
590 {
591 for (i = 0; i < XVECLEN (PATTERN (def_insn), 0); i++)
592 {
593 s_expr = XVECEXP (PATTERN (def_insn), 0, i);
594 if (GET_CODE (s_expr) != SET)
595 continue;
596
597 if (sub_rtx == NULL)
598 sub_rtx = &XVECEXP (PATTERN (def_insn), 0, i);
599 else
600 {
601 /* PARALLEL with multiple SETs. */
602 return false;
603 }
604 }
605 }
606 else if (code == SET)
607 sub_rtx = &PATTERN (def_insn);
608 else
609 {
610 /* It is not a PARALLEL or a SET, what could it be ? */
611 return false;
612 }
613
614 gcc_assert (sub_rtx != NULL);
615
616 if (REG_P (SET_DEST (*sub_rtx))
617 && (GET_MODE (SET_DEST (*sub_rtx)) == ext_src_mode
618 || ((state->modified[INSN_UID (def_insn)].kind
619 == (cand->code == ZERO_EXTEND
620 ? EXT_MODIFIED_ZEXT : EXT_MODIFIED_SEXT))
621 && state->modified[INSN_UID (def_insn)].mode
622 == ext_src_mode)))
623 {
624 if (GET_MODE_SIZE (GET_MODE (SET_DEST (*sub_rtx)))
625 >= GET_MODE_SIZE (cand->mode))
626 return true;
627 /* If def_insn is already scheduled to be deleted, don't attempt
628 to modify it. */
629 if (state->modified[INSN_UID (def_insn)].deleted)
630 return false;
631 if (combine_set_extension (cand, def_insn, sub_rtx))
632 {
633 if (state->modified[INSN_UID (def_insn)].kind == EXT_MODIFIED_NONE)
634 state->modified[INSN_UID (def_insn)].mode = ext_src_mode;
635 return true;
636 }
637 }
638
639 return false;
640 }
641
642 /* This function goes through all reaching defs of the source
643 of the candidate for elimination (CAND) and tries to combine
644 the extension with the definition instruction. The changes
645 are made as a group so that even if one definition cannot be
646 merged, all reaching definitions end up not being merged.
647 When a conditional copy is encountered, merging is attempted
648 transitively on its definitions. It returns true upon success
649 and false upon failure. */
650
651 static bool
652 combine_reaching_defs (ext_cand *cand, const_rtx set_pat, ext_state *state)
653 {
654 rtx def_insn;
655 bool merge_successful = true;
656 int i;
657 int defs_ix;
658 bool outcome;
659
660 VEC_truncate (rtx, state->defs_list, 0);
661 VEC_truncate (rtx, state->copies_list, 0);
662
663 outcome = make_defs_and_copies_lists (cand->insn, set_pat, state);
664
665 if (!outcome)
666 return false;
667
668 /* If cand->insn has been already modified, update cand->mode to a wider
669 mode if possible, or punt. */
670 if (state->modified[INSN_UID (cand->insn)].kind != EXT_MODIFIED_NONE)
671 {
672 enum machine_mode mode;
673 rtx set;
674
675 if (state->modified[INSN_UID (cand->insn)].kind
676 != (cand->code == ZERO_EXTEND
677 ? EXT_MODIFIED_ZEXT : EXT_MODIFIED_SEXT)
678 || state->modified[INSN_UID (cand->insn)].mode != cand->mode
679 || (set = single_set (cand->insn)) == NULL_RTX)
680 return false;
681 mode = GET_MODE (SET_DEST (set));
682 gcc_assert (GET_MODE_SIZE (mode) >= GET_MODE_SIZE (cand->mode));
683 cand->mode = mode;
684 }
685
686 merge_successful = true;
687
688 /* Go through the defs vector and try to merge all the definitions
689 in this vector. */
690 VEC_truncate (rtx, state->modified_list, 0);
691 FOR_EACH_VEC_ELT (rtx, state->defs_list, defs_ix, def_insn)
692 {
693 if (merge_def_and_ext (cand, def_insn, state))
694 VEC_safe_push (rtx, heap, state->modified_list, def_insn);
695 else
696 {
697 merge_successful = false;
698 break;
699 }
700 }
701
702 /* Now go through the conditional copies vector and try to merge all
703 the copies in this vector. */
704 if (merge_successful)
705 {
706 FOR_EACH_VEC_ELT (rtx, state->copies_list, i, def_insn)
707 {
708 if (transform_ifelse (cand, def_insn))
709 VEC_safe_push (rtx, heap, state->modified_list, def_insn);
710 else
711 {
712 merge_successful = false;
713 break;
714 }
715 }
716 }
717
718 if (merge_successful)
719 {
720 /* Commit the changes here if possible
721 FIXME: It's an all-or-nothing scenario. Even if only one definition
722 cannot be merged, we entirely give up. In the future, we should allow
723 extensions to be partially eliminated along those paths where the
724 definitions could be merged. */
725 if (apply_change_group ())
726 {
727 if (dump_file)
728 fprintf (dump_file, "All merges were successful.\n");
729
730 FOR_EACH_VEC_ELT (rtx, state->modified_list, i, def_insn)
731 if (state->modified[INSN_UID (def_insn)].kind == EXT_MODIFIED_NONE)
732 state->modified[INSN_UID (def_insn)].kind
733 = (cand->code == ZERO_EXTEND
734 ? EXT_MODIFIED_ZEXT : EXT_MODIFIED_SEXT);
735
736 return true;
737 }
738 else
739 {
740 /* Changes need not be cancelled explicitly as apply_change_group
741 does it. Print list of definitions in the dump_file for debug
742 purposes. This extension cannot be deleted. */
743 if (dump_file)
744 {
745 fprintf (dump_file,
746 "Merge cancelled, non-mergeable definitions:\n");
747 FOR_EACH_VEC_ELT (rtx, state->modified_list, i, def_insn)
748 print_rtl_single (dump_file, def_insn);
749 }
750 }
751 }
752 else
753 {
754 /* Cancel any changes that have been made so far. */
755 cancel_changes (0);
756 }
757
758 return false;
759 }
760
761 /* Add an extension pattern that could be eliminated. */
762
763 static void
764 add_removable_extension (const_rtx expr, rtx insn,
765 VEC (ext_cand, heap) **insn_list,
766 unsigned *def_map)
767 {
768 enum rtx_code code;
769 enum machine_mode mode;
770 unsigned int idx;
771 rtx src, dest;
772
773 /* We are looking for SET (REG N) (ANY_EXTEND (REG N)). */
774 if (GET_CODE (expr) != SET)
775 return;
776
777 src = SET_SRC (expr);
778 code = GET_CODE (src);
779 dest = SET_DEST (expr);
780 mode = GET_MODE (dest);
781
782 if (REG_P (dest)
783 && (code == SIGN_EXTEND || code == ZERO_EXTEND)
784 && REG_P (XEXP (src, 0))
785 && REGNO (dest) == REGNO (XEXP (src, 0)))
786 {
787 struct df_link *defs, *def;
788 ext_cand *cand;
789
790 /* First, make sure we can get all the reaching definitions. */
791 defs = get_defs (insn, XEXP (src, 0), NULL);
792 if (!defs)
793 {
794 if (dump_file)
795 {
796 fprintf (dump_file, "Cannot eliminate extension:\n");
797 print_rtl_single (dump_file, insn);
798 fprintf (dump_file, " because of missing definition(s)\n");
799 }
800 return;
801 }
802
803 /* Second, make sure the reaching definitions don't feed another and
804 different extension. FIXME: this obviously can be improved. */
805 for (def = defs; def; def = def->next)
806 if ((idx = def_map[INSN_UID(DF_REF_INSN (def->ref))])
807 && (cand = VEC_index (ext_cand, *insn_list, idx - 1))
808 && (cand->code != code || cand->mode != mode))
809 {
810 if (dump_file)
811 {
812 fprintf (dump_file, "Cannot eliminate extension:\n");
813 print_rtl_single (dump_file, insn);
814 fprintf (dump_file, " because of other extension\n");
815 }
816 return;
817 }
818
819 /* Then add the candidate to the list and insert the reaching definitions
820 into the definition map. */
821 cand = VEC_safe_push (ext_cand, heap, *insn_list, NULL);
822 cand->expr = expr;
823 cand->code = code;
824 cand->mode = mode;
825 cand->insn = insn;
826 idx = VEC_length (ext_cand, *insn_list);
827
828 for (def = defs; def; def = def->next)
829 def_map[INSN_UID(DF_REF_INSN (def->ref))] = idx;
830 }
831 }
832
833 /* Traverse the instruction stream looking for extensions and return the
834 list of candidates. */
835
836 static VEC (ext_cand, heap)*
837 find_removable_extensions (void)
838 {
839 VEC (ext_cand, heap) *insn_list = NULL;
840 basic_block bb;
841 rtx insn, set;
842 unsigned *def_map = XCNEWVEC (unsigned, max_insn_uid);
843
844 FOR_EACH_BB (bb)
845 FOR_BB_INSNS (bb, insn)
846 {
847 if (!NONDEBUG_INSN_P (insn))
848 continue;
849
850 set = single_set (insn);
851 if (set == NULL_RTX)
852 continue;
853 add_removable_extension (set, insn, &insn_list, def_map);
854 }
855
856 XDELETEVEC (def_map);
857
858 return insn_list;
859 }
860
861 /* This is the main function that checks the insn stream for redundant
862 extensions and tries to remove them if possible. */
863
864 static void
865 find_and_remove_re (void)
866 {
867 ext_cand *curr_cand;
868 rtx curr_insn = NULL_RTX;
869 int num_re_opportunities = 0, num_realized = 0, i;
870 VEC (ext_cand, heap) *reinsn_list;
871 VEC (rtx, heap) *reinsn_del_list;
872 ext_state state;
873
874 /* Construct DU chain to get all reaching definitions of each
875 extension instruction. */
876 df_chain_add_problem (DF_UD_CHAIN + DF_DU_CHAIN);
877 df_analyze ();
878 df_set_flags (DF_DEFER_INSN_RESCAN);
879
880 max_insn_uid = get_max_uid ();
881 reinsn_del_list = NULL;
882 reinsn_list = find_removable_extensions ();
883 state.defs_list = NULL;
884 state.copies_list = NULL;
885 state.modified_list = NULL;
886 state.work_list = NULL;
887 if (VEC_empty (ext_cand, reinsn_list))
888 state.modified = NULL;
889 else
890 state.modified = XCNEWVEC (struct ext_modified, max_insn_uid);
891
892 FOR_EACH_VEC_ELT (ext_cand, reinsn_list, i, curr_cand)
893 {
894 num_re_opportunities++;
895
896 /* Try to combine the extension with the definition. */
897 if (dump_file)
898 {
899 fprintf (dump_file, "Trying to eliminate extension:\n");
900 print_rtl_single (dump_file, curr_cand->insn);
901 }
902
903 if (combine_reaching_defs (curr_cand, curr_cand->expr, &state))
904 {
905 if (dump_file)
906 fprintf (dump_file, "Eliminated the extension.\n");
907 num_realized++;
908 VEC_safe_push (rtx, heap, reinsn_del_list, curr_cand->insn);
909 state.modified[INSN_UID (curr_cand->insn)].deleted = 1;
910 }
911 }
912
913 /* Delete all useless extensions here in one sweep. */
914 FOR_EACH_VEC_ELT (rtx, reinsn_del_list, i, curr_insn)
915 delete_insn (curr_insn);
916
917 VEC_free (ext_cand, heap, reinsn_list);
918 VEC_free (rtx, heap, reinsn_del_list);
919 VEC_free (rtx, heap, state.defs_list);
920 VEC_free (rtx, heap, state.copies_list);
921 VEC_free (rtx, heap, state.modified_list);
922 VEC_free (rtx, heap, state.work_list);
923 XDELETEVEC (state.modified);
924
925 if (dump_file && num_re_opportunities > 0)
926 fprintf (dump_file, "Elimination opportunities = %d realized = %d\n",
927 num_re_opportunities, num_realized);
928
929 df_finish_pass (false);
930 }
931
932 /* Find and remove redundant extensions. */
933
934 static unsigned int
935 rest_of_handle_ree (void)
936 {
937 timevar_push (TV_REE);
938 find_and_remove_re ();
939 timevar_pop (TV_REE);
940 return 0;
941 }
942
943 /* Run REE pass when flag_ree is set at optimization level > 0. */
944
945 static bool
946 gate_handle_ree (void)
947 {
948 return (optimize > 0 && flag_ree);
949 }
950
951 struct rtl_opt_pass pass_ree =
952 {
953 {
954 RTL_PASS,
955 "ree", /* name */
956 gate_handle_ree, /* gate */
957 rest_of_handle_ree, /* execute */
958 NULL, /* sub */
959 NULL, /* next */
960 0, /* static_pass_number */
961 TV_REE, /* tv_id */
962 0, /* properties_required */
963 0, /* properties_provided */
964 0, /* properties_destroyed */
965 0, /* todo_flags_start */
966 TODO_ggc_collect |
967 TODO_verify_rtl_sharing, /* todo_flags_finish */
968 }
969 };