b7da03a3865a68f6809f0ca309bc8f08dabd8d3a
[binutils-gdb.git] / gdb / config / sparc / tm-sparclite.h
1 /* Macro definitions for GDB for a Fujitsu SPARClite.
2 Copyright 1993 Free Software Foundation, Inc.
3
4 This file is part of GDB.
5
6 This program is free software; you can redistribute it and/or modify
7 it under the terms of the GNU General Public License as published by
8 the Free Software Foundation; either version 2 of the License, or
9 (at your option) any later version.
10
11 This program is distributed in the hope that it will be useful,
12 but WITHOUT ANY WARRANTY; without even the implied warranty of
13 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 GNU General Public License for more details.
15
16 You should have received a copy of the GNU General Public License
17 along with this program; if not, write to the Free Software
18 Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA. */
19
20 #define TARGET_SPARCLITE 1
21
22 #include "sparc/tm-sparc.h"
23
24 /* Select the sparclite disassembler. Slightly different instruction set from
25 the V8 sparc. */
26
27 #undef TM_PRINT_INSN_MACH
28 #define TM_PRINT_INSN_MACH bfd_mach_sparc_sparclite
29
30 /* Amount PC must be decremented by after a hardware instruction breakpoint.
31 This is often the number of bytes in BREAKPOINT
32 but not always. */
33
34 #define DECR_PC_AFTER_HW_BREAK 4
35
36 #define FRAME_CHAIN_VALID_ALTERNATE
37
38 #undef NUM_REGS
39 #define NUM_REGS 80
40
41 #undef REGISTER_BYTES
42 #define REGISTER_BYTES (32*4+32*4+8*4+8*4)
43
44 #undef REGISTER_NAMES
45 #define REGISTER_NAMES \
46 { "g0", "g1", "g2", "g3", "g4", "g5", "g6", "g7", \
47 "o0", "o1", "o2", "o3", "o4", "o5", "sp", "o7", \
48 "l0", "l1", "l2", "l3", "l4", "l5", "l6", "l7", \
49 "i0", "i1", "i2", "i3", "i4", "i5", "fp", "i7", \
50 \
51 "f0", "f1", "f2", "f3", "f4", "f5", "f6", "f7", \
52 "f8", "f9", "f10", "f11", "f12", "f13", "f14", "f15", \
53 "f16", "f17", "f18", "f19", "f20", "f21", "f22", "f23", \
54 "f24", "f25", "f26", "f27", "f28", "f29", "f30", "f31", \
55 \
56 "y", "psr", "wim", "tbr", "pc", "npc", "fpsr", "cpsr", \
57 "dia1", "dia2", "dda1", "dda2", "ddv1", "ddv2", "dcr", "dsr" }
58
59 #define DIA1_REGNUM 72 /* debug instr address register 1 */
60 #define DIA2_REGNUM 73 /* debug instr address register 2 */
61 #define DDA1_REGNUM 74 /* debug data address register 1 */
62 #define DDA2_REGNUM 75 /* debug data address register 2 */
63 #define DDV1_REGNUM 76 /* debug data value register 1 */
64 #define DDV2_REGNUM 77 /* debug data value register 2 */
65 #define DCR_REGNUM 78 /* debug control register */
66 #define DSR_REGNUM 79 /* debug status regsiter */
67
68 #define TARGET_HW_BREAK_LIMIT 2
69 #define TARGET_HW_WATCH_LIMIT 2
70
71 /* Enable watchpoint macro's */
72
73 #define TARGET_HAS_HARDWARE_WATCHPOINTS
74
75 #define TARGET_CAN_USE_HARDWARE_WATCHPOINT(type, cnt, ot) \
76 sparclite_check_watch_resources (type, cnt, ot)
77
78 /* When a hardware watchpoint fires off the PC will be left at the
79 instruction which caused the watchpoint. It will be necessary for
80 GDB to step over the watchpoint. ***
81
82 #define STOPPED_BY_WATCHPOINT(W) \
83 ((W).kind == TARGET_WAITKIND_STOPPED \
84 && (W).value.sig == TARGET_SIGNAL_TRAP \
85 && ((int) read_register (IPSW_REGNUM) & 0x00100000))
86 */
87
88 /* Use these macros for watchpoint insertion/deletion. */
89 #define target_insert_watchpoint(addr, len, type) sparclite_insert_watchpoint (addr, len, type)
90 #define target_remove_watchpoint(addr, len, type) sparclite_remove_watchpoint (addr, len, type)
91 #define target_insert_hw_breakpoint(addr, len) sparclite_insert_hw_breakpoint (addr, len)
92 #define target_remove_hw_breakpoint(addr, len) sparclite_remove_hw_breakpoint (addr, len)
93 #define target_stopped_data_address() sparclite_stopped_data_address()