gdb/
[binutils-gdb.git] / gdb / spu-tdep.c
1 /* SPU target-dependent code for GDB, the GNU debugger.
2 Copyright (C) 2006, 2007, 2008, 2009, 2010, 2011
3 Free Software Foundation, Inc.
4
5 Contributed by Ulrich Weigand <uweigand@de.ibm.com>.
6 Based on a port by Sid Manning <sid@us.ibm.com>.
7
8 This file is part of GDB.
9
10 This program is free software; you can redistribute it and/or modify
11 it under the terms of the GNU General Public License as published by
12 the Free Software Foundation; either version 3 of the License, or
13 (at your option) any later version.
14
15 This program is distributed in the hope that it will be useful,
16 but WITHOUT ANY WARRANTY; without even the implied warranty of
17 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 GNU General Public License for more details.
19
20 You should have received a copy of the GNU General Public License
21 along with this program. If not, see <http://www.gnu.org/licenses/>. */
22
23 #include "defs.h"
24 #include "arch-utils.h"
25 #include "gdbtypes.h"
26 #include "gdbcmd.h"
27 #include "gdbcore.h"
28 #include "gdb_string.h"
29 #include "gdb_assert.h"
30 #include "frame.h"
31 #include "frame-unwind.h"
32 #include "frame-base.h"
33 #include "trad-frame.h"
34 #include "symtab.h"
35 #include "symfile.h"
36 #include "value.h"
37 #include "inferior.h"
38 #include "dis-asm.h"
39 #include "objfiles.h"
40 #include "language.h"
41 #include "regcache.h"
42 #include "reggroups.h"
43 #include "floatformat.h"
44 #include "block.h"
45 #include "observer.h"
46 #include "infcall.h"
47 #include "dwarf2.h"
48
49 #include "spu-tdep.h"
50
51
52 /* The list of available "set spu " and "show spu " commands. */
53 static struct cmd_list_element *setspucmdlist = NULL;
54 static struct cmd_list_element *showspucmdlist = NULL;
55
56 /* Whether to stop for new SPE contexts. */
57 static int spu_stop_on_load_p = 0;
58 /* Whether to automatically flush the SW-managed cache. */
59 static int spu_auto_flush_cache_p = 1;
60
61
62 /* The tdep structure. */
63 struct gdbarch_tdep
64 {
65 /* The spufs ID identifying our address space. */
66 int id;
67
68 /* SPU-specific vector type. */
69 struct type *spu_builtin_type_vec128;
70 };
71
72
73 /* SPU-specific vector type. */
74 static struct type *
75 spu_builtin_type_vec128 (struct gdbarch *gdbarch)
76 {
77 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
78
79 if (!tdep->spu_builtin_type_vec128)
80 {
81 const struct builtin_type *bt = builtin_type (gdbarch);
82 struct type *t;
83
84 t = arch_composite_type (gdbarch,
85 "__spu_builtin_type_vec128", TYPE_CODE_UNION);
86 append_composite_type_field (t, "uint128", bt->builtin_int128);
87 append_composite_type_field (t, "v2_int64",
88 init_vector_type (bt->builtin_int64, 2));
89 append_composite_type_field (t, "v4_int32",
90 init_vector_type (bt->builtin_int32, 4));
91 append_composite_type_field (t, "v8_int16",
92 init_vector_type (bt->builtin_int16, 8));
93 append_composite_type_field (t, "v16_int8",
94 init_vector_type (bt->builtin_int8, 16));
95 append_composite_type_field (t, "v2_double",
96 init_vector_type (bt->builtin_double, 2));
97 append_composite_type_field (t, "v4_float",
98 init_vector_type (bt->builtin_float, 4));
99
100 TYPE_VECTOR (t) = 1;
101 TYPE_NAME (t) = "spu_builtin_type_vec128";
102
103 tdep->spu_builtin_type_vec128 = t;
104 }
105
106 return tdep->spu_builtin_type_vec128;
107 }
108
109
110 /* The list of available "info spu " commands. */
111 static struct cmd_list_element *infospucmdlist = NULL;
112
113 /* Registers. */
114
115 static const char *
116 spu_register_name (struct gdbarch *gdbarch, int reg_nr)
117 {
118 static char *register_names[] =
119 {
120 "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7",
121 "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15",
122 "r16", "r17", "r18", "r19", "r20", "r21", "r22", "r23",
123 "r24", "r25", "r26", "r27", "r28", "r29", "r30", "r31",
124 "r32", "r33", "r34", "r35", "r36", "r37", "r38", "r39",
125 "r40", "r41", "r42", "r43", "r44", "r45", "r46", "r47",
126 "r48", "r49", "r50", "r51", "r52", "r53", "r54", "r55",
127 "r56", "r57", "r58", "r59", "r60", "r61", "r62", "r63",
128 "r64", "r65", "r66", "r67", "r68", "r69", "r70", "r71",
129 "r72", "r73", "r74", "r75", "r76", "r77", "r78", "r79",
130 "r80", "r81", "r82", "r83", "r84", "r85", "r86", "r87",
131 "r88", "r89", "r90", "r91", "r92", "r93", "r94", "r95",
132 "r96", "r97", "r98", "r99", "r100", "r101", "r102", "r103",
133 "r104", "r105", "r106", "r107", "r108", "r109", "r110", "r111",
134 "r112", "r113", "r114", "r115", "r116", "r117", "r118", "r119",
135 "r120", "r121", "r122", "r123", "r124", "r125", "r126", "r127",
136 "id", "pc", "sp", "fpscr", "srr0", "lslr", "decr", "decr_status"
137 };
138
139 if (reg_nr < 0)
140 return NULL;
141 if (reg_nr >= sizeof register_names / sizeof *register_names)
142 return NULL;
143
144 return register_names[reg_nr];
145 }
146
147 static struct type *
148 spu_register_type (struct gdbarch *gdbarch, int reg_nr)
149 {
150 if (reg_nr < SPU_NUM_GPRS)
151 return spu_builtin_type_vec128 (gdbarch);
152
153 switch (reg_nr)
154 {
155 case SPU_ID_REGNUM:
156 return builtin_type (gdbarch)->builtin_uint32;
157
158 case SPU_PC_REGNUM:
159 return builtin_type (gdbarch)->builtin_func_ptr;
160
161 case SPU_SP_REGNUM:
162 return builtin_type (gdbarch)->builtin_data_ptr;
163
164 case SPU_FPSCR_REGNUM:
165 return builtin_type (gdbarch)->builtin_uint128;
166
167 case SPU_SRR0_REGNUM:
168 return builtin_type (gdbarch)->builtin_uint32;
169
170 case SPU_LSLR_REGNUM:
171 return builtin_type (gdbarch)->builtin_uint32;
172
173 case SPU_DECR_REGNUM:
174 return builtin_type (gdbarch)->builtin_uint32;
175
176 case SPU_DECR_STATUS_REGNUM:
177 return builtin_type (gdbarch)->builtin_uint32;
178
179 default:
180 internal_error (__FILE__, __LINE__, _("invalid regnum"));
181 }
182 }
183
184 /* Pseudo registers for preferred slots - stack pointer. */
185
186 static enum register_status
187 spu_pseudo_register_read_spu (struct regcache *regcache, const char *regname,
188 gdb_byte *buf)
189 {
190 struct gdbarch *gdbarch = get_regcache_arch (regcache);
191 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
192 enum register_status status;
193 gdb_byte reg[32];
194 char annex[32];
195 ULONGEST id;
196
197 status = regcache_raw_read_unsigned (regcache, SPU_ID_REGNUM, &id);
198 if (status != REG_VALID)
199 return status;
200 xsnprintf (annex, sizeof annex, "%d/%s", (int) id, regname);
201 memset (reg, 0, sizeof reg);
202 target_read (&current_target, TARGET_OBJECT_SPU, annex,
203 reg, 0, sizeof reg);
204
205 store_unsigned_integer (buf, 4, byte_order, strtoulst (reg, NULL, 16));
206 return REG_VALID;
207 }
208
209 static enum register_status
210 spu_pseudo_register_read (struct gdbarch *gdbarch, struct regcache *regcache,
211 int regnum, gdb_byte *buf)
212 {
213 gdb_byte reg[16];
214 char annex[32];
215 ULONGEST id;
216 enum register_status status;
217
218 switch (regnum)
219 {
220 case SPU_SP_REGNUM:
221 status = regcache_raw_read (regcache, SPU_RAW_SP_REGNUM, reg);
222 if (status != REG_VALID)
223 return status;
224 memcpy (buf, reg, 4);
225 return status;
226
227 case SPU_FPSCR_REGNUM:
228 status = regcache_raw_read_unsigned (regcache, SPU_ID_REGNUM, &id);
229 if (status != REG_VALID)
230 return status;
231 xsnprintf (annex, sizeof annex, "%d/fpcr", (int) id);
232 target_read (&current_target, TARGET_OBJECT_SPU, annex, buf, 0, 16);
233 return status;
234
235 case SPU_SRR0_REGNUM:
236 return spu_pseudo_register_read_spu (regcache, "srr0", buf);
237
238 case SPU_LSLR_REGNUM:
239 return spu_pseudo_register_read_spu (regcache, "lslr", buf);
240
241 case SPU_DECR_REGNUM:
242 return spu_pseudo_register_read_spu (regcache, "decr", buf);
243
244 case SPU_DECR_STATUS_REGNUM:
245 return spu_pseudo_register_read_spu (regcache, "decr_status", buf);
246
247 default:
248 internal_error (__FILE__, __LINE__, _("invalid regnum"));
249 }
250 }
251
252 static void
253 spu_pseudo_register_write_spu (struct regcache *regcache, const char *regname,
254 const gdb_byte *buf)
255 {
256 struct gdbarch *gdbarch = get_regcache_arch (regcache);
257 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
258 gdb_byte reg[32];
259 char annex[32];
260 ULONGEST id;
261
262 regcache_raw_read_unsigned (regcache, SPU_ID_REGNUM, &id);
263 xsnprintf (annex, sizeof annex, "%d/%s", (int) id, regname);
264 xsnprintf (reg, sizeof reg, "0x%s",
265 phex_nz (extract_unsigned_integer (buf, 4, byte_order), 4));
266 target_write (&current_target, TARGET_OBJECT_SPU, annex,
267 reg, 0, strlen (reg));
268 }
269
270 static void
271 spu_pseudo_register_write (struct gdbarch *gdbarch, struct regcache *regcache,
272 int regnum, const gdb_byte *buf)
273 {
274 gdb_byte reg[16];
275 char annex[32];
276 ULONGEST id;
277
278 switch (regnum)
279 {
280 case SPU_SP_REGNUM:
281 regcache_raw_read (regcache, SPU_RAW_SP_REGNUM, reg);
282 memcpy (reg, buf, 4);
283 regcache_raw_write (regcache, SPU_RAW_SP_REGNUM, reg);
284 break;
285
286 case SPU_FPSCR_REGNUM:
287 regcache_raw_read_unsigned (regcache, SPU_ID_REGNUM, &id);
288 xsnprintf (annex, sizeof annex, "%d/fpcr", (int) id);
289 target_write (&current_target, TARGET_OBJECT_SPU, annex, buf, 0, 16);
290 break;
291
292 case SPU_SRR0_REGNUM:
293 spu_pseudo_register_write_spu (regcache, "srr0", buf);
294 break;
295
296 case SPU_LSLR_REGNUM:
297 spu_pseudo_register_write_spu (regcache, "lslr", buf);
298 break;
299
300 case SPU_DECR_REGNUM:
301 spu_pseudo_register_write_spu (regcache, "decr", buf);
302 break;
303
304 case SPU_DECR_STATUS_REGNUM:
305 spu_pseudo_register_write_spu (regcache, "decr_status", buf);
306 break;
307
308 default:
309 internal_error (__FILE__, __LINE__, _("invalid regnum"));
310 }
311 }
312
313 /* Value conversion -- access scalar values at the preferred slot. */
314
315 static struct value *
316 spu_value_from_register (struct type *type, int regnum,
317 struct frame_info *frame)
318 {
319 struct value *value = default_value_from_register (type, regnum, frame);
320 int len = TYPE_LENGTH (type);
321
322 if (regnum < SPU_NUM_GPRS && len < 16)
323 {
324 int preferred_slot = len < 4 ? 4 - len : 0;
325 set_value_offset (value, preferred_slot);
326 }
327
328 return value;
329 }
330
331 /* Register groups. */
332
333 static int
334 spu_register_reggroup_p (struct gdbarch *gdbarch, int regnum,
335 struct reggroup *group)
336 {
337 /* Registers displayed via 'info regs'. */
338 if (group == general_reggroup)
339 return 1;
340
341 /* Registers displayed via 'info float'. */
342 if (group == float_reggroup)
343 return 0;
344
345 /* Registers that need to be saved/restored in order to
346 push or pop frames. */
347 if (group == save_reggroup || group == restore_reggroup)
348 return 1;
349
350 return default_register_reggroup_p (gdbarch, regnum, group);
351 }
352
353
354 /* Address handling. */
355
356 static int
357 spu_gdbarch_id (struct gdbarch *gdbarch)
358 {
359 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
360 int id = tdep->id;
361
362 /* The objfile architecture of a standalone SPU executable does not
363 provide an SPU ID. Retrieve it from the objfile's relocated
364 address range in this special case. */
365 if (id == -1
366 && symfile_objfile && symfile_objfile->obfd
367 && bfd_get_arch (symfile_objfile->obfd) == bfd_arch_spu
368 && symfile_objfile->sections != symfile_objfile->sections_end)
369 id = SPUADDR_SPU (obj_section_addr (symfile_objfile->sections));
370
371 return id;
372 }
373
374 static int
375 spu_address_class_type_flags (int byte_size, int dwarf2_addr_class)
376 {
377 if (dwarf2_addr_class == 1)
378 return TYPE_INSTANCE_FLAG_ADDRESS_CLASS_1;
379 else
380 return 0;
381 }
382
383 static const char *
384 spu_address_class_type_flags_to_name (struct gdbarch *gdbarch, int type_flags)
385 {
386 if (type_flags & TYPE_INSTANCE_FLAG_ADDRESS_CLASS_1)
387 return "__ea";
388 else
389 return NULL;
390 }
391
392 static int
393 spu_address_class_name_to_type_flags (struct gdbarch *gdbarch,
394 const char *name, int *type_flags_ptr)
395 {
396 if (strcmp (name, "__ea") == 0)
397 {
398 *type_flags_ptr = TYPE_INSTANCE_FLAG_ADDRESS_CLASS_1;
399 return 1;
400 }
401 else
402 return 0;
403 }
404
405 static void
406 spu_address_to_pointer (struct gdbarch *gdbarch,
407 struct type *type, gdb_byte *buf, CORE_ADDR addr)
408 {
409 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
410 store_unsigned_integer (buf, TYPE_LENGTH (type), byte_order,
411 SPUADDR_ADDR (addr));
412 }
413
414 static CORE_ADDR
415 spu_pointer_to_address (struct gdbarch *gdbarch,
416 struct type *type, const gdb_byte *buf)
417 {
418 int id = spu_gdbarch_id (gdbarch);
419 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
420 ULONGEST addr
421 = extract_unsigned_integer (buf, TYPE_LENGTH (type), byte_order);
422
423 /* Do not convert __ea pointers. */
424 if (TYPE_ADDRESS_CLASS_1 (type))
425 return addr;
426
427 return addr? SPUADDR (id, addr) : 0;
428 }
429
430 static CORE_ADDR
431 spu_integer_to_address (struct gdbarch *gdbarch,
432 struct type *type, const gdb_byte *buf)
433 {
434 int id = spu_gdbarch_id (gdbarch);
435 ULONGEST addr = unpack_long (type, buf);
436
437 return SPUADDR (id, addr);
438 }
439
440
441 /* Decoding SPU instructions. */
442
443 enum
444 {
445 op_lqd = 0x34,
446 op_lqx = 0x3c4,
447 op_lqa = 0x61,
448 op_lqr = 0x67,
449 op_stqd = 0x24,
450 op_stqx = 0x144,
451 op_stqa = 0x41,
452 op_stqr = 0x47,
453
454 op_il = 0x081,
455 op_ila = 0x21,
456 op_a = 0x0c0,
457 op_ai = 0x1c,
458
459 op_selb = 0x4,
460
461 op_br = 0x64,
462 op_bra = 0x60,
463 op_brsl = 0x66,
464 op_brasl = 0x62,
465 op_brnz = 0x42,
466 op_brz = 0x40,
467 op_brhnz = 0x46,
468 op_brhz = 0x44,
469 op_bi = 0x1a8,
470 op_bisl = 0x1a9,
471 op_biz = 0x128,
472 op_binz = 0x129,
473 op_bihz = 0x12a,
474 op_bihnz = 0x12b,
475 };
476
477 static int
478 is_rr (unsigned int insn, int op, int *rt, int *ra, int *rb)
479 {
480 if ((insn >> 21) == op)
481 {
482 *rt = insn & 127;
483 *ra = (insn >> 7) & 127;
484 *rb = (insn >> 14) & 127;
485 return 1;
486 }
487
488 return 0;
489 }
490
491 static int
492 is_rrr (unsigned int insn, int op, int *rt, int *ra, int *rb, int *rc)
493 {
494 if ((insn >> 28) == op)
495 {
496 *rt = (insn >> 21) & 127;
497 *ra = (insn >> 7) & 127;
498 *rb = (insn >> 14) & 127;
499 *rc = insn & 127;
500 return 1;
501 }
502
503 return 0;
504 }
505
506 static int
507 is_ri7 (unsigned int insn, int op, int *rt, int *ra, int *i7)
508 {
509 if ((insn >> 21) == op)
510 {
511 *rt = insn & 127;
512 *ra = (insn >> 7) & 127;
513 *i7 = (((insn >> 14) & 127) ^ 0x40) - 0x40;
514 return 1;
515 }
516
517 return 0;
518 }
519
520 static int
521 is_ri10 (unsigned int insn, int op, int *rt, int *ra, int *i10)
522 {
523 if ((insn >> 24) == op)
524 {
525 *rt = insn & 127;
526 *ra = (insn >> 7) & 127;
527 *i10 = (((insn >> 14) & 0x3ff) ^ 0x200) - 0x200;
528 return 1;
529 }
530
531 return 0;
532 }
533
534 static int
535 is_ri16 (unsigned int insn, int op, int *rt, int *i16)
536 {
537 if ((insn >> 23) == op)
538 {
539 *rt = insn & 127;
540 *i16 = (((insn >> 7) & 0xffff) ^ 0x8000) - 0x8000;
541 return 1;
542 }
543
544 return 0;
545 }
546
547 static int
548 is_ri18 (unsigned int insn, int op, int *rt, int *i18)
549 {
550 if ((insn >> 25) == op)
551 {
552 *rt = insn & 127;
553 *i18 = (((insn >> 7) & 0x3ffff) ^ 0x20000) - 0x20000;
554 return 1;
555 }
556
557 return 0;
558 }
559
560 static int
561 is_branch (unsigned int insn, int *offset, int *reg)
562 {
563 int rt, i7, i16;
564
565 if (is_ri16 (insn, op_br, &rt, &i16)
566 || is_ri16 (insn, op_brsl, &rt, &i16)
567 || is_ri16 (insn, op_brnz, &rt, &i16)
568 || is_ri16 (insn, op_brz, &rt, &i16)
569 || is_ri16 (insn, op_brhnz, &rt, &i16)
570 || is_ri16 (insn, op_brhz, &rt, &i16))
571 {
572 *reg = SPU_PC_REGNUM;
573 *offset = i16 << 2;
574 return 1;
575 }
576
577 if (is_ri16 (insn, op_bra, &rt, &i16)
578 || is_ri16 (insn, op_brasl, &rt, &i16))
579 {
580 *reg = -1;
581 *offset = i16 << 2;
582 return 1;
583 }
584
585 if (is_ri7 (insn, op_bi, &rt, reg, &i7)
586 || is_ri7 (insn, op_bisl, &rt, reg, &i7)
587 || is_ri7 (insn, op_biz, &rt, reg, &i7)
588 || is_ri7 (insn, op_binz, &rt, reg, &i7)
589 || is_ri7 (insn, op_bihz, &rt, reg, &i7)
590 || is_ri7 (insn, op_bihnz, &rt, reg, &i7))
591 {
592 *offset = 0;
593 return 1;
594 }
595
596 return 0;
597 }
598
599
600 /* Prolog parsing. */
601
602 struct spu_prologue_data
603 {
604 /* Stack frame size. -1 if analysis was unsuccessful. */
605 int size;
606
607 /* How to find the CFA. The CFA is equal to SP at function entry. */
608 int cfa_reg;
609 int cfa_offset;
610
611 /* Offset relative to CFA where a register is saved. -1 if invalid. */
612 int reg_offset[SPU_NUM_GPRS];
613 };
614
615 static CORE_ADDR
616 spu_analyze_prologue (struct gdbarch *gdbarch,
617 CORE_ADDR start_pc, CORE_ADDR end_pc,
618 struct spu_prologue_data *data)
619 {
620 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
621 int found_sp = 0;
622 int found_fp = 0;
623 int found_lr = 0;
624 int found_bc = 0;
625 int reg_immed[SPU_NUM_GPRS];
626 gdb_byte buf[16];
627 CORE_ADDR prolog_pc = start_pc;
628 CORE_ADDR pc;
629 int i;
630
631
632 /* Initialize DATA to default values. */
633 data->size = -1;
634
635 data->cfa_reg = SPU_RAW_SP_REGNUM;
636 data->cfa_offset = 0;
637
638 for (i = 0; i < SPU_NUM_GPRS; i++)
639 data->reg_offset[i] = -1;
640
641 /* Set up REG_IMMED array. This is non-zero for a register if we know its
642 preferred slot currently holds this immediate value. */
643 for (i = 0; i < SPU_NUM_GPRS; i++)
644 reg_immed[i] = 0;
645
646 /* Scan instructions until the first branch.
647
648 The following instructions are important prolog components:
649
650 - The first instruction to set up the stack pointer.
651 - The first instruction to set up the frame pointer.
652 - The first instruction to save the link register.
653 - The first instruction to save the backchain.
654
655 We return the instruction after the latest of these four,
656 or the incoming PC if none is found. The first instruction
657 to set up the stack pointer also defines the frame size.
658
659 Note that instructions saving incoming arguments to their stack
660 slots are not counted as important, because they are hard to
661 identify with certainty. This should not matter much, because
662 arguments are relevant only in code compiled with debug data,
663 and in such code the GDB core will advance until the first source
664 line anyway, using SAL data.
665
666 For purposes of stack unwinding, we analyze the following types
667 of instructions in addition:
668
669 - Any instruction adding to the current frame pointer.
670 - Any instruction loading an immediate constant into a register.
671 - Any instruction storing a register onto the stack.
672
673 These are used to compute the CFA and REG_OFFSET output. */
674
675 for (pc = start_pc; pc < end_pc; pc += 4)
676 {
677 unsigned int insn;
678 int rt, ra, rb, rc, immed;
679
680 if (target_read_memory (pc, buf, 4))
681 break;
682 insn = extract_unsigned_integer (buf, 4, byte_order);
683
684 /* AI is the typical instruction to set up a stack frame.
685 It is also used to initialize the frame pointer. */
686 if (is_ri10 (insn, op_ai, &rt, &ra, &immed))
687 {
688 if (rt == data->cfa_reg && ra == data->cfa_reg)
689 data->cfa_offset -= immed;
690
691 if (rt == SPU_RAW_SP_REGNUM && ra == SPU_RAW_SP_REGNUM
692 && !found_sp)
693 {
694 found_sp = 1;
695 prolog_pc = pc + 4;
696
697 data->size = -immed;
698 }
699 else if (rt == SPU_FP_REGNUM && ra == SPU_RAW_SP_REGNUM
700 && !found_fp)
701 {
702 found_fp = 1;
703 prolog_pc = pc + 4;
704
705 data->cfa_reg = SPU_FP_REGNUM;
706 data->cfa_offset -= immed;
707 }
708 }
709
710 /* A is used to set up stack frames of size >= 512 bytes.
711 If we have tracked the contents of the addend register,
712 we can handle this as well. */
713 else if (is_rr (insn, op_a, &rt, &ra, &rb))
714 {
715 if (rt == data->cfa_reg && ra == data->cfa_reg)
716 {
717 if (reg_immed[rb] != 0)
718 data->cfa_offset -= reg_immed[rb];
719 else
720 data->cfa_reg = -1; /* We don't know the CFA any more. */
721 }
722
723 if (rt == SPU_RAW_SP_REGNUM && ra == SPU_RAW_SP_REGNUM
724 && !found_sp)
725 {
726 found_sp = 1;
727 prolog_pc = pc + 4;
728
729 if (reg_immed[rb] != 0)
730 data->size = -reg_immed[rb];
731 }
732 }
733
734 /* We need to track IL and ILA used to load immediate constants
735 in case they are later used as input to an A instruction. */
736 else if (is_ri16 (insn, op_il, &rt, &immed))
737 {
738 reg_immed[rt] = immed;
739
740 if (rt == SPU_RAW_SP_REGNUM && !found_sp)
741 found_sp = 1;
742 }
743
744 else if (is_ri18 (insn, op_ila, &rt, &immed))
745 {
746 reg_immed[rt] = immed & 0x3ffff;
747
748 if (rt == SPU_RAW_SP_REGNUM && !found_sp)
749 found_sp = 1;
750 }
751
752 /* STQD is used to save registers to the stack. */
753 else if (is_ri10 (insn, op_stqd, &rt, &ra, &immed))
754 {
755 if (ra == data->cfa_reg)
756 data->reg_offset[rt] = data->cfa_offset - (immed << 4);
757
758 if (ra == data->cfa_reg && rt == SPU_LR_REGNUM
759 && !found_lr)
760 {
761 found_lr = 1;
762 prolog_pc = pc + 4;
763 }
764
765 if (ra == SPU_RAW_SP_REGNUM
766 && (found_sp? immed == 0 : rt == SPU_RAW_SP_REGNUM)
767 && !found_bc)
768 {
769 found_bc = 1;
770 prolog_pc = pc + 4;
771 }
772 }
773
774 /* _start uses SELB to set up the stack pointer. */
775 else if (is_rrr (insn, op_selb, &rt, &ra, &rb, &rc))
776 {
777 if (rt == SPU_RAW_SP_REGNUM && !found_sp)
778 found_sp = 1;
779 }
780
781 /* We terminate if we find a branch. */
782 else if (is_branch (insn, &immed, &ra))
783 break;
784 }
785
786
787 /* If we successfully parsed until here, and didn't find any instruction
788 modifying SP, we assume we have a frameless function. */
789 if (!found_sp)
790 data->size = 0;
791
792 /* Return cooked instead of raw SP. */
793 if (data->cfa_reg == SPU_RAW_SP_REGNUM)
794 data->cfa_reg = SPU_SP_REGNUM;
795
796 return prolog_pc;
797 }
798
799 /* Return the first instruction after the prologue starting at PC. */
800 static CORE_ADDR
801 spu_skip_prologue (struct gdbarch *gdbarch, CORE_ADDR pc)
802 {
803 struct spu_prologue_data data;
804 return spu_analyze_prologue (gdbarch, pc, (CORE_ADDR)-1, &data);
805 }
806
807 /* Return the frame pointer in use at address PC. */
808 static void
809 spu_virtual_frame_pointer (struct gdbarch *gdbarch, CORE_ADDR pc,
810 int *reg, LONGEST *offset)
811 {
812 struct spu_prologue_data data;
813 spu_analyze_prologue (gdbarch, pc, (CORE_ADDR)-1, &data);
814
815 if (data.size != -1 && data.cfa_reg != -1)
816 {
817 /* The 'frame pointer' address is CFA minus frame size. */
818 *reg = data.cfa_reg;
819 *offset = data.cfa_offset - data.size;
820 }
821 else
822 {
823 /* ??? We don't really know ... */
824 *reg = SPU_SP_REGNUM;
825 *offset = 0;
826 }
827 }
828
829 /* Return true if we are in the function's epilogue, i.e. after the
830 instruction that destroyed the function's stack frame.
831
832 1) scan forward from the point of execution:
833 a) If you find an instruction that modifies the stack pointer
834 or transfers control (except a return), execution is not in
835 an epilogue, return.
836 b) Stop scanning if you find a return instruction or reach the
837 end of the function or reach the hard limit for the size of
838 an epilogue.
839 2) scan backward from the point of execution:
840 a) If you find an instruction that modifies the stack pointer,
841 execution *is* in an epilogue, return.
842 b) Stop scanning if you reach an instruction that transfers
843 control or the beginning of the function or reach the hard
844 limit for the size of an epilogue. */
845
846 static int
847 spu_in_function_epilogue_p (struct gdbarch *gdbarch, CORE_ADDR pc)
848 {
849 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
850 CORE_ADDR scan_pc, func_start, func_end, epilogue_start, epilogue_end;
851 bfd_byte buf[4];
852 unsigned int insn;
853 int rt, ra, rb, rc, immed;
854
855 /* Find the search limits based on function boundaries and hard limit.
856 We assume the epilogue can be up to 64 instructions long. */
857
858 const int spu_max_epilogue_size = 64 * 4;
859
860 if (!find_pc_partial_function (pc, NULL, &func_start, &func_end))
861 return 0;
862
863 if (pc - func_start < spu_max_epilogue_size)
864 epilogue_start = func_start;
865 else
866 epilogue_start = pc - spu_max_epilogue_size;
867
868 if (func_end - pc < spu_max_epilogue_size)
869 epilogue_end = func_end;
870 else
871 epilogue_end = pc + spu_max_epilogue_size;
872
873 /* Scan forward until next 'bi $0'. */
874
875 for (scan_pc = pc; scan_pc < epilogue_end; scan_pc += 4)
876 {
877 if (target_read_memory (scan_pc, buf, 4))
878 return 0;
879 insn = extract_unsigned_integer (buf, 4, byte_order);
880
881 if (is_branch (insn, &immed, &ra))
882 {
883 if (immed == 0 && ra == SPU_LR_REGNUM)
884 break;
885
886 return 0;
887 }
888
889 if (is_ri10 (insn, op_ai, &rt, &ra, &immed)
890 || is_rr (insn, op_a, &rt, &ra, &rb)
891 || is_ri10 (insn, op_lqd, &rt, &ra, &immed))
892 {
893 if (rt == SPU_RAW_SP_REGNUM)
894 return 0;
895 }
896 }
897
898 if (scan_pc >= epilogue_end)
899 return 0;
900
901 /* Scan backward until adjustment to stack pointer (R1). */
902
903 for (scan_pc = pc - 4; scan_pc >= epilogue_start; scan_pc -= 4)
904 {
905 if (target_read_memory (scan_pc, buf, 4))
906 return 0;
907 insn = extract_unsigned_integer (buf, 4, byte_order);
908
909 if (is_branch (insn, &immed, &ra))
910 return 0;
911
912 if (is_ri10 (insn, op_ai, &rt, &ra, &immed)
913 || is_rr (insn, op_a, &rt, &ra, &rb)
914 || is_ri10 (insn, op_lqd, &rt, &ra, &immed))
915 {
916 if (rt == SPU_RAW_SP_REGNUM)
917 return 1;
918 }
919 }
920
921 return 0;
922 }
923
924
925 /* Normal stack frames. */
926
927 struct spu_unwind_cache
928 {
929 CORE_ADDR func;
930 CORE_ADDR frame_base;
931 CORE_ADDR local_base;
932
933 struct trad_frame_saved_reg *saved_regs;
934 };
935
936 static struct spu_unwind_cache *
937 spu_frame_unwind_cache (struct frame_info *this_frame,
938 void **this_prologue_cache)
939 {
940 struct gdbarch *gdbarch = get_frame_arch (this_frame);
941 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
942 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
943 struct spu_unwind_cache *info;
944 struct spu_prologue_data data;
945 CORE_ADDR id = tdep->id;
946 gdb_byte buf[16];
947
948 if (*this_prologue_cache)
949 return *this_prologue_cache;
950
951 info = FRAME_OBSTACK_ZALLOC (struct spu_unwind_cache);
952 *this_prologue_cache = info;
953 info->saved_regs = trad_frame_alloc_saved_regs (this_frame);
954 info->frame_base = 0;
955 info->local_base = 0;
956
957 /* Find the start of the current function, and analyze its prologue. */
958 info->func = get_frame_func (this_frame);
959 if (info->func == 0)
960 {
961 /* Fall back to using the current PC as frame ID. */
962 info->func = get_frame_pc (this_frame);
963 data.size = -1;
964 }
965 else
966 spu_analyze_prologue (gdbarch, info->func, get_frame_pc (this_frame),
967 &data);
968
969 /* If successful, use prologue analysis data. */
970 if (data.size != -1 && data.cfa_reg != -1)
971 {
972 CORE_ADDR cfa;
973 int i;
974
975 /* Determine CFA via unwound CFA_REG plus CFA_OFFSET. */
976 get_frame_register (this_frame, data.cfa_reg, buf);
977 cfa = extract_unsigned_integer (buf, 4, byte_order) + data.cfa_offset;
978 cfa = SPUADDR (id, cfa);
979
980 /* Call-saved register slots. */
981 for (i = 0; i < SPU_NUM_GPRS; i++)
982 if (i == SPU_LR_REGNUM
983 || (i >= SPU_SAVED1_REGNUM && i <= SPU_SAVEDN_REGNUM))
984 if (data.reg_offset[i] != -1)
985 info->saved_regs[i].addr = cfa - data.reg_offset[i];
986
987 /* Frame bases. */
988 info->frame_base = cfa;
989 info->local_base = cfa - data.size;
990 }
991
992 /* Otherwise, fall back to reading the backchain link. */
993 else
994 {
995 CORE_ADDR reg;
996 LONGEST backchain;
997 ULONGEST lslr;
998 int status;
999
1000 /* Get local store limit. */
1001 lslr = get_frame_register_unsigned (this_frame, SPU_LSLR_REGNUM);
1002 if (!lslr)
1003 lslr = (ULONGEST) -1;
1004
1005 /* Get the backchain. */
1006 reg = get_frame_register_unsigned (this_frame, SPU_SP_REGNUM);
1007 status = safe_read_memory_integer (SPUADDR (id, reg), 4, byte_order,
1008 &backchain);
1009
1010 /* A zero backchain terminates the frame chain. Also, sanity
1011 check against the local store size limit. */
1012 if (status && backchain > 0 && backchain <= lslr)
1013 {
1014 /* Assume the link register is saved into its slot. */
1015 if (backchain + 16 <= lslr)
1016 info->saved_regs[SPU_LR_REGNUM].addr = SPUADDR (id,
1017 backchain + 16);
1018
1019 /* Frame bases. */
1020 info->frame_base = SPUADDR (id, backchain);
1021 info->local_base = SPUADDR (id, reg);
1022 }
1023 }
1024
1025 /* If we didn't find a frame, we cannot determine SP / return address. */
1026 if (info->frame_base == 0)
1027 return info;
1028
1029 /* The previous SP is equal to the CFA. */
1030 trad_frame_set_value (info->saved_regs, SPU_SP_REGNUM,
1031 SPUADDR_ADDR (info->frame_base));
1032
1033 /* Read full contents of the unwound link register in order to
1034 be able to determine the return address. */
1035 if (trad_frame_addr_p (info->saved_regs, SPU_LR_REGNUM))
1036 target_read_memory (info->saved_regs[SPU_LR_REGNUM].addr, buf, 16);
1037 else
1038 get_frame_register (this_frame, SPU_LR_REGNUM, buf);
1039
1040 /* Normally, the return address is contained in the slot 0 of the
1041 link register, and slots 1-3 are zero. For an overlay return,
1042 slot 0 contains the address of the overlay manager return stub,
1043 slot 1 contains the partition number of the overlay section to
1044 be returned to, and slot 2 contains the return address within
1045 that section. Return the latter address in that case. */
1046 if (extract_unsigned_integer (buf + 8, 4, byte_order) != 0)
1047 trad_frame_set_value (info->saved_regs, SPU_PC_REGNUM,
1048 extract_unsigned_integer (buf + 8, 4, byte_order));
1049 else
1050 trad_frame_set_value (info->saved_regs, SPU_PC_REGNUM,
1051 extract_unsigned_integer (buf, 4, byte_order));
1052
1053 return info;
1054 }
1055
1056 static void
1057 spu_frame_this_id (struct frame_info *this_frame,
1058 void **this_prologue_cache, struct frame_id *this_id)
1059 {
1060 struct spu_unwind_cache *info =
1061 spu_frame_unwind_cache (this_frame, this_prologue_cache);
1062
1063 if (info->frame_base == 0)
1064 return;
1065
1066 *this_id = frame_id_build (info->frame_base, info->func);
1067 }
1068
1069 static struct value *
1070 spu_frame_prev_register (struct frame_info *this_frame,
1071 void **this_prologue_cache, int regnum)
1072 {
1073 struct spu_unwind_cache *info
1074 = spu_frame_unwind_cache (this_frame, this_prologue_cache);
1075
1076 /* Special-case the stack pointer. */
1077 if (regnum == SPU_RAW_SP_REGNUM)
1078 regnum = SPU_SP_REGNUM;
1079
1080 return trad_frame_get_prev_register (this_frame, info->saved_regs, regnum);
1081 }
1082
1083 static const struct frame_unwind spu_frame_unwind = {
1084 NORMAL_FRAME,
1085 spu_frame_this_id,
1086 spu_frame_prev_register,
1087 NULL,
1088 default_frame_sniffer
1089 };
1090
1091 static CORE_ADDR
1092 spu_frame_base_address (struct frame_info *this_frame, void **this_cache)
1093 {
1094 struct spu_unwind_cache *info
1095 = spu_frame_unwind_cache (this_frame, this_cache);
1096 return info->local_base;
1097 }
1098
1099 static const struct frame_base spu_frame_base = {
1100 &spu_frame_unwind,
1101 spu_frame_base_address,
1102 spu_frame_base_address,
1103 spu_frame_base_address
1104 };
1105
1106 static CORE_ADDR
1107 spu_unwind_pc (struct gdbarch *gdbarch, struct frame_info *next_frame)
1108 {
1109 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
1110 CORE_ADDR pc = frame_unwind_register_unsigned (next_frame, SPU_PC_REGNUM);
1111 /* Mask off interrupt enable bit. */
1112 return SPUADDR (tdep->id, pc & -4);
1113 }
1114
1115 static CORE_ADDR
1116 spu_unwind_sp (struct gdbarch *gdbarch, struct frame_info *next_frame)
1117 {
1118 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
1119 CORE_ADDR sp = frame_unwind_register_unsigned (next_frame, SPU_SP_REGNUM);
1120 return SPUADDR (tdep->id, sp);
1121 }
1122
1123 static CORE_ADDR
1124 spu_read_pc (struct regcache *regcache)
1125 {
1126 struct gdbarch_tdep *tdep = gdbarch_tdep (get_regcache_arch (regcache));
1127 ULONGEST pc;
1128 regcache_cooked_read_unsigned (regcache, SPU_PC_REGNUM, &pc);
1129 /* Mask off interrupt enable bit. */
1130 return SPUADDR (tdep->id, pc & -4);
1131 }
1132
1133 static void
1134 spu_write_pc (struct regcache *regcache, CORE_ADDR pc)
1135 {
1136 /* Keep interrupt enabled state unchanged. */
1137 ULONGEST old_pc;
1138 regcache_cooked_read_unsigned (regcache, SPU_PC_REGNUM, &old_pc);
1139 regcache_cooked_write_unsigned (regcache, SPU_PC_REGNUM,
1140 (SPUADDR_ADDR (pc) & -4) | (old_pc & 3));
1141 }
1142
1143
1144 /* Cell/B.E. cross-architecture unwinder support. */
1145
1146 struct spu2ppu_cache
1147 {
1148 struct frame_id frame_id;
1149 struct regcache *regcache;
1150 };
1151
1152 static struct gdbarch *
1153 spu2ppu_prev_arch (struct frame_info *this_frame, void **this_cache)
1154 {
1155 struct spu2ppu_cache *cache = *this_cache;
1156 return get_regcache_arch (cache->regcache);
1157 }
1158
1159 static void
1160 spu2ppu_this_id (struct frame_info *this_frame,
1161 void **this_cache, struct frame_id *this_id)
1162 {
1163 struct spu2ppu_cache *cache = *this_cache;
1164 *this_id = cache->frame_id;
1165 }
1166
1167 static struct value *
1168 spu2ppu_prev_register (struct frame_info *this_frame,
1169 void **this_cache, int regnum)
1170 {
1171 struct spu2ppu_cache *cache = *this_cache;
1172 struct gdbarch *gdbarch = get_regcache_arch (cache->regcache);
1173 gdb_byte *buf;
1174
1175 buf = alloca (register_size (gdbarch, regnum));
1176 regcache_cooked_read (cache->regcache, regnum, buf);
1177 return frame_unwind_got_bytes (this_frame, regnum, buf);
1178 }
1179
1180 static int
1181 spu2ppu_sniffer (const struct frame_unwind *self,
1182 struct frame_info *this_frame, void **this_prologue_cache)
1183 {
1184 struct gdbarch *gdbarch = get_frame_arch (this_frame);
1185 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
1186 CORE_ADDR base, func, backchain;
1187 gdb_byte buf[4];
1188
1189 if (gdbarch_bfd_arch_info (target_gdbarch)->arch == bfd_arch_spu)
1190 return 0;
1191
1192 base = get_frame_sp (this_frame);
1193 func = get_frame_pc (this_frame);
1194 if (target_read_memory (base, buf, 4))
1195 return 0;
1196 backchain = extract_unsigned_integer (buf, 4, byte_order);
1197
1198 if (!backchain)
1199 {
1200 struct frame_info *fi;
1201
1202 struct spu2ppu_cache *cache
1203 = FRAME_OBSTACK_CALLOC (1, struct spu2ppu_cache);
1204
1205 cache->frame_id = frame_id_build (base + 16, func);
1206
1207 for (fi = get_next_frame (this_frame); fi; fi = get_next_frame (fi))
1208 if (gdbarch_bfd_arch_info (get_frame_arch (fi))->arch != bfd_arch_spu)
1209 break;
1210
1211 if (fi)
1212 {
1213 cache->regcache = frame_save_as_regcache (fi);
1214 *this_prologue_cache = cache;
1215 return 1;
1216 }
1217 else
1218 {
1219 struct regcache *regcache;
1220 regcache = get_thread_arch_regcache (inferior_ptid, target_gdbarch);
1221 cache->regcache = regcache_dup (regcache);
1222 *this_prologue_cache = cache;
1223 return 1;
1224 }
1225 }
1226
1227 return 0;
1228 }
1229
1230 static void
1231 spu2ppu_dealloc_cache (struct frame_info *self, void *this_cache)
1232 {
1233 struct spu2ppu_cache *cache = this_cache;
1234 regcache_xfree (cache->regcache);
1235 }
1236
1237 static const struct frame_unwind spu2ppu_unwind = {
1238 ARCH_FRAME,
1239 spu2ppu_this_id,
1240 spu2ppu_prev_register,
1241 NULL,
1242 spu2ppu_sniffer,
1243 spu2ppu_dealloc_cache,
1244 spu2ppu_prev_arch,
1245 };
1246
1247
1248 /* Function calling convention. */
1249
1250 static CORE_ADDR
1251 spu_frame_align (struct gdbarch *gdbarch, CORE_ADDR sp)
1252 {
1253 return sp & ~15;
1254 }
1255
1256 static CORE_ADDR
1257 spu_push_dummy_code (struct gdbarch *gdbarch, CORE_ADDR sp, CORE_ADDR funaddr,
1258 struct value **args, int nargs, struct type *value_type,
1259 CORE_ADDR *real_pc, CORE_ADDR *bp_addr,
1260 struct regcache *regcache)
1261 {
1262 /* Allocate space sufficient for a breakpoint, keeping the stack aligned. */
1263 sp = (sp - 4) & ~15;
1264 /* Store the address of that breakpoint */
1265 *bp_addr = sp;
1266 /* The call starts at the callee's entry point. */
1267 *real_pc = funaddr;
1268
1269 return sp;
1270 }
1271
1272 static int
1273 spu_scalar_value_p (struct type *type)
1274 {
1275 switch (TYPE_CODE (type))
1276 {
1277 case TYPE_CODE_INT:
1278 case TYPE_CODE_ENUM:
1279 case TYPE_CODE_RANGE:
1280 case TYPE_CODE_CHAR:
1281 case TYPE_CODE_BOOL:
1282 case TYPE_CODE_PTR:
1283 case TYPE_CODE_REF:
1284 return TYPE_LENGTH (type) <= 16;
1285
1286 default:
1287 return 0;
1288 }
1289 }
1290
1291 static void
1292 spu_value_to_regcache (struct regcache *regcache, int regnum,
1293 struct type *type, const gdb_byte *in)
1294 {
1295 int len = TYPE_LENGTH (type);
1296
1297 if (spu_scalar_value_p (type))
1298 {
1299 int preferred_slot = len < 4 ? 4 - len : 0;
1300 regcache_cooked_write_part (regcache, regnum, preferred_slot, len, in);
1301 }
1302 else
1303 {
1304 while (len >= 16)
1305 {
1306 regcache_cooked_write (regcache, regnum++, in);
1307 in += 16;
1308 len -= 16;
1309 }
1310
1311 if (len > 0)
1312 regcache_cooked_write_part (regcache, regnum, 0, len, in);
1313 }
1314 }
1315
1316 static void
1317 spu_regcache_to_value (struct regcache *regcache, int regnum,
1318 struct type *type, gdb_byte *out)
1319 {
1320 int len = TYPE_LENGTH (type);
1321
1322 if (spu_scalar_value_p (type))
1323 {
1324 int preferred_slot = len < 4 ? 4 - len : 0;
1325 regcache_cooked_read_part (regcache, regnum, preferred_slot, len, out);
1326 }
1327 else
1328 {
1329 while (len >= 16)
1330 {
1331 regcache_cooked_read (regcache, regnum++, out);
1332 out += 16;
1333 len -= 16;
1334 }
1335
1336 if (len > 0)
1337 regcache_cooked_read_part (regcache, regnum, 0, len, out);
1338 }
1339 }
1340
1341 static CORE_ADDR
1342 spu_push_dummy_call (struct gdbarch *gdbarch, struct value *function,
1343 struct regcache *regcache, CORE_ADDR bp_addr,
1344 int nargs, struct value **args, CORE_ADDR sp,
1345 int struct_return, CORE_ADDR struct_addr)
1346 {
1347 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
1348 CORE_ADDR sp_delta;
1349 int i;
1350 int regnum = SPU_ARG1_REGNUM;
1351 int stack_arg = -1;
1352 gdb_byte buf[16];
1353
1354 /* Set the return address. */
1355 memset (buf, 0, sizeof buf);
1356 store_unsigned_integer (buf, 4, byte_order, SPUADDR_ADDR (bp_addr));
1357 regcache_cooked_write (regcache, SPU_LR_REGNUM, buf);
1358
1359 /* If STRUCT_RETURN is true, then the struct return address (in
1360 STRUCT_ADDR) will consume the first argument-passing register.
1361 Both adjust the register count and store that value. */
1362 if (struct_return)
1363 {
1364 memset (buf, 0, sizeof buf);
1365 store_unsigned_integer (buf, 4, byte_order, SPUADDR_ADDR (struct_addr));
1366 regcache_cooked_write (regcache, regnum++, buf);
1367 }
1368
1369 /* Fill in argument registers. */
1370 for (i = 0; i < nargs; i++)
1371 {
1372 struct value *arg = args[i];
1373 struct type *type = check_typedef (value_type (arg));
1374 const gdb_byte *contents = value_contents (arg);
1375 int len = TYPE_LENGTH (type);
1376 int n_regs = align_up (len, 16) / 16;
1377
1378 /* If the argument doesn't wholly fit into registers, it and
1379 all subsequent arguments go to the stack. */
1380 if (regnum + n_regs - 1 > SPU_ARGN_REGNUM)
1381 {
1382 stack_arg = i;
1383 break;
1384 }
1385
1386 spu_value_to_regcache (regcache, regnum, type, contents);
1387 regnum += n_regs;
1388 }
1389
1390 /* Overflow arguments go to the stack. */
1391 if (stack_arg != -1)
1392 {
1393 CORE_ADDR ap;
1394
1395 /* Allocate all required stack size. */
1396 for (i = stack_arg; i < nargs; i++)
1397 {
1398 struct type *type = check_typedef (value_type (args[i]));
1399 sp -= align_up (TYPE_LENGTH (type), 16);
1400 }
1401
1402 /* Fill in stack arguments. */
1403 ap = sp;
1404 for (i = stack_arg; i < nargs; i++)
1405 {
1406 struct value *arg = args[i];
1407 struct type *type = check_typedef (value_type (arg));
1408 int len = TYPE_LENGTH (type);
1409 int preferred_slot;
1410
1411 if (spu_scalar_value_p (type))
1412 preferred_slot = len < 4 ? 4 - len : 0;
1413 else
1414 preferred_slot = 0;
1415
1416 target_write_memory (ap + preferred_slot, value_contents (arg), len);
1417 ap += align_up (TYPE_LENGTH (type), 16);
1418 }
1419 }
1420
1421 /* Allocate stack frame header. */
1422 sp -= 32;
1423
1424 /* Store stack back chain. */
1425 regcache_cooked_read (regcache, SPU_RAW_SP_REGNUM, buf);
1426 target_write_memory (sp, buf, 16);
1427
1428 /* Finally, update all slots of the SP register. */
1429 sp_delta = sp - extract_unsigned_integer (buf, 4, byte_order);
1430 for (i = 0; i < 4; i++)
1431 {
1432 CORE_ADDR sp_slot = extract_unsigned_integer (buf + 4*i, 4, byte_order);
1433 store_unsigned_integer (buf + 4*i, 4, byte_order, sp_slot + sp_delta);
1434 }
1435 regcache_cooked_write (regcache, SPU_RAW_SP_REGNUM, buf);
1436
1437 return sp;
1438 }
1439
1440 static struct frame_id
1441 spu_dummy_id (struct gdbarch *gdbarch, struct frame_info *this_frame)
1442 {
1443 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
1444 CORE_ADDR pc = get_frame_register_unsigned (this_frame, SPU_PC_REGNUM);
1445 CORE_ADDR sp = get_frame_register_unsigned (this_frame, SPU_SP_REGNUM);
1446 return frame_id_build (SPUADDR (tdep->id, sp), SPUADDR (tdep->id, pc & -4));
1447 }
1448
1449 /* Function return value access. */
1450
1451 static enum return_value_convention
1452 spu_return_value (struct gdbarch *gdbarch, struct type *func_type,
1453 struct type *type, struct regcache *regcache,
1454 gdb_byte *out, const gdb_byte *in)
1455 {
1456 enum return_value_convention rvc;
1457 int opencl_vector = 0;
1458
1459 if (func_type
1460 && TYPE_CALLING_CONVENTION (func_type) == DW_CC_GDB_IBM_OpenCL
1461 && TYPE_CODE (type) == TYPE_CODE_ARRAY
1462 && TYPE_VECTOR (type))
1463 opencl_vector = 1;
1464
1465 if (TYPE_LENGTH (type) <= (SPU_ARGN_REGNUM - SPU_ARG1_REGNUM + 1) * 16)
1466 rvc = RETURN_VALUE_REGISTER_CONVENTION;
1467 else
1468 rvc = RETURN_VALUE_STRUCT_CONVENTION;
1469
1470 if (in)
1471 {
1472 switch (rvc)
1473 {
1474 case RETURN_VALUE_REGISTER_CONVENTION:
1475 if (opencl_vector && TYPE_LENGTH (type) == 2)
1476 regcache_cooked_write_part (regcache, SPU_ARG1_REGNUM, 2, 2, in);
1477 else
1478 spu_value_to_regcache (regcache, SPU_ARG1_REGNUM, type, in);
1479 break;
1480
1481 case RETURN_VALUE_STRUCT_CONVENTION:
1482 error (_("Cannot set function return value."));
1483 break;
1484 }
1485 }
1486 else if (out)
1487 {
1488 switch (rvc)
1489 {
1490 case RETURN_VALUE_REGISTER_CONVENTION:
1491 if (opencl_vector && TYPE_LENGTH (type) == 2)
1492 regcache_cooked_read_part (regcache, SPU_ARG1_REGNUM, 2, 2, out);
1493 else
1494 spu_regcache_to_value (regcache, SPU_ARG1_REGNUM, type, out);
1495 break;
1496
1497 case RETURN_VALUE_STRUCT_CONVENTION:
1498 error (_("Function return value unknown."));
1499 break;
1500 }
1501 }
1502
1503 return rvc;
1504 }
1505
1506
1507 /* Breakpoints. */
1508
1509 static const gdb_byte *
1510 spu_breakpoint_from_pc (struct gdbarch *gdbarch,
1511 CORE_ADDR * pcptr, int *lenptr)
1512 {
1513 static const gdb_byte breakpoint[] = { 0x00, 0x00, 0x3f, 0xff };
1514
1515 *lenptr = sizeof breakpoint;
1516 return breakpoint;
1517 }
1518
1519 static int
1520 spu_memory_remove_breakpoint (struct gdbarch *gdbarch,
1521 struct bp_target_info *bp_tgt)
1522 {
1523 /* We work around a problem in combined Cell/B.E. debugging here. Consider
1524 that in a combined application, we have some breakpoints inserted in SPU
1525 code, and now the application forks (on the PPU side). GDB common code
1526 will assume that the fork system call copied all breakpoints into the new
1527 process' address space, and that all those copies now need to be removed
1528 (see breakpoint.c:detach_breakpoints).
1529
1530 While this is certainly true for PPU side breakpoints, it is not true
1531 for SPU side breakpoints. fork will clone the SPU context file
1532 descriptors, so that all the existing SPU contexts are in accessible
1533 in the new process. However, the contents of the SPU contexts themselves
1534 are *not* cloned. Therefore the effect of detach_breakpoints is to
1535 remove SPU breakpoints from the *original* SPU context's local store
1536 -- this is not the correct behaviour.
1537
1538 The workaround is to check whether the PID we are asked to remove this
1539 breakpoint from (i.e. ptid_get_pid (inferior_ptid)) is different from the
1540 PID of the current inferior (i.e. current_inferior ()->pid). This is only
1541 true in the context of detach_breakpoints. If so, we simply do nothing.
1542 [ Note that for the fork child process, it does not matter if breakpoints
1543 remain inserted, because those SPU contexts are not runnable anyway --
1544 the Linux kernel allows only the original process to invoke spu_run. */
1545
1546 if (ptid_get_pid (inferior_ptid) != current_inferior ()->pid)
1547 return 0;
1548
1549 return default_memory_remove_breakpoint (gdbarch, bp_tgt);
1550 }
1551
1552
1553 /* Software single-stepping support. */
1554
1555 static int
1556 spu_software_single_step (struct frame_info *frame)
1557 {
1558 struct gdbarch *gdbarch = get_frame_arch (frame);
1559 struct address_space *aspace = get_frame_address_space (frame);
1560 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
1561 CORE_ADDR pc, next_pc;
1562 unsigned int insn;
1563 int offset, reg;
1564 gdb_byte buf[4];
1565 ULONGEST lslr;
1566
1567 pc = get_frame_pc (frame);
1568
1569 if (target_read_memory (pc, buf, 4))
1570 return 1;
1571 insn = extract_unsigned_integer (buf, 4, byte_order);
1572
1573 /* Get local store limit. */
1574 lslr = get_frame_register_unsigned (frame, SPU_LSLR_REGNUM);
1575 if (!lslr)
1576 lslr = (ULONGEST) -1;
1577
1578 /* Next sequential instruction is at PC + 4, except if the current
1579 instruction is a PPE-assisted call, in which case it is at PC + 8.
1580 Wrap around LS limit to be on the safe side. */
1581 if ((insn & 0xffffff00) == 0x00002100)
1582 next_pc = (SPUADDR_ADDR (pc) + 8) & lslr;
1583 else
1584 next_pc = (SPUADDR_ADDR (pc) + 4) & lslr;
1585
1586 insert_single_step_breakpoint (gdbarch,
1587 aspace, SPUADDR (SPUADDR_SPU (pc), next_pc));
1588
1589 if (is_branch (insn, &offset, &reg))
1590 {
1591 CORE_ADDR target = offset;
1592
1593 if (reg == SPU_PC_REGNUM)
1594 target += SPUADDR_ADDR (pc);
1595 else if (reg != -1)
1596 {
1597 get_frame_register_bytes (frame, reg, 0, 4, buf);
1598 target += extract_unsigned_integer (buf, 4, byte_order) & -4;
1599 }
1600
1601 target = target & lslr;
1602 if (target != next_pc)
1603 insert_single_step_breakpoint (gdbarch, aspace,
1604 SPUADDR (SPUADDR_SPU (pc), target));
1605 }
1606
1607 return 1;
1608 }
1609
1610
1611 /* Longjmp support. */
1612
1613 static int
1614 spu_get_longjmp_target (struct frame_info *frame, CORE_ADDR *pc)
1615 {
1616 struct gdbarch *gdbarch = get_frame_arch (frame);
1617 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
1618 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
1619 gdb_byte buf[4];
1620 CORE_ADDR jb_addr;
1621
1622 /* Jump buffer is pointed to by the argument register $r3. */
1623 get_frame_register_bytes (frame, SPU_ARG1_REGNUM, 0, 4, buf);
1624 jb_addr = extract_unsigned_integer (buf, 4, byte_order);
1625 if (target_read_memory (SPUADDR (tdep->id, jb_addr), buf, 4))
1626 return 0;
1627
1628 *pc = extract_unsigned_integer (buf, 4, byte_order);
1629 *pc = SPUADDR (tdep->id, *pc);
1630 return 1;
1631 }
1632
1633
1634 /* Disassembler. */
1635
1636 struct spu_dis_asm_data
1637 {
1638 struct gdbarch *gdbarch;
1639 int id;
1640 };
1641
1642 static void
1643 spu_dis_asm_print_address (bfd_vma addr, struct disassemble_info *info)
1644 {
1645 struct spu_dis_asm_data *data = info->application_data;
1646 print_address (data->gdbarch, SPUADDR (data->id, addr), info->stream);
1647 }
1648
1649 static int
1650 gdb_print_insn_spu (bfd_vma memaddr, struct disassemble_info *info)
1651 {
1652 /* The opcodes disassembler does 18-bit address arithmetic. Make
1653 sure the SPU ID encoded in the high bits is added back when we
1654 call print_address. */
1655 struct disassemble_info spu_info = *info;
1656 struct spu_dis_asm_data data;
1657 data.gdbarch = info->application_data;
1658 data.id = SPUADDR_SPU (memaddr);
1659
1660 spu_info.application_data = &data;
1661 spu_info.print_address_func = spu_dis_asm_print_address;
1662 return print_insn_spu (memaddr, &spu_info);
1663 }
1664
1665
1666 /* Target overlays for the SPU overlay manager.
1667
1668 See the documentation of simple_overlay_update for how the
1669 interface is supposed to work.
1670
1671 Data structures used by the overlay manager:
1672
1673 struct ovly_table
1674 {
1675 u32 vma;
1676 u32 size;
1677 u32 pos;
1678 u32 buf;
1679 } _ovly_table[]; -- one entry per overlay section
1680
1681 struct ovly_buf_table
1682 {
1683 u32 mapped;
1684 } _ovly_buf_table[]; -- one entry per overlay buffer
1685
1686 _ovly_table should never change.
1687
1688 Both tables are aligned to a 16-byte boundary, the symbols
1689 _ovly_table and _ovly_buf_table are of type STT_OBJECT and their
1690 size set to the size of the respective array. buf in _ovly_table is
1691 an index into _ovly_buf_table.
1692
1693 mapped is an index into _ovly_table. Both the mapped and buf indices start
1694 from one to reference the first entry in their respective tables. */
1695
1696 /* Using the per-objfile private data mechanism, we store for each
1697 objfile an array of "struct spu_overlay_table" structures, one
1698 for each obj_section of the objfile. This structure holds two
1699 fields, MAPPED_PTR and MAPPED_VAL. If MAPPED_PTR is zero, this
1700 is *not* an overlay section. If it is non-zero, it represents
1701 a target address. The overlay section is mapped iff the target
1702 integer at this location equals MAPPED_VAL. */
1703
1704 static const struct objfile_data *spu_overlay_data;
1705
1706 struct spu_overlay_table
1707 {
1708 CORE_ADDR mapped_ptr;
1709 CORE_ADDR mapped_val;
1710 };
1711
1712 /* Retrieve the overlay table for OBJFILE. If not already cached, read
1713 the _ovly_table data structure from the target and initialize the
1714 spu_overlay_table data structure from it. */
1715 static struct spu_overlay_table *
1716 spu_get_overlay_table (struct objfile *objfile)
1717 {
1718 enum bfd_endian byte_order = bfd_big_endian (objfile->obfd)?
1719 BFD_ENDIAN_BIG : BFD_ENDIAN_LITTLE;
1720 struct minimal_symbol *ovly_table_msym, *ovly_buf_table_msym;
1721 CORE_ADDR ovly_table_base, ovly_buf_table_base;
1722 unsigned ovly_table_size, ovly_buf_table_size;
1723 struct spu_overlay_table *tbl;
1724 struct obj_section *osect;
1725 char *ovly_table;
1726 int i;
1727
1728 tbl = objfile_data (objfile, spu_overlay_data);
1729 if (tbl)
1730 return tbl;
1731
1732 ovly_table_msym = lookup_minimal_symbol ("_ovly_table", NULL, objfile);
1733 if (!ovly_table_msym)
1734 return NULL;
1735
1736 ovly_buf_table_msym = lookup_minimal_symbol ("_ovly_buf_table",
1737 NULL, objfile);
1738 if (!ovly_buf_table_msym)
1739 return NULL;
1740
1741 ovly_table_base = SYMBOL_VALUE_ADDRESS (ovly_table_msym);
1742 ovly_table_size = MSYMBOL_SIZE (ovly_table_msym);
1743
1744 ovly_buf_table_base = SYMBOL_VALUE_ADDRESS (ovly_buf_table_msym);
1745 ovly_buf_table_size = MSYMBOL_SIZE (ovly_buf_table_msym);
1746
1747 ovly_table = xmalloc (ovly_table_size);
1748 read_memory (ovly_table_base, ovly_table, ovly_table_size);
1749
1750 tbl = OBSTACK_CALLOC (&objfile->objfile_obstack,
1751 objfile->sections_end - objfile->sections,
1752 struct spu_overlay_table);
1753
1754 for (i = 0; i < ovly_table_size / 16; i++)
1755 {
1756 CORE_ADDR vma = extract_unsigned_integer (ovly_table + 16*i + 0,
1757 4, byte_order);
1758 CORE_ADDR size = extract_unsigned_integer (ovly_table + 16*i + 4,
1759 4, byte_order);
1760 CORE_ADDR pos = extract_unsigned_integer (ovly_table + 16*i + 8,
1761 4, byte_order);
1762 CORE_ADDR buf = extract_unsigned_integer (ovly_table + 16*i + 12,
1763 4, byte_order);
1764
1765 if (buf == 0 || (buf - 1) * 4 >= ovly_buf_table_size)
1766 continue;
1767
1768 ALL_OBJFILE_OSECTIONS (objfile, osect)
1769 if (vma == bfd_section_vma (objfile->obfd, osect->the_bfd_section)
1770 && pos == osect->the_bfd_section->filepos)
1771 {
1772 int ndx = osect - objfile->sections;
1773 tbl[ndx].mapped_ptr = ovly_buf_table_base + (buf - 1) * 4;
1774 tbl[ndx].mapped_val = i + 1;
1775 break;
1776 }
1777 }
1778
1779 xfree (ovly_table);
1780 set_objfile_data (objfile, spu_overlay_data, tbl);
1781 return tbl;
1782 }
1783
1784 /* Read _ovly_buf_table entry from the target to dermine whether
1785 OSECT is currently mapped, and update the mapped state. */
1786 static void
1787 spu_overlay_update_osect (struct obj_section *osect)
1788 {
1789 enum bfd_endian byte_order = bfd_big_endian (osect->objfile->obfd)?
1790 BFD_ENDIAN_BIG : BFD_ENDIAN_LITTLE;
1791 struct spu_overlay_table *ovly_table;
1792 CORE_ADDR id, val;
1793
1794 ovly_table = spu_get_overlay_table (osect->objfile);
1795 if (!ovly_table)
1796 return;
1797
1798 ovly_table += osect - osect->objfile->sections;
1799 if (ovly_table->mapped_ptr == 0)
1800 return;
1801
1802 id = SPUADDR_SPU (obj_section_addr (osect));
1803 val = read_memory_unsigned_integer (SPUADDR (id, ovly_table->mapped_ptr),
1804 4, byte_order);
1805 osect->ovly_mapped = (val == ovly_table->mapped_val);
1806 }
1807
1808 /* If OSECT is NULL, then update all sections' mapped state.
1809 If OSECT is non-NULL, then update only OSECT's mapped state. */
1810 static void
1811 spu_overlay_update (struct obj_section *osect)
1812 {
1813 /* Just one section. */
1814 if (osect)
1815 spu_overlay_update_osect (osect);
1816
1817 /* All sections. */
1818 else
1819 {
1820 struct objfile *objfile;
1821
1822 ALL_OBJSECTIONS (objfile, osect)
1823 if (section_is_overlay (osect))
1824 spu_overlay_update_osect (osect);
1825 }
1826 }
1827
1828 /* Whenever a new objfile is loaded, read the target's _ovly_table.
1829 If there is one, go through all sections and make sure for non-
1830 overlay sections LMA equals VMA, while for overlay sections LMA
1831 is larger than SPU_OVERLAY_LMA. */
1832 static void
1833 spu_overlay_new_objfile (struct objfile *objfile)
1834 {
1835 struct spu_overlay_table *ovly_table;
1836 struct obj_section *osect;
1837
1838 /* If we've already touched this file, do nothing. */
1839 if (!objfile || objfile_data (objfile, spu_overlay_data) != NULL)
1840 return;
1841
1842 /* Consider only SPU objfiles. */
1843 if (bfd_get_arch (objfile->obfd) != bfd_arch_spu)
1844 return;
1845
1846 /* Check if this objfile has overlays. */
1847 ovly_table = spu_get_overlay_table (objfile);
1848 if (!ovly_table)
1849 return;
1850
1851 /* Now go and fiddle with all the LMAs. */
1852 ALL_OBJFILE_OSECTIONS (objfile, osect)
1853 {
1854 bfd *obfd = objfile->obfd;
1855 asection *bsect = osect->the_bfd_section;
1856 int ndx = osect - objfile->sections;
1857
1858 if (ovly_table[ndx].mapped_ptr == 0)
1859 bfd_section_lma (obfd, bsect) = bfd_section_vma (obfd, bsect);
1860 else
1861 bfd_section_lma (obfd, bsect) = SPU_OVERLAY_LMA + bsect->filepos;
1862 }
1863 }
1864
1865
1866 /* Insert temporary breakpoint on "main" function of newly loaded
1867 SPE context OBJFILE. */
1868 static void
1869 spu_catch_start (struct objfile *objfile)
1870 {
1871 struct minimal_symbol *minsym;
1872 struct symtab *symtab;
1873 CORE_ADDR pc;
1874 char buf[32];
1875
1876 /* Do this only if requested by "set spu stop-on-load on". */
1877 if (!spu_stop_on_load_p)
1878 return;
1879
1880 /* Consider only SPU objfiles. */
1881 if (!objfile || bfd_get_arch (objfile->obfd) != bfd_arch_spu)
1882 return;
1883
1884 /* The main objfile is handled differently. */
1885 if (objfile == symfile_objfile)
1886 return;
1887
1888 /* There can be multiple symbols named "main". Search for the
1889 "main" in *this* objfile. */
1890 minsym = lookup_minimal_symbol ("main", NULL, objfile);
1891 if (!minsym)
1892 return;
1893
1894 /* If we have debugging information, try to use it -- this
1895 will allow us to properly skip the prologue. */
1896 pc = SYMBOL_VALUE_ADDRESS (minsym);
1897 symtab = find_pc_sect_symtab (pc, SYMBOL_OBJ_SECTION (minsym));
1898 if (symtab != NULL)
1899 {
1900 struct blockvector *bv = BLOCKVECTOR (symtab);
1901 struct block *block = BLOCKVECTOR_BLOCK (bv, GLOBAL_BLOCK);
1902 struct symbol *sym;
1903 struct symtab_and_line sal;
1904
1905 sym = lookup_block_symbol (block, "main", VAR_DOMAIN);
1906 if (sym)
1907 {
1908 fixup_symbol_section (sym, objfile);
1909 sal = find_function_start_sal (sym, 1);
1910 pc = sal.pc;
1911 }
1912 }
1913
1914 /* Use a numerical address for the set_breakpoint command to avoid having
1915 the breakpoint re-set incorrectly. */
1916 xsnprintf (buf, sizeof buf, "*%s", core_addr_to_string (pc));
1917 create_breakpoint (get_objfile_arch (objfile), buf /* arg */,
1918 NULL /* cond_string */, -1 /* thread */,
1919 0 /* parse_condition_and_thread */, 1 /* tempflag */,
1920 bp_breakpoint /* type_wanted */,
1921 0 /* ignore_count */,
1922 AUTO_BOOLEAN_FALSE /* pending_break_support */,
1923 NULL /* ops */, 0 /* from_tty */, 1 /* enabled */,
1924 0 /* internal */);
1925 }
1926
1927
1928 /* Look up OBJFILE loaded into FRAME's SPU context. */
1929 static struct objfile *
1930 spu_objfile_from_frame (struct frame_info *frame)
1931 {
1932 struct gdbarch *gdbarch = get_frame_arch (frame);
1933 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
1934 struct objfile *obj;
1935
1936 if (gdbarch_bfd_arch_info (gdbarch)->arch != bfd_arch_spu)
1937 return NULL;
1938
1939 ALL_OBJFILES (obj)
1940 {
1941 if (obj->sections != obj->sections_end
1942 && SPUADDR_SPU (obj_section_addr (obj->sections)) == tdep->id)
1943 return obj;
1944 }
1945
1946 return NULL;
1947 }
1948
1949 /* Flush cache for ea pointer access if available. */
1950 static void
1951 flush_ea_cache (void)
1952 {
1953 struct minimal_symbol *msymbol;
1954 struct objfile *obj;
1955
1956 if (!has_stack_frames ())
1957 return;
1958
1959 obj = spu_objfile_from_frame (get_current_frame ());
1960 if (obj == NULL)
1961 return;
1962
1963 /* Lookup inferior function __cache_flush. */
1964 msymbol = lookup_minimal_symbol ("__cache_flush", NULL, obj);
1965 if (msymbol != NULL)
1966 {
1967 struct type *type;
1968 CORE_ADDR addr;
1969
1970 type = objfile_type (obj)->builtin_void;
1971 type = lookup_function_type (type);
1972 type = lookup_pointer_type (type);
1973 addr = SYMBOL_VALUE_ADDRESS (msymbol);
1974
1975 call_function_by_hand (value_from_pointer (type, addr), 0, NULL);
1976 }
1977 }
1978
1979 /* This handler is called when the inferior has stopped. If it is stopped in
1980 SPU architecture then flush the ea cache if used. */
1981 static void
1982 spu_attach_normal_stop (struct bpstats *bs, int print_frame)
1983 {
1984 if (!spu_auto_flush_cache_p)
1985 return;
1986
1987 /* Temporarily reset spu_auto_flush_cache_p to avoid recursively
1988 re-entering this function when __cache_flush stops. */
1989 spu_auto_flush_cache_p = 0;
1990 flush_ea_cache ();
1991 spu_auto_flush_cache_p = 1;
1992 }
1993
1994
1995 /* "info spu" commands. */
1996
1997 static void
1998 info_spu_event_command (char *args, int from_tty)
1999 {
2000 struct frame_info *frame = get_selected_frame (NULL);
2001 ULONGEST event_status = 0;
2002 ULONGEST event_mask = 0;
2003 struct cleanup *chain;
2004 gdb_byte buf[100];
2005 char annex[32];
2006 LONGEST len;
2007 int rc, id;
2008
2009 if (gdbarch_bfd_arch_info (get_frame_arch (frame))->arch != bfd_arch_spu)
2010 error (_("\"info spu\" is only supported on the SPU architecture."));
2011
2012 id = get_frame_register_unsigned (frame, SPU_ID_REGNUM);
2013
2014 xsnprintf (annex, sizeof annex, "%d/event_status", id);
2015 len = target_read (&current_target, TARGET_OBJECT_SPU, annex,
2016 buf, 0, (sizeof (buf) - 1));
2017 if (len <= 0)
2018 error (_("Could not read event_status."));
2019 buf[len] = '\0';
2020 event_status = strtoulst (buf, NULL, 16);
2021
2022 xsnprintf (annex, sizeof annex, "%d/event_mask", id);
2023 len = target_read (&current_target, TARGET_OBJECT_SPU, annex,
2024 buf, 0, (sizeof (buf) - 1));
2025 if (len <= 0)
2026 error (_("Could not read event_mask."));
2027 buf[len] = '\0';
2028 event_mask = strtoulst (buf, NULL, 16);
2029
2030 chain = make_cleanup_ui_out_tuple_begin_end (uiout, "SPUInfoEvent");
2031
2032 if (ui_out_is_mi_like_p (uiout))
2033 {
2034 ui_out_field_fmt (uiout, "event_status",
2035 "0x%s", phex_nz (event_status, 4));
2036 ui_out_field_fmt (uiout, "event_mask",
2037 "0x%s", phex_nz (event_mask, 4));
2038 }
2039 else
2040 {
2041 printf_filtered (_("Event Status 0x%s\n"), phex (event_status, 4));
2042 printf_filtered (_("Event Mask 0x%s\n"), phex (event_mask, 4));
2043 }
2044
2045 do_cleanups (chain);
2046 }
2047
2048 static void
2049 info_spu_signal_command (char *args, int from_tty)
2050 {
2051 struct frame_info *frame = get_selected_frame (NULL);
2052 struct gdbarch *gdbarch = get_frame_arch (frame);
2053 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
2054 ULONGEST signal1 = 0;
2055 ULONGEST signal1_type = 0;
2056 int signal1_pending = 0;
2057 ULONGEST signal2 = 0;
2058 ULONGEST signal2_type = 0;
2059 int signal2_pending = 0;
2060 struct cleanup *chain;
2061 char annex[32];
2062 gdb_byte buf[100];
2063 LONGEST len;
2064 int rc, id;
2065
2066 if (gdbarch_bfd_arch_info (gdbarch)->arch != bfd_arch_spu)
2067 error (_("\"info spu\" is only supported on the SPU architecture."));
2068
2069 id = get_frame_register_unsigned (frame, SPU_ID_REGNUM);
2070
2071 xsnprintf (annex, sizeof annex, "%d/signal1", id);
2072 len = target_read (&current_target, TARGET_OBJECT_SPU, annex, buf, 0, 4);
2073 if (len < 0)
2074 error (_("Could not read signal1."));
2075 else if (len == 4)
2076 {
2077 signal1 = extract_unsigned_integer (buf, 4, byte_order);
2078 signal1_pending = 1;
2079 }
2080
2081 xsnprintf (annex, sizeof annex, "%d/signal1_type", id);
2082 len = target_read (&current_target, TARGET_OBJECT_SPU, annex,
2083 buf, 0, (sizeof (buf) - 1));
2084 if (len <= 0)
2085 error (_("Could not read signal1_type."));
2086 buf[len] = '\0';
2087 signal1_type = strtoulst (buf, NULL, 16);
2088
2089 xsnprintf (annex, sizeof annex, "%d/signal2", id);
2090 len = target_read (&current_target, TARGET_OBJECT_SPU, annex, buf, 0, 4);
2091 if (len < 0)
2092 error (_("Could not read signal2."));
2093 else if (len == 4)
2094 {
2095 signal2 = extract_unsigned_integer (buf, 4, byte_order);
2096 signal2_pending = 1;
2097 }
2098
2099 xsnprintf (annex, sizeof annex, "%d/signal2_type", id);
2100 len = target_read (&current_target, TARGET_OBJECT_SPU, annex,
2101 buf, 0, (sizeof (buf) - 1));
2102 if (len <= 0)
2103 error (_("Could not read signal2_type."));
2104 buf[len] = '\0';
2105 signal2_type = strtoulst (buf, NULL, 16);
2106
2107 chain = make_cleanup_ui_out_tuple_begin_end (uiout, "SPUInfoSignal");
2108
2109 if (ui_out_is_mi_like_p (uiout))
2110 {
2111 ui_out_field_int (uiout, "signal1_pending", signal1_pending);
2112 ui_out_field_fmt (uiout, "signal1", "0x%s", phex_nz (signal1, 4));
2113 ui_out_field_int (uiout, "signal1_type", signal1_type);
2114 ui_out_field_int (uiout, "signal2_pending", signal2_pending);
2115 ui_out_field_fmt (uiout, "signal2", "0x%s", phex_nz (signal2, 4));
2116 ui_out_field_int (uiout, "signal2_type", signal2_type);
2117 }
2118 else
2119 {
2120 if (signal1_pending)
2121 printf_filtered (_("Signal 1 control word 0x%s "), phex (signal1, 4));
2122 else
2123 printf_filtered (_("Signal 1 not pending "));
2124
2125 if (signal1_type)
2126 printf_filtered (_("(Type Or)\n"));
2127 else
2128 printf_filtered (_("(Type Overwrite)\n"));
2129
2130 if (signal2_pending)
2131 printf_filtered (_("Signal 2 control word 0x%s "), phex (signal2, 4));
2132 else
2133 printf_filtered (_("Signal 2 not pending "));
2134
2135 if (signal2_type)
2136 printf_filtered (_("(Type Or)\n"));
2137 else
2138 printf_filtered (_("(Type Overwrite)\n"));
2139 }
2140
2141 do_cleanups (chain);
2142 }
2143
2144 static void
2145 info_spu_mailbox_list (gdb_byte *buf, int nr, enum bfd_endian byte_order,
2146 const char *field, const char *msg)
2147 {
2148 struct cleanup *chain;
2149 int i;
2150
2151 if (nr <= 0)
2152 return;
2153
2154 chain = make_cleanup_ui_out_table_begin_end (uiout, 1, nr, "mbox");
2155
2156 ui_out_table_header (uiout, 32, ui_left, field, msg);
2157 ui_out_table_body (uiout);
2158
2159 for (i = 0; i < nr; i++)
2160 {
2161 struct cleanup *val_chain;
2162 ULONGEST val;
2163 val_chain = make_cleanup_ui_out_tuple_begin_end (uiout, "mbox");
2164 val = extract_unsigned_integer (buf + 4*i, 4, byte_order);
2165 ui_out_field_fmt (uiout, field, "0x%s", phex (val, 4));
2166 do_cleanups (val_chain);
2167
2168 if (!ui_out_is_mi_like_p (uiout))
2169 printf_filtered ("\n");
2170 }
2171
2172 do_cleanups (chain);
2173 }
2174
2175 static void
2176 info_spu_mailbox_command (char *args, int from_tty)
2177 {
2178 struct frame_info *frame = get_selected_frame (NULL);
2179 struct gdbarch *gdbarch = get_frame_arch (frame);
2180 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
2181 struct cleanup *chain;
2182 char annex[32];
2183 gdb_byte buf[1024];
2184 LONGEST len;
2185 int i, id;
2186
2187 if (gdbarch_bfd_arch_info (gdbarch)->arch != bfd_arch_spu)
2188 error (_("\"info spu\" is only supported on the SPU architecture."));
2189
2190 id = get_frame_register_unsigned (frame, SPU_ID_REGNUM);
2191
2192 chain = make_cleanup_ui_out_tuple_begin_end (uiout, "SPUInfoMailbox");
2193
2194 xsnprintf (annex, sizeof annex, "%d/mbox_info", id);
2195 len = target_read (&current_target, TARGET_OBJECT_SPU, annex,
2196 buf, 0, sizeof buf);
2197 if (len < 0)
2198 error (_("Could not read mbox_info."));
2199
2200 info_spu_mailbox_list (buf, len / 4, byte_order,
2201 "mbox", "SPU Outbound Mailbox");
2202
2203 xsnprintf (annex, sizeof annex, "%d/ibox_info", id);
2204 len = target_read (&current_target, TARGET_OBJECT_SPU, annex,
2205 buf, 0, sizeof buf);
2206 if (len < 0)
2207 error (_("Could not read ibox_info."));
2208
2209 info_spu_mailbox_list (buf, len / 4, byte_order,
2210 "ibox", "SPU Outbound Interrupt Mailbox");
2211
2212 xsnprintf (annex, sizeof annex, "%d/wbox_info", id);
2213 len = target_read (&current_target, TARGET_OBJECT_SPU, annex,
2214 buf, 0, sizeof buf);
2215 if (len < 0)
2216 error (_("Could not read wbox_info."));
2217
2218 info_spu_mailbox_list (buf, len / 4, byte_order,
2219 "wbox", "SPU Inbound Mailbox");
2220
2221 do_cleanups (chain);
2222 }
2223
2224 static ULONGEST
2225 spu_mfc_get_bitfield (ULONGEST word, int first, int last)
2226 {
2227 ULONGEST mask = ~(~(ULONGEST)0 << (last - first + 1));
2228 return (word >> (63 - last)) & mask;
2229 }
2230
2231 static void
2232 info_spu_dma_cmdlist (gdb_byte *buf, int nr, enum bfd_endian byte_order)
2233 {
2234 static char *spu_mfc_opcode[256] =
2235 {
2236 /* 00 */ NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
2237 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
2238 /* 10 */ NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
2239 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
2240 /* 20 */ "put", "putb", "putf", NULL, "putl", "putlb", "putlf", NULL,
2241 "puts", "putbs", "putfs", NULL, NULL, NULL, NULL, NULL,
2242 /* 30 */ "putr", "putrb", "putrf", NULL, "putrl", "putrlb", "putrlf", NULL,
2243 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
2244 /* 40 */ "get", "getb", "getf", NULL, "getl", "getlb", "getlf", NULL,
2245 "gets", "getbs", "getfs", NULL, NULL, NULL, NULL, NULL,
2246 /* 50 */ NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
2247 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
2248 /* 60 */ NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
2249 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
2250 /* 70 */ NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
2251 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
2252 /* 80 */ "sdcrt", "sdcrtst", NULL, NULL, NULL, NULL, NULL, NULL,
2253 NULL, "sdcrz", NULL, NULL, NULL, "sdcrst", NULL, "sdcrf",
2254 /* 90 */ NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
2255 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
2256 /* a0 */ "sndsig", "sndsigb", "sndsigf", NULL, NULL, NULL, NULL, NULL,
2257 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
2258 /* b0 */ "putlluc", NULL, NULL, NULL, "putllc", NULL, NULL, NULL,
2259 "putqlluc", NULL, NULL, NULL, NULL, NULL, NULL, NULL,
2260 /* c0 */ "barrier", NULL, NULL, NULL, NULL, NULL, NULL, NULL,
2261 "mfceieio", NULL, NULL, NULL, "mfcsync", NULL, NULL, NULL,
2262 /* d0 */ "getllar", NULL, NULL, NULL, NULL, NULL, NULL, NULL,
2263 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
2264 /* e0 */ NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
2265 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
2266 /* f0 */ NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
2267 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
2268 };
2269
2270 int *seq = alloca (nr * sizeof (int));
2271 int done = 0;
2272 struct cleanup *chain;
2273 int i, j;
2274
2275
2276 /* Determine sequence in which to display (valid) entries. */
2277 for (i = 0; i < nr; i++)
2278 {
2279 /* Search for the first valid entry all of whose
2280 dependencies are met. */
2281 for (j = 0; j < nr; j++)
2282 {
2283 ULONGEST mfc_cq_dw3;
2284 ULONGEST dependencies;
2285
2286 if (done & (1 << (nr - 1 - j)))
2287 continue;
2288
2289 mfc_cq_dw3
2290 = extract_unsigned_integer (buf + 32*j + 24,8, byte_order);
2291 if (!spu_mfc_get_bitfield (mfc_cq_dw3, 16, 16))
2292 continue;
2293
2294 dependencies = spu_mfc_get_bitfield (mfc_cq_dw3, 0, nr - 1);
2295 if ((dependencies & done) != dependencies)
2296 continue;
2297
2298 seq[i] = j;
2299 done |= 1 << (nr - 1 - j);
2300 break;
2301 }
2302
2303 if (j == nr)
2304 break;
2305 }
2306
2307 nr = i;
2308
2309
2310 chain = make_cleanup_ui_out_table_begin_end (uiout, 10, nr, "dma_cmd");
2311
2312 ui_out_table_header (uiout, 7, ui_left, "opcode", "Opcode");
2313 ui_out_table_header (uiout, 3, ui_left, "tag", "Tag");
2314 ui_out_table_header (uiout, 3, ui_left, "tid", "TId");
2315 ui_out_table_header (uiout, 3, ui_left, "rid", "RId");
2316 ui_out_table_header (uiout, 18, ui_left, "ea", "EA");
2317 ui_out_table_header (uiout, 7, ui_left, "lsa", "LSA");
2318 ui_out_table_header (uiout, 7, ui_left, "size", "Size");
2319 ui_out_table_header (uiout, 7, ui_left, "lstaddr", "LstAddr");
2320 ui_out_table_header (uiout, 7, ui_left, "lstsize", "LstSize");
2321 ui_out_table_header (uiout, 1, ui_left, "error_p", "E");
2322
2323 ui_out_table_body (uiout);
2324
2325 for (i = 0; i < nr; i++)
2326 {
2327 struct cleanup *cmd_chain;
2328 ULONGEST mfc_cq_dw0;
2329 ULONGEST mfc_cq_dw1;
2330 ULONGEST mfc_cq_dw2;
2331 int mfc_cmd_opcode, mfc_cmd_tag, rclass_id, tclass_id;
2332 int lsa, size, list_lsa, list_size, mfc_lsa, mfc_size;
2333 ULONGEST mfc_ea;
2334 int list_valid_p, noop_valid_p, qw_valid_p, ea_valid_p, cmd_error_p;
2335
2336 /* Decode contents of MFC Command Queue Context Save/Restore Registers.
2337 See "Cell Broadband Engine Registers V1.3", section 3.3.2.1. */
2338
2339 mfc_cq_dw0
2340 = extract_unsigned_integer (buf + 32*seq[i], 8, byte_order);
2341 mfc_cq_dw1
2342 = extract_unsigned_integer (buf + 32*seq[i] + 8, 8, byte_order);
2343 mfc_cq_dw2
2344 = extract_unsigned_integer (buf + 32*seq[i] + 16, 8, byte_order);
2345
2346 list_lsa = spu_mfc_get_bitfield (mfc_cq_dw0, 0, 14);
2347 list_size = spu_mfc_get_bitfield (mfc_cq_dw0, 15, 26);
2348 mfc_cmd_opcode = spu_mfc_get_bitfield (mfc_cq_dw0, 27, 34);
2349 mfc_cmd_tag = spu_mfc_get_bitfield (mfc_cq_dw0, 35, 39);
2350 list_valid_p = spu_mfc_get_bitfield (mfc_cq_dw0, 40, 40);
2351 rclass_id = spu_mfc_get_bitfield (mfc_cq_dw0, 41, 43);
2352 tclass_id = spu_mfc_get_bitfield (mfc_cq_dw0, 44, 46);
2353
2354 mfc_ea = spu_mfc_get_bitfield (mfc_cq_dw1, 0, 51) << 12
2355 | spu_mfc_get_bitfield (mfc_cq_dw2, 25, 36);
2356
2357 mfc_lsa = spu_mfc_get_bitfield (mfc_cq_dw2, 0, 13);
2358 mfc_size = spu_mfc_get_bitfield (mfc_cq_dw2, 14, 24);
2359 noop_valid_p = spu_mfc_get_bitfield (mfc_cq_dw2, 37, 37);
2360 qw_valid_p = spu_mfc_get_bitfield (mfc_cq_dw2, 38, 38);
2361 ea_valid_p = spu_mfc_get_bitfield (mfc_cq_dw2, 39, 39);
2362 cmd_error_p = spu_mfc_get_bitfield (mfc_cq_dw2, 40, 40);
2363
2364 cmd_chain = make_cleanup_ui_out_tuple_begin_end (uiout, "cmd");
2365
2366 if (spu_mfc_opcode[mfc_cmd_opcode])
2367 ui_out_field_string (uiout, "opcode", spu_mfc_opcode[mfc_cmd_opcode]);
2368 else
2369 ui_out_field_int (uiout, "opcode", mfc_cmd_opcode);
2370
2371 ui_out_field_int (uiout, "tag", mfc_cmd_tag);
2372 ui_out_field_int (uiout, "tid", tclass_id);
2373 ui_out_field_int (uiout, "rid", rclass_id);
2374
2375 if (ea_valid_p)
2376 ui_out_field_fmt (uiout, "ea", "0x%s", phex (mfc_ea, 8));
2377 else
2378 ui_out_field_skip (uiout, "ea");
2379
2380 ui_out_field_fmt (uiout, "lsa", "0x%05x", mfc_lsa << 4);
2381 if (qw_valid_p)
2382 ui_out_field_fmt (uiout, "size", "0x%05x", mfc_size << 4);
2383 else
2384 ui_out_field_fmt (uiout, "size", "0x%05x", mfc_size);
2385
2386 if (list_valid_p)
2387 {
2388 ui_out_field_fmt (uiout, "lstaddr", "0x%05x", list_lsa << 3);
2389 ui_out_field_fmt (uiout, "lstsize", "0x%05x", list_size << 3);
2390 }
2391 else
2392 {
2393 ui_out_field_skip (uiout, "lstaddr");
2394 ui_out_field_skip (uiout, "lstsize");
2395 }
2396
2397 if (cmd_error_p)
2398 ui_out_field_string (uiout, "error_p", "*");
2399 else
2400 ui_out_field_skip (uiout, "error_p");
2401
2402 do_cleanups (cmd_chain);
2403
2404 if (!ui_out_is_mi_like_p (uiout))
2405 printf_filtered ("\n");
2406 }
2407
2408 do_cleanups (chain);
2409 }
2410
2411 static void
2412 info_spu_dma_command (char *args, int from_tty)
2413 {
2414 struct frame_info *frame = get_selected_frame (NULL);
2415 struct gdbarch *gdbarch = get_frame_arch (frame);
2416 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
2417 ULONGEST dma_info_type;
2418 ULONGEST dma_info_mask;
2419 ULONGEST dma_info_status;
2420 ULONGEST dma_info_stall_and_notify;
2421 ULONGEST dma_info_atomic_command_status;
2422 struct cleanup *chain;
2423 char annex[32];
2424 gdb_byte buf[1024];
2425 LONGEST len;
2426 int i, id;
2427
2428 if (gdbarch_bfd_arch_info (get_frame_arch (frame))->arch != bfd_arch_spu)
2429 error (_("\"info spu\" is only supported on the SPU architecture."));
2430
2431 id = get_frame_register_unsigned (frame, SPU_ID_REGNUM);
2432
2433 xsnprintf (annex, sizeof annex, "%d/dma_info", id);
2434 len = target_read (&current_target, TARGET_OBJECT_SPU, annex,
2435 buf, 0, 40 + 16 * 32);
2436 if (len <= 0)
2437 error (_("Could not read dma_info."));
2438
2439 dma_info_type
2440 = extract_unsigned_integer (buf, 8, byte_order);
2441 dma_info_mask
2442 = extract_unsigned_integer (buf + 8, 8, byte_order);
2443 dma_info_status
2444 = extract_unsigned_integer (buf + 16, 8, byte_order);
2445 dma_info_stall_and_notify
2446 = extract_unsigned_integer (buf + 24, 8, byte_order);
2447 dma_info_atomic_command_status
2448 = extract_unsigned_integer (buf + 32, 8, byte_order);
2449
2450 chain = make_cleanup_ui_out_tuple_begin_end (uiout, "SPUInfoDMA");
2451
2452 if (ui_out_is_mi_like_p (uiout))
2453 {
2454 ui_out_field_fmt (uiout, "dma_info_type", "0x%s",
2455 phex_nz (dma_info_type, 4));
2456 ui_out_field_fmt (uiout, "dma_info_mask", "0x%s",
2457 phex_nz (dma_info_mask, 4));
2458 ui_out_field_fmt (uiout, "dma_info_status", "0x%s",
2459 phex_nz (dma_info_status, 4));
2460 ui_out_field_fmt (uiout, "dma_info_stall_and_notify", "0x%s",
2461 phex_nz (dma_info_stall_and_notify, 4));
2462 ui_out_field_fmt (uiout, "dma_info_atomic_command_status", "0x%s",
2463 phex_nz (dma_info_atomic_command_status, 4));
2464 }
2465 else
2466 {
2467 const char *query_msg = _("no query pending");
2468
2469 if (dma_info_type & 4)
2470 switch (dma_info_type & 3)
2471 {
2472 case 1: query_msg = _("'any' query pending"); break;
2473 case 2: query_msg = _("'all' query pending"); break;
2474 default: query_msg = _("undefined query type"); break;
2475 }
2476
2477 printf_filtered (_("Tag-Group Status 0x%s\n"),
2478 phex (dma_info_status, 4));
2479 printf_filtered (_("Tag-Group Mask 0x%s (%s)\n"),
2480 phex (dma_info_mask, 4), query_msg);
2481 printf_filtered (_("Stall-and-Notify 0x%s\n"),
2482 phex (dma_info_stall_and_notify, 4));
2483 printf_filtered (_("Atomic Cmd Status 0x%s\n"),
2484 phex (dma_info_atomic_command_status, 4));
2485 printf_filtered ("\n");
2486 }
2487
2488 info_spu_dma_cmdlist (buf + 40, 16, byte_order);
2489 do_cleanups (chain);
2490 }
2491
2492 static void
2493 info_spu_proxydma_command (char *args, int from_tty)
2494 {
2495 struct frame_info *frame = get_selected_frame (NULL);
2496 struct gdbarch *gdbarch = get_frame_arch (frame);
2497 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
2498 ULONGEST dma_info_type;
2499 ULONGEST dma_info_mask;
2500 ULONGEST dma_info_status;
2501 struct cleanup *chain;
2502 char annex[32];
2503 gdb_byte buf[1024];
2504 LONGEST len;
2505 int i, id;
2506
2507 if (gdbarch_bfd_arch_info (gdbarch)->arch != bfd_arch_spu)
2508 error (_("\"info spu\" is only supported on the SPU architecture."));
2509
2510 id = get_frame_register_unsigned (frame, SPU_ID_REGNUM);
2511
2512 xsnprintf (annex, sizeof annex, "%d/proxydma_info", id);
2513 len = target_read (&current_target, TARGET_OBJECT_SPU, annex,
2514 buf, 0, 24 + 8 * 32);
2515 if (len <= 0)
2516 error (_("Could not read proxydma_info."));
2517
2518 dma_info_type = extract_unsigned_integer (buf, 8, byte_order);
2519 dma_info_mask = extract_unsigned_integer (buf + 8, 8, byte_order);
2520 dma_info_status = extract_unsigned_integer (buf + 16, 8, byte_order);
2521
2522 chain = make_cleanup_ui_out_tuple_begin_end (uiout, "SPUInfoProxyDMA");
2523
2524 if (ui_out_is_mi_like_p (uiout))
2525 {
2526 ui_out_field_fmt (uiout, "proxydma_info_type", "0x%s",
2527 phex_nz (dma_info_type, 4));
2528 ui_out_field_fmt (uiout, "proxydma_info_mask", "0x%s",
2529 phex_nz (dma_info_mask, 4));
2530 ui_out_field_fmt (uiout, "proxydma_info_status", "0x%s",
2531 phex_nz (dma_info_status, 4));
2532 }
2533 else
2534 {
2535 const char *query_msg;
2536
2537 switch (dma_info_type & 3)
2538 {
2539 case 0: query_msg = _("no query pending"); break;
2540 case 1: query_msg = _("'any' query pending"); break;
2541 case 2: query_msg = _("'all' query pending"); break;
2542 default: query_msg = _("undefined query type"); break;
2543 }
2544
2545 printf_filtered (_("Tag-Group Status 0x%s\n"),
2546 phex (dma_info_status, 4));
2547 printf_filtered (_("Tag-Group Mask 0x%s (%s)\n"),
2548 phex (dma_info_mask, 4), query_msg);
2549 printf_filtered ("\n");
2550 }
2551
2552 info_spu_dma_cmdlist (buf + 24, 8, byte_order);
2553 do_cleanups (chain);
2554 }
2555
2556 static void
2557 info_spu_command (char *args, int from_tty)
2558 {
2559 printf_unfiltered (_("\"info spu\" must be followed by "
2560 "the name of an SPU facility.\n"));
2561 help_list (infospucmdlist, "info spu ", -1, gdb_stdout);
2562 }
2563
2564
2565 /* Root of all "set spu "/"show spu " commands. */
2566
2567 static void
2568 show_spu_command (char *args, int from_tty)
2569 {
2570 help_list (showspucmdlist, "show spu ", all_commands, gdb_stdout);
2571 }
2572
2573 static void
2574 set_spu_command (char *args, int from_tty)
2575 {
2576 help_list (setspucmdlist, "set spu ", all_commands, gdb_stdout);
2577 }
2578
2579 static void
2580 show_spu_stop_on_load (struct ui_file *file, int from_tty,
2581 struct cmd_list_element *c, const char *value)
2582 {
2583 fprintf_filtered (file, _("Stopping for new SPE threads is %s.\n"),
2584 value);
2585 }
2586
2587 static void
2588 show_spu_auto_flush_cache (struct ui_file *file, int from_tty,
2589 struct cmd_list_element *c, const char *value)
2590 {
2591 fprintf_filtered (file, _("Automatic software-cache flush is %s.\n"),
2592 value);
2593 }
2594
2595
2596 /* Set up gdbarch struct. */
2597
2598 static struct gdbarch *
2599 spu_gdbarch_init (struct gdbarch_info info, struct gdbarch_list *arches)
2600 {
2601 struct gdbarch *gdbarch;
2602 struct gdbarch_tdep *tdep;
2603 int id = -1;
2604
2605 /* Which spufs ID was requested as address space? */
2606 if (info.tdep_info)
2607 id = *(int *)info.tdep_info;
2608 /* For objfile architectures of SPU solibs, decode the ID from the name.
2609 This assumes the filename convention employed by solib-spu.c. */
2610 else if (info.abfd)
2611 {
2612 char *name = strrchr (info.abfd->filename, '@');
2613 if (name)
2614 sscanf (name, "@0x%*x <%d>", &id);
2615 }
2616
2617 /* Find a candidate among extant architectures. */
2618 for (arches = gdbarch_list_lookup_by_info (arches, &info);
2619 arches != NULL;
2620 arches = gdbarch_list_lookup_by_info (arches->next, &info))
2621 {
2622 tdep = gdbarch_tdep (arches->gdbarch);
2623 if (tdep && tdep->id == id)
2624 return arches->gdbarch;
2625 }
2626
2627 /* None found, so create a new architecture. */
2628 tdep = XCALLOC (1, struct gdbarch_tdep);
2629 tdep->id = id;
2630 gdbarch = gdbarch_alloc (&info, tdep);
2631
2632 /* Disassembler. */
2633 set_gdbarch_print_insn (gdbarch, gdb_print_insn_spu);
2634
2635 /* Registers. */
2636 set_gdbarch_num_regs (gdbarch, SPU_NUM_REGS);
2637 set_gdbarch_num_pseudo_regs (gdbarch, SPU_NUM_PSEUDO_REGS);
2638 set_gdbarch_sp_regnum (gdbarch, SPU_SP_REGNUM);
2639 set_gdbarch_pc_regnum (gdbarch, SPU_PC_REGNUM);
2640 set_gdbarch_read_pc (gdbarch, spu_read_pc);
2641 set_gdbarch_write_pc (gdbarch, spu_write_pc);
2642 set_gdbarch_register_name (gdbarch, spu_register_name);
2643 set_gdbarch_register_type (gdbarch, spu_register_type);
2644 set_gdbarch_pseudo_register_read (gdbarch, spu_pseudo_register_read);
2645 set_gdbarch_pseudo_register_write (gdbarch, spu_pseudo_register_write);
2646 set_gdbarch_value_from_register (gdbarch, spu_value_from_register);
2647 set_gdbarch_register_reggroup_p (gdbarch, spu_register_reggroup_p);
2648
2649 /* Data types. */
2650 set_gdbarch_char_signed (gdbarch, 0);
2651 set_gdbarch_ptr_bit (gdbarch, 32);
2652 set_gdbarch_addr_bit (gdbarch, 32);
2653 set_gdbarch_short_bit (gdbarch, 16);
2654 set_gdbarch_int_bit (gdbarch, 32);
2655 set_gdbarch_long_bit (gdbarch, 32);
2656 set_gdbarch_long_long_bit (gdbarch, 64);
2657 set_gdbarch_float_bit (gdbarch, 32);
2658 set_gdbarch_double_bit (gdbarch, 64);
2659 set_gdbarch_long_double_bit (gdbarch, 64);
2660 set_gdbarch_float_format (gdbarch, floatformats_ieee_single);
2661 set_gdbarch_double_format (gdbarch, floatformats_ieee_double);
2662 set_gdbarch_long_double_format (gdbarch, floatformats_ieee_double);
2663
2664 /* Address handling. */
2665 set_gdbarch_address_to_pointer (gdbarch, spu_address_to_pointer);
2666 set_gdbarch_pointer_to_address (gdbarch, spu_pointer_to_address);
2667 set_gdbarch_integer_to_address (gdbarch, spu_integer_to_address);
2668 set_gdbarch_address_class_type_flags (gdbarch, spu_address_class_type_flags);
2669 set_gdbarch_address_class_type_flags_to_name
2670 (gdbarch, spu_address_class_type_flags_to_name);
2671 set_gdbarch_address_class_name_to_type_flags
2672 (gdbarch, spu_address_class_name_to_type_flags);
2673
2674
2675 /* Inferior function calls. */
2676 set_gdbarch_call_dummy_location (gdbarch, ON_STACK);
2677 set_gdbarch_frame_align (gdbarch, spu_frame_align);
2678 set_gdbarch_frame_red_zone_size (gdbarch, 2000);
2679 set_gdbarch_push_dummy_code (gdbarch, spu_push_dummy_code);
2680 set_gdbarch_push_dummy_call (gdbarch, spu_push_dummy_call);
2681 set_gdbarch_dummy_id (gdbarch, spu_dummy_id);
2682 set_gdbarch_return_value (gdbarch, spu_return_value);
2683
2684 /* Frame handling. */
2685 set_gdbarch_inner_than (gdbarch, core_addr_lessthan);
2686 frame_unwind_append_unwinder (gdbarch, &spu_frame_unwind);
2687 frame_base_set_default (gdbarch, &spu_frame_base);
2688 set_gdbarch_unwind_pc (gdbarch, spu_unwind_pc);
2689 set_gdbarch_unwind_sp (gdbarch, spu_unwind_sp);
2690 set_gdbarch_virtual_frame_pointer (gdbarch, spu_virtual_frame_pointer);
2691 set_gdbarch_frame_args_skip (gdbarch, 0);
2692 set_gdbarch_skip_prologue (gdbarch, spu_skip_prologue);
2693 set_gdbarch_in_function_epilogue_p (gdbarch, spu_in_function_epilogue_p);
2694
2695 /* Cell/B.E. cross-architecture unwinder support. */
2696 frame_unwind_prepend_unwinder (gdbarch, &spu2ppu_unwind);
2697
2698 /* Breakpoints. */
2699 set_gdbarch_decr_pc_after_break (gdbarch, 4);
2700 set_gdbarch_breakpoint_from_pc (gdbarch, spu_breakpoint_from_pc);
2701 set_gdbarch_memory_remove_breakpoint (gdbarch, spu_memory_remove_breakpoint);
2702 set_gdbarch_cannot_step_breakpoint (gdbarch, 1);
2703 set_gdbarch_software_single_step (gdbarch, spu_software_single_step);
2704 set_gdbarch_get_longjmp_target (gdbarch, spu_get_longjmp_target);
2705
2706 /* Overlays. */
2707 set_gdbarch_overlay_update (gdbarch, spu_overlay_update);
2708
2709 return gdbarch;
2710 }
2711
2712 /* Provide a prototype to silence -Wmissing-prototypes. */
2713 extern initialize_file_ftype _initialize_spu_tdep;
2714
2715 void
2716 _initialize_spu_tdep (void)
2717 {
2718 register_gdbarch_init (bfd_arch_spu, spu_gdbarch_init);
2719
2720 /* Add ourselves to objfile event chain. */
2721 observer_attach_new_objfile (spu_overlay_new_objfile);
2722 spu_overlay_data = register_objfile_data ();
2723
2724 /* Install spu stop-on-load handler. */
2725 observer_attach_new_objfile (spu_catch_start);
2726
2727 /* Add ourselves to normal_stop event chain. */
2728 observer_attach_normal_stop (spu_attach_normal_stop);
2729
2730 /* Add root prefix command for all "set spu"/"show spu" commands. */
2731 add_prefix_cmd ("spu", no_class, set_spu_command,
2732 _("Various SPU specific commands."),
2733 &setspucmdlist, "set spu ", 0, &setlist);
2734 add_prefix_cmd ("spu", no_class, show_spu_command,
2735 _("Various SPU specific commands."),
2736 &showspucmdlist, "show spu ", 0, &showlist);
2737
2738 /* Toggle whether or not to add a temporary breakpoint at the "main"
2739 function of new SPE contexts. */
2740 add_setshow_boolean_cmd ("stop-on-load", class_support,
2741 &spu_stop_on_load_p, _("\
2742 Set whether to stop for new SPE threads."),
2743 _("\
2744 Show whether to stop for new SPE threads."),
2745 _("\
2746 Use \"on\" to give control to the user when a new SPE thread\n\
2747 enters its \"main\" function.\n\
2748 Use \"off\" to disable stopping for new SPE threads."),
2749 NULL,
2750 show_spu_stop_on_load,
2751 &setspucmdlist, &showspucmdlist);
2752
2753 /* Toggle whether or not to automatically flush the software-managed
2754 cache whenever SPE execution stops. */
2755 add_setshow_boolean_cmd ("auto-flush-cache", class_support,
2756 &spu_auto_flush_cache_p, _("\
2757 Set whether to automatically flush the software-managed cache."),
2758 _("\
2759 Show whether to automatically flush the software-managed cache."),
2760 _("\
2761 Use \"on\" to automatically flush the software-managed cache\n\
2762 whenever SPE execution stops.\n\
2763 Use \"off\" to never automatically flush the software-managed cache."),
2764 NULL,
2765 show_spu_auto_flush_cache,
2766 &setspucmdlist, &showspucmdlist);
2767
2768 /* Add root prefix command for all "info spu" commands. */
2769 add_prefix_cmd ("spu", class_info, info_spu_command,
2770 _("Various SPU specific commands."),
2771 &infospucmdlist, "info spu ", 0, &infolist);
2772
2773 /* Add various "info spu" commands. */
2774 add_cmd ("event", class_info, info_spu_event_command,
2775 _("Display SPU event facility status.\n"),
2776 &infospucmdlist);
2777 add_cmd ("signal", class_info, info_spu_signal_command,
2778 _("Display SPU signal notification facility status.\n"),
2779 &infospucmdlist);
2780 add_cmd ("mailbox", class_info, info_spu_mailbox_command,
2781 _("Display SPU mailbox facility status.\n"),
2782 &infospucmdlist);
2783 add_cmd ("dma", class_info, info_spu_dma_command,
2784 _("Display MFC DMA status.\n"),
2785 &infospucmdlist);
2786 add_cmd ("proxydma", class_info, info_spu_proxydma_command,
2787 _("Display MFC Proxy-DMA status.\n"),
2788 &infospucmdlist);
2789 }