1 # This file is Copyright (c) 2015 Sebastien Bourdeauducq <sb@m-labs.hk>
2 # This file is Copyright (c) 2016-2019 Florent Kermarrec <florent@enjoy-digital.fr>
3 # This file is Copyright (c) 2020 LambdaConcept <contact@lambdaconcept.com>
8 from gram
.phy
import dfi
9 from gram
.compat
import CSRPrefixProxy
11 # PhaseInjector ------------------------------------------------------------------------------------
14 class PhaseInjector(Elaboratable
):
15 def __init__(self
, csr_bank
, phase
):
16 self
._command
= csr_bank
.csr(6, "w")
17 self
._command
_issue
= csr_bank
.csr(1, "w")
18 self
._address
= csr_bank
.csr(len(phase
.address
), "w")
19 self
._baddress
= csr_bank
.csr(len(phase
.bank
), "w")
20 self
._wrdata
= csr_bank
.csr(len(phase
.wrdata
), "w")
21 self
._rddata
= csr_bank
.csr(len(phase
.rddata
), "r")
25 def elaborate(self
, platform
):
29 self
._phase
.address
.eq(self
._address
.w_data
),
30 self
._phase
.bank
.eq(self
._baddress
.w_data
),
31 self
._phase
.wrdata_en
.eq(self
._command
_issue
.w_stb
& self
._command
.w_data
[4]),
32 self
._phase
.rddata_en
.eq(self
._command
_issue
.w_stb
& self
._command
.w_data
[5]),
33 self
._phase
.wrdata
.eq(self
._wrdata
.w_data
),
34 self
._phase
.wrdata_mask
.eq(0)
37 with m
.If(self
._command
_issue
.w_stb
):
39 self
._phase
.cs_n
.eq(Repl(value
=~self
._command
.w_data
[0], count
=len(self
._phase
.cs_n
))),
40 self
._phase
.we_n
.eq(~self
._command
.w_data
[1]),
41 self
._phase
.cas_n
.eq(~self
._command
.w_data
[2]),
42 self
._phase
.ras_n
.eq(~self
._command
.w_data
[3]),
46 self
._phase
.cs_n
.eq(Repl(value
=1, count
=len(self
._phase
.cs_n
))),
47 self
._phase
.we_n
.eq(1),
48 self
._phase
.cas_n
.eq(1),
49 self
._phase
.ras_n
.eq(1),
52 with m
.If(self
._phase
.rddata_valid
):
53 m
.d
.sync
+= self
._rddata
.r_data
.eq(self
._phase
.rddata
)
57 # DFIInjector --------------------------------------------------------------------------------------
60 class DFIInjector(Elaboratable
):
61 def __init__(self
, csr_bank
, addressbits
, bankbits
, nranks
, databits
, nphases
=1):
64 self
._inti
= dfi
.Interface(addressbits
, bankbits
, nranks
, databits
, nphases
)
65 self
.slave
= dfi
.Interface(addressbits
, bankbits
, nranks
, databits
, nphases
)
66 self
.master
= dfi
.Interface(addressbits
, bankbits
, nranks
, databits
, nphases
)
68 self
._control
= csr_bank
.csr(4, "w") # sel, clk_en, odt, reset_n
71 for n
, phase
in enumerate(self
._inti
.phases
):
72 self
._phases
+= [PhaseInjector(CSRPrefixProxy(csr_bank
,
73 "p{}".format(n
)), phase
)]
75 def elaborate(self
, platform
):
78 m
.submodules
+= self
._phases
80 with m
.If(self
._control
.w_data
[0]):
81 m
.d
.comb
+= self
.slave
.connect(self
.master
)
83 m
.d
.comb
+= self
._inti
.connect(self
.master
)
85 for i
in range(self
._nranks
):
86 m
.d
.comb
+= [phase
.clk_en
[i
].eq(self
._control
.w_data
[1])
87 for phase
in self
._inti
.phases
]
88 m
.d
.comb
+= [phase
.odt
[i
].eq(self
._control
.w_data
[2])
89 for phase
in self
._inti
.phases
if hasattr(phase
, "odt")]
90 m
.d
.comb
+= [phase
.reset_n
.eq(self
._control
.w_data
[3])
91 for phase
in self
._inti
.phases
if hasattr(phase
, "reset_n")]