1 # This file is Copyright (c) 2020 LambdaConcept <contact@lambdaconcept.com>
5 __ALL__
= ["ECPIX5CRG"]
7 class PLL(Elaboratable
):
8 def __init__(self
, clkin
, clksel
=Signal(shape
=2, reset
=2), clkout1
=Signal(), clkout2
=Signal(), clkout3
=Signal(), clkout4
=Signal(), lock
=Signal(), CLKI_DIV
=1, CLKFB_DIV
=2, CLK1_DIV
=3, CLK2_DIV
=24):
10 self
.clkout1
= clkout1
11 self
.clkout2
= clkout2
12 self
.clkout3
= clkout3
13 self
.clkout4
= clkout4
16 self
.CLKI_DIV
= CLKI_DIV
17 self
.CLKFB_DIV
= CLKFB_DIV
18 self
.CLKOP_DIV
= CLK1_DIV
19 self
.CLKOS_DIV
= CLK2_DIV
30 def elaborate(self
, platform
):
32 pll
= Instance("EHXPLLL",
33 p_OUTDIVIDER_MUXA
='DIVA',
34 p_OUTDIVIDER_MUXB
='DIVB',
35 p_CLKOP_ENABLE
='ENABLED',
36 p_CLKOS_ENABLE
='ENABLED',
37 p_CLKOS2_ENABLE
='DISABLED',
38 p_CLKOS3_ENABLE
='DISABLED',
39 p_CLKOP_DIV
=self
.CLKOP_DIV
,
40 p_CLKOS_DIV
=self
.CLKOS_DIV
,
41 p_CLKFB_DIV
=self
.CLKFB_DIV
,
42 p_CLKI_DIV
=self
.CLKI_DIV
,
43 p_FEEDBK_PATH
='INT_OP',
44 p_CLKOP_TRIM_POL
="FALLING",
46 p_CLKOS_TRIM_POL
="FALLING",
63 o_CLKOS2
=self
.clkout3
,
64 o_CLKOS3
=self
.clkout4
,
72 class ECPIX5CRG(Elaboratable
):
76 def elaborate(self
, platform
):
79 # Get 100Mhz from oscillator
80 clk100
= platform
.request("clk100")
81 cd_rawclk
= ClockDomain("rawclk", local
=True, reset_less
=True)
82 m
.d
.comb
+= cd_rawclk
.clk
.eq(clk100
)
83 m
.domains
+= cd_rawclk
86 reset
= platform
.request(platform
.default_rst
).i
91 Instance("FD1S3AX", p_GSR
="DISABLED", i_CK
=ClockSignal("rawclk"), i_D
=~reset
, o_Q
=gsr0
),
92 Instance("FD1S3AX", p_GSR
="DISABLED", i_CK
=ClockSignal("rawclk"), i_D
=gsr0
, o_Q
=gsr1
),
93 Instance("SGSR", i_CLK
=ClockSignal("rawclk"), i_GSR
=gsr1
),
96 # Power-on delay (655us)
97 podcnt
= Signal(3, reset
=2**3-1)
99 with m
.If(podcnt
!= 0):
100 m
.d
.rawclk
+= podcnt
.eq(podcnt
-1)
101 m
.d
.rawclk
+= pod_done
.eq(podcnt
== 0)
103 # Generating sync2x (200Mhz) and init (25Mhz) from clk100
104 cd_sync2x
= ClockDomain("sync2x", local
=False)
105 cd_sync2x_unbuf
= ClockDomain("sync2x_unbuf", local
=False, reset_less
=True)
106 cd_init
= ClockDomain("init", local
=False)
107 cd_sync
= ClockDomain("sync", local
=False)
108 cd_dramsync
= ClockDomain("dramsync", local
=False)
109 m
.submodules
.pll
= pll
= PLL(ClockSignal("rawclk"), CLKI_DIV
=1, CLKFB_DIV
=2, CLK1_DIV
=1, CLK2_DIV
=4,
110 clkout1
=ClockSignal("sync2x_unbuf"), clkout2
=ClockSignal("init"))
111 m
.submodules
+= Instance("ECLKSYNCB",
112 i_ECLKI
= ClockSignal("sync2x_unbuf"),
114 o_ECLKO
= ClockSignal("sync2x"))
115 m
.domains
+= cd_sync2x_unbuf
116 m
.domains
+= cd_sync2x
119 m
.domains
+= cd_dramsync
120 m
.d
.comb
+= ResetSignal("init").eq(~pll
.lock|~pod_done
)
121 m
.d
.comb
+= ResetSignal("sync").eq(~pll
.lock|~pod_done
)
122 m
.d
.comb
+= ResetSignal("dramsync").eq(~pll
.lock|~pod_done
)
124 # # Generating sync (100Mhz) from sync2x
126 m
.submodules
+= Instance("CLKDIVF",
129 i_CLKI
=ClockSignal("sync2x"),
131 o_CDIVX
=ClockSignal("sync"))
132 m
.d
.comb
+= ClockSignal("dramsync").eq(ClockSignal("sync"))