(no commit message)
[libreriscv.git] / openpower / sv / branches.mdwn
1 # SVP64 Branch Conditional behaviour
2
3 **DRAFT STATUS**
4
5 Please note: SVP64 Branch instructions should be
6 considered completely separate and distinct from
7 standard scalar OpenPOWER-approved v3.0B branches.
8 **v3.0B branches are in no way impacted, altered,
9 changed or modified in any way, shape or form by
10 the SVP64 Vectorised Variants**.
11
12 Links
13
14 * <https://bugs.libre-soc.org/show_bug.cgi?id=664>
15 * <http://lists.libre-soc.org/pipermail/libre-soc-dev/2021-August/003416.html>
16 * [[openpower/isa/branch]]
17
18 Scalar 3.0B Branch Conditional operations, `bc`, `bctar` etc. test a
19 Condition Register. However for parallel processing it is simply impossible
20 to perform multiple independent branches: the Program Counter simply
21 cannot branch to multiple destinations based on multiple conditions.
22 The best that can be done is
23 to test multiple Conditions and make a decision of a *single* branch,
24 based on analysis of a *Vector* of CR Fields
25 which have just been calculated from a *Vector* of results.
26
27 In 3D Shader
28 binaries, which are inherently parallelised and predicated, testing all or
29 some results and branching based on multiple tests is extremely common,
30 and a fundamental part of Shader Compilers. Example:
31 without such multi-condition
32 test-and-branch, if a predicate mask is all zeros a large batch of
33 instructions may be masked out to `nop`, and it would waste
34 CPU cycles not only to run them but also to load the predicate
35 mask repeatedly for each one. 3D GPU ISAs can test for this scenario
36 and jump over the fully-masked-out operations, by spotting that
37 all Conditions are zero.
38 Therefore, in order to be commercially competitive, `sv.bc` and
39 other Vector-aware Branch Conditional instructions are a high priority
40 for 3D GPU workloads.
41
42 The `BI` field of Branch Conditional operations is five bits, in scalar
43 v3.0B this would select one bit of the 32 bit CR. In SVP64 there are
44 16 32 bit CRs, containing 128 4-bit CR Fields. Therefore, the 2 LSBs of
45 `BI` select the bit from the CR Field (EQ LT GT SO), and the top 3 bits
46 are extended to either scalar or vector and to select CR Fields 0..127
47 as specified in SVP64 [[sv/svp64/appendix]].
48
49 When considering an "array" of branch-tests, there are four useful modes:
50 AND, OR, NAND and NOR of all Conditions.
51 NAND and NOR may be synthesised by
52 inverting `BO[2]` which just leaves two modes:
53
54 * Branch takes place on the first CR test to succeed
55 (a Great Big OR of all condition tests)
56 * Branch takes place only if **all** CR tests succeed:
57 a Great Big AND of all condition tests
58 (including those where the predicate is masked out
59 and the corresponding CR Field is considered to be
60 set to `SNZ`)
61
62 When the CR Fields selected by SVP64 Augmented `BI` is marked as scalar,
63 then as usual the loop ends at the first element tested, after taking
64 predication into consideration. Thus, as usual, when `sz` is zero, srcstep
65 skips forward to the first non-zero predicated element, and only that
66 one element is tested.
67
68 In SVP64 Horizontal-First Mode, the first failure in ALL mode (Great Big
69 AND) results in early exit: no more updates to CTR occur (if requested);
70 no branch occurs, and LR is not updated (if requested). Likewise for
71 non-ALL mode (Great Big Or) on first success early exit also occurs,
72 however this time with the Branch proceeding. In both cases the testing
73 of the Vector of CRs should be done in linear sequential order (or in
74 REMAP re-sequenced order): such that tests that are sequentially beyond
75 the exit point are *not* carried out. (*Note: it is standard practice in
76 Programming languages to exit early from conditional tests, however
77 a little unusual to consider in an ISA that is designed for Parallel
78 Vector Processing. The reason is to have strictly-defined guaranteed
79 behaviour*)
80
81 In Vertical-First Mode, the `ALL` bit still applies, but to the elements
82 that are executed up to the Hint length, in parallel batches. See
83 [[sv/setvl]] for the definition of Vertical-First Hint.
84
85 Predication in both INT and CR modes may be applied to `sv.bc` and other
86 SVP64 Branch Conditional operations, exactly as they may be applied to
87 other SVP64 operations. When `sz` is zero, any masked-out Branch-element
88 operations are not included in condition testing, exactly like all other
89 SVP64 operations. This *includes* side-effects such as decrementing of
90 CTR, which is also skipped on masked-out CR Field elements, when `sz`
91 is zero.
92
93 However when `sz` is non-zero, this normally requests insertion of a zero
94 in place of the input data, when the relevant predicate mask bit is zero.
95 This would mean that a zero is inserted in place of `CR[BI+32]` for
96 testing against `BO`, which may not be desirable in all circumstances.
97 Therefore, an extra field is provided `SNZ`, which, if set, will insert
98 a **one** in place of a masked-out element, instead of a zero.
99
100 (*Note: Both options are provided because it is useful to deliberately
101 cause the Branch-Conditional Vector testing to fail at a specific point,
102 controlled by the Predicate mask. This is particularly useful in `VLSET`
103 mode, which will truncate SVSTATE.VL at the point of the first failed
104 test.*)
105
106 SVP64 RM `MODE` (includes `ELWIDTH` and `ELWIDTH_SRC` bits) for Branch
107 Conditional:
108
109 | 4 | 5 | 6 | 7 | 19 | 20 | 21 | 22 23 | description |
110 | - | - | - | - | -- | -- | --- |---------|-------------------- |
111 |ALL|LRu| / | / | 0 | 0 | / | SNZ sz | normal mode |
112 |ALL|LRu| / |VSb| 0 | 1 | VLI | SNZ sz | VLSET mode |
113 |ALL|LRu|CVh| / | 1 | 0 | / | SNZ sz | CTR mode |
114 |ALL|LRu|CVh|VSb| 1 | 1 | VLI | SNZ sz | CTR+VLSET mode |
115
116 Fields:
117
118 * **sz** if predication is enabled will put 4 copies of `SNZ` in place of
119 the src CR Field when the predicate bit is zero. otherwise the element
120 is ignored or skipped, depending on context.
121 * **ALL** when set, all branch conditional tests must pass in order for
122 the branch to succeed. When clear, it is the first sequentially
123 encountered successful test that causes the branch to succeed.
124 * **VLI** VLSET is identical to Data-dependent Fail-First mode.
125 In VLSET mode, VL is set equal (truncated) to the first point
126 where, assuming Conditions are tested sequentially, the branch succeeds
127 *or fails* depending if VSb is set.
128 If VLI (Vector Length Inclusive) is clear,
129 VL is truncated to *exclude* the current element, otherwise it is
130 included. SVSTATE.MVL is not changed: only VL.
131 * **LRu**: Link Register Update. When set, Link Register will
132 only be updated if the Branch Condition succeeds. This avoids
133 destruction of LR during loops (particularly Vertical-First
134 ones).
135 * **VSb** is most relevant for Vertical-First VLSET Mode. After testing,
136 if VSb is set, VL is truncated if the branch succeeds. If VSb is clear,
137 VL is truncated if the branch did **not** take place.
138
139 CTR mode will subtract VL (or VLHint) from CTR rather than just decrement
140 CTR by one. Just as when v3.0B Branch-Conditional saves at
141 least one instruction on tight inner loops through auto-decrementation
142 of CTR, likewise it is also possible to save instruction count for
143 SVP64 loops in both Vertical-First and Horizontal-First Mode.
144
145 Note that, interestingly, due to the useful side-effects of `VLSET` mode
146 it is actually useful to use Branch Conditional even
147 to perform no actual branch operation, i.e to point to the instruction
148 after the branch.
149 If VLSET mode was requested with REMAP, VL will have been set to the
150 length of one of the loop endpoints, as specified by the bit from
151 the Branch `BI` field.
152
153 Also, the unconditional bit `BO[0]` is still relevant when Predication
154 is applied to the Branch because in `ALL` mode all nonmasked bits have
155 to be tested. Even when svstep mode or VLSET mode are not used, CTR
156 may still be decremented by the total number of nonmasked elements.
157 In short, Vectorised Branch becomes an extremely powerful tool.
158
159 `VLSET` mode with Vertical-First is particularly unusual. Vertical-First
160 is used for explicit looping, where the looping is to terminate if the end
161 of the Vector, VL, is reached. If however that loop is terminated early
162 because VL is truncated, VLSET with Vertical-First becomes meaningless.
163 Therefore, the option to decide whether truncation should occur if the
164 branch succeeds *or* if the branch condition fails allows for flexibility
165 required.
166
167 `VLSET` mode with Horizontal-First when `VSb` is clear is still
168 useful, because it can be used to truncate VL to the first predicated
169 (non-masked-out) element.
170
171 Available options to combine:
172
173 * `BO[0]` to make an unconditional branch would seem irrelevant if
174 it were not for predication and for side-effects.
175 * `BO[1]` to select whether the CR bit being tested is zero or nonzero
176 * `R30` and `~R30` and other predicate mask options including CR and
177 inverted CR bit testing
178 * `sz` and `SNZ` to insert either zeros or ones in place of masked-out
179 predicate bits
180 * `ALL` or `ANY` behaviour corresponding to `AND` of all tests and
181 `OR` of all tests, respectively.
182
183 In addition to the above, it is necessary to select whether, in `svstep`
184 mode, the Vector CR Field is to be overwritten or not: in some cases it
185 is useful to know but in others all that is needed is the branch itself.
186
187 Pseudocode for Horizontal-First Mode:
188
189 ```
190 cond_ok = not SVRMmode.ALL
191 for srcstep in range(VL):
192 # select predicate bit or zero/one
193 if predicate[srcstep]:
194 # get SVP64 extended CR field 0..127
195 SVCRf = SVP64EXTRA(BI>>2)
196 CRbits = CR{SVCRf}
197 testbit = CRbits[BI & 0b11]
198 # testbit = CR[BI+32+srcstep*4]
199 else if not SVRMmode.sz:
200 continue
201 else
202 testbit = SVRMmode.SNZ
203 # actual element test here
204 el_cond_ok <- BO[0] | ¬(testbit ^ BO[1])
205 # merge in the test
206 if SVRMmode.ALL:
207 cond_ok &= el_cond_ok
208 else
209 cond_ok |= el_cond_ok
210 # test for VL to be set (and exit)
211 if VLSET and VSb = el_cond_ok then
212 if SVRMmode.VLI
213 SVSTATE.VL = srcstep+1
214 else
215 SVSTATE.VL = srcstep
216 break
217 # early exit?
218 if SVRMmode.ALL:
219 if ~el_cond_ok:
220 break
221 else
222 if el_cond_ok:
223 break
224 if SVCRf.scalar:
225 break
226 ```
227
228 Pseudocode for Vertical-First Mode:
229
230 ```
231 # get SVP64 extended CR field 0..127
232 SVCRf = SVP64EXTRA(BI>>2)
233 CRbits = CR{SVCRf}
234 # select predicate bit or zero/one
235 if predicate[srcstep]:
236 if BRc = 1 then # CR0 vectorised
237 CR{SVCRf+srcstep} = CRbits
238 testbit = CRbits[BI & 0b11]
239 else if not SVRMmode.sz:
240 SVSTATE.srcstep = new_srcstep
241 exit # no branch testing
242 else
243 testbit = SVRMmode.SNZ
244 # actual element test here
245 cond_ok <- BO[0] | ¬(testbit ^ BO[1])
246 # test for VL to be set (and exit)
247 if VLSET and cond_ok = VSb then
248 if SVRMmode.VLI
249 SVSTATE.VL = new_srcstep+1
250 else
251 SVSTATE.VL = new_srcstep
252 ```
253
254 v3.0B branch pseudocode including LRu
255
256 ```
257 if (mode_is_64bit) then M <- 0
258 else M <- 32
259 if ¬BO[2] then CTR <- CTR - 1
260 ctr_ok <- BO[2] | ((CTR[M:63] != 0) ^ BO[3])
261 cond_ok <- BO[0] | ¬(CR[BI+32] ^ BO[1])
262 lr_ok <- SVRMmode.LRu
263 if ctr_ok & cond_ok then
264 if AA then NIA <-iea EXTS(BD || 0b00)
265 else NIA <-iea CIA + EXTS(BD || 0b00)
266 lr_ok <- 0b1
267 if LK & lr_ok then LR <-iea CIA + 4
268 ```
269
270 # Example Shader code
271
272 ```
273 while(a > 2) {
274 if(b < 5)
275 f();
276 else
277 g();
278 h();
279 }
280 ```
281
282 which compiles to something like:
283
284 ```
285 vec<i32> a, b;
286 // ...
287 pred loop_pred = a > 2;
288 while(loop_pred.any()) {
289 pred if_pred = loop_pred & (b < 5);
290 if(if_pred.any()) {
291 f(if_pred);
292 }
293 label1:
294 pred else_pred = loop_pred & ~if_pred;
295 if(else_pred.any()) {
296 g(else_pred);
297 }
298 h(loop_pred);
299 }
300 ```
301
302 which will end up as:
303
304 ```
305 sv.cmpi CR60.v a.v, 2 # vector compare a into CR60 vector
306 sv.crweird r30, CR60.GT # transfer GT vector to r30
307 while_loop:
308 sv.cmpi CR80.v, b.v, 5 # vector compare b into CR64 Vector
309 sv.bc/m=r30/~ALL/sz CR80.v.LT skip_f # skip when none
310 # only calculate loop_pred & pred_b because needed in f()
311 sv.crand CR80.v.SO, CR60.v.GT, CR80.V.LT # if = loop & pred_b
312 f(CR80.v.SO)
313 skip_f:
314 # illustrate inversion of pred_b. invert r30, test ALL
315 # rather than SOME, but masked-out zero test would FAIL,
316 # therefore masked-out instead is tested against 1 not 0
317 sv.bc/m=~r30/ALL/SNZ CR80.v.LT skip_g
318 # else = loop & ~pred_b, need this because used in g()
319 sv.crternari(A&~B) CR80.v.SO, CR60.v.GT, CR80.V.LT
320 g(CR80.v.SO)
321 skip_g:
322 # conditionally call h(r30) if any loop pred set
323 sv.bclr/m=r30/~ALL/sz BO[1]=1 h()
324 sv.bc/m=r30/~ALL/sz BO[1]=1 while_loop
325 ```