(no commit message)
[libreriscv.git] / openpower / sv / remap.mdwn
1 [[!tag standards]]
2
3 # REMAP <a name="remap" />
4
5 * <https://bugs.libre-soc.org/show_bug.cgi?id=143> matrix multiply
6 * <https://bugs.libre-soc.org/show_bug.cgi?id=867> add svindex
7 * <https://bugs.libre-soc.org/show_bug.cgi?id=885> svindex in simulator
8 * <https://bugs.libre-soc.org/show_bug.cgi?id=911> offset svshape option
9 * see [[sv/remap/appendix]] for examples and usage
10 * see [[sv/propagation]] for a future way to apply REMAP
11 * [[remap/discussion]]
12
13 REMAP is an advanced form of Vector "Structure Packing" that
14 provides hardware-level support for commonly-used *nested* loop patterns.
15 For more general reordering an Indexed REMAP mode is available.
16
17 REMAP allows the usual vector loop `0..VL-1` to be "reshaped" (re-mapped)
18 from a linear form to a 2D or 3D transposed form, or "offset" to permit
19 arbitrary access to elements (when elwidth overrides are used),
20 independently on each Vector src or dest
21 register.
22
23 The initial primary motivation of REMAP was for Matrix Multiplication, reordering of sequential
24 data in-place: in-place DCT and FFT were easily justified given the
25 high usage in Computer Science.
26 Four SPRs are provided which may be applied to any GPR, FPR or CR Field
27 so that for example a single FMAC may be
28 used in a single loop to perform 5x3 times 3x4 Matrix multiplication,
29 generating 60 FMACs *without needing explicit assembler unrolling*.
30 Additional uses include regular "Structure Packing"
31 such as RGB pixel data extraction and reforming.
32
33 REMAP, like all of SV, is abstracted out, meaning that unlike traditional
34 Vector ISAs which would typically only have a limited set of instructions
35 that can be structure-packed (LD/ST typically), REMAP may be applied to
36 literally any instruction: CRs, Arithmetic, Logical, LD/ST, anything.
37
38 Note that REMAP does not *directly* apply to sub-vector elements: that
39 is what swizzle is for. Swizzle *can* however be applied to the same
40 instruction as REMAP. As explained in [[sv/mv.swizzle]], [[sv/mv.vec]] and the [[svp64/appendix]], Pack and Unpack EXTRA Mode bits
41 can extend down into Sub-vector elements to perform vec2/vec3/vec4
42 sequential reordering, but even here, REMAP is not extended down to
43 the actual sub-vector elements themselves.
44
45 In its general form, REMAP is quite expensive to set up, and on some
46 implementations may introduce
47 latency, so should realistically be used only where it is worthwhile.
48 Commonly-used patterns such as Matrix Multiply, DCT and FFT have
49 helper instruction options which make REMAP easier to use.
50
51 There are four types of REMAP:
52
53 * **Matrix**, also known as 2D and 3D reshaping, can perform in-place
54 Matrix transpose and rotate. The Shapes are set up for an "Outer Product"
55 Matrix Multiply.
56 * **FFT/DCT**, with full triple-loop in-place support: limited to
57 Power-2 RADIX
58 * **Indexing**, for any general-purpose reordering, also includes
59 limited 2D reshaping.
60 * **Parallel Reduction**, for scheduling a sequence of operations
61 in a Deterministic fashion, in a way that may be parallelised,
62 to reduce a Vector down to a single value.
63
64 Best implemented on top of a Multi-Issue Out-of-Order Micro-architecture,
65 REMAP Schedules are 100% Deterministic **including Indexing** and are
66 designed to be incorporated in between the Decode and Issue phases,
67 directly into Register Hazard Management.
68
69 Parallel Reduction is unusual in that it requires a full vector array
70 of results (not a scalar) and uses the rest of the result Vector for
71 the purposes of storing intermediary calculations. As these intermediary
72 results are Deterministically computed they may be useful.
73 Additionally, because the intermediate results are always written out
74 it is possible to service Precise Interrupts without affecting latency
75 (a common limitation of Vector ISAs).
76
77 # Basic principle
78
79 * normal vector element read/write of operands would be sequential
80 (0 1 2 3 ....)
81 * this is not appropriate for (e.g.) Matrix multiply which requires
82 accessing elements in alternative sequences (0 3 6 1 4 7 ...)
83 * normal Vector ISAs use either Indexed-MV or Indexed-LD/ST to "cope"
84 with this. both are expensive (copy large vectors, spill through memory)
85 and very few Packed SIMD ISAs cope with non-Power-2.
86 * REMAP **redefines** the order of access according to set "Schedules".
87 * The Schedules are not necessarily restricted to power-of-two boundaries
88 making it unnecessary to have for example specialised 3x4 transpose
89 instructions.
90
91 Only the most commonly-used algorithms in computer science have REMAP
92 support, due to the high cost in both the ISA and in hardware. For
93 arbitrary remapping the `Indexed` REMAP may be used.
94
95 # Example Usage
96
97 * `svshape` to set the type of reordering to be applied to an
98 otherwise usual `0..VL-1` hardware for-loop
99 * `svremap` to set which registers a given reordering is to apply to
100 (RA, RT etc)
101 * `sv.{instruction}` where any Vectorised register marked by `svremap`
102 will have its ordering REMAPPED according to the schedule set
103 by `svshape`.
104
105 The following illustrative example multiplies a 3x4 and a 5x3
106 matrix to create
107 a 5x4 result:
108
109 svshape 5, 4, 3, 0, 0
110 svremap 15, 1, 2, 3, 0, 0, 0, 0
111 sv.fmadds *0, *8, *16, *0
112
113 * svshape sets up the four SVSHAPE SPRS for a Matrix Schedule
114 * svremap activates four out of five registers RA RB RC RT RS (15)
115 * svremap requests:
116 - RA to use SVSHAPE1
117 - RB to use SVSHAPE2
118 - RC to use SVSHAPE3
119 - RT to use SVSHAPE0
120 - RS Remapping to not be activated
121 * sv.fmadds has RT=0.v, RA=8.v, RB=16.v, RC=0.v
122 * With REMAP being active each register's element index is
123 *independently* transformed using the specified SHAPEs.
124
125 Thus the Vector Loop is arranged such that the use of
126 the multiply-and-accumulate instruction executes precisely the required
127 Schedule to perform an in-place in-registers Matrix Multiply with no
128 need to perform additional Transpose or register copy instructions.
129 The example above may be executed as a unit test and demo,
130 [here](https://git.libre-soc.org/?p=openpower-isa.git;a=blob;f=src/openpower/decoder/isa/test_caller_svp64_matrix.py;h=c15479db9a36055166b6b023c7495f9ca3637333;hb=a17a252e474d5d5bf34026c25a19682e3f2015c3#l94)
131
132 # REMAP types
133
134 This section summarises the motivation for each REMAP Schedule
135 and briefly goes over their characteristics and limitations.
136 Further details on the Deterministic Precise-Interruptible algorithms
137 used in these Schedules is found in the [[sv/remap/appendix]].
138
139 ## Matrix (1D/2D/3D shaping)
140
141 Matrix Multiplication is a huge part of High-Performance Compute,
142 and 3D.
143 In many PackedSIMD as well as Scalable Vector ISAs, non-power-of-two
144 Matrix sizes are a serious challenge. PackedSIMD ISAs, in order to
145 cope with for example 3x4 Matrices, recommend rolling data-repetition and loop-unrolling.
146 Aside from the cost of the load on the L1 I-Cache, the trick only
147 works if one of the dimensions X or Y are power-two. Prime Numbers
148 (5x7, 3x5) become deeply problematic to unroll.
149
150 Even traditional Scalable Vector ISAs have issues with Matrices, often
151 having to perform data Transpose by pushing out through Memory and back,
152 or computing Transposition Indices (costly) then copying to another
153 Vector (costly).
154
155 Matrix REMAP was thus designed to solve these issues by providing Hardware
156 Assisted
157 "Schedules" that can view what would otherwise be limited to a strictly
158 linear Vector as instead being 2D (even 3D) *in-place* reordered.
159 With both Transposition and non-power-two being supported the issues
160 faced by other ISAs are mitigated.
161
162 Limitations of Matrix REMAP are that the Vector Length (VL) is currently
163 restricted to 127: up to 127 FMAs (or other operation)
164 may be performed in total.
165 Also given that it is in-registers only at present some care has to be
166 taken on regfile resource utilisation. However it is perfectly possible
167 to utilise Matrix REMAP to perform the three inner-most "kernel" loops of
168 the usual 6-level large Matrix Multiply, without the usual difficulties
169 associated with SIMD.
170
171 Also the `svshape` instruction only provides access to part of the
172 Matrix REMAP capability. Rotation and mirroring need to be done by
173 programming the SVSHAPE SPRs directly, which can take a lot more
174 instructions.
175
176 ## FFT/DCT Triple Loop
177
178 DCT and FFT are some of the most astonishingly used algorithms in
179 Computer Science. Radar, Audio, Video, R.F. Baseband and dozens more. At least
180 two DSPs, TMS320 and Hexagon, have VLIW instructions specially tailored
181 to FFT.
182
183 An in-depth analysis showed that it is possible to do in-place in-register
184 DCT and FFT as long as twin-result "butterfly" instructions are provided.
185 These can be found in the [[openpower/isa/svfparith]] page if performing
186 IEEE754 FP transforms. *(For fixed-point transforms, equivalent 3-in 2-out
187 integer operations would be required)*. These "butterfly" instructions
188 avoid the need for a temporary register because the two array positions
189 being overwritten will be "in-flight" in any In-Order or Out-of-Order
190 micro-architecture.
191
192 DCT and FFT Schedules are currently limited to RADIX2 sizes and do not
193 accept predicate masks. Given that it is common to perform recursive
194 convolutions
195 combining smaller Power-2 DCT/FFT to create larger DCT/FFTs in practice the RADIX2
196 limit is not a problem. A Bluestein convolution to compute arbitrary
197 length is demonstrated
198 by [Project Nayuki](https://www.nayuki.io/res/free-small-fft-in-multiple-languages/fft.py)
199
200 ## Indexed
201
202 The purpose of Indexing is to provide a generalised version of
203 Vector ISA "Permute" instructions, such as VSX `vperm`. The
204 Indexing is abstracted out and may be applied to much more
205 than an element move/copy, and is not limited for example
206 to the number of bytes that can fit into a VSX register.
207 Indexing may be applied to LD/ST (even on Indexed LD/ST
208 instructions such as `sv.lbzx`), arithmetic operations,
209 extsw: there is no artificial limit.
210
211 The only major caveat is that the registers to be used as
212 Indices must not be modified by any instruction after Indexed Mode
213 is established, and neither must MAXVL be altered. Additionally,
214 no register used as an Index may exceed MAXVL-1.
215
216 Failure to observe
217 these conditions results in `UNDEFINED` behaviour.
218 These conditions allow a Read-After-Write (RAW) Hazard to be created on
219 the entire range of Indices to be subsequently used, but a corresponding
220 Write-After-Read Hazard by any instruction that modifies the Indices
221 **does not have to be created**. Given the large number of registers
222 involved in Indexing this is a huge resource saving and reduction
223 in micro-architectural complexity. MAXVL is likewise
224 included in the RAW Hazards because it is involved in calculating
225 how many registers are to be considered Indices.
226
227 With these Hazard Mitigations in place, high-performance implementations
228 may read-cache the Indices from the point where a given `svindex` instruction
229 is called (or SVSHAPE SPRs - and MAXVL- directly altered).
230
231 The original motivation for Indexed REMAP was to mitigate the need to add
232 an expensive `mv.x` to the Scalar ISA, which was likely to be rejected as
233 a stand-alone instruction. Usually a Vector ISA would add a non-conflicting
234 variant (as in VSX `vperm`) but it is common to need to permute by source,
235 with the risk of conflict, that has to be resolved, for example, in AVX-512
236 with `conflictd`.
237
238 Indexed REMAP on the other hand **does not prevent conflicts** (overlapping
239 destinations), which on a superficial analysis may be perceived to be a
240 problem, until it is recalled that, firstly, Simple-V is designed specifically
241 to require Program Order to be respected, and that Matrix, DCT and FFT
242 all *already* critically depend on overlapping Reads/Writes: Matrix
243 uses overlapping registers as accumulators. Thus the Register Hazard
244 Management needed by Indexed REMAP *has* to be in place anyway.
245
246 The cost compared to Matrix and other REMAPs (and Pack/Unpack) is
247 clearly that of the additional reading of the GPRs to be used as Indices,
248 plus the setup cost associated with creating those same Infices.
249 If any Deterministic REMAP can cover the required task, clearly it
250 is adviseable to use it instead.
251
252 *Programmer's note: some algorithms may require skipping of Indices exceeding
253 VL-1, not MAXVL-1. This may be achieved programmatically by performing
254 an `sv.cmp *BF,*RA,RB` where RA is the same GPRs used in the Indexed REMAP,
255 and RB contains the value of VL returned from `setvl`. The resultant
256 CR Fields may then be used as Predicate Masks to exclude those operations
257 with an Index exceeding VL-1.*
258
259 ## Parallel Reduction
260
261 Vector Reduce Mode issues a deterministic tree-reduction schedule to the underlying micro-architecture. Like Scalar reduction, the "Scalar Base"
262 (Power ISA v3.0B) operation is leveraged, unmodified, to give the
263 *appearance* and *effect* of Reduction.
264
265 In Horizontal-First Mode, Vector-result reduction **requires**
266 the destination to be a Vector, which will be used to store
267 intermediary results.
268
269 Given that the tree-reduction schedule is deterministic,
270 Interrupts and exceptions
271 can therefore also be precise. The final result will be in the first
272 non-predicate-masked-out destination element, but due again to
273 the deterministic schedule programmers may find uses for the intermediate
274 results.
275
276 When Rc=1 a corresponding Vector of co-resultant CRs is also
277 created. No special action is taken: the result and its CR Field
278 are stored "as usual" exactly as all other SVP64 Rc=1 operations.
279
280 Note that the Schedule only makes sense on top of certain instructions:
281 X-Form with a Register Profile of `RT,RA,RB` is fine because two sources
282 and the destination are all the same type. Like Scalar
283 Reduction, nothing is prohibited:
284 the results of execution on an unsuitable instruction may simply
285 not make sense. With care, even 3-input instructions (madd, fmadd, ternlogi)
286 may be used.
287
288 Critical to note regarding use of Parallel-Reduction REMAP is that,
289 exactly as with Matrix Mode, the `svshape` instruction *requests*
290 a certain Vector Length (number of elements to reduce) and then
291 sets VL and MAXVL at the number of **operations** needed to be
292 carried out. Thus, equally as importantly, like Matrix REMAP
293 the total number of operations
294 is restricted to 127. Any Parallel-Reduction requiring more operations
295 will need to be done manually in batches.
296
297 Also important to note is that the Deterministic Schedule is arranged
298 so that some implementations *may* parallelise it (as long as doing so
299 respects Program Order and Register Hazards). Performance (speed)
300 of any given
301 implementation is neither strictly defined or guaranteed. As with
302 the Vulkan(tm) Specification, strict compliance is paramount whilst
303 performance is at the discretion of Implementors.
304
305 **Parallel-Reduction with Predication**
306
307 To avoid breaking the strict RISC-paradigm, keeping the Issue-Schedule
308 completely separate from the actual element-level (scalar) operations,
309 Move operations are **not** included in the Schedule. This means that
310 the Schedule leaves the final (scalar) result in the first-non-masked
311 element of the Vector used. With the predicate mask being dynamic
312 (but deterministic) this result could be anywhere.
313
314 If that result is needed to be moved to a (single) scalar register
315 then a follow-up `sv.mv/sm=predicate rt, *ra` instruction will be
316 needed to get it, where the predicate is the exact same predicate used
317 in the prior Parallel-Reduction instruction.
318
319 * If there was only a single
320 bit in the predicate then the result will not have moved or been altered
321 from the source vector prior to the Reduction
322 * If there was more than one bit the result will be in the
323 first element with a predicate bit set.
324
325 In either case the result is in the element with the first bit set in
326 the predicate mask.
327
328 For *some* implementations
329 the vector-to-scalar copy may be a slow operation, as may the Predicated
330 Parallel Reduction itself.
331 It may be better to perform a pre-copy
332 of the values, compressing them (VREDUCE-style) into a contiguous block,
333 which will guarantee that the result goes into the very first element
334 of the destination vector, in which case clearly no follow-up
335 vector-to-scalar MV operation is needed.
336
337 **Usage conditions**
338
339 The simplest usage is to perform an overwrite, specifying all three
340 register operands the same.
341
342 svshape parallelreduce, 6
343 sv.add *8, *8, *8
344
345 The Reduction Schedule will issue the Parallel Tree Reduction spanning
346 registers 8 through 13, by adjusting the offsets to RT, RA and RB as
347 necessary (see "Parallel Reduction algorithm" in a later section).
348
349 A non-overwrite is possible as well but just as with the overwrite
350 version, only those destination elements necessary for storing
351 intermediary computations will be written to: the remaining elements
352 will **not** be overwritten and will **not** be zero'd.
353
354 svshape parallelreduce, 6
355 sv.add *0, *8, *8
356
357 However it is critical to note that if the source and destination are
358 not the same then the trick of using a follow-up vector-scalar MV will
359 not work.
360
361 ## Sub-Vector Horizontal Reduction
362
363 Note that when SVM is clear and SUBVL!=1 a Parallel Reduction is performed
364 on all first Subvector elements, followed by another separate independent
365 Parallel Reduction on all the second Subvector elements and so on.
366
367 for selectsubelement in (x,y,z,w):
368 parallelreduce(0..VL-1, selectsubelement)
369
370 By contrast, when SVM is set and SUBVL!=1, a Horizontal
371 Subvector mode is enabled, applying the Parallel Reduction
372 Algorithm to the Subvector Elements. The Parallel Reduction
373 is independently applied VL times, to each group of Subvector
374 elements. Bear in mind that predication is never applied down
375 into individual Subvector elements, but will be applied
376 to select whether the *entire* Parallel Reduction on each
377 group is performed or not.
378
379  for (i = 0; i < VL; i++)
380 if (predval & 1<<i) # predication
381 el = element[i]
382 parallelreduction([el.x, el.y, el.z, el.w])
383
384 Note that as this is a Parallel Reduction, for best results
385 it should be an overwrite operation, where the result for
386 the Horizontal Reduction of each Subvector will be in the
387 first Subvector element.
388 Also note that use of Rc=1 is `UNDEFINED` behaviour.
389
390 In essence what is happening here is that Structure Packing is being
391 combined with Parallel Reduction. If the Subvector elements may be
392 laid out as a 2D matrix, with the Subvector elements on rows,
393 and Parallel Reduction is applied per row, then if `SVM` is **clear**
394 the Matrix is transposed (like Pack/Unpack)
395 before still applying the Parallel Reduction to the **row**.
396
397 # Determining Register Hazards
398
399 For high-performance (Multi-Issue, Out-of-Order) systems it is critical
400 to be able to statically determine the extent of Vectors in order to
401 allocate pre-emptive Hazard protection. The next task is to eliminate
402 masked-out elements using predicate bits, freeing up the associated
403 Hazards.
404
405 For non-REMAP situations `VL` is sufficient to ascertain early
406 Hazard coverage, and with SVSTATE being a high priority cached
407 quantity at the same level of MSR and PC this is not a problem.
408
409 The problems come when REMAP is enabled. Indexed REMAP must instead
410 use `MAXVL` as the earliest (simplest)
411 batch-level Hazard Reservation indicator,
412 but Matrix, FFT and Parallel Reduction must all use completely different
413 schemes. The reason is that VL is used to step through the total
414 number of *operations*, not the number of registers. The "Saving Grace"
415 is that all of the REMAP Schedules are Deterministic.
416
417 Advance-notice Parallel computation and subsequent cacheing
418 of all of these complex Deterministic REMAP Schedules is
419 *strongly recommended*, thus allowing clear and precise multi-issue
420 batched Hazard coverage to be deployed, *even for Indexed Mode*.
421 This is only possible for Indexed due to the strict guidelines
422 given to Programmers.
423
424 In short, there exists solutions to the problem of Hazard Management,
425 with varying degrees of refinement possible at correspondingly
426 increasing levels of complexity in hardware.
427
428 # REMAP area of SVSTATE
429
430 The following bits of the SVSTATE SPR are used for REMAP:
431
432 |32.33|34.35|36.37|38.39|40.41| 42.46 | 62 |
433 | -- | -- | -- | -- | -- | ----- | ------ |
434 |mi0 |mi1 |mi2 |mo0 |mo1 | SVme | RMpst |
435
436 mi0-2 and mo0-1 each select SVSHAPE0-3 to apply to a given register.
437 mi0-2 apply to RA, RB, RC respectively, as input registers, and
438 likewise mo0-1 apply to output registers (RT/FRT, RS/FRS) respectively.
439 SVme is 5 bits (one for each of mi0-2/mo0-1) and indicates whether the
440 SVSHAPE is actively applied or not.
441
442 * bit 0 of SVme indicates if mi0 is applied to RA / FRA
443 * bit 1 of SVme indicates if mi1 is applied to RB / FRB
444 * bit 2 of SVme indicates if mi2 is applied to RC / FRC
445 * bit 3 of SVme indicates if mo0 is applied to RT / FRT
446 * bit 4 of SVme indicates if mo1 is applied to Effective Address / FRS / RS
447 (LD/ST-with-update has an implicit 2nd write register, RA)
448
449 # svremap instruction <a name="svremap"> </a>
450
451 There is also a corresponding SVRM-Form for the svremap
452 instruction which matches the above SPR:
453
454 svremap SVme,mi0,mi1,mi2,mo0,mo2,pst
455
456 |0 |6 |11 |13 |15 |17 |19 |21 | 22.25 |26..31 |
457 | -- | -- | -- | -- | -- | -- | -- | -- | ---- | ----- |
458 | PO | SVme |mi0 | mi1 | mi2 | mo0 | mo1 | pst | rsvd | XO |
459
460 # SHAPE Remapping SPRs
461
462 There are four "shape" SPRs, SHAPE0-3, 32-bits in each,
463 which have the same format.
464
465 Shape is 32-bits. When SHAPE is set entirely to zeros, remapping is
466 disabled: the register's elements are a linear (1D) vector.
467
468 |31.30|29..28 |27..24| 23..21 | 20..18 | 17..12 |11..6 |5..0 | Mode |
469 |---- |------ |------| ------ | ------- | ------- |----- |----- | ----- |
470 |0b00 |skip |offset| invxyz | permute | zdimsz |ydimsz|xdimsz|Matrix |
471 |0b00 |elwidth|offset|sk1/invxy|0b110/0b111|SVGPR|ydimsz|xdimsz|Indexed|
472 |0b01 |submode|offset| invxyz | submode2| rsvd |rsvd |xdimsz|DCT/FFT|
473 |0b10 |submode|offset| invxyz | rsvd | rsvd |rsvd |xdimsz|Preduce|
474 |0b11 | | | | | | | |rsvd |
475
476 mode sets different behaviours (straight matrix multiply, FFT, DCT).
477
478 * **mode=0b00** sets straight Matrix Mode
479 * **mode=0b00** with permute=0b110 or 0b111 sets Indexed Mode
480 * **mode=0b01** sets "FFT/DCT" mode and activates submodes
481 * **mode=0b10** sets "Parallel Reduction" Schedules.
482
483 ## Parallel Reduction Mode
484
485 Creates the Schedules for Parallel Tree Reduction.
486
487 * **submode=0b00** selects the left operand index
488 * **submode=0b01** selects the right operand index
489
490 * When bit 0 of `invxyz` is set, the order of the indices
491 in the inner for-loop are reversed. This has the side-effect
492 of placing the final reduced result in the last-predicated element.
493 It also has the indirect side-effect of swapping the source
494 registers: Left-operand index numbers will always exceed
495 Right-operand indices.
496 When clear, the reduced result will be in the first-predicated
497 element, and Left-operand indices will always be *less* than
498 Right-operand ones.
499 * When bit 1 of `invxyz` is set, the order of the outer loop
500 step is inverted: stepping begins at the nearest power-of two
501 to half of the vector length and reduces by half each time.
502 When clear the step will begin at 2 and double on each
503 inner loop.
504
505 ## FFT/DCT mode
506
507 submode2=0 is for FFT. For FFT submode the following schedules may be
508 selected:
509
510 * **submode=0b00** selects the ``j`` offset of the innermost for-loop
511 of Tukey-Cooley
512 * **submode=0b10** selects the ``j+halfsize`` offset of the innermost for-loop
513 of Tukey-Cooley
514 * **submode=0b11** selects the ``k`` of exptable (which coefficient)
515
516 When submode2 is 1 or 2, for DCT inner butterfly submode the following
517 schedules may be selected. When submode2 is 1, additional bit-reversing
518 is also performed.
519
520 * **submode=0b00** selects the ``j`` offset of the innermost for-loop,
521 in-place
522 * **submode=0b010** selects the ``j+halfsize`` offset of the innermost for-loop,
523 in reverse-order, in-place
524 * **submode=0b10** selects the ``ci`` count of the innermost for-loop,
525 useful for calculating the cosine coefficient
526 * **submode=0b11** selects the ``size`` offset of the outermost for-loop,
527 useful for the cosine coefficient ``cos(ci + 0.5) * pi / size``
528
529 When submode2 is 3 or 4, for DCT outer butterfly submode the following
530 schedules may be selected. When submode is 3, additional bit-reversing
531 is also performed.
532
533 * **submode=0b00** selects the ``j`` offset of the innermost for-loop,
534 * **submode=0b01** selects the ``j+1`` offset of the innermost for-loop,
535
536 ## Matrix Mode
537
538 In Matrix Mode, skip allows dimensions to be skipped from being included
539 in the resultant output index. this allows sequences to be repeated:
540 ```0 0 0 1 1 1 2 2 2 ...``` or in the case of skip=0b11 this results in
541 modulo ```0 1 2 0 1 2 ...```
542
543 * **skip=0b00** indicates no dimensions to be skipped
544 * **skip=0b01** sets "skip 1st dimension"
545 * **skip=0b10** sets "skip 2nd dimension"
546 * **skip=0b11** sets "skip 3rd dimension"
547
548 invxyz will invert the start index of each of x, y or z. If invxyz[0] is
549 zero then x-dimensional counting begins from 0 and increments, otherwise
550 it begins from xdimsz-1 and iterates down to zero. Likewise for y and z.
551
552 offset will have the effect of offsetting the result by ```offset``` elements:
553
554 for i in 0..VL-1:
555 GPR(RT + remap(i) + SVSHAPE.offset) = ....
556
557 this appears redundant because the register RT could simply be changed by a compiler, until element width overrides are introduced. also
558 bear in mind that unlike a static compiler SVSHAPE.offset may
559 be set dynamically at runtime.
560
561 xdimsz, ydimsz and zdimsz are offset by 1, such that a value of 0 indicates
562 that the array dimensionality for that dimension is 1. any dimension
563 not intended to be used must have its value set to 0 (dimensionality
564 of 1). A value of xdimsz=2 would indicate that in the first dimension
565 there are 3 elements in the array. For example, to create a 2D array
566 X,Y of dimensionality X=3 and Y=2, set xdimsz=2, ydimsz=1 and zdimsz=0
567
568 The format of the array is therefore as follows:
569
570 array[xdimsz+1][ydimsz+1][zdimsz+1]
571
572 However whilst illustrative of the dimensionality, that does not take the
573 "permute" setting into account. "permute" may be any one of six values
574 (0-5, with values of 6 and 7 indicating "Indexed" Mode). The table
575 below shows how the permutation dimensionality order works:
576
577 | permute | order | array format |
578 | ------- | ----- | ------------------------ |
579 | 000 | 0,1,2 | (xdim+1)(ydim+1)(zdim+1) |
580 | 001 | 0,2,1 | (xdim+1)(zdim+1)(ydim+1) |
581 | 010 | 1,0,2 | (ydim+1)(xdim+1)(zdim+1) |
582 | 011 | 1,2,0 | (ydim+1)(zdim+1)(xdim+1) |
583 | 100 | 2,0,1 | (zdim+1)(xdim+1)(ydim+1) |
584 | 101 | 2,1,0 | (zdim+1)(ydim+1)(xdim+1) |
585 | 110 | 0,1 | Indexed (xdim+1)(ydim+1) |
586 | 111 | 1,0 | Indexed (ydim+1)(xdim+1) |
587
588 In other words, the "permute" option changes the order in which
589 nested for-loops over the array would be done. See executable
590 python reference code for further details.
591
592 *Note: permute=0b110 and permute=0b111 enable Indexed REMAP Mode,
593 described below*
594
595 With all these options it is possible to support in-place transpose,
596 in-place rotate, Matrix Multiply and Convolutions, without being
597 limited to Power-of-Two dimension sizes.
598
599 ## Indexed Mode
600
601 Indexed Mode activates reading of the element indices from the GPR
602 and includes optional limited 2D reordering.
603 In its simplest form (without elwidth overrides or other modes):
604
605 ```
606 def index_remap(i):
607 return GPR((SVSHAPE.SVGPR<<1)+i) + SVSHAPE.offset
608
609 for i in 0..VL-1:
610 element_result = ....
611 GPR(RT + indexed_remap(i)) = element_result
612 ```
613
614 With element-width overrides included, and using the pseudocode
615 from the SVP64 [[sv/svp64/appendix#elwidth]] elwidth section
616 this becomes:
617
618 ```
619 def index_remap(i):
620 svreg = SVSHAPE.SVGPR << 1
621 srcwid = elwid_to_bitwidth(SVSHAPE.elwid)
622 offs = SVSHAPE.offset
623 return get_polymorphed_reg(svreg, srcwid, i) + offs
624
625 for i in 0..VL-1:
626 element_result = ....
627 rt_idx = indexed_remap(i)
628 set_polymorphed_reg(RT, destwid, rt_idx, element_result)
629 ```
630
631 Matrix-style reordering still applies to the indices, except limited
632 to up to 2 Dimensions (X,Y). Ordering is therefore limited to (X,Y) or
633 (Y,X). Only one dimension may optionally be skipped. Inversion of either
634 X or Y or both is possible. Pseudocode for Indexed Mode (including elwidth
635 overrides) may be written in terms of Matrix Mode, specifically
636 purposed to ensure that the 3rd dimension (Z) has no effect:
637
638 ```
639 def index_remap(ISHAPE, i):
640 MSHAPE.skip = 0b0 || ISHAPE.sk1
641 MSHAPE.invxyz = 0b0 || ISHAPE.invxy
642 MSHAPE.xdimsz = ISHAPE.xdimsz
643 MSHAPE.ydimsz = ISHAPE.ydimsz
644 MSHAPE.zdimsz = 0 # disabled
645 if ISHAPE.permute = 0b110 # 0,1
646 MSHAPE.permute = 0b000 # 0,1,2
647 if ISHAPE.permute = 0b111 # 1,0
648 MSHAPE.permute = 0b010 # 1,0,2
649 el_idx = remap_matrix(MSHAPE, i)
650 svreg = ISHAPE.SVGPR << 1
651 srcwid = elwid_to_bitwidth(ISHAPE.elwid)
652 offs = ISHAPE.offset
653 return get_polymorphed_reg(svreg, srcwid, el_idx) + offs
654 ```
655
656 The most important observation above is that the Matrix-style
657 remapping occurs first and the Index lookup second. Thus it
658 becomes possible to perform in-place Transpose of Indices which
659 may have been costly to set up or costly to duplicate
660 (waste register file space).
661
662 # svshape instruction <a name="svshape"> </a>
663
664 `svshape` is a convenience instruction that reduces instruction
665 count for common usage patterns, particularly Matrix, DCT and FFT. It sets up
666 (overwrites) all required SVSHAPE SPRs and also modifies SVSTATE
667 including VL and MAXVL. Using `svshape` therefore does not also
668 require `setvl`.
669
670 Form: SVM-Form SV "Matrix" Form (see [[isatables/fields.text]])
671
672 svshape SVxd,SVyd,SVzd,SVRM,vf
673
674 | 0.5|6.10 |11.15 |16..20 | 21..24 | 25 | 26..31| name |
675 | -- | -- | --- | ----- | ------ | -- | ------| -------- |
676 |OPCD| SVxd | SVyd | SVzd | SVRM | vf | XO | svshape |
677
678 Fields:
679
680 * **SVxd** - SV REMAP "xdim"
681 * **SVyd** - SV REMAP "ydim"
682 * **SVzd** - SV REMAP "zdim"
683 * **SVRM** - SV REMAP Mode (0b00000 for Matrix, 0b00001 for FFT etc.)
684 * **vf** - sets "Vertical-First" mode
685 * **XO** - standard 6-bit XO field
686
687 *Note: SVxd, SVyz and SVzd are all stored "off-by-one". In the assembler
688 mnemonic the values `1-32` are stored in binary as `0b00000..0b11111`*
689
690 | SVRM | Remap Mode description |
691 | -- | -- |
692 | 0b0000 | Matrix 1/2/3D |
693 | 0b0001 | FFT Butterfly |
694 | 0b0010 | DCT Inner butterfly, pre-calculated coefficients |
695 | 0b0011 | DCT Outer butterfly |
696 | 0b0100 | DCT Inner butterfly, on-the-fly (Vertical-First Mode) |
697 | 0b0101 | DCT COS table index generation |
698 | 0b0110 | DCT half-swap |
699 | 0b0111 | Parallel Reduction |
700 | 0b1000 | reserved for svshape2 |
701 | 0b1001 | reserved for svshape2 |
702 | 0b1010 | iDCT Inner butterfly, pre-calculated coefficients |
703 | 0b1011 | iDCT Outer butterfly |
704 | 0b1100 | iDCT Inner butterfly, on-the-fly (Vertical-First Mode) |
705 | 0b1101 | iDCT COS table index generation |
706 | 0b1110 | iDCT half-swap |
707 | 0b1111 | FFT half-swap |
708
709 Examples showing how all of these Modes operate exists in the online
710 [SVP64 unit tests](https://git.libre-soc.org/?p=openpower-isa.git;a=tree;f=src/openpower/decoder/isa;hb=HEAD)
711 and the full pseudocode setting up all SPRs
712 is in the [[openpower/isa/simplev]] page.
713
714 In Indexed Mode, there are only 5 bits available to specify the GPR
715 to use, out of 128 GPRs (7 bit numbering). Therefore, only the top
716 5 bits are given in the `SVxd` field: the bottom two implicit bits
717 will be zero (`SVxd || 0b00`).
718
719 `svshape` has *limited applicability* due to being a 32-bit instruction.
720 The full capability of SVSHAPE SPRs may be accessed by directly writing
721 to SVSHAPE0-3 with `mtspr`. Circumstances include Matrices with dimensions
722 larger than 32, and in-place Transpose. Potentially a future v3.1 Prefixed
723 instruction, `psvshape`, may extend the capability here.
724
725 # svindex instruction <a name="svindex"> </a>
726
727 `svindex` is a convenience instruction that reduces instruction
728 count for Indexed REMAP Mode. It sets up
729 (overwrites) all required SVSHAPE SPRs and can modify the REMAP
730 SPR as well. The relevant SPRs *may* be directly programmed with
731 `mtspr` however it is laborious to do so: svindex saves instructions
732 covering much of Indexed REMAP capability.
733
734 Form: SVI-Form SV "Indexed" Form (see [[isatables/fields.text]])
735
736 svindex SVG,rmm,SVd,ew,yx,mr,sk
737
738 | 0.5|6.10 |11.15 |16.20 | 21..25 | 26..31| name | Form |
739 | -- | -- | --- | ---- | ----------- | ------| -------- | ---- |
740 |OPCD| SVG | rmm | SVd | ew/yx/mm/sk | XO | svindex | SVI-Form |
741
742 Fields:
743
744 * **SVd** - SV REMAP x/y dim
745 * **rmm** - REMAP mask: sets remap mi0-2/mo0-1 and SVSHAPEs,
746 controlled by mm
747 * **ew** - sets element width override on the Indices
748 * **SVG** - GPR SVG<<2 to be used for Indexing
749 * **yx** - 2D reordering to be used if yx=1
750 * **mm** - mask mode. determines how `rmm` is interpreted.
751 * **sk** - Dimension skipping enabled
752 * **XO** - standard 6-bit XO field
753
754 *Note: SVd, like SVxd, SVyz and SVzd of `svshape`, are all stored
755 "off-by-one". In the assembler
756 mnemonic the values `1-32` are stored in binary as `0b00000..0b11111`*.
757
758 *Note: when `yx=1,sk=0` the second dimension is calculated as
759 `CEIL(MAXVL/SVd)`*.
760
761 When `mm=0`:
762
763 * `rmm`, like REMAP.SVme, has bit 0
764 correspond to mi0, bit 1 to mi1, bit 2 to mi2,
765 bit 3 to mo0 and bit 4 to mi1
766 * all SVSHAPEs and the REMAP parts of SVSHAPE are first reset (initialised to zero)
767 * for each bit set in the 5-bit `rmm`, in order, the first
768 as-yet-unset SVSHAPE will be updated
769 with the other operands in the instruction, and the REMAP
770 SPR set.
771 * If all 5 bits of `rmm` are set then both mi0 and mo1 use SVSHAPE0.
772 * SVSTATE persistence bit is cleared
773 * No other alterations to SVSTATE are carried out
774
775 Example 1: if rmm=0b00110 then SVSHAPE0 and SVSHAPE1 are set up,
776 and the REMAP SPR set so that mi1 uses SVSHAPE0 and mi2
777 uses mi2. REMAP.SVme is also set to 0b00110, REMAP.mi1=0
778 (SVSHAPE0) and REMAP.mi2=1 (SVSHAPE1)
779
780 Example 2: if rmm=0b10001 then again SVSHAPE0 and SVSHAPE1
781 are set up, but the REMAP SPR is set so that mi0 uses SVSHAPE0
782 and mo1 uses SVSHAPE1. REMAP.SVme=0b10001, REMAP.mi0=0, REMAP.mo1=1
783
784 Rough algorithmic form:
785
786 marray = [mi0, mi1, mi2, mo0, mo1]
787 idx = 0
788 for bit = 0 to 4:
789 if not rmm[bit]: continue
790 setup(SVSHAPE[idx])
791 SVSTATE{marray[bit]} = idx
792 idx = (idx+1) modulo 4
793
794 When `mm=1`:
795
796 * bits 0-2 (MSB0 numbering) of `rmm` indicate an index selecting mi0-mo1
797 * bits 3-4 (MSB0 numbering) of `rmm` indicate which SVSHAPE 0-3 shall
798 be updated
799 * only the selected SVSHAPE is overwritten
800 * only the relevant bits in the REMAP area of SVSTATE are updated
801 * REMAP persistence bit is set.
802
803 Example 1: if `rmm`=0b01110 then bits 0-2 (MSB0) are 0b011 and
804 bits 3-4 are 0b10. thus, mo0 is selected and SVSHAPE2
805 to be updated. REMAP.SVme[3] will be set high and REMAP.mo0
806 set to 2 (SVSHAPE2).
807
808 Example 2: if `rmm`=0b10011 then bits 0-2 (MSB0) are 0b100 and
809 bits 3-4 are 0b11. thus, mo1 is selected and SVSHAPE3
810 to be updated. REMAP.SVme[4] will be set high and REMAP.mo1
811 set to 3 (SVSHAPE3).
812
813 Rough algorithmic form:
814
815 marray = [mi0, mi1, mi2, mo0, mo1]
816 bit = rmm[0:2]
817 idx = rmm[3:4]
818 setup(SVSHAPE[idx])
819 SVSTATE{marray[bit]} = idx
820 SVSTATE.pst = 1
821
822 In essence, `mm=0` is intended for use to set as much of the
823 REMAP State SPRs as practical with a single instruction,
824 whilst `mm=1` is intended to be a little more refined.
825
826 **Usage guidelines**
827
828 * **Disable 2D mapping**: to only perform Indexing without
829 reordering use `SVd=1,sk=0,yx=0` (or set SVd to a value larger
830 or equal to VL)
831 * **Modulo 1D mapping**: to perform Indexing cycling through the
832 first N Indices use `SVd=N,sk=0,yx=0` where `VL>N`. There is
833 no requirement to set VL equal to a multiple of N.
834 * **Modulo 2D transposed**: `SVd=M,sk=0,yx=1`, sets
835 `xdim=M,ydim=CEIL(MAXVL/M)`.
836
837 Beyond these mappings it becomes necessary to write directly to
838 the SVSTATE SPRs manually.
839
840 # svshape2 (offset) <a name="svshape2"> </a>
841
842 `svshape2` is an additional convenience instruction that prioritises
843 setting `SVSHAPE.offset`. Its primary purpose is for use when
844 element-width overrides are used. It has identical capabilities to `svindex` and
845 in terms of both options (skip, etc.) and ability to activate REMAP
846 (rmm, mask mode) but unlike `svindex` it does not set GPR REMAP,
847 only a 1D or 2D `svshape`, and
848 unlike `svshape` it can set an arbirrary `SVSHAPE.offset` immediate.
849
850 One of the limitations of Simple-V is that Vector elements start on the boundary
851 of the Scalar regfile, which is fine when element-width overrides are not
852 needed. If the starting point of a Vector with smaller elwidths must begin
853 in the middle of a register, normally there would be no way to do so except
854 through LD/ST. `SVSHAPE.offset` caters for this scenario and `svshape2`is
855 makes it easier.
856
857 svshape2 offs,inv,yx,rmm,SVd,sk,mm
858
859 | 0.5|6..8|9 |10|11.15 |16..20 | 21..25 | 25 | 26..31| name |
860 | -- |----|---|--| --- | ----- | ------ | -- | ------| -------- |
861 |OPCD|offs|inv|yx| rmm | SVd | 100/mm | sk | XO | svshape |
862
863 * **offs** (3 bits) - unsigned offset
864 * **yx** (1 bit) - swap XY to YX
865 * **inv** (1 bit) inverts X if yx=0, Y if yx=1
866 * **SVd** dimension size
867 * **rmm** REMAP mask
868 * **mm** mask mode
869 * **sk** (1 bit) skips 1st dimension if set
870
871 Dimensions are calculated exactly as `svindex`. `rmm` and
872 `mm` are as per `svindex`.
873
874 *Programmer's Note: offsets for `svshape2` may be specified in the range
875 0-15. Given that the principle of Simple-V is to fit on top of
876 byte-addressable register files and that GPR and FPR are 64-bit (8 bytes)
877 it should be clear that the offset may, when `elwidth=8`, begin an
878 element-level operation starting element zero at any arbitrary byte.
879 On cursory examination attempting to go beyond the range 0-7 seems
880 unnecessary given that the **next GPR or FPR** is an
881 alias for an offset in the range 8-15. Thus by simply increasing
882 the starting Vector point of the operation to the next register it
883 can be seen that the offset of 0-7 would be sufficient. Unfortunately
884 however some operations are EXTRA2-encoded it is **not possible**
885 to increase the GPR/FPR register number by one, because EXTRA2-encoding
886 of GPR/FPR Vector numbers are restricted to even numbering. The
887 additional offset range (8-15) helps overcome this limitation.*
888
889 *Hardware Implementor's note: with the offsets only being immediates
890 and with register numbering being entirely immediate as well it is
891 possible to correctly compute Register Hazards without requiring
892 reading the contents of any SPRs. If however there are
893 instructions that have directly written to the SVSTATE or SVSHAPE
894 SPRs and those instructions are still in-flight then this position
895 is clearly **invalid**.*
896
897 # TODO
898
899 * investigate https://www.ncbi.nlm.nih.gov/pmc/articles/PMC6879380/#!po=19.6429
900 in https://bugs.libre-soc.org/show_bug.cgi?id=653
901 * UTF-8 <https://bugs.libre-soc.org/show_bug.cgi?id=794>
902 * Triangular REMAP
903 * Cross-Product REMAP (actually, skew Matrix: https://en.m.wikipedia.org/wiki/Skew-symmetric_matrix)
904 * Convolution REMAP