2 * yosys -- Yosys Open SYnthesis Suite
4 * Copyright (C) 2012 Clifford Wolf <clifford@clifford.at>
6 * Permission to use, copy, modify, and/or distribute this software for any
7 * purpose with or without fee is hereby granted, provided that the above
8 * copyright notice and this permission notice appear in all copies.
10 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
11 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
12 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
13 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
14 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
15 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
16 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
20 #include "kernel/yosys.h"
21 #include "kernel/utils.h"
22 #include "kernel/sigtools.h"
23 #include "libs/sha1/sha1.h"
29 #include "simplemap.h"
30 #include "passes/techmap/techmap.inc"
35 extern void maccmap(RTLIL::Module
*module
, RTLIL::Cell
*cell
, bool unmap
= false);
40 PRIVATE_NAMESPACE_BEGIN
42 void apply_prefix(IdString prefix
, IdString
&id
)
45 id
= stringf("%s.%s", prefix
.c_str(), id
.c_str()+1);
47 id
= stringf("$techmap%s.%s", prefix
.c_str(), id
.c_str());
50 void apply_prefix(IdString prefix
, RTLIL::SigSpec
&sig
, RTLIL::Module
*module
)
52 vector
<SigChunk
> chunks
= sig
;
53 for (auto &chunk
: chunks
)
54 if (chunk
.wire
!= NULL
) {
55 IdString wire_name
= chunk
.wire
->name
;
56 apply_prefix(prefix
, wire_name
);
57 log_assert(module
->wires_
.count(wire_name
) > 0);
58 chunk
.wire
= module
->wires_
[wire_name
];
65 std::map
<RTLIL::IdString
, void(*)(RTLIL::Module
*, RTLIL::Cell
*)> simplemap_mappers
;
66 std::map
<std::pair
<RTLIL::IdString
, std::map
<RTLIL::IdString
, RTLIL::Const
>>, RTLIL::Module
*> techmap_cache
;
67 std::map
<RTLIL::Module
*, bool> techmap_do_cache
;
68 std::set
<RTLIL::Module
*, RTLIL::IdString::compare_ptr_by_name
<RTLIL::Module
>> module_queue
;
69 dict
<Module
*, SigMap
> sigmaps
;
71 pool
<IdString
> flatten_do_list
;
72 pool
<IdString
> flatten_done_list
;
73 pool
<Cell
*> flatten_keep_list
;
75 pool
<string
> log_msg_cache
;
77 struct TechmapWireData
{
82 typedef std::map
<std::string
, std::vector
<TechmapWireData
>> TechmapWires
;
96 recursive_mode
= false;
97 autoproc_mode
= false;
101 std::string
constmap_tpl_name(SigMap
&sigmap
, RTLIL::Module
*tpl
, RTLIL::Cell
*cell
, bool verbose
)
103 std::string constmap_info
;
104 std::map
<RTLIL::SigBit
, std::pair
<RTLIL::IdString
, int>> connbits_map
;
106 for (auto conn
: cell
->connections())
107 for (int i
= 0; i
< GetSize(conn
.second
); i
++) {
108 RTLIL::SigBit bit
= sigmap(conn
.second
[i
]);
109 if (bit
.wire
== nullptr) {
111 log(" Constant input on bit %d of port %s: %s\n", i
, log_id(conn
.first
), log_signal(bit
));
112 constmap_info
+= stringf("|%s %d %d", log_id(conn
.first
), i
, bit
.data
);
113 } else if (connbits_map
.count(bit
)) {
115 log(" Bit %d of port %s and bit %d of port %s are connected.\n", i
, log_id(conn
.first
),
116 connbits_map
.at(bit
).second
, log_id(connbits_map
.at(bit
).first
));
117 constmap_info
+= stringf("|%s %d %s %d", log_id(conn
.first
), i
,
118 log_id(connbits_map
.at(bit
).first
), connbits_map
.at(bit
).second
);
120 connbits_map
[bit
] = std::pair
<RTLIL::IdString
, int>(conn
.first
, i
);
121 constmap_info
+= stringf("|%s %d", log_id(conn
.first
), i
);
125 return stringf("$paramod$constmap:%s%s", sha1(constmap_info
).c_str(), tpl
->name
.c_str());
128 TechmapWires
techmap_find_special_wires(RTLIL::Module
*module
)
135 for (auto &it
: module
->wires_
) {
136 const char *p
= it
.first
.c_str();
140 const char *q
= strrchr(p
+1, '.');
143 if (!strncmp(p
, "_TECHMAP_", 9)) {
144 TechmapWireData record
;
145 record
.wire
= it
.second
;
146 record
.value
= it
.second
;
147 result
[p
].push_back(record
);
148 it
.second
->attributes
[ID::keep
] = RTLIL::Const(1);
149 it
.second
->attributes
[ID(_techmap_special_
)] = RTLIL::Const(1);
153 if (!result
.empty()) {
154 SigMap
sigmap(module
);
155 for (auto &it1
: result
)
156 for (auto &it2
: it1
.second
)
157 sigmap
.apply(it2
.value
);
163 void techmap_module_worker(RTLIL::Design
*design
, RTLIL::Module
*module
, RTLIL::Cell
*cell
, RTLIL::Module
*tpl
)
165 if (tpl
->processes
.size() != 0) {
166 log("Technology map yielded processes:");
167 for (auto &it
: tpl
->processes
)
168 log(" %s",RTLIL::id2cstr(it
.first
));
171 Pass::call_on_module(tpl
->design
, tpl
, "proc");
172 log_assert(GetSize(tpl
->processes
) == 0);
174 log_error("Technology map yielded processes -> this is not supported (use -autoproc to run 'proc' automatically).\n");
177 std::string orig_cell_name
;
178 pool
<string
> extra_src_attrs
= cell
->get_strpool_attribute(ID(src
));
181 for (auto &it
: tpl
->cells_
)
182 if (it
.first
== ID(_TECHMAP_REPLACE_
)) {
183 orig_cell_name
= cell
->name
.str();
184 module
->rename(cell
, stringf("$techmap%d", autoidx
++) + cell
->name
.str());
189 dict
<IdString
, IdString
> memory_renames
;
191 for (auto &it
: tpl
->memories
) {
192 IdString m_name
= it
.first
;
193 apply_prefix(cell
->name
, m_name
);
194 RTLIL::Memory
*m
= new RTLIL::Memory
;
196 m
->width
= it
.second
->width
;
197 m
->start_offset
= it
.second
->start_offset
;
198 m
->size
= it
.second
->size
;
199 m
->attributes
= it
.second
->attributes
;
200 if (m
->attributes
.count(ID(src
)))
201 m
->add_strpool_attribute(ID(src
), extra_src_attrs
);
202 module
->memories
[m
->name
] = m
;
203 memory_renames
[it
.first
] = m
->name
;
204 design
->select(module
, m
);
207 std::map
<RTLIL::IdString
, RTLIL::IdString
> positional_ports
;
208 dict
<Wire
*, IdString
> temp_renamed_wires
;
209 pool
<SigBit
> autopurge_tpl_bits
;
211 for (auto &it
: tpl
->wires_
)
213 if (it
.second
->port_id
> 0)
215 IdString posportname
= stringf("$%d", it
.second
->port_id
);
216 positional_ports
[posportname
] = it
.first
;
218 if (!flatten_mode
&& it
.second
->get_bool_attribute(ID(techmap_autopurge
)) &&
219 (!cell
->hasPort(it
.second
->name
) || !GetSize(cell
->getPort(it
.second
->name
))) &&
220 (!cell
->hasPort(posportname
) || !GetSize(cell
->getPort(posportname
))))
222 if (sigmaps
.count(tpl
) == 0)
223 sigmaps
[tpl
].set(tpl
);
225 for (auto bit
: sigmaps
.at(tpl
)(it
.second
))
226 if (bit
.wire
!= nullptr)
227 autopurge_tpl_bits
.insert(bit
);
230 IdString w_name
= it
.second
->name
;
231 apply_prefix(cell
->name
, w_name
);
232 RTLIL::Wire
*w
= module
->wire(w_name
);
234 if (!flatten_mode
|| !w
->get_bool_attribute(ID(hierconn
))) {
235 temp_renamed_wires
[w
] = w
->name
;
236 module
->rename(w
, NEW_ID
);
239 w
->attributes
.erase(ID(hierconn
));
240 if (GetSize(w
) < GetSize(it
.second
)) {
241 log_warning("Widening signal %s.%s to match size of %s.%s (via %s.%s).\n", log_id(module
), log_id(w
),
242 log_id(tpl
), log_id(it
.second
), log_id(module
), log_id(cell
));
243 w
->width
= GetSize(it
.second
);
248 w
= module
->addWire(w_name
, it
.second
);
249 w
->port_input
= false;
250 w
->port_output
= false;
253 w
->attributes
.erase(ID(techmap_autopurge
));
254 if (it
.second
->get_bool_attribute(ID(_techmap_special_
)))
255 w
->attributes
.clear();
256 if (w
->attributes
.count(ID(src
)))
257 w
->add_strpool_attribute(ID(src
), extra_src_attrs
);
259 design
->select(module
, w
);
262 SigMap
tpl_sigmap(tpl
);
263 pool
<SigBit
> tpl_written_bits
;
265 for (auto &it1
: tpl
->cells_
)
266 for (auto &it2
: it1
.second
->connections_
)
267 if (it1
.second
->output(it2
.first
))
268 for (auto bit
: tpl_sigmap(it2
.second
))
269 tpl_written_bits
.insert(bit
);
270 for (auto &it1
: tpl
->connections_
)
271 for (auto bit
: tpl_sigmap(it1
.first
))
272 tpl_written_bits
.insert(bit
);
274 SigMap port_signal_map
;
275 SigSig port_signal_assign
;
277 for (auto &it
: cell
->connections())
279 RTLIL::IdString portname
= it
.first
;
280 if (positional_ports
.count(portname
) > 0)
281 portname
= positional_ports
.at(portname
);
282 if (tpl
->wires_
.count(portname
) == 0 || tpl
->wires_
.at(portname
)->port_id
== 0) {
283 if (portname
.begins_with("$"))
284 log_error("Can't map port `%s' of cell `%s' to template `%s'!\n", portname
.c_str(), cell
->name
.c_str(), tpl
->name
.c_str());
288 if (GetSize(it
.second
) == 0)
291 RTLIL::Wire
*w
= tpl
->wires_
.at(portname
);
292 RTLIL::SigSig c
, extra_connect
;
294 if (w
->port_output
&& !w
->port_input
) {
296 c
.second
= RTLIL::SigSpec(w
);
297 apply_prefix(cell
->name
, c
.second
, module
);
298 extra_connect
.first
= c
.second
;
299 extra_connect
.second
= c
.first
;
300 } else if (!w
->port_output
&& w
->port_input
) {
301 c
.first
= RTLIL::SigSpec(w
);
302 c
.second
= it
.second
;
303 apply_prefix(cell
->name
, c
.first
, module
);
304 extra_connect
.first
= c
.first
;
305 extra_connect
.second
= c
.second
;
307 SigSpec sig_tpl
= w
, sig_tpl_pf
= w
, sig_mod
= it
.second
;
308 apply_prefix(cell
->name
, sig_tpl_pf
, module
);
309 for (int i
= 0; i
< GetSize(sig_tpl
) && i
< GetSize(sig_mod
); i
++) {
310 if (tpl_written_bits
.count(tpl_sigmap(sig_tpl
[i
]))) {
311 c
.first
.append(sig_mod
[i
]);
312 c
.second
.append(sig_tpl_pf
[i
]);
314 c
.first
.append(sig_tpl_pf
[i
]);
315 c
.second
.append(sig_mod
[i
]);
318 extra_connect
.first
= sig_tpl_pf
;
319 extra_connect
.second
= sig_mod
;
322 if (c
.second
.size() > c
.first
.size())
323 c
.second
.remove(c
.first
.size(), c
.second
.size() - c
.first
.size());
325 if (c
.second
.size() < c
.first
.size())
326 c
.second
.append(RTLIL::SigSpec(RTLIL::State::S0
, c
.first
.size() - c
.second
.size()));
328 log_assert(c
.first
.size() == c
.second
.size());
332 // more conservative approach:
333 // connect internal and external wires
335 if (sigmaps
.count(module
) == 0)
336 sigmaps
[module
].set(module
);
338 if (sigmaps
.at(module
)(c
.first
).has_const())
339 log_error("Mismatch in directionality for cell port %s.%s.%s: %s <= %s\n",
340 log_id(module
), log_id(cell
), log_id(it
.first
), log_signal(c
.first
), log_signal(c
.second
));
346 // approach that yields nicer outputs:
347 // replace internal wires that are connected to external wires
349 if (w
->port_output
&& !w
->port_input
) {
350 port_signal_map
.add(c
.second
, c
.first
);
352 if (!w
->port_output
&& w
->port_input
) {
353 port_signal_map
.add(c
.first
, c
.second
);
356 extra_connect
= SigSig();
359 for (auto &attr
: w
->attributes
) {
360 if (attr
.first
== ID(src
))
362 auto lhs
= GetSize(extra_connect
.first
);
363 auto rhs
= GetSize(extra_connect
.second
);
365 extra_connect
.first
.remove(rhs
, lhs
-rhs
);
367 extra_connect
.second
.remove(lhs
, rhs
-lhs
);
368 module
->connect(extra_connect
);
374 for (auto &it
: tpl
->cells_
)
376 IdString c_name
= it
.second
->name
.str();
377 bool techmap_replace_cell
= (!flatten_mode
) && (c_name
== ID(_TECHMAP_REPLACE_
));
379 if (techmap_replace_cell
)
380 c_name
= orig_cell_name
;
382 apply_prefix(cell
->name
, c_name
);
384 RTLIL::Cell
*c
= module
->addCell(c_name
, it
.second
);
385 design
->select(module
, c
);
387 if (!flatten_mode
&& c
->type
.begins_with("\\$"))
388 c
->type
= c
->type
.substr(1);
390 vector
<IdString
> autopurge_ports
;
392 for (auto &it2
: c
->connections_
)
394 bool autopurge
= false;
395 if (!autopurge_tpl_bits
.empty()) {
396 autopurge
= GetSize(it2
.second
) != 0;
397 for (auto &bit
: sigmaps
.at(tpl
)(it2
.second
))
398 if (!autopurge_tpl_bits
.count(bit
)) {
405 autopurge_ports
.push_back(it2
.first
);
407 apply_prefix(cell
->name
, it2
.second
, module
);
408 port_signal_map
.apply(it2
.second
);
412 for (auto &it2
: autopurge_ports
)
415 if (c
->type
.in(ID($memrd
), ID($memwr
), ID($meminit
))) {
416 IdString memid
= c
->getParam(ID(MEMID
)).decode_string();
417 log_assert(memory_renames
.count(memid
) != 0);
418 c
->setParam(ID(MEMID
), Const(memory_renames
[memid
].str()));
421 if (c
->type
== ID($mem
)) {
422 IdString memid
= c
->getParam(ID(MEMID
)).decode_string();
423 apply_prefix(cell
->name
, memid
);
424 c
->setParam(ID(MEMID
), Const(memid
.c_str()));
427 if (c
->attributes
.count(ID(src
)))
428 c
->add_strpool_attribute(ID(src
), extra_src_attrs
);
430 if (techmap_replace_cell
)
431 for (auto attr
: cell
->attributes
)
432 if (!c
->attributes
.count(attr
.first
))
433 c
->attributes
[attr
.first
] = attr
.second
;
436 for (auto &it
: tpl
->connections()) {
437 RTLIL::SigSig c
= it
;
438 apply_prefix(cell
->name
.str(), c
.first
, module
);
439 apply_prefix(cell
->name
.str(), c
.second
, module
);
440 port_signal_map
.apply(c
.first
);
441 port_signal_map
.apply(c
.second
);
445 module
->remove(cell
);
447 for (auto &it
: temp_renamed_wires
)
450 IdString name
= it
.second
;
451 IdString altname
= module
->uniquify(name
);
452 Wire
*other_w
= module
->wire(name
);
453 module
->rename(other_w
, altname
);
454 module
->rename(w
, name
);
458 bool techmap_module(RTLIL::Design
*design
, RTLIL::Module
*module
, RTLIL::Design
*map
, std::set
<RTLIL::Cell
*> &handled_cells
,
459 const std::map
<RTLIL::IdString
, std::set
<RTLIL::IdString
, RTLIL::sort_by_id_str
>> &celltypeMap
, bool in_recursion
)
461 std::string mapmsg_prefix
= in_recursion
? "Recursively mapping" : "Mapping";
463 if (!design
->selected(module
) || module
->get_blackbox_attribute(ignore_wb
))
466 bool log_continue
= false;
467 bool did_something
= false;
468 LogMakeDebugHdl mkdebug
;
470 SigMap
sigmap(module
);
472 dict
<SigBit
, State
> init_bits
;
473 pool
<SigBit
> remove_init_bits
;
475 for (auto wire
: module
->wires()) {
476 if (wire
->attributes
.count("\\init")) {
477 Const value
= wire
->attributes
.at("\\init");
478 for (int i
= 0; i
< min(GetSize(value
), GetSize(wire
)); i
++)
479 if (value
[i
] != State::Sx
)
480 init_bits
[sigmap(SigBit(wire
, i
))] = value
[i
];
484 TopoSort
<RTLIL::Cell
*, RTLIL::IdString::compare_ptr_by_name
<RTLIL::Cell
>> cells
;
485 std::map
<RTLIL::Cell
*, std::set
<RTLIL::SigBit
>> cell_to_inbit
;
486 std::map
<RTLIL::SigBit
, std::set
<RTLIL::Cell
*>> outbit_to_cell
;
488 for (auto cell
: module
->cells())
490 if (!design
->selected(module
, cell
) || handled_cells
.count(cell
) > 0)
493 std::string cell_type
= cell
->type
.str();
494 if (in_recursion
&& cell
->type
.begins_with("\\$"))
495 cell_type
= cell_type
.substr(1);
497 if (celltypeMap
.count(cell_type
) == 0) {
498 if (assert_mode
&& cell_type
.back() != '_')
499 log_error("(ASSERT MODE) No matching template cell for type %s found.\n", log_id(cell_type
));
504 bool keepit
= cell
->get_bool_attribute(ID(keep_hierarchy
));
505 for (auto &tpl_name
: celltypeMap
.at(cell_type
))
506 if (map
->modules_
[tpl_name
]->get_bool_attribute(ID(keep_hierarchy
)))
509 if (!flatten_keep_list
[cell
]) {
510 log("Keeping %s.%s (found keep_hierarchy property).\n", log_id(module
), log_id(cell
));
511 flatten_keep_list
.insert(cell
);
513 if (!flatten_done_list
[cell
->type
])
514 flatten_do_list
.insert(cell
->type
);
519 for (auto &conn
: cell
->connections())
521 RTLIL::SigSpec sig
= sigmap(conn
.second
);
524 if (GetSize(sig
) == 0)
527 for (auto &tpl_name
: celltypeMap
.at(cell_type
)) {
528 RTLIL::Module
*tpl
= map
->modules_
[tpl_name
];
529 RTLIL::Wire
*port
= tpl
->wire(conn
.first
);
530 if (port
&& port
->port_input
)
531 cell_to_inbit
[cell
].insert(sig
.begin(), sig
.end());
532 if (port
&& port
->port_output
)
533 for (auto &bit
: sig
)
534 outbit_to_cell
[bit
].insert(cell
);
541 for (auto &it_right
: cell_to_inbit
)
542 for (auto &it_sigbit
: it_right
.second
)
543 for (auto &it_left
: outbit_to_cell
[it_sigbit
])
544 cells
.edge(it_left
, it_right
.first
);
548 for (auto cell
: cells
.sorted
)
550 log_assert(handled_cells
.count(cell
) == 0);
551 log_assert(cell
== module
->cell(cell
->name
));
552 bool mapped_cell
= false;
554 std::string cell_type
= cell
->type
.str();
556 if (in_recursion
&& cell
->type
.begins_with("\\$"))
557 cell_type
= cell_type
.substr(1);
559 for (auto &tpl_name
: celltypeMap
.at(cell_type
))
561 RTLIL::IdString derived_name
= tpl_name
;
562 RTLIL::Module
*tpl
= map
->modules_
[tpl_name
];
563 std::map
<RTLIL::IdString
, RTLIL::Const
> parameters(cell
->parameters
.begin(), cell
->parameters
.end());
565 if (tpl
->get_blackbox_attribute(ignore_wb
))
570 std::string extmapper_name
;
572 if (tpl
->get_bool_attribute(ID(techmap_simplemap
)))
573 extmapper_name
= "simplemap";
575 if (tpl
->get_bool_attribute(ID(techmap_maccmap
)))
576 extmapper_name
= "maccmap";
578 if (tpl
->attributes
.count(ID(techmap_wrap
)))
579 extmapper_name
= "wrap";
581 if (!extmapper_name
.empty())
583 cell
->type
= cell_type
;
585 if ((extern_mode
&& !in_recursion
) || extmapper_name
== "wrap")
587 std::string m_name
= stringf("$extern:%s:%s", extmapper_name
.c_str(), log_id(cell
->type
));
589 for (auto &c
: cell
->parameters
)
590 m_name
+= stringf(":%s=%s", log_id(c
.first
), log_signal(c
.second
));
592 if (extmapper_name
== "wrap")
593 m_name
+= ":" + sha1(tpl
->attributes
.at(ID(techmap_wrap
)).decode_string());
595 RTLIL::Design
*extmapper_design
= extern_mode
&& !in_recursion
? design
: tpl
->design
;
596 RTLIL::Module
*extmapper_module
= extmapper_design
->module(m_name
);
598 if (extmapper_module
== nullptr)
600 extmapper_module
= extmapper_design
->addModule(m_name
);
601 RTLIL::Cell
*extmapper_cell
= extmapper_module
->addCell(cell
->type
, cell
);
603 extmapper_cell
->set_src_attribute(cell
->get_src_attribute());
605 int port_counter
= 1;
606 for (auto &c
: extmapper_cell
->connections_
) {
607 RTLIL::Wire
*w
= extmapper_module
->addWire(c
.first
, GetSize(c
.second
));
608 if (w
->name
.in(ID::Y
, ID(Q
)))
609 w
->port_output
= true;
611 w
->port_input
= true;
612 w
->port_id
= port_counter
++;
616 extmapper_module
->fixup_ports();
617 extmapper_module
->check();
619 if (extmapper_name
== "simplemap") {
620 log("Creating %s with simplemap.\n", log_id(extmapper_module
));
621 if (simplemap_mappers
.count(extmapper_cell
->type
) == 0)
622 log_error("No simplemap mapper for cell type %s found!\n", log_id(extmapper_cell
->type
));
623 simplemap_mappers
.at(extmapper_cell
->type
)(extmapper_module
, extmapper_cell
);
624 extmapper_module
->remove(extmapper_cell
);
627 if (extmapper_name
== "maccmap") {
628 log("Creating %s with maccmap.\n", log_id(extmapper_module
));
629 if (extmapper_cell
->type
!= ID($macc
))
630 log_error("The maccmap mapper can only map $macc (not %s) cells!\n", log_id(extmapper_cell
->type
));
631 maccmap(extmapper_module
, extmapper_cell
);
632 extmapper_module
->remove(extmapper_cell
);
635 if (extmapper_name
== "wrap") {
636 std::string cmd_string
= tpl
->attributes
.at(ID(techmap_wrap
)).decode_string();
637 log("Running \"%s\" on wrapper %s.\n", cmd_string
.c_str(), log_id(extmapper_module
));
639 Pass::call_on_module(extmapper_design
, extmapper_module
, cmd_string
);
644 cell
->type
= extmapper_module
->name
;
645 cell
->parameters
.clear();
647 if (!extern_mode
|| in_recursion
) {
648 tpl
= extmapper_module
;
649 goto use_wrapper_tpl
;
652 auto msg
= stringf("Using extmapper %s for cells of type %s.", log_id(extmapper_module
), log_id(cell
->type
));
653 if (!log_msg_cache
.count(msg
)) {
654 log_msg_cache
.insert(msg
);
655 log("%s\n", msg
.c_str());
657 log_debug("%s %s.%s (%s) to %s.\n", mapmsg_prefix
.c_str(), log_id(module
), log_id(cell
), log_id(cell
->type
), log_id(extmapper_module
));
661 auto msg
= stringf("Using extmapper %s for cells of type %s.", extmapper_name
.c_str(), log_id(cell
->type
));
662 if (!log_msg_cache
.count(msg
)) {
663 log_msg_cache
.insert(msg
);
664 log("%s\n", msg
.c_str());
666 log_debug("%s %s.%s (%s) with %s.\n", mapmsg_prefix
.c_str(), log_id(module
), log_id(cell
), log_id(cell
->type
), extmapper_name
.c_str());
668 if (extmapper_name
== "simplemap") {
669 if (simplemap_mappers
.count(cell
->type
) == 0)
670 log_error("No simplemap mapper for cell type %s found!\n", RTLIL::id2cstr(cell
->type
));
671 simplemap_mappers
.at(cell
->type
)(module
, cell
);
674 if (extmapper_name
== "maccmap") {
675 if (cell
->type
!= ID($macc
))
676 log_error("The maccmap mapper can only map $macc (not %s) cells!\n", log_id(cell
->type
));
677 maccmap(module
, cell
);
680 module
->remove(cell
);
684 did_something
= true;
689 for (auto conn
: cell
->connections()) {
690 if (conn
.first
.begins_with("$"))
692 if (tpl
->wires_
.count(conn
.first
) > 0 && tpl
->wires_
.at(conn
.first
)->port_id
> 0)
694 if (!conn
.second
.is_fully_const() || parameters
.count(conn
.first
) > 0 || tpl
->avail_parameters
.count(conn
.first
) == 0)
696 parameters
[conn
.first
] = conn
.second
.as_const();
704 if (tpl
->avail_parameters
.count(ID(_TECHMAP_CELLTYPE_
)) != 0)
705 parameters
[ID(_TECHMAP_CELLTYPE_
)] = RTLIL::unescape_id(cell
->type
);
707 for (auto conn
: cell
->connections()) {
708 if (tpl
->avail_parameters
.count(stringf("\\_TECHMAP_CONSTMSK_%s_", RTLIL::id2cstr(conn
.first
))) != 0) {
709 std::vector
<RTLIL::SigBit
> v
= sigmap(conn
.second
).to_sigbit_vector();
711 bit
= RTLIL::SigBit(bit
.wire
== NULL
? RTLIL::State::S1
: RTLIL::State::S0
);
712 parameters
[stringf("\\_TECHMAP_CONSTMSK_%s_", RTLIL::id2cstr(conn
.first
))] = RTLIL::SigSpec(v
).as_const();
714 if (tpl
->avail_parameters
.count(stringf("\\_TECHMAP_CONSTVAL_%s_", RTLIL::id2cstr(conn
.first
))) != 0) {
715 std::vector
<RTLIL::SigBit
> v
= sigmap(conn
.second
).to_sigbit_vector();
717 if (bit
.wire
!= NULL
)
718 bit
= RTLIL::SigBit(RTLIL::State::Sx
);
719 parameters
[stringf("\\_TECHMAP_CONSTVAL_%s_", RTLIL::id2cstr(conn
.first
))] = RTLIL::SigSpec(v
).as_const();
721 if (tpl
->avail_parameters
.count(stringf("\\_TECHMAP_WIREINIT_%s_", RTLIL::id2cstr(conn
.first
))) != 0) {
722 auto sig
= sigmap(conn
.second
);
723 RTLIL::Const
value(State::Sx
, sig
.size());
724 for (int i
= 0; i
< sig
.size(); i
++) {
725 auto it
= init_bits
.find(sig
[i
]);
726 if (it
!= init_bits
.end()) {
727 value
[i
] = it
->second
;
730 parameters
[stringf("\\_TECHMAP_WIREINIT_%s_", RTLIL::id2cstr(conn
.first
))] = value
;
734 int unique_bit_id_counter
= 0;
735 std::map
<RTLIL::SigBit
, int> unique_bit_id
;
736 unique_bit_id
[RTLIL::State::S0
] = unique_bit_id_counter
++;
737 unique_bit_id
[RTLIL::State::S1
] = unique_bit_id_counter
++;
738 unique_bit_id
[RTLIL::State::Sx
] = unique_bit_id_counter
++;
739 unique_bit_id
[RTLIL::State::Sz
] = unique_bit_id_counter
++;
741 for (auto conn
: cell
->connections())
742 if (tpl
->avail_parameters
.count(stringf("\\_TECHMAP_CONNMAP_%s_", RTLIL::id2cstr(conn
.first
))) != 0) {
743 for (auto &bit
: sigmap(conn
.second
).to_sigbit_vector())
744 if (unique_bit_id
.count(bit
) == 0)
745 unique_bit_id
[bit
] = unique_bit_id_counter
++;
748 // Find highest bit set
750 for (int i
= 0; i
< 32; i
++)
751 if (((unique_bit_id_counter
-1) & (1 << i
)) != 0)
753 // Increment index by one to get number of bits
755 if (tpl
->avail_parameters
.count(ID(_TECHMAP_BITS_CONNMAP_
)))
756 parameters
[ID(_TECHMAP_BITS_CONNMAP_
)] = bits
;
758 for (auto conn
: cell
->connections())
759 if (tpl
->avail_parameters
.count(stringf("\\_TECHMAP_CONNMAP_%s_", RTLIL::id2cstr(conn
.first
))) != 0) {
761 for (auto &bit
: sigmap(conn
.second
).to_sigbit_vector()) {
762 RTLIL::Const
chunk(unique_bit_id
.at(bit
), bits
);
763 value
.bits
.insert(value
.bits
.end(), chunk
.bits
.begin(), chunk
.bits
.end());
765 parameters
[stringf("\\_TECHMAP_CONNMAP_%s_", RTLIL::id2cstr(conn
.first
))] = value
;
771 // do not register techmap_wrap modules with techmap_cache
773 std::pair
<RTLIL::IdString
, std::map
<RTLIL::IdString
, RTLIL::Const
>> key(tpl_name
, parameters
);
774 if (techmap_cache
.count(key
) > 0) {
775 tpl
= techmap_cache
[key
];
777 if (parameters
.size() != 0) {
779 derived_name
= tpl
->derive(map
, dict
<RTLIL::IdString
, RTLIL::Const
>(parameters
.begin(), parameters
.end()));
780 tpl
= map
->module(derived_name
);
783 techmap_cache
[key
] = tpl
;
788 techmap_do_cache
[tpl
] = true;
790 RTLIL::Module
*constmapped_tpl
= map
->module(constmap_tpl_name(sigmap
, tpl
, cell
, false));
791 if (constmapped_tpl
!= nullptr)
792 tpl
= constmapped_tpl
;
795 if (techmap_do_cache
.count(tpl
) == 0)
797 bool keep_running
= true;
798 techmap_do_cache
[tpl
] = true;
800 std::set
<std::string
> techmap_wire_names
;
804 TechmapWires twd
= techmap_find_special_wires(tpl
);
805 keep_running
= false;
808 techmap_wire_names
.insert(it
.first
);
810 for (auto &it
: twd
["_TECHMAP_FAIL_"]) {
811 RTLIL::SigSpec value
= it
.value
;
812 if (value
.is_fully_const() && value
.as_bool()) {
813 log("Not using module `%s' from techmap as it contains a %s marker wire with non-zero value %s.\n",
814 derived_name
.c_str(), RTLIL::id2cstr(it
.wire
->name
), log_signal(value
));
815 techmap_do_cache
[tpl
] = false;
819 if (!techmap_do_cache
[tpl
])
824 if (it
.first
.compare(0, 12, "_TECHMAP_DO_") != 0 || it
.second
.empty())
827 auto &data
= it
.second
.front();
829 if (!data
.value
.is_fully_const())
830 log_error("Techmap yielded config wire %s with non-const value %s.\n", RTLIL::id2cstr(data
.wire
->name
), log_signal(data
.value
));
832 techmap_wire_names
.erase(it
.first
);
834 const char *p
= data
.wire
->name
.c_str();
835 const char *q
= strrchr(p
+1, '.');
838 std::string cmd_string
= data
.value
.as_const().decode_string();
840 restart_eval_cmd_string
:
841 if (cmd_string
.rfind("CONSTMAP; ", 0) == 0)
843 cmd_string
= cmd_string
.substr(strlen("CONSTMAP; "));
845 log("Analyzing pattern of constant bits for this cell:\n");
846 RTLIL::IdString new_tpl_name
= constmap_tpl_name(sigmap
, tpl
, cell
, true);
847 log("Creating constmapped module `%s'.\n", log_id(new_tpl_name
));
848 log_assert(map
->module(new_tpl_name
) == nullptr);
850 RTLIL::Module
*new_tpl
= map
->addModule(new_tpl_name
);
851 tpl
->cloneInto(new_tpl
);
853 techmap_do_cache
.erase(tpl
);
854 techmap_do_cache
[new_tpl
] = true;
857 std::map
<RTLIL::SigBit
, RTLIL::SigBit
> port_new2old_map
;
858 std::map
<RTLIL::SigBit
, RTLIL::SigBit
> port_connmap
;
859 std::map
<RTLIL::SigBit
, RTLIL::SigBit
> cellbits_to_tplbits
;
861 for (auto wire
: tpl
->wires().to_vector())
863 if (!wire
->port_input
|| wire
->port_output
)
866 RTLIL::IdString port_name
= wire
->name
;
867 tpl
->rename(wire
, NEW_ID
);
869 RTLIL::Wire
*new_wire
= tpl
->addWire(port_name
, wire
);
870 wire
->port_input
= false;
873 for (int i
= 0; i
< wire
->width
; i
++) {
874 port_new2old_map
[RTLIL::SigBit(new_wire
, i
)] = RTLIL::SigBit(wire
, i
);
875 port_connmap
[RTLIL::SigBit(wire
, i
)] = RTLIL::SigBit(new_wire
, i
);
879 for (auto conn
: cell
->connections())
880 for (int i
= 0; i
< GetSize(conn
.second
); i
++)
882 RTLIL::SigBit bit
= sigmap(conn
.second
[i
]);
883 RTLIL::SigBit
tplbit(tpl
->wire(conn
.first
), i
);
885 if (bit
.wire
== nullptr)
887 RTLIL::SigBit oldbit
= port_new2old_map
.at(tplbit
);
888 port_connmap
.at(oldbit
) = bit
;
890 else if (cellbits_to_tplbits
.count(bit
))
892 RTLIL::SigBit oldbit
= port_new2old_map
.at(tplbit
);
893 port_connmap
.at(oldbit
) = cellbits_to_tplbits
[bit
];
896 cellbits_to_tplbits
[bit
] = tplbit
;
899 RTLIL::SigSig port_conn
;
900 for (auto &it
: port_connmap
) {
901 port_conn
.first
.append_bit(it
.first
);
902 port_conn
.second
.append_bit(it
.second
);
904 tpl
->connect(port_conn
);
907 goto restart_eval_cmd_string
;
910 if (cmd_string
.rfind("RECURSION; ", 0) == 0)
912 cmd_string
= cmd_string
.substr(strlen("RECURSION; "));
913 while (techmap_module(map
, tpl
, map
, handled_cells
, celltypeMap
, true)) { }
914 goto restart_eval_cmd_string
;
917 Pass::call_on_module(map
, tpl
, cmd_string
);
919 log_assert(!strncmp(q
, "_TECHMAP_DO_", 12));
920 std::string new_name
= data
.wire
->name
.substr(0, q
-p
) + "_TECHMAP_DONE_" + data
.wire
->name
.substr(q
-p
+12);
921 while (tpl
->wires_
.count(new_name
))
923 tpl
->rename(data
.wire
->name
, new_name
);
930 TechmapWires twd
= techmap_find_special_wires(tpl
);
931 for (auto &it
: twd
) {
932 if (it
.first
!= "_TECHMAP_FAIL_" && (it
.first
.substr(0, 20) != "_TECHMAP_REMOVEINIT_" || it
.first
[it
.first
.size()-1] != '_') && it
.first
.substr(0, 12) != "_TECHMAP_DO_" && it
.first
.substr(0, 14) != "_TECHMAP_DONE_")
933 log_error("Techmap yielded unknown config wire %s.\n", it
.first
.c_str());
934 if (techmap_do_cache
[tpl
])
935 for (auto &it2
: it
.second
)
936 if (!it2
.value
.is_fully_const())
937 log_error("Techmap yielded config wire %s with non-const value %s.\n", RTLIL::id2cstr(it2
.wire
->name
), log_signal(it2
.value
));
938 if (it
.first
.substr(0, 20) == "_TECHMAP_REMOVEINIT_" && techmap_do_cache
[tpl
]) {
939 for (auto &it2
: it
.second
) {
940 auto val
= it2
.value
.as_const();
941 auto wirename
= RTLIL::escape_id(it
.first
.substr(20, it
.first
.size() - 20 - 1));
942 auto it
= cell
->connections().find(wirename
);
943 if (it
!= cell
->connections().end()) {
944 auto sig
= sigmap(it
->second
);
945 for (int i
= 0; i
< sig
.size(); i
++)
946 if (val
[i
] == State::S1
)
947 remove_init_bits
.insert(sig
[i
]);
951 techmap_wire_names
.erase(it
.first
);
954 for (auto &it
: techmap_wire_names
)
955 log_error("Techmap special wire %s disappeared. This is considered a fatal error.\n", RTLIL::id2cstr(it
));
957 if (recursive_mode
) {
959 log_header(design
, "Continuing TECHMAP pass.\n");
960 log_continue
= false;
963 while (techmap_module(map
, tpl
, map
, handled_cells
, celltypeMap
, true)) { }
967 if (techmap_do_cache
.at(tpl
) == false)
971 log_header(design
, "Continuing TECHMAP pass.\n");
972 log_continue
= false;
976 if (extern_mode
&& !in_recursion
)
978 std::string m_name
= stringf("$extern:%s", log_id(tpl
));
980 if (!design
->module(m_name
))
982 RTLIL::Module
*m
= design
->addModule(m_name
);
985 for (auto cell
: m
->cells()) {
986 if (cell
->type
.begins_with("\\$"))
987 cell
->type
= cell
->type
.substr(1);
990 module_queue
.insert(m
);
993 log_debug("%s %s.%s to imported %s.\n", mapmsg_prefix
.c_str(), log_id(module
), log_id(cell
), log_id(m_name
));
995 cell
->parameters
.clear();
999 auto msg
= stringf("Using template %s for cells of type %s.", log_id(tpl
), log_id(cell
->type
));
1000 if (!log_msg_cache
.count(msg
)) {
1001 log_msg_cache
.insert(msg
);
1002 log("%s\n", msg
.c_str());
1004 log_debug("%s %s.%s (%s) using %s.\n", mapmsg_prefix
.c_str(), log_id(module
), log_id(cell
), log_id(cell
->type
), log_id(tpl
));
1005 techmap_module_worker(design
, module
, cell
, tpl
);
1008 did_something
= true;
1013 if (assert_mode
&& !mapped_cell
)
1014 log_error("(ASSERT MODE) Failed to map cell %s.%s (%s).\n", log_id(module
), log_id(cell
), log_id(cell
->type
));
1016 handled_cells
.insert(cell
);
1019 if (!remove_init_bits
.empty()) {
1020 for (auto wire
: module
->wires())
1021 if (wire
->attributes
.count("\\init")) {
1022 Const
&value
= wire
->attributes
.at("\\init");
1023 bool do_cleanup
= true;
1024 for (int i
= 0; i
< min(GetSize(value
), GetSize(wire
)); i
++) {
1025 SigBit bit
= sigmap(SigBit(wire
, i
));
1026 if (remove_init_bits
.count(bit
))
1027 value
[i
] = State::Sx
;
1028 else if (value
[i
] != State::Sx
)
1032 log("Removing init attribute from wire %s.%s.\n", log_id(module
), log_id(wire
));
1033 wire
->attributes
.erase("\\init");
1039 log_header(design
, "Continuing TECHMAP pass.\n");
1040 log_continue
= false;
1044 return did_something
;
1048 struct TechmapPass
: public Pass
{
1049 TechmapPass() : Pass("techmap", "generic technology mapper") { }
1050 void help() YS_OVERRIDE
1052 // |---v---|---v---|---v---|---v---|---v---|---v---|---v---|---v---|---v---|---v---|
1054 log(" techmap [-map filename] [selection]\n");
1056 log("This pass implements a very simple technology mapper that replaces cells in\n");
1057 log("the design with implementations given in form of a Verilog or ilang source\n");
1060 log(" -map filename\n");
1061 log(" the library of cell implementations to be used.\n");
1062 log(" without this parameter a builtin library is used that\n");
1063 log(" transforms the internal RTL cells to the internal gate\n");
1066 log(" -map %%<design-name>\n");
1067 log(" like -map above, but with an in-memory design instead of a file.\n");
1070 log(" load the cell implementations as separate modules into the design\n");
1071 log(" instead of inlining them.\n");
1073 log(" -max_iter <number>\n");
1074 log(" only run the specified number of iterations on each module.\n");
1075 log(" default: unlimited\n");
1077 log(" -recursive\n");
1078 log(" instead of the iterative breadth-first algorithm use a recursive\n");
1079 log(" depth-first algorithm. both methods should yield equivalent results,\n");
1080 log(" but may differ in performance.\n");
1082 log(" -autoproc\n");
1083 log(" Automatically call \"proc\" on implementations that contain processes.\n");
1086 log(" Ignore the 'whitebox' attribute on cell implementations.\n");
1089 log(" this option will cause techmap to exit with an error if it can't map\n");
1090 log(" a selected cell. only cell types that end on an underscore are accepted\n");
1091 log(" as final cell types by this mode.\n");
1093 log(" -D <define>, -I <incdir>\n");
1094 log(" this options are passed as-is to the Verilog frontend for loading the\n");
1095 log(" map file. Note that the Verilog frontend is also called with the\n");
1096 log(" '-nooverwrite' option set.\n");
1098 log("When a module in the map file has the 'techmap_celltype' attribute set, it will\n");
1099 log("match cells with a type that match the text value of this attribute. Otherwise\n");
1100 log("the module name will be used to match the cell.\n");
1102 log("When a module in the map file has the 'techmap_simplemap' attribute set, techmap\n");
1103 log("will use 'simplemap' (see 'help simplemap') to map cells matching the module.\n");
1105 log("When a module in the map file has the 'techmap_maccmap' attribute set, techmap\n");
1106 log("will use 'maccmap' (see 'help maccmap') to map cells matching the module.\n");
1108 log("When a module in the map file has the 'techmap_wrap' attribute set, techmap\n");
1109 log("will create a wrapper for the cell and then run the command string that the\n");
1110 log("attribute is set to on the wrapper module.\n");
1112 log("When a port on a module in the map file has the 'techmap_autopurge' attribute\n");
1113 log("set, and that port is not connected in the instantiation that is mapped, then\n");
1114 log("then a cell port connected only to such wires will be omitted in the mapped\n");
1115 log("version of the circuit.\n");
1117 log("All wires in the modules from the map file matching the pattern _TECHMAP_*\n");
1118 log("or *._TECHMAP_* are special wires that are used to pass instructions from\n");
1119 log("the mapping module to the techmap command. At the moment the following special\n");
1120 log("wires are supported:\n");
1122 log(" _TECHMAP_FAIL_\n");
1123 log(" When this wire is set to a non-zero constant value, techmap will not\n");
1124 log(" use this module and instead try the next module with a matching\n");
1125 log(" 'techmap_celltype' attribute.\n");
1127 log(" When such a wire exists but does not have a constant value after all\n");
1128 log(" _TECHMAP_DO_* commands have been executed, an error is generated.\n");
1130 log(" _TECHMAP_DO_*\n");
1131 log(" This wires are evaluated in alphabetical order. The constant text value\n");
1132 log(" of this wire is a yosys command (or sequence of commands) that is run\n");
1133 log(" by techmap on the module. A common use case is to run 'proc' on modules\n");
1134 log(" that are written using always-statements.\n");
1136 log(" When such a wire has a non-constant value at the time it is to be\n");
1137 log(" evaluated, an error is produced. That means it is possible for such a\n");
1138 log(" wire to start out as non-constant and evaluate to a constant value\n");
1139 log(" during processing of other _TECHMAP_DO_* commands.\n");
1141 log(" A _TECHMAP_DO_* command may start with the special token 'CONSTMAP; '.\n");
1142 log(" in this case techmap will create a copy for each distinct configuration\n");
1143 log(" of constant inputs and shorted inputs at this point and import the\n");
1144 log(" constant and connected bits into the map module. All further commands\n");
1145 log(" are executed in this copy. This is a very convenient way of creating\n");
1146 log(" optimized specializations of techmap modules without using the special\n");
1147 log(" parameters described below.\n");
1149 log(" A _TECHMAP_DO_* command may start with the special token 'RECURSION; '.\n");
1150 log(" then techmap will recursively replace the cells in the module with their\n");
1151 log(" implementation. This is not affected by the -max_iter option.\n");
1153 log(" It is possible to combine both prefixes to 'RECURSION; CONSTMAP; '.\n");
1155 log(" _TECHMAP_REMOVEINIT_<port-name>_\n");
1156 log(" When this wire is set to a constant value, the init attribute of the wire(s)\n");
1157 log(" connected to this port will be consumed. This wire must have the same\n");
1158 log(" width as the given port, and for every bit that is set to 1 in the value,\n");
1159 log(" the corresponding init attribute bit will be changed to 1'bx. If all\n");
1160 log(" bits of an init attribute are left as x, it will be removed.\n");
1162 log("In addition to this special wires, techmap also supports special parameters in\n");
1163 log("modules in the map file:\n");
1165 log(" _TECHMAP_CELLTYPE_\n");
1166 log(" When a parameter with this name exists, it will be set to the type name\n");
1167 log(" of the cell that matches the module.\n");
1169 log(" _TECHMAP_CONSTMSK_<port-name>_\n");
1170 log(" _TECHMAP_CONSTVAL_<port-name>_\n");
1171 log(" When this pair of parameters is available in a module for a port, then\n");
1172 log(" former has a 1-bit for each constant input bit and the latter has the\n");
1173 log(" value for this bit. The unused bits of the latter are set to undef (x).\n");
1175 log(" _TECHMAP_WIREINIT_<port-name>_\n");
1176 log(" When a parameter with this name exists, it will be set to the initial\n");
1177 log(" value of the wire(s) connected to the given port, as specified by the init\n");
1178 log(" attribute. If the attribute doesn't exist, x will be filled for the\n");
1179 log(" missing bits. To remove the init attribute bits used, use the\n");
1180 log(" _TECHMAP_REMOVEINIT_*_ wires.\n");
1182 log(" _TECHMAP_BITS_CONNMAP_\n");
1183 log(" _TECHMAP_CONNMAP_<port-name>_\n");
1184 log(" For an N-bit port, the _TECHMAP_CONNMAP_<port-name>_ parameter, if it\n");
1185 log(" exists, will be set to an N*_TECHMAP_BITS_CONNMAP_ bit vector containing\n");
1186 log(" N words (of _TECHMAP_BITS_CONNMAP_ bits each) that assign each single\n");
1187 log(" bit driver a unique id. The values 0-3 are reserved for 0, 1, x, and z.\n");
1188 log(" This can be used to detect shorted inputs.\n");
1190 log("When a module in the map file has a parameter where the according cell in the\n");
1191 log("design has a port, the module from the map file is only used if the port in\n");
1192 log("the design is connected to a constant value. The parameter is then set to the\n");
1193 log("constant value.\n");
1195 log("A cell with the name _TECHMAP_REPLACE_ in the map file will inherit the name\n");
1196 log("and attributes of the cell that is being replaced.\n");
1198 log("See 'help extract' for a pass that does the opposite thing.\n");
1200 log("See 'help flatten' for a pass that does flatten the design (which is\n");
1201 log("essentially techmap but using the design itself as map library).\n");
1204 void execute(std::vector
<std::string
> args
, RTLIL::Design
*design
) YS_OVERRIDE
1206 log_header(design
, "Executing TECHMAP pass (map to technology primitives).\n");
1209 TechmapWorker worker
;
1210 simplemap_get_mappers(worker
.simplemap_mappers
);
1212 std::vector
<std::string
> map_files
;
1213 std::string verilog_frontend
= "verilog -nooverwrite -noblackbox";
1217 for (argidx
= 1; argidx
< args
.size(); argidx
++) {
1218 if (args
[argidx
] == "-map" && argidx
+1 < args
.size()) {
1219 map_files
.push_back(args
[++argidx
]);
1222 if (args
[argidx
] == "-max_iter" && argidx
+1 < args
.size()) {
1223 max_iter
= atoi(args
[++argidx
].c_str());
1226 if (args
[argidx
] == "-D" && argidx
+1 < args
.size()) {
1227 verilog_frontend
+= " -D " + args
[++argidx
];
1230 if (args
[argidx
] == "-I" && argidx
+1 < args
.size()) {
1231 verilog_frontend
+= " -I " + args
[++argidx
];
1234 if (args
[argidx
] == "-assert") {
1235 worker
.assert_mode
= true;
1238 if (args
[argidx
] == "-extern") {
1239 worker
.extern_mode
= true;
1242 if (args
[argidx
] == "-recursive") {
1243 worker
.recursive_mode
= true;
1246 if (args
[argidx
] == "-autoproc") {
1247 worker
.autoproc_mode
= true;
1250 if (args
[argidx
] == "-wb") {
1251 worker
.ignore_wb
= true;
1256 extra_args(args
, argidx
, design
);
1258 RTLIL::Design
*map
= new RTLIL::Design
;
1259 if (map_files
.empty()) {
1260 std::istringstream
f(stdcells_code
);
1261 Frontend::frontend_call(map
, &f
, "<techmap.v>", verilog_frontend
);
1263 for (auto &fn
: map_files
)
1264 if (fn
.compare(0, 1, "%") == 0) {
1265 if (!saved_designs
.count(fn
.substr(1))) {
1267 log_cmd_error("Can't saved design `%s'.\n", fn
.c_str()+1);
1269 for (auto mod
: saved_designs
.at(fn
.substr(1))->modules())
1270 if (!map
->has(mod
->name
))
1271 map
->add(mod
->clone());
1274 rewrite_filename(fn
);
1276 yosys_input_files
.insert(fn
);
1278 log_cmd_error("Can't open map file `%s'\n", fn
.c_str());
1279 Frontend::frontend_call(map
, &f
, fn
, (fn
.size() > 3 && fn
.compare(fn
.size()-3, std::string::npos
, ".il") == 0 ? "ilang" : verilog_frontend
));
1283 log_header(design
, "Continuing TECHMAP pass.\n");
1285 std::map
<RTLIL::IdString
, std::set
<RTLIL::IdString
, RTLIL::sort_by_id_str
>> celltypeMap
;
1286 for (auto &it
: map
->modules_
) {
1287 if (it
.second
->attributes
.count(ID(techmap_celltype
)) && !it
.second
->attributes
.at(ID(techmap_celltype
)).bits
.empty()) {
1288 char *p
= strdup(it
.second
->attributes
.at(ID(techmap_celltype
)).decode_string().c_str());
1289 for (char *q
= strtok(p
, " \t\r\n"); q
; q
= strtok(NULL
, " \t\r\n"))
1290 celltypeMap
[RTLIL::escape_id(q
)].insert(it
.first
);
1293 string module_name
= it
.first
.str();
1294 if (it
.first
.begins_with("\\$"))
1295 module_name
= module_name
.substr(1);
1296 celltypeMap
[module_name
].insert(it
.first
);
1300 for (auto module
: design
->modules())
1301 worker
.module_queue
.insert(module
);
1303 while (!worker
.module_queue
.empty())
1305 RTLIL::Module
*module
= *worker
.module_queue
.begin();
1306 worker
.module_queue
.erase(module
);
1308 int module_max_iter
= max_iter
;
1309 bool did_something
= true;
1310 std::set
<RTLIL::Cell
*> handled_cells
;
1311 while (did_something
) {
1312 did_something
= false;
1313 if (worker
.techmap_module(design
, module
, map
, handled_cells
, celltypeMap
, false))
1314 did_something
= true;
1317 if (module_max_iter
> 0 && --module_max_iter
== 0)
1322 log("No more expansions possible.\n");
1329 struct FlattenPass
: public Pass
{
1330 FlattenPass() : Pass("flatten", "flatten design") { }
1331 void help() YS_OVERRIDE
1333 // |---v---|---v---|---v---|---v---|---v---|---v---|---v---|---v---|---v---|---v---|
1335 log(" flatten [options] [selection]\n");
1337 log("This pass flattens the design by replacing cells by their implementation. This\n");
1338 log("pass is very similar to the 'techmap' pass. The only difference is that this\n");
1339 log("pass is using the current design as mapping library.\n");
1341 log("Cells and/or modules with the 'keep_hierarchy' attribute set will not be\n");
1342 log("flattened by this command.\n");
1345 log(" Ignore the 'whitebox' attribute on cell implementations.\n");
1348 void execute(std::vector
<std::string
> args
, RTLIL::Design
*design
) YS_OVERRIDE
1350 log_header(design
, "Executing FLATTEN pass (flatten design).\n");
1353 TechmapWorker worker
;
1354 worker
.flatten_mode
= true;
1357 for (argidx
= 1; argidx
< args
.size(); argidx
++) {
1358 if (args
[argidx
] == "-wb") {
1359 worker
.ignore_wb
= true;
1364 extra_args(args
, argidx
, design
);
1367 std::map
<RTLIL::IdString
, std::set
<RTLIL::IdString
, RTLIL::sort_by_id_str
>> celltypeMap
;
1368 for (auto module
: design
->modules())
1369 celltypeMap
[module
->name
].insert(module
->name
);
1371 RTLIL::Module
*top_mod
= NULL
;
1372 if (design
->full_selection())
1373 for (auto mod
: design
->modules())
1374 if (mod
->get_bool_attribute(ID(top
)))
1377 std::set
<RTLIL::Cell
*> handled_cells
;
1378 if (top_mod
!= NULL
) {
1379 worker
.flatten_do_list
.insert(top_mod
->name
);
1380 while (!worker
.flatten_do_list
.empty()) {
1381 auto mod
= design
->module(*worker
.flatten_do_list
.begin());
1382 while (worker
.techmap_module(design
, mod
, design
, handled_cells
, celltypeMap
, false)) { }
1383 worker
.flatten_done_list
.insert(mod
->name
);
1384 worker
.flatten_do_list
.erase(mod
->name
);
1387 for (auto mod
: vector
<Module
*>(design
->modules())) {
1388 while (worker
.techmap_module(design
, mod
, design
, handled_cells
, celltypeMap
, false)) { }
1393 log("No more expansions possible.\n");
1395 if (top_mod
!= NULL
)
1397 pool
<RTLIL::IdString
> used_modules
, new_used_modules
;
1398 new_used_modules
.insert(top_mod
->name
);
1399 while (!new_used_modules
.empty()) {
1400 pool
<RTLIL::IdString
> queue
;
1401 queue
.swap(new_used_modules
);
1402 for (auto modname
: queue
)
1403 used_modules
.insert(modname
);
1404 for (auto modname
: queue
)
1405 for (auto cell
: design
->module(modname
)->cells())
1406 if (design
->module(cell
->type
) && !used_modules
[cell
->type
])
1407 new_used_modules
.insert(cell
->type
);
1410 dict
<RTLIL::IdString
, RTLIL::Module
*> new_modules
;
1411 for (auto mod
: vector
<Module
*>(design
->modules()))
1412 if (used_modules
[mod
->name
] || mod
->get_blackbox_attribute(worker
.ignore_wb
)) {
1413 new_modules
[mod
->name
] = mod
;
1415 log("Deleting now unused module %s.\n", log_id(mod
));
1418 design
->modules_
.swap(new_modules
);
1425 PRIVATE_NAMESPACE_END