6eb5ddb9fc8c975e1efadca13f66f2e96a1d4d23
1 // See LICENSE for license details.
23 processor_t::processor_t(const char* isa
, sim_t
* sim
, uint32_t id
)
24 : sim(sim
), ext(NULL
), disassembler(new disassembler_t
),
25 id(id
), run(false), debug(false)
27 parse_isa_string(isa
);
29 mmu
= new mmu_t(sim
, this);
33 register_base_instructions();
36 processor_t::~processor_t()
38 #ifdef RISCV_ENABLE_HISTOGRAM
39 if (histogram_enabled
)
41 fprintf(stderr
, "PC Histogram size:%zu\n", pc_histogram
.size());
42 for (auto it
: pc_histogram
)
43 fprintf(stderr
, "%0" PRIx64
" %" PRIu64
"\n", it
.first
, it
.second
);
51 static void bad_isa_string(const char* isa
)
53 fprintf(stderr
, "error: bad --isa option %s\n", isa
);
57 void processor_t::parse_isa_string(const char* str
)
59 std::string lowercase
, tmp
;
60 for (const char *r
= str
; *r
; r
++)
61 lowercase
+= std::tolower(*r
);
63 const char* p
= lowercase
.c_str();
64 const char* all_subsets
= "imafdc";
69 if (strncmp(p
, "rv32", 4) == 0)
70 max_xlen
= 32, isa
= reg_t(1) << 30, p
+= 4;
71 else if (strncmp(p
, "rv64", 4) == 0)
73 else if (strncmp(p
, "rv", 2) == 0)
78 } else if (*p
== 'g') { // treat "G" as "IMAFD"
79 tmp
= std::string("imafd") + (p
+1);
81 } else if (*p
!= 'i') {
85 isa_string
= "rv" + std::to_string(max_xlen
) + p
;
86 isa
|= 1L << ('s' - 'a'); // advertise support for supervisor mode
89 isa
|= 1L << (*p
- 'a');
91 if (auto next
= strchr(all_subsets
, *p
)) {
92 all_subsets
= next
+ 1;
94 } else if (*p
== 'x') {
95 const char* ext
= p
+1, *end
= ext
;
98 register_extension(find_extension(std::string(ext
, end
- ext
).c_str())());
105 if (supports_extension('D') && !supports_extension('F'))
108 // advertise support for supervisor and user modes
109 isa
|= 1L << ('s' - 'a');
110 isa
|= 1L << ('u' - 'a');
113 void state_t::reset()
115 memset(this, 0, sizeof(*this));
118 mtvec
= DEFAULT_MTVEC
;
119 load_reservation
= -1;
122 void processor_t::set_debug(bool value
)
126 ext
->set_debug(value
);
129 void processor_t::set_histogram(bool value
)
131 histogram_enabled
= value
;
132 #ifndef RISCV_ENABLE_HISTOGRAM
134 fprintf(stderr
, "PC Histogram support has not been properly enabled;");
135 fprintf(stderr
, " please re-build the riscv-isa-run project using \"configure --enable-histogram\".\n");
140 void processor_t::reset(bool value
)
147 set_csr(CSR_MSTATUS
, state
.mstatus
);
150 ext
->reset(); // reset the extension
153 void processor_t::raise_interrupt(reg_t which
)
155 throw trap_t(((reg_t
)1 << (max_xlen
-1)) | which
);
158 static int ctz(reg_t val
)
162 while ((val
& 1) == 0)
167 void processor_t::take_interrupt()
169 reg_t pending_interrupts
= state
.mip
& state
.mie
;
171 reg_t mie
= get_field(state
.mstatus
, MSTATUS_MIE
);
172 reg_t m_enabled
= state
.prv
< PRV_M
|| (state
.prv
== PRV_M
&& mie
);
173 reg_t enabled_interrupts
= pending_interrupts
& ~state
.mideleg
& -m_enabled
;
175 reg_t sie
= get_field(state
.mstatus
, MSTATUS_SIE
);
176 reg_t s_enabled
= state
.prv
< PRV_S
|| (state
.prv
== PRV_S
&& sie
);
177 enabled_interrupts
|= pending_interrupts
& state
.mideleg
& -s_enabled
;
179 if (enabled_interrupts
)
180 raise_interrupt(ctz(enabled_interrupts
));
183 static bool validate_priv(reg_t priv
)
185 return priv
== PRV_U
|| priv
== PRV_S
|| priv
== PRV_M
;
188 void processor_t::set_privilege(reg_t prv
)
190 assert(validate_priv(prv
));
195 void processor_t::take_trap(trap_t
& t
, reg_t epc
)
198 fprintf(stderr
, "core %3d: exception %s, epc 0x%016" PRIx64
"\n",
201 // by default, trap to M-mode, unless delegated to S-mode
202 reg_t bit
= t
.cause();
203 reg_t deleg
= state
.medeleg
;
204 if (bit
& ((reg_t
)1 << (max_xlen
-1)))
205 deleg
= state
.mideleg
, bit
&= ~((reg_t
)1 << (max_xlen
-1));
206 if (state
.prv
<= PRV_S
&& bit
< max_xlen
&& ((deleg
>> bit
) & 1)) {
207 // handle the trap in S-mode
208 state
.pc
= state
.stvec
;
209 state
.scause
= t
.cause();
212 state
.sbadaddr
= t
.get_badaddr();
214 reg_t s
= state
.mstatus
;
215 s
= set_field(s
, MSTATUS_SPIE
, get_field(s
, MSTATUS_UIE
<< state
.prv
));
216 s
= set_field(s
, MSTATUS_SPP
, state
.prv
);
217 s
= set_field(s
, MSTATUS_SIE
, 0);
218 set_csr(CSR_MSTATUS
, s
);
219 set_privilege(PRV_S
);
221 state
.pc
= state
.mtvec
;
222 state
.mcause
= t
.cause();
225 state
.mbadaddr
= t
.get_badaddr();
227 reg_t s
= state
.mstatus
;
228 s
= set_field(s
, MSTATUS_MPIE
, get_field(s
, MSTATUS_UIE
<< state
.prv
));
229 s
= set_field(s
, MSTATUS_MPP
, state
.prv
);
230 s
= set_field(s
, MSTATUS_MIE
, 0);
231 set_csr(CSR_MSTATUS
, s
);
232 set_privilege(PRV_M
);
235 yield_load_reservation();
238 void processor_t::disasm(insn_t insn
)
240 uint64_t bits
= insn
.bits() & ((1ULL << (8 * insn_length(insn
.bits()))) - 1);
241 fprintf(stderr
, "core %3d: 0x%016" PRIx64
" (0x%08" PRIx64
") %s\n",
242 id
, state
.pc
, bits
, disassembler
->disassemble(insn
).c_str());
245 static bool validate_vm(int max_xlen
, reg_t vm
)
247 if (max_xlen
== 64 && (vm
== VM_SV39
|| vm
== VM_SV48
))
249 if (max_xlen
== 32 && vm
== VM_SV32
)
251 return vm
== VM_MBARE
;
254 void processor_t::set_csr(int which
, reg_t val
)
256 val
= zext_xlen(val
);
257 reg_t delegable_ints
= MIP_SSIP
| MIP_STIP
| (1 << IRQ_HOST
) | (1 << IRQ_COP
);
258 reg_t all_ints
= delegable_ints
| MIP_MSIP
| MIP_MTIP
;
263 state
.fflags
= val
& (FSR_AEXC
>> FSR_AEXC_SHIFT
);
267 state
.frm
= val
& (FSR_RD
>> FSR_RD_SHIFT
);
271 state
.fflags
= (val
& FSR_AEXC
) >> FSR_AEXC_SHIFT
;
272 state
.frm
= (val
& FSR_RD
) >> FSR_RD_SHIFT
;
275 if ((val
^ state
.mstatus
) &
276 (MSTATUS_VM
| MSTATUS_MPP
| MSTATUS_MPRV
| MSTATUS_PUM
))
279 reg_t mask
= MSTATUS_SIE
| MSTATUS_SPIE
| MSTATUS_MIE
| MSTATUS_MPIE
280 | MSTATUS_SPP
| MSTATUS_FS
| MSTATUS_MPRV
| MSTATUS_PUM
281 | (ext
? MSTATUS_XS
: 0);
283 if (validate_vm(max_xlen
, get_field(val
, MSTATUS_VM
)))
285 if (validate_priv(get_field(val
, MSTATUS_MPP
)))
288 state
.mstatus
= (state
.mstatus
& ~mask
) | (val
& mask
);
290 bool dirty
= (state
.mstatus
& MSTATUS_FS
) == MSTATUS_FS
;
291 dirty
|= (state
.mstatus
& MSTATUS_XS
) == MSTATUS_XS
;
293 state
.mstatus
= set_field(state
.mstatus
, MSTATUS32_SD
, dirty
);
295 state
.mstatus
= set_field(state
.mstatus
, MSTATUS64_SD
, dirty
);
297 // spike supports the notion of xlen < max_xlen, but current priv spec
298 // doesn't provide a mechanism to run RV32 software on an RV64 machine
303 reg_t mask
= MIP_SSIP
| MIP_STIP
| MIP_MSIP
;
304 state
.mip
= (state
.mip
& ~mask
) | (val
& mask
);
308 state
.mip
= set_field(state
.mip
, MIP_MSIP
, val
& 1);
311 state
.mie
= (state
.mie
& ~all_ints
) | (val
& all_ints
);
314 state
.mideleg
= (state
.mideleg
& ~delegable_ints
) | (val
& delegable_ints
);
318 #define DECLARE_CAUSE(name, value) mask |= 1ULL << (value);
319 #include "encoding.h"
321 state
.medeleg
= (state
.medeleg
& ~mask
) | (val
& mask
);
324 case CSR_MUCOUNTEREN
:
325 state
.mucounteren
= val
& 7;
327 case CSR_MSCOUNTEREN
:
328 state
.mscounteren
= val
& 7;
331 reg_t mask
= SSTATUS_SIE
| SSTATUS_SPIE
| SSTATUS_SPP
| SSTATUS_FS
332 | SSTATUS_XS
| SSTATUS_PUM
;
333 return set_csr(CSR_MSTATUS
, (state
.mstatus
& ~mask
) | (val
& mask
));
336 return set_csr(CSR_MIP
,
337 (state
.mip
& ~state
.mideleg
) | (val
& state
.mideleg
));
339 return set_csr(CSR_MIE
,
340 (state
.mie
& ~state
.mideleg
) | (val
& state
.mideleg
));
341 case CSR_SEPC
: state
.sepc
= val
; break;
342 case CSR_STVEC
: state
.stvec
= val
>> 2 << 2; break;
343 case CSR_SPTBR
: state
.sptbr
= val
; break;
344 case CSR_SSCRATCH
: state
.sscratch
= val
; break;
345 case CSR_SCAUSE
: state
.scause
= val
; break;
346 case CSR_SBADADDR
: state
.sbadaddr
= val
; break;
347 case CSR_MEPC
: state
.mepc
= val
; break;
348 case CSR_MTVEC
: state
.mtvec
= val
>> 2 << 2; break;
349 case CSR_MSCRATCH
: state
.mscratch
= val
; break;
350 case CSR_MCAUSE
: state
.mcause
= val
; break;
351 case CSR_MBADADDR
: state
.mbadaddr
= val
; break;
355 reg_t
processor_t::get_csr(int which
)
361 if (!supports_extension('F'))
366 if (!supports_extension('F'))
371 if (!supports_extension('F'))
373 return (state
.fflags
<< FSR_AEXC_SHIFT
) | (state
.frm
<< FSR_RD_SHIFT
);
377 if ((state
.mucounteren
>> (which
& (xlen
-1))) & 1)
378 return get_csr(which
+ (CSR_MCYCLE
- CSR_CYCLE
));
383 if ((state
.mscounteren
>> (which
& (xlen
-1))) & 1)
384 return get_csr(which
+ (CSR_MCYCLE
- CSR_SCYCLE
));
386 case CSR_MUCOUNTEREN
: return state
.mucounteren
;
387 case CSR_MSCOUNTEREN
: return state
.mscounteren
;
388 case CSR_MUCYCLE_DELTA
: return 0;
389 case CSR_MUTIME_DELTA
: return 0;
390 case CSR_MUINSTRET_DELTA
: return 0;
391 case CSR_MSCYCLE_DELTA
: return 0;
392 case CSR_MSTIME_DELTA
: return 0;
393 case CSR_MSINSTRET_DELTA
: return 0;
394 case CSR_MUCYCLE_DELTAH
: if (xlen
> 32) break; else return 0;
395 case CSR_MUTIME_DELTAH
: if (xlen
> 32) break; else return 0;
396 case CSR_MUINSTRET_DELTAH
: if (xlen
> 32) break; else return 0;
397 case CSR_MSCYCLE_DELTAH
: if (xlen
> 32) break; else return 0;
398 case CSR_MSTIME_DELTAH
: if (xlen
> 32) break; else return 0;
399 case CSR_MSINSTRET_DELTAH
: if (xlen
> 32) break; else return 0;
400 case CSR_MCYCLE
: return state
.minstret
;
401 case CSR_MINSTRET
: return state
.minstret
;
402 case CSR_MCYCLEH
: if (xlen
> 32) break; else return state
.minstret
>> 32;
403 case CSR_MINSTRETH
: if (xlen
> 32) break; else return state
.minstret
>> 32;
405 reg_t mask
= SSTATUS_SIE
| SSTATUS_SPIE
| SSTATUS_SPP
| SSTATUS_FS
406 | SSTATUS_XS
| SSTATUS_PUM
;
407 reg_t sstatus
= state
.mstatus
& mask
;
408 if ((sstatus
& SSTATUS_FS
) == SSTATUS_FS
||
409 (sstatus
& SSTATUS_XS
) == SSTATUS_XS
)
410 sstatus
|= (xlen
== 32 ? SSTATUS32_SD
: SSTATUS64_SD
);
413 case CSR_SIP
: return state
.mip
& state
.mideleg
;
414 case CSR_SIE
: return state
.mie
& state
.mideleg
;
415 case CSR_SEPC
: return state
.sepc
;
416 case CSR_SBADADDR
: return state
.sbadaddr
;
417 case CSR_STVEC
: return state
.stvec
;
420 return state
.scause
| ((state
.scause
>> (max_xlen
-1)) << (xlen
-1));
422 case CSR_SPTBR
: return state
.sptbr
;
423 case CSR_SASID
: return 0;
424 case CSR_SSCRATCH
: return state
.sscratch
;
425 case CSR_MSTATUS
: return state
.mstatus
;
426 case CSR_MIP
: return state
.mip
;
427 case CSR_MIPI
: return 0;
428 case CSR_MIE
: return state
.mie
;
429 case CSR_MEPC
: return state
.mepc
;
430 case CSR_MSCRATCH
: return state
.mscratch
;
431 case CSR_MCAUSE
: return state
.mcause
;
432 case CSR_MBADADDR
: return state
.mbadaddr
;
433 case CSR_MISA
: return isa
;
434 case CSR_MARCHID
: return 0;
435 case CSR_MIMPID
: return 0;
436 case CSR_MVENDORID
: return 0;
437 case CSR_MHARTID
: return id
;
438 case CSR_MTVEC
: return state
.mtvec
;
439 case CSR_MEDELEG
: return state
.medeleg
;
440 case CSR_MIDELEG
: return state
.mideleg
;
442 throw trap_illegal_instruction();
445 reg_t
illegal_instruction(processor_t
* p
, insn_t insn
, reg_t pc
)
447 throw trap_illegal_instruction();
450 insn_func_t
processor_t::decode_insn(insn_t insn
)
452 // look up opcode in hash table
453 size_t idx
= insn
.bits() % OPCODE_CACHE_SIZE
;
454 insn_desc_t desc
= opcode_cache
[idx
];
456 if (unlikely(insn
.bits() != desc
.match
)) {
457 // fall back to linear search
458 insn_desc_t
* p
= &instructions
[0];
459 while ((insn
.bits() & p
->mask
) != p
->match
)
463 if (p
->mask
!= 0 && p
> &instructions
[0]) {
464 if (p
->match
!= (p
-1)->match
&& p
->match
!= (p
+1)->match
) {
465 // move to front of opcode list to reduce miss penalty
466 while (--p
>= &instructions
[0])
468 instructions
[0] = desc
;
472 opcode_cache
[idx
] = desc
;
473 opcode_cache
[idx
].match
= insn
.bits();
476 return xlen
== 64 ? desc
.rv64
: desc
.rv32
;
479 void processor_t::register_insn(insn_desc_t desc
)
481 instructions
.push_back(desc
);
484 void processor_t::build_opcode_map()
487 bool operator()(const insn_desc_t
& lhs
, const insn_desc_t
& rhs
) {
488 if (lhs
.match
== rhs
.match
)
489 return lhs
.mask
> rhs
.mask
;
490 return lhs
.match
> rhs
.match
;
493 std::sort(instructions
.begin(), instructions
.end(), cmp());
495 for (size_t i
= 0; i
< OPCODE_CACHE_SIZE
; i
++)
496 opcode_cache
[i
] = {1, 0, &illegal_instruction
, &illegal_instruction
};
499 void processor_t::register_extension(extension_t
* x
)
501 for (auto insn
: x
->get_instructions())
504 for (auto disasm_insn
: x
->get_disasms())
505 disassembler
->add_insn(disasm_insn
);
507 throw std::logic_error("only one extension may be registered");
509 x
->set_processor(this);
512 void processor_t::register_base_instructions()
514 #define DECLARE_INSN(name, match, mask) \
515 insn_bits_t name##_match = (match), name##_mask = (mask);
516 #include "encoding.h"
519 #define DEFINE_INSN(name) \
520 REGISTER_INSN(this, name, name##_match, name##_mask)
521 #include "insn_list.h"
524 register_insn({0, 0, &illegal_instruction
, &illegal_instruction
});
528 bool processor_t::load(reg_t addr
, size_t len
, uint8_t* bytes
)
531 auto res
= get_csr(addr
/ (max_xlen
/ 8));
532 memcpy(bytes
, &res
, len
);
534 } catch (trap_illegal_instruction
& t
) {
539 bool processor_t::store(reg_t addr
, size_t len
, const uint8_t* bytes
)
543 memcpy(&value
, bytes
, len
);
544 set_csr(addr
/ (max_xlen
/ 8), value
);
546 } catch (trap_illegal_instruction
& t
) {