Test even more instructions.
[binutils-gdb.git] / sim / testsuite / ChangeLog
1 Thu Feb 19 11:15:45 1998 Nick Clifton <nickc@cygnus.com>
2
3 * sim/m32r/and.cgs: Test AND instruction.
4 * sim/m32r/and3.cgs: Test AND3 instruction.
5 * sim/m32r/beq.cgs: Test BEQ instruction.
6 * sim/m32r/beqz.cgs: Test BEQZ instruction.
7 * sim/m32r/bgez.cgs: Test BGEZ instruction.
8 * sim/m32r/bgtz.cgs: Test BGTZ instruction.
9 * sim/m32r/cmp.cgs: Test CMP instruction.
10 * sim/m32r/cmpi.cgs: Test CMPI instruction.
11 * sim/m32r/cmpu.cgs: Test CMPU instruction.
12 * sim/m32r/cmpui.cgs: Test CMPUI instruction.
13 * sim/m32r/div.cgs: Test DIV instruction.
14 * sim/m32r/divh.cgs: Test DIVH instruction.
15
16 * sim/m32r/bcl8.cgs: Test short BCL instruction.
17 * sim/m32r/bncl24.cgs: Test long BNCL instruction.
18 * sim/m32r/bncl8.cgs: Test short BNCL instruction.
19 * sim/m32r/cmpeq.cgs: Test CMPEQ instruction.
20 * sim/m32r/cmpz.cgs: Test CMPZ instruction.
21 * sim/m32r/sll.cgs: Test SLL instruction.
22 * sim/m32r/sll3.cgs: Test SLL3 instruction.
23 * sim/m32r/slli.cgs: Test SLLI instruction.
24 * sim/m32r/bcl24.cgs: Test long version of BCL instruction
25 * sim/m32r/sra.cgs: Test SRA instruction.
26 * sim/m32r/sra3.cgs: Test SRA3 instruction.
27 * sim/m32r/srai.cgs: Test SRAI instruction.
28 * sim/m32r/srl.cgs: Test SRL instruction.
29 * sim/m32r/srl3.cgs: Test SRL3 instruction.
30 * sim/m32r/srli.cgs: Test SRLI instruction.
31 * sim/m32r/xor3.cgs: Test XOR3 instruction.
32 * sim/m32r/xor.cgs: Test XOR instruction.
33
34 Tue Feb 17 12:46:05 1998 Doug Evans <devans@seba.cygnus.com>
35
36 * config/default.exp: New file.
37 * lib/sim-defs.exp: New file.
38 * sim/m32r/*: m32r dejagnu simulator testsuite.
39
40 * Makefile.in (build_alias): Define.
41 (arch): Define.
42 (RUNTEST_FOR_TARGET): Delete.
43 (RUNTEST): Fix.
44 (SCHEME,SCHEMEFLAGS,CGENDIR,CGENFLAGS): Define.
45 (check): Depend on site.exp. Run dejagnu.
46 (site.exp): New target.
47 (cgen): New target.
48 * configure.in: Call AC_CHECK_PROG(SCHEME) if using cgen.
49 (arch): Define from target_cpu.
50 * configure: Regenerate.
51
52 Wed Sep 17 10:21:26 1997 Andrew Cagney <cagney@b1.cygnus.com>
53
54 * common/bits-gen.c (gen_bit): Pass in the full name of the macro.
55 (gen_mask): Ditto.
56
57 * common/bits-tst.c (main): Add tests for LSSEXT, MSSEXT.
58 (calc): Add support for 8 bit version of macros.
59 (main): Add tests for 8 bit versions of macros.
60 (check_sext): Check SEXT of zero clears bits.
61
62 * common/bits-gen.c (main): Generate tests for 8 bit versions of
63 macros.
64
65 Thu Sep 11 13:04:40 1997 Andrew Cagney <cagney@b1.cygnus.com>
66
67 * common/Make-common.in: New file, provide generic rules for
68 running checks.
69
70 Mon Sep 1 16:43:55 1997 Andrew Cagney <cagney@b1.cygnus.com>
71
72 * configure.in (configdirs): Test for the target directory instead
73 of matching on a target.
74
75 start-sanitize-r5900
76 Tue Jul 15 13:43:20 1997 Andrew Cagney <cagney@sendai.cygnus.com>
77
78 * configure.in (configdirs): Configure mips64vr5900el
79 directory.
80 * configure: Regenerate.
81
82 end-sanitize-r5900