2 * Copyright © 2017 Advanced Micro Devices, Inc.
4 * Permission is hereby granted, free of charge, to any person obtaining
5 * a copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
12 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
13 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
14 * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
15 * NON-INFRINGEMENT. IN NO EVENT SHALL THE COPYRIGHT HOLDERS, AUTHORS
16 * AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
17 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
18 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19 * USE OR OTHER DEALINGS IN THE SOFTWARE.
21 * The above copyright notice and this permission notice (including the
22 * next paragraph) shall be included in all copies or substantial portions
26 #include "ac_gpu_info.h"
29 #include "util/u_math.h"
34 #include <amdgpu_drm.h>
38 #define CIK_TILE_MODE_COLOR_2D 14
40 #define CIK__GB_TILE_MODE__PIPE_CONFIG(x) (((x) >> 6) & 0x1f)
41 #define CIK__PIPE_CONFIG__ADDR_SURF_P2 0
42 #define CIK__PIPE_CONFIG__ADDR_SURF_P4_8x16 4
43 #define CIK__PIPE_CONFIG__ADDR_SURF_P4_16x16 5
44 #define CIK__PIPE_CONFIG__ADDR_SURF_P4_16x32 6
45 #define CIK__PIPE_CONFIG__ADDR_SURF_P4_32x32 7
46 #define CIK__PIPE_CONFIG__ADDR_SURF_P8_16x16_8x16 8
47 #define CIK__PIPE_CONFIG__ADDR_SURF_P8_16x32_8x16 9
48 #define CIK__PIPE_CONFIG__ADDR_SURF_P8_32x32_8x16 10
49 #define CIK__PIPE_CONFIG__ADDR_SURF_P8_16x32_16x16 11
50 #define CIK__PIPE_CONFIG__ADDR_SURF_P8_32x32_16x16 12
51 #define CIK__PIPE_CONFIG__ADDR_SURF_P8_32x32_16x32 13
52 #define CIK__PIPE_CONFIG__ADDR_SURF_P8_32x64_32x32 14
53 #define CIK__PIPE_CONFIG__ADDR_SURF_P16_32X32_8X16 16
54 #define CIK__PIPE_CONFIG__ADDR_SURF_P16_32X32_16X16 17
56 static unsigned cik_get_num_tile_pipes(struct amdgpu_gpu_info
*info
)
58 unsigned mode2d
= info
->gb_tile_mode
[CIK_TILE_MODE_COLOR_2D
];
60 switch (CIK__GB_TILE_MODE__PIPE_CONFIG(mode2d
)) {
61 case CIK__PIPE_CONFIG__ADDR_SURF_P2
:
63 case CIK__PIPE_CONFIG__ADDR_SURF_P4_8x16
:
64 case CIK__PIPE_CONFIG__ADDR_SURF_P4_16x16
:
65 case CIK__PIPE_CONFIG__ADDR_SURF_P4_16x32
:
66 case CIK__PIPE_CONFIG__ADDR_SURF_P4_32x32
:
68 case CIK__PIPE_CONFIG__ADDR_SURF_P8_16x16_8x16
:
69 case CIK__PIPE_CONFIG__ADDR_SURF_P8_16x32_8x16
:
70 case CIK__PIPE_CONFIG__ADDR_SURF_P8_32x32_8x16
:
71 case CIK__PIPE_CONFIG__ADDR_SURF_P8_16x32_16x16
:
72 case CIK__PIPE_CONFIG__ADDR_SURF_P8_32x32_16x16
:
73 case CIK__PIPE_CONFIG__ADDR_SURF_P8_32x32_16x32
:
74 case CIK__PIPE_CONFIG__ADDR_SURF_P8_32x64_32x32
:
76 case CIK__PIPE_CONFIG__ADDR_SURF_P16_32X32_8X16
:
77 case CIK__PIPE_CONFIG__ADDR_SURF_P16_32X32_16X16
:
80 fprintf(stderr
, "Invalid GFX7 pipe configuration, assuming P2\n");
81 assert(!"this should never occur");
86 static bool has_syncobj(int fd
)
89 if (drmGetCap(fd
, DRM_CAP_SYNCOBJ
, &value
))
91 return value
? true : false;
94 bool ac_query_gpu_info(int fd
, amdgpu_device_handle dev
,
95 struct radeon_info
*info
,
96 struct amdgpu_gpu_info
*amdinfo
)
98 struct drm_amdgpu_info_device device_info
= {};
99 struct amdgpu_buffer_size_alignments alignment_info
= {};
100 struct drm_amdgpu_info_hw_ip dma
= {}, compute
= {}, uvd
= {};
101 struct drm_amdgpu_info_hw_ip uvd_enc
= {}, vce
= {}, vcn_dec
= {}, vcn_jpeg
= {};
102 struct drm_amdgpu_info_hw_ip vcn_enc
= {}, gfx
= {};
103 struct amdgpu_gds_resource_info gds
= {};
104 uint32_t vce_version
= 0, vce_feature
= 0, uvd_version
= 0, uvd_feature
= 0;
106 drmDevicePtr devinfo
;
109 r
= drmGetDevice2(fd
, 0, &devinfo
);
111 fprintf(stderr
, "amdgpu: drmGetDevice2 failed.\n");
114 info
->pci_domain
= devinfo
->businfo
.pci
->domain
;
115 info
->pci_bus
= devinfo
->businfo
.pci
->bus
;
116 info
->pci_dev
= devinfo
->businfo
.pci
->dev
;
117 info
->pci_func
= devinfo
->businfo
.pci
->func
;
118 drmFreeDevice(&devinfo
);
120 assert(info
->drm_major
== 3);
121 info
->is_amdgpu
= true;
123 /* Query hardware and driver information. */
124 r
= amdgpu_query_gpu_info(dev
, amdinfo
);
126 fprintf(stderr
, "amdgpu: amdgpu_query_gpu_info failed.\n");
130 r
= amdgpu_query_info(dev
, AMDGPU_INFO_DEV_INFO
, sizeof(device_info
),
133 fprintf(stderr
, "amdgpu: amdgpu_query_info(dev_info) failed.\n");
137 r
= amdgpu_query_buffer_size_alignment(dev
, &alignment_info
);
139 fprintf(stderr
, "amdgpu: amdgpu_query_buffer_size_alignment failed.\n");
143 r
= amdgpu_query_hw_ip_info(dev
, AMDGPU_HW_IP_DMA
, 0, &dma
);
145 fprintf(stderr
, "amdgpu: amdgpu_query_hw_ip_info(dma) failed.\n");
149 r
= amdgpu_query_hw_ip_info(dev
, AMDGPU_HW_IP_GFX
, 0, &gfx
);
151 fprintf(stderr
, "amdgpu: amdgpu_query_hw_ip_info(gfx) failed.\n");
155 r
= amdgpu_query_hw_ip_info(dev
, AMDGPU_HW_IP_COMPUTE
, 0, &compute
);
157 fprintf(stderr
, "amdgpu: amdgpu_query_hw_ip_info(compute) failed.\n");
161 r
= amdgpu_query_hw_ip_info(dev
, AMDGPU_HW_IP_UVD
, 0, &uvd
);
163 fprintf(stderr
, "amdgpu: amdgpu_query_hw_ip_info(uvd) failed.\n");
167 if (info
->drm_minor
>= 17) {
168 r
= amdgpu_query_hw_ip_info(dev
, AMDGPU_HW_IP_UVD_ENC
, 0, &uvd_enc
);
170 fprintf(stderr
, "amdgpu: amdgpu_query_hw_ip_info(uvd_enc) failed.\n");
175 if (info
->drm_minor
>= 17) {
176 r
= amdgpu_query_hw_ip_info(dev
, AMDGPU_HW_IP_VCN_DEC
, 0, &vcn_dec
);
178 fprintf(stderr
, "amdgpu: amdgpu_query_hw_ip_info(vcn_dec) failed.\n");
183 if (info
->drm_minor
>= 17) {
184 r
= amdgpu_query_hw_ip_info(dev
, AMDGPU_HW_IP_VCN_ENC
, 0, &vcn_enc
);
186 fprintf(stderr
, "amdgpu: amdgpu_query_hw_ip_info(vcn_enc) failed.\n");
191 if (info
->drm_minor
>= 27) {
192 r
= amdgpu_query_hw_ip_info(dev
, AMDGPU_HW_IP_VCN_JPEG
, 0, &vcn_jpeg
);
194 fprintf(stderr
, "amdgpu: amdgpu_query_hw_ip_info(vcn_jpeg) failed.\n");
199 r
= amdgpu_query_firmware_version(dev
, AMDGPU_INFO_FW_GFX_ME
, 0, 0,
200 &info
->me_fw_version
,
201 &info
->me_fw_feature
);
203 fprintf(stderr
, "amdgpu: amdgpu_query_firmware_version(me) failed.\n");
207 r
= amdgpu_query_firmware_version(dev
, AMDGPU_INFO_FW_GFX_PFP
, 0, 0,
208 &info
->pfp_fw_version
,
209 &info
->pfp_fw_feature
);
211 fprintf(stderr
, "amdgpu: amdgpu_query_firmware_version(pfp) failed.\n");
215 r
= amdgpu_query_firmware_version(dev
, AMDGPU_INFO_FW_GFX_CE
, 0, 0,
216 &info
->ce_fw_version
,
217 &info
->ce_fw_feature
);
219 fprintf(stderr
, "amdgpu: amdgpu_query_firmware_version(ce) failed.\n");
223 r
= amdgpu_query_firmware_version(dev
, AMDGPU_INFO_FW_UVD
, 0, 0,
224 &uvd_version
, &uvd_feature
);
226 fprintf(stderr
, "amdgpu: amdgpu_query_firmware_version(uvd) failed.\n");
230 r
= amdgpu_query_hw_ip_info(dev
, AMDGPU_HW_IP_VCE
, 0, &vce
);
232 fprintf(stderr
, "amdgpu: amdgpu_query_hw_ip_info(vce) failed.\n");
236 r
= amdgpu_query_firmware_version(dev
, AMDGPU_INFO_FW_VCE
, 0, 0,
237 &vce_version
, &vce_feature
);
239 fprintf(stderr
, "amdgpu: amdgpu_query_firmware_version(vce) failed.\n");
243 r
= amdgpu_query_sw_info(dev
, amdgpu_sw_info_address32_hi
, &info
->address32_hi
);
245 fprintf(stderr
, "amdgpu: amdgpu_query_sw_info(address32_hi) failed.\n");
249 r
= amdgpu_query_gds_info(dev
, &gds
);
251 fprintf(stderr
, "amdgpu: amdgpu_query_gds_info failed.\n");
255 if (info
->drm_minor
>= 9) {
256 struct drm_amdgpu_memory_info meminfo
= {};
258 r
= amdgpu_query_info(dev
, AMDGPU_INFO_MEMORY
, sizeof(meminfo
), &meminfo
);
260 fprintf(stderr
, "amdgpu: amdgpu_query_info(memory) failed.\n");
264 /* Note: usable_heap_size values can be random and can't be relied on. */
265 info
->gart_size
= meminfo
.gtt
.total_heap_size
;
266 info
->vram_size
= meminfo
.vram
.total_heap_size
;
267 info
->vram_vis_size
= meminfo
.cpu_accessible_vram
.total_heap_size
;
269 /* This is a deprecated interface, which reports usable sizes
270 * (total minus pinned), but the pinned size computation is
271 * buggy, so the values returned from these functions can be
274 struct amdgpu_heap_info vram
, vram_vis
, gtt
;
276 r
= amdgpu_query_heap_info(dev
, AMDGPU_GEM_DOMAIN_VRAM
, 0, &vram
);
278 fprintf(stderr
, "amdgpu: amdgpu_query_heap_info(vram) failed.\n");
282 r
= amdgpu_query_heap_info(dev
, AMDGPU_GEM_DOMAIN_VRAM
,
283 AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED
,
286 fprintf(stderr
, "amdgpu: amdgpu_query_heap_info(vram_vis) failed.\n");
290 r
= amdgpu_query_heap_info(dev
, AMDGPU_GEM_DOMAIN_GTT
, 0, >t
);
292 fprintf(stderr
, "amdgpu: amdgpu_query_heap_info(gtt) failed.\n");
296 info
->gart_size
= gtt
.heap_size
;
297 info
->vram_size
= vram
.heap_size
;
298 info
->vram_vis_size
= vram_vis
.heap_size
;
301 /* Set chip identification. */
302 info
->pci_id
= amdinfo
->asic_id
; /* TODO: is this correct? */
303 info
->vce_harvest_config
= amdinfo
->vce_harvest_config
;
305 switch (info
->pci_id
) {
306 #define CHIPSET(pci_id, cfamily) \
308 info->family = CHIP_##cfamily; \
309 info->name = #cfamily; \
311 #include "pci_ids/radeonsi_pci_ids.h"
315 fprintf(stderr
, "amdgpu: Invalid PCI ID.\n");
319 /* Raven2 uses the same PCI IDs as Raven1, but different revision IDs. */
320 if (info
->family
== CHIP_RAVEN
&& amdinfo
->chip_rev
>= 0x8) {
321 info
->family
= CHIP_RAVEN2
;
322 info
->name
= "RAVEN2";
325 if (info
->family
>= CHIP_VEGA10
)
326 info
->chip_class
= GFX9
;
327 else if (info
->family
>= CHIP_TONGA
)
328 info
->chip_class
= GFX8
;
329 else if (info
->family
>= CHIP_BONAIRE
)
330 info
->chip_class
= GFX7
;
331 else if (info
->family
>= CHIP_TAHITI
)
332 info
->chip_class
= GFX6
;
334 fprintf(stderr
, "amdgpu: Unknown family.\n");
338 info
->marketing_name
= amdgpu_get_marketing_name(dev
);
339 info
->is_pro_graphics
= info
->marketing_name
&&
340 (!strcmp(info
->marketing_name
, "Pro") ||
341 !strcmp(info
->marketing_name
, "PRO") ||
342 !strcmp(info
->marketing_name
, "Frontier"));
344 /* Set which chips have dedicated VRAM. */
345 info
->has_dedicated_vram
=
346 !(amdinfo
->ids_flags
& AMDGPU_IDS_FLAGS_FUSION
);
348 /* The kernel can split large buffers in VRAM but not in GTT, so large
349 * allocations can fail or cause buffer movement failures in the kernel.
351 if (info
->has_dedicated_vram
)
352 info
->max_alloc_size
= info
->vram_size
* 0.8;
354 info
->max_alloc_size
= info
->gart_size
* 0.7;
356 /* Set hardware information. */
357 info
->gds_size
= gds
.gds_total_size
;
358 info
->gds_gfx_partition_size
= gds
.gds_gfx_partition_size
;
359 /* convert the shader clock from KHz to MHz */
360 info
->max_shader_clock
= amdinfo
->max_engine_clk
/ 1000;
361 info
->num_tcc_blocks
= device_info
.num_tcc_blocks
;
362 info
->max_se
= amdinfo
->num_shader_engines
;
363 info
->max_sh_per_se
= amdinfo
->num_shader_arrays_per_engine
;
364 info
->has_hw_decode
=
365 (uvd
.available_rings
!= 0) || (vcn_dec
.available_rings
!= 0) ||
366 (vcn_jpeg
.available_rings
!= 0);
367 info
->uvd_fw_version
=
368 uvd
.available_rings
? uvd_version
: 0;
369 info
->vce_fw_version
=
370 vce
.available_rings
? vce_version
: 0;
371 info
->uvd_enc_supported
=
372 uvd_enc
.available_rings
? true : false;
373 info
->has_userptr
= true;
374 info
->has_syncobj
= has_syncobj(fd
);
375 info
->has_syncobj_wait_for_submit
= info
->has_syncobj
&& info
->drm_minor
>= 20;
376 info
->has_fence_to_handle
= info
->has_syncobj
&& info
->drm_minor
>= 21;
377 info
->has_ctx_priority
= info
->drm_minor
>= 22;
378 info
->has_local_buffers
= info
->drm_minor
>= 20;
379 info
->kernel_flushes_hdp_before_ib
= true;
380 info
->htile_cmask_support_1d_tiling
= true;
381 info
->si_TA_CS_BC_BASE_ADDR_allowed
= true;
382 info
->has_bo_metadata
= true;
383 info
->has_gpu_reset_status_query
= true;
384 info
->has_eqaa_surface_allocator
= true;
385 info
->has_format_bc1_through_bc7
= true;
386 /* DRM 3.1.0 doesn't flush TC for GFX8 correctly. */
387 info
->kernel_flushes_tc_l2_after_ib
= info
->chip_class
!= GFX8
||
388 info
->drm_minor
>= 2;
389 info
->has_indirect_compute_dispatch
= true;
390 /* GFX6 doesn't support unaligned loads. */
391 info
->has_unaligned_shader_loads
= info
->chip_class
!= GFX6
;
392 /* Disable sparse mappings on GFX6 due to VM faults in CP DMA. Enable them once
393 * these faults are mitigated in software.
394 * Disable sparse mappings on GFX9 due to hangs.
396 info
->has_sparse_vm_mappings
=
397 info
->chip_class
>= GFX7
&& info
->chip_class
<= GFX8
&&
398 info
->drm_minor
>= 13;
399 info
->has_2d_tiling
= true;
400 info
->has_read_registers_query
= true;
401 info
->has_scheduled_fence_dependency
= info
->drm_minor
>= 28;
403 info
->num_render_backends
= amdinfo
->rb_pipes
;
404 /* The value returned by the kernel driver was wrong. */
405 if (info
->family
== CHIP_KAVERI
)
406 info
->num_render_backends
= 2;
408 info
->clock_crystal_freq
= amdinfo
->gpu_counter_freq
;
409 if (!info
->clock_crystal_freq
) {
410 fprintf(stderr
, "amdgpu: clock crystal frequency is 0, timestamps will be wrong\n");
411 info
->clock_crystal_freq
= 1;
413 info
->tcc_cache_line_size
= 64; /* TC L2 line size on GCN */
414 info
->gb_addr_config
= amdinfo
->gb_addr_cfg
;
415 if (info
->chip_class
== GFX9
) {
416 info
->num_tile_pipes
= 1 << G_0098F8_NUM_PIPES(amdinfo
->gb_addr_cfg
);
417 info
->pipe_interleave_bytes
=
418 256 << G_0098F8_PIPE_INTERLEAVE_SIZE_GFX9(amdinfo
->gb_addr_cfg
);
420 info
->num_tile_pipes
= cik_get_num_tile_pipes(amdinfo
);
421 info
->pipe_interleave_bytes
=
422 256 << G_0098F8_PIPE_INTERLEAVE_SIZE_GFX6(amdinfo
->gb_addr_cfg
);
424 info
->r600_has_virtual_memory
= true;
426 assert(util_is_power_of_two_or_zero(dma
.available_rings
+ 1));
427 assert(util_is_power_of_two_or_zero(compute
.available_rings
+ 1));
429 info
->num_sdma_rings
= util_bitcount(dma
.available_rings
);
430 info
->num_compute_rings
= util_bitcount(compute
.available_rings
);
432 /* Get the number of good compute units. */
433 info
->num_good_compute_units
= 0;
434 for (i
= 0; i
< info
->max_se
; i
++)
435 for (j
= 0; j
< info
->max_sh_per_se
; j
++)
436 info
->num_good_compute_units
+=
437 util_bitcount(amdinfo
->cu_bitmap
[i
][j
]);
438 info
->num_good_cu_per_sh
= info
->num_good_compute_units
/
439 (info
->max_se
* info
->max_sh_per_se
);
441 memcpy(info
->si_tile_mode_array
, amdinfo
->gb_tile_mode
,
442 sizeof(amdinfo
->gb_tile_mode
));
443 info
->enabled_rb_mask
= amdinfo
->enabled_rb_pipes_mask
;
445 memcpy(info
->cik_macrotile_mode_array
, amdinfo
->gb_macro_tile_mode
,
446 sizeof(amdinfo
->gb_macro_tile_mode
));
448 info
->pte_fragment_size
= alignment_info
.size_local
;
449 info
->gart_page_size
= alignment_info
.size_remote
;
451 if (info
->chip_class
== GFX6
)
452 info
->gfx_ib_pad_with_type2
= TRUE
;
454 unsigned ib_align
= 0;
455 ib_align
= MAX2(ib_align
, gfx
.ib_start_alignment
);
456 ib_align
= MAX2(ib_align
, compute
.ib_start_alignment
);
457 ib_align
= MAX2(ib_align
, dma
.ib_start_alignment
);
458 ib_align
= MAX2(ib_align
, uvd
.ib_start_alignment
);
459 ib_align
= MAX2(ib_align
, uvd_enc
.ib_start_alignment
);
460 ib_align
= MAX2(ib_align
, vce
.ib_start_alignment
);
461 ib_align
= MAX2(ib_align
, vcn_dec
.ib_start_alignment
);
462 ib_align
= MAX2(ib_align
, vcn_enc
.ib_start_alignment
);
463 ib_align
= MAX2(ib_align
, vcn_jpeg
.ib_start_alignment
);
465 info
->ib_start_alignment
= ib_align
;
467 if (info
->drm_minor
>= 31 &&
468 (info
->family
== CHIP_RAVEN
||
469 info
->family
== CHIP_RAVEN2
)) {
470 if (info
->num_render_backends
== 1)
471 info
->use_display_dcc_unaligned
= true;
473 info
->use_display_dcc_with_retile_blit
= true;
476 info
->has_gds_ordered_append
= info
->chip_class
>= GFX7
&&
477 info
->drm_minor
>= 29 &&
482 void ac_compute_driver_uuid(char *uuid
, size_t size
)
484 char amd_uuid
[] = "AMD-MESA-DRV";
486 assert(size
>= sizeof(amd_uuid
));
488 memset(uuid
, 0, size
);
489 strncpy(uuid
, amd_uuid
, size
);
492 void ac_compute_device_uuid(struct radeon_info
*info
, char *uuid
, size_t size
)
494 uint32_t *uint_uuid
= (uint32_t*)uuid
;
496 assert(size
>= sizeof(uint32_t)*4);
499 * Use the device info directly instead of using a sha1. GL/VK UUIDs
500 * are 16 byte vs 20 byte for sha1, and the truncation that would be
501 * required would get rid of part of the little entropy we have.
503 memset(uuid
, 0, size
);
504 uint_uuid
[0] = info
->pci_domain
;
505 uint_uuid
[1] = info
->pci_bus
;
506 uint_uuid
[2] = info
->pci_dev
;
507 uint_uuid
[3] = info
->pci_func
;
510 void ac_print_gpu_info(struct radeon_info
*info
)
512 printf("Device info:\n");
513 printf(" pci (domain:bus:dev.func): %04x:%02x:%02x.%x\n",
514 info
->pci_domain
, info
->pci_bus
,
515 info
->pci_dev
, info
->pci_func
);
516 printf(" pci_id = 0x%x\n", info
->pci_id
);
517 printf(" family = %i\n", info
->family
);
518 printf(" chip_class = %i\n", info
->chip_class
);
519 printf(" num_compute_rings = %u\n", info
->num_compute_rings
);
520 printf(" num_sdma_rings = %i\n", info
->num_sdma_rings
);
521 printf(" clock_crystal_freq = %i\n", info
->clock_crystal_freq
);
522 printf(" tcc_cache_line_size = %u\n", info
->tcc_cache_line_size
);
524 printf(" use_display_dcc_unaligned = %u\n", info
->use_display_dcc_unaligned
);
525 printf(" use_display_dcc_with_retile_blit = %u\n", info
->use_display_dcc_with_retile_blit
);
527 printf("Memory info:\n");
528 printf(" pte_fragment_size = %u\n", info
->pte_fragment_size
);
529 printf(" gart_page_size = %u\n", info
->gart_page_size
);
530 printf(" gart_size = %i MB\n", (int)DIV_ROUND_UP(info
->gart_size
, 1024*1024));
531 printf(" vram_size = %i MB\n", (int)DIV_ROUND_UP(info
->vram_size
, 1024*1024));
532 printf(" vram_vis_size = %i MB\n", (int)DIV_ROUND_UP(info
->vram_vis_size
, 1024*1024));
533 printf(" gds_size = %u kB\n", info
->gds_size
/ 1024);
534 printf(" gds_gfx_partition_size = %u kB\n", info
->gds_gfx_partition_size
/ 1024);
535 printf(" max_alloc_size = %i MB\n",
536 (int)DIV_ROUND_UP(info
->max_alloc_size
, 1024*1024));
537 printf(" min_alloc_size = %u\n", info
->min_alloc_size
);
538 printf(" address32_hi = %u\n", info
->address32_hi
);
539 printf(" has_dedicated_vram = %u\n", info
->has_dedicated_vram
);
541 printf("CP info:\n");
542 printf(" gfx_ib_pad_with_type2 = %i\n", info
->gfx_ib_pad_with_type2
);
543 printf(" ib_start_alignment = %u\n", info
->ib_start_alignment
);
544 printf(" me_fw_version = %i\n", info
->me_fw_version
);
545 printf(" me_fw_feature = %i\n", info
->me_fw_feature
);
546 printf(" pfp_fw_version = %i\n", info
->pfp_fw_version
);
547 printf(" pfp_fw_feature = %i\n", info
->pfp_fw_feature
);
548 printf(" ce_fw_version = %i\n", info
->ce_fw_version
);
549 printf(" ce_fw_feature = %i\n", info
->ce_fw_feature
);
551 printf("Multimedia info:\n");
552 printf(" has_hw_decode = %u\n", info
->has_hw_decode
);
553 printf(" uvd_enc_supported = %u\n", info
->uvd_enc_supported
);
554 printf(" uvd_fw_version = %u\n", info
->uvd_fw_version
);
555 printf(" vce_fw_version = %u\n", info
->vce_fw_version
);
556 printf(" vce_harvest_config = %i\n", info
->vce_harvest_config
);
558 printf("Kernel & winsys capabilities:\n");
559 printf(" drm = %i.%i.%i\n", info
->drm_major
,
560 info
->drm_minor
, info
->drm_patchlevel
);
561 printf(" has_userptr = %i\n", info
->has_userptr
);
562 printf(" has_syncobj = %u\n", info
->has_syncobj
);
563 printf(" has_syncobj_wait_for_submit = %u\n", info
->has_syncobj_wait_for_submit
);
564 printf(" has_fence_to_handle = %u\n", info
->has_fence_to_handle
);
565 printf(" has_ctx_priority = %u\n", info
->has_ctx_priority
);
566 printf(" has_local_buffers = %u\n", info
->has_local_buffers
);
567 printf(" kernel_flushes_hdp_before_ib = %u\n", info
->kernel_flushes_hdp_before_ib
);
568 printf(" htile_cmask_support_1d_tiling = %u\n", info
->htile_cmask_support_1d_tiling
);
569 printf(" si_TA_CS_BC_BASE_ADDR_allowed = %u\n", info
->si_TA_CS_BC_BASE_ADDR_allowed
);
570 printf(" has_bo_metadata = %u\n", info
->has_bo_metadata
);
571 printf(" has_gpu_reset_status_query = %u\n", info
->has_gpu_reset_status_query
);
572 printf(" has_eqaa_surface_allocator = %u\n", info
->has_eqaa_surface_allocator
);
573 printf(" has_format_bc1_through_bc7 = %u\n", info
->has_format_bc1_through_bc7
);
574 printf(" kernel_flushes_tc_l2_after_ib = %u\n", info
->kernel_flushes_tc_l2_after_ib
);
575 printf(" has_indirect_compute_dispatch = %u\n", info
->has_indirect_compute_dispatch
);
576 printf(" has_unaligned_shader_loads = %u\n", info
->has_unaligned_shader_loads
);
577 printf(" has_sparse_vm_mappings = %u\n", info
->has_sparse_vm_mappings
);
578 printf(" has_2d_tiling = %u\n", info
->has_2d_tiling
);
579 printf(" has_read_registers_query = %u\n", info
->has_read_registers_query
);
580 printf(" has_gds_ordered_append = %u\n", info
->has_gds_ordered_append
);
581 printf(" has_scheduled_fence_dependency = %u\n", info
->has_scheduled_fence_dependency
);
583 printf("Shader core info:\n");
584 printf(" max_shader_clock = %i\n", info
->max_shader_clock
);
585 printf(" num_good_compute_units = %i\n", info
->num_good_compute_units
);
586 printf(" num_good_cu_per_sh = %i\n", info
->num_good_cu_per_sh
);
587 printf(" num_tcc_blocks = %i\n", info
->num_tcc_blocks
);
588 printf(" max_se = %i\n", info
->max_se
);
589 printf(" max_sh_per_se = %i\n", info
->max_sh_per_se
);
591 printf("Render backend info:\n");
592 printf(" num_render_backends = %i\n", info
->num_render_backends
);
593 printf(" num_tile_pipes = %i\n", info
->num_tile_pipes
);
594 printf(" pipe_interleave_bytes = %i\n", info
->pipe_interleave_bytes
);
595 printf(" enabled_rb_mask = 0x%x\n", info
->enabled_rb_mask
);
596 printf(" max_alignment = %u\n", (unsigned)info
->max_alignment
);
598 printf("GB_ADDR_CONFIG:\n");
599 if (info
->chip_class
>= GFX9
) {
600 printf(" num_pipes = %u\n",
601 1 << G_0098F8_NUM_PIPES(info
->gb_addr_config
));
602 printf(" pipe_interleave_size = %u\n",
603 256 << G_0098F8_PIPE_INTERLEAVE_SIZE_GFX9(info
->gb_addr_config
));
604 printf(" max_compressed_frags = %u\n",
605 1 << G_0098F8_MAX_COMPRESSED_FRAGS(info
->gb_addr_config
));
606 printf(" bank_interleave_size = %u\n",
607 1 << G_0098F8_BANK_INTERLEAVE_SIZE(info
->gb_addr_config
));
608 printf(" num_banks = %u\n",
609 1 << G_0098F8_NUM_BANKS(info
->gb_addr_config
));
610 printf(" shader_engine_tile_size = %u\n",
611 16 << G_0098F8_SHADER_ENGINE_TILE_SIZE(info
->gb_addr_config
));
612 printf(" num_shader_engines = %u\n",
613 1 << G_0098F8_NUM_SHADER_ENGINES_GFX9(info
->gb_addr_config
));
614 printf(" num_gpus = %u (raw)\n",
615 G_0098F8_NUM_GPUS_GFX9(info
->gb_addr_config
));
616 printf(" multi_gpu_tile_size = %u (raw)\n",
617 G_0098F8_MULTI_GPU_TILE_SIZE(info
->gb_addr_config
));
618 printf(" num_rb_per_se = %u\n",
619 1 << G_0098F8_NUM_RB_PER_SE(info
->gb_addr_config
));
620 printf(" row_size = %u\n",
621 1024 << G_0098F8_ROW_SIZE(info
->gb_addr_config
));
622 printf(" num_lower_pipes = %u (raw)\n",
623 G_0098F8_NUM_LOWER_PIPES(info
->gb_addr_config
));
624 printf(" se_enable = %u (raw)\n",
625 G_0098F8_SE_ENABLE(info
->gb_addr_config
));
627 printf(" num_pipes = %u\n",
628 1 << G_0098F8_NUM_PIPES(info
->gb_addr_config
));
629 printf(" pipe_interleave_size = %u\n",
630 256 << G_0098F8_PIPE_INTERLEAVE_SIZE_GFX6(info
->gb_addr_config
));
631 printf(" bank_interleave_size = %u\n",
632 1 << G_0098F8_BANK_INTERLEAVE_SIZE(info
->gb_addr_config
));
633 printf(" num_shader_engines = %u\n",
634 1 << G_0098F8_NUM_SHADER_ENGINES_GFX6(info
->gb_addr_config
));
635 printf(" shader_engine_tile_size = %u\n",
636 16 << G_0098F8_SHADER_ENGINE_TILE_SIZE(info
->gb_addr_config
));
637 printf(" num_gpus = %u (raw)\n",
638 G_0098F8_NUM_GPUS_GFX6(info
->gb_addr_config
));
639 printf(" multi_gpu_tile_size = %u (raw)\n",
640 G_0098F8_MULTI_GPU_TILE_SIZE(info
->gb_addr_config
));
641 printf(" row_size = %u\n",
642 1024 << G_0098F8_ROW_SIZE(info
->gb_addr_config
));
643 printf(" num_lower_pipes = %u (raw)\n",
644 G_0098F8_NUM_LOWER_PIPES(info
->gb_addr_config
));
649 ac_get_gs_table_depth(enum chip_class chip_class
, enum radeon_family family
)
651 if (chip_class
>= GFX9
)
676 unreachable("Unknown GPU");
681 ac_get_raster_config(struct radeon_info
*info
,
682 uint32_t *raster_config_p
,
683 uint32_t *raster_config_1_p
,
684 uint32_t *se_tile_repeat_p
)
686 unsigned raster_config
, raster_config_1
, se_tile_repeat
;
688 switch (info
->family
) {
693 raster_config
= 0x00000000;
694 raster_config_1
= 0x00000000;
698 raster_config
= 0x0000124a;
699 raster_config_1
= 0x00000000;
701 /* 1 SE / 2 RBs (Oland is special) */
703 raster_config
= 0x00000082;
704 raster_config_1
= 0x00000000;
710 raster_config
= 0x00000002;
711 raster_config_1
= 0x00000000;
717 raster_config
= 0x16000012;
718 raster_config_1
= 0x00000000;
723 raster_config
= 0x2a00126a;
724 raster_config_1
= 0x00000000;
729 raster_config
= 0x16000012;
730 raster_config_1
= 0x0000002a;
736 raster_config
= 0x3a00161a;
737 raster_config_1
= 0x0000002e;
741 "ac: Unknown GPU, using 0 for raster_config\n");
742 raster_config
= 0x00000000;
743 raster_config_1
= 0x00000000;
747 /* drm/radeon on Kaveri is buggy, so disable 1 RB to work around it.
748 * This decreases performance by up to 50% when the RB is the bottleneck.
750 if (info
->family
== CHIP_KAVERI
&& !info
->is_amdgpu
)
751 raster_config
= 0x00000000;
753 /* Fiji: Old kernels have incorrect tiling config. This decreases
754 * RB performance by 25%. (it disables 1 RB in the second packer)
756 if (info
->family
== CHIP_FIJI
&&
757 info
->cik_macrotile_mode_array
[0] == 0x000000e8) {
758 raster_config
= 0x16000012;
759 raster_config_1
= 0x0000002a;
762 unsigned se_width
= 8 << G_028350_SE_XSEL_GFX6(raster_config
);
763 unsigned se_height
= 8 << G_028350_SE_YSEL_GFX6(raster_config
);
765 /* I don't know how to calculate this, though this is probably a good guess. */
766 se_tile_repeat
= MAX2(se_width
, se_height
) * info
->max_se
;
768 *raster_config_p
= raster_config
;
769 *raster_config_1_p
= raster_config_1
;
770 if (se_tile_repeat_p
)
771 *se_tile_repeat_p
= se_tile_repeat
;
775 ac_get_harvested_configs(struct radeon_info
*info
,
776 unsigned raster_config
,
777 unsigned *cik_raster_config_1_p
,
778 unsigned *raster_config_se
)
780 unsigned sh_per_se
= MAX2(info
->max_sh_per_se
, 1);
781 unsigned num_se
= MAX2(info
->max_se
, 1);
782 unsigned rb_mask
= info
->enabled_rb_mask
;
783 unsigned num_rb
= MIN2(info
->num_render_backends
, 16);
784 unsigned rb_per_pkr
= MIN2(num_rb
/ num_se
/ sh_per_se
, 2);
785 unsigned rb_per_se
= num_rb
/ num_se
;
789 se_mask
[0] = ((1 << rb_per_se
) - 1) & rb_mask
;
790 se_mask
[1] = (se_mask
[0] << rb_per_se
) & rb_mask
;
791 se_mask
[2] = (se_mask
[1] << rb_per_se
) & rb_mask
;
792 se_mask
[3] = (se_mask
[2] << rb_per_se
) & rb_mask
;
794 assert(num_se
== 1 || num_se
== 2 || num_se
== 4);
795 assert(sh_per_se
== 1 || sh_per_se
== 2);
796 assert(rb_per_pkr
== 1 || rb_per_pkr
== 2);
799 if (info
->chip_class
>= GFX7
) {
800 unsigned raster_config_1
= *cik_raster_config_1_p
;
801 if ((num_se
> 2) && ((!se_mask
[0] && !se_mask
[1]) ||
802 (!se_mask
[2] && !se_mask
[3]))) {
803 raster_config_1
&= C_028354_SE_PAIR_MAP
;
805 if (!se_mask
[0] && !se_mask
[1]) {
807 S_028354_SE_PAIR_MAP(V_028354_RASTER_CONFIG_SE_PAIR_MAP_3
);
810 S_028354_SE_PAIR_MAP(V_028354_RASTER_CONFIG_SE_PAIR_MAP_0
);
812 *cik_raster_config_1_p
= raster_config_1
;
816 for (se
= 0; se
< num_se
; se
++) {
817 unsigned pkr0_mask
= ((1 << rb_per_pkr
) - 1) << (se
* rb_per_se
);
818 unsigned pkr1_mask
= pkr0_mask
<< rb_per_pkr
;
819 int idx
= (se
/ 2) * 2;
821 raster_config_se
[se
] = raster_config
;
822 if ((num_se
> 1) && (!se_mask
[idx
] || !se_mask
[idx
+ 1])) {
823 raster_config_se
[se
] &= C_028350_SE_MAP
;
826 raster_config_se
[se
] |=
827 S_028350_SE_MAP(V_028350_RASTER_CONFIG_SE_MAP_3
);
829 raster_config_se
[se
] |=
830 S_028350_SE_MAP(V_028350_RASTER_CONFIG_SE_MAP_0
);
834 pkr0_mask
&= rb_mask
;
835 pkr1_mask
&= rb_mask
;
836 if (rb_per_se
> 2 && (!pkr0_mask
|| !pkr1_mask
)) {
837 raster_config_se
[se
] &= C_028350_PKR_MAP
;
840 raster_config_se
[se
] |=
841 S_028350_PKR_MAP(V_028350_RASTER_CONFIG_PKR_MAP_3
);
843 raster_config_se
[se
] |=
844 S_028350_PKR_MAP(V_028350_RASTER_CONFIG_PKR_MAP_0
);
848 if (rb_per_se
>= 2) {
849 unsigned rb0_mask
= 1 << (se
* rb_per_se
);
850 unsigned rb1_mask
= rb0_mask
<< 1;
854 if (!rb0_mask
|| !rb1_mask
) {
855 raster_config_se
[se
] &= C_028350_RB_MAP_PKR0
;
858 raster_config_se
[se
] |=
859 S_028350_RB_MAP_PKR0(V_028350_RASTER_CONFIG_RB_MAP_3
);
861 raster_config_se
[se
] |=
862 S_028350_RB_MAP_PKR0(V_028350_RASTER_CONFIG_RB_MAP_0
);
867 rb0_mask
= 1 << (se
* rb_per_se
+ rb_per_pkr
);
868 rb1_mask
= rb0_mask
<< 1;
871 if (!rb0_mask
|| !rb1_mask
) {
872 raster_config_se
[se
] &= C_028350_RB_MAP_PKR1
;
875 raster_config_se
[se
] |=
876 S_028350_RB_MAP_PKR1(V_028350_RASTER_CONFIG_RB_MAP_3
);
878 raster_config_se
[se
] |=
879 S_028350_RB_MAP_PKR1(V_028350_RASTER_CONFIG_RB_MAP_0
);