radeonsi: add support for displayable DCC for 1 RB chips
[mesa.git] / src / amd / common / ac_gpu_info.h
1 /*
2 * Copyright © 2017 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining
5 * a copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
13 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
14 * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
15 * NON-INFRINGEMENT. IN NO EVENT SHALL THE COPYRIGHT HOLDERS, AUTHORS
16 * AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
17 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
18 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19 * USE OR OTHER DEALINGS IN THE SOFTWARE.
20 *
21 * The above copyright notice and this permission notice (including the
22 * next paragraph) shall be included in all copies or substantial portions
23 * of the Software.
24 */
25
26 #ifndef AC_GPU_INFO_H
27 #define AC_GPU_INFO_H
28
29 #include <stddef.h>
30 #include <stdint.h>
31 #include <stdbool.h>
32 #include "amd_family.h"
33
34 #ifdef __cplusplus
35 extern "C" {
36 #endif
37
38 /* Prior to C11 the following may trigger a typedef redeclaration warning */
39 typedef struct amdgpu_device *amdgpu_device_handle;
40 struct amdgpu_gpu_info;
41
42 struct radeon_info {
43 /* PCI info: domain:bus:dev:func */
44 uint32_t pci_domain;
45 uint32_t pci_bus;
46 uint32_t pci_dev;
47 uint32_t pci_func;
48
49 /* Device info. */
50 const char *name;
51 uint32_t pci_id;
52 enum radeon_family family;
53 enum chip_class chip_class;
54 uint32_t num_compute_rings;
55 uint32_t num_sdma_rings;
56 uint32_t clock_crystal_freq;
57 uint32_t tcc_cache_line_size;
58
59 /* Disable RB and pipe alignment to skip the retile blit. (1 RB chips only) */
60 bool use_display_dcc_unaligned;
61
62 /* Memory info. */
63 uint32_t pte_fragment_size;
64 uint32_t gart_page_size;
65 uint64_t gart_size;
66 uint64_t vram_size;
67 uint64_t vram_vis_size;
68 unsigned gds_size;
69 unsigned gds_gfx_partition_size;
70 uint64_t max_alloc_size;
71 uint32_t min_alloc_size;
72 uint32_t address32_hi;
73 bool has_dedicated_vram;
74 bool r600_has_virtual_memory;
75
76 /* CP info. */
77 bool gfx_ib_pad_with_type2;
78 unsigned ib_start_alignment;
79 uint32_t me_fw_version;
80 uint32_t me_fw_feature;
81 uint32_t pfp_fw_version;
82 uint32_t pfp_fw_feature;
83 uint32_t ce_fw_version;
84 uint32_t ce_fw_feature;
85
86 /* Multimedia info. */
87 bool has_hw_decode;
88 bool uvd_enc_supported;
89 uint32_t uvd_fw_version;
90 uint32_t vce_fw_version;
91 uint32_t vce_harvest_config;
92
93 /* Kernel & winsys capabilities. */
94 uint32_t drm_major; /* version */
95 uint32_t drm_minor;
96 uint32_t drm_patchlevel;
97 bool has_userptr;
98 bool has_syncobj;
99 bool has_syncobj_wait_for_submit;
100 bool has_fence_to_handle;
101 bool has_ctx_priority;
102 bool has_local_buffers;
103 bool kernel_flushes_hdp_before_ib;
104 bool htile_cmask_support_1d_tiling;
105 bool si_TA_CS_BC_BASE_ADDR_allowed;
106 bool has_bo_metadata;
107 bool has_gpu_reset_status_query;
108 bool has_gpu_reset_counter_query;
109 bool has_eqaa_surface_allocator;
110 bool has_format_bc1_through_bc7;
111 bool kernel_flushes_tc_l2_after_ib;
112 bool has_indirect_compute_dispatch;
113 bool has_unaligned_shader_loads;
114 bool has_sparse_vm_mappings;
115 bool has_2d_tiling;
116 bool has_read_registers_query;
117
118 /* Shader cores. */
119 uint32_t r600_max_quad_pipes; /* wave size / 16 */
120 uint32_t max_shader_clock;
121 uint32_t num_good_compute_units;
122 uint32_t num_good_cu_per_sh;
123 uint32_t num_tcc_blocks;
124 uint32_t max_se; /* shader engines */
125 uint32_t max_sh_per_se; /* shader arrays per shader engine */
126
127 /* Render backends (color + depth blocks). */
128 uint32_t r300_num_gb_pipes;
129 uint32_t r300_num_z_pipes;
130 uint32_t r600_gb_backend_map; /* R600 harvest config */
131 bool r600_gb_backend_map_valid;
132 uint32_t r600_num_banks;
133 uint32_t gb_addr_config;
134 uint32_t num_render_backends;
135 uint32_t num_tile_pipes; /* pipe count from PIPE_CONFIG */
136 uint32_t pipe_interleave_bytes;
137 uint32_t enabled_rb_mask; /* GCN harvest config */
138 uint64_t max_alignment; /* from addrlib */
139
140 /* Tile modes. */
141 uint32_t si_tile_mode_array[32];
142 uint32_t cik_macrotile_mode_array[16];
143 };
144
145 bool ac_query_gpu_info(int fd, amdgpu_device_handle dev,
146 struct radeon_info *info,
147 struct amdgpu_gpu_info *amdinfo);
148
149 void ac_compute_driver_uuid(char *uuid, size_t size);
150
151 void ac_compute_device_uuid(struct radeon_info *info, char *uuid, size_t size);
152 void ac_print_gpu_info(struct radeon_info *info);
153 int ac_get_gs_table_depth(enum chip_class chip_class, enum radeon_family family);
154 void ac_get_raster_config(struct radeon_info *info,
155 uint32_t *raster_config_p,
156 uint32_t *raster_config_1_p,
157 uint32_t *se_tile_repeat_p);
158 void ac_get_harvested_configs(struct radeon_info *info,
159 unsigned raster_config,
160 unsigned *cik_raster_config_1_p,
161 unsigned *raster_config_se);
162
163 static inline unsigned ac_get_max_simd_waves(enum radeon_family family)
164 {
165
166 switch (family) {
167 /* These always have 8 waves: */
168 case CHIP_POLARIS10:
169 case CHIP_POLARIS11:
170 case CHIP_POLARIS12:
171 case CHIP_VEGAM:
172 return 8;
173 default:
174 return 10;
175 }
176 }
177
178 static inline uint32_t
179 ac_get_num_physical_sgprs(enum chip_class chip_class)
180 {
181 return chip_class >= VI ? 800 : 512;
182 }
183
184 #ifdef __cplusplus
185 }
186 #endif
187
188 #endif /* AC_GPU_INFO_H */