2 * Copyright © 2016 Bas Nieuwenhuizen
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
24 #ifndef AC_NIR_TO_LLVM_H
25 #define AC_NIR_TO_LLVM_H
28 #include "llvm-c/Core.h"
29 #include "llvm-c/TargetMachine.h"
30 #include "amd_family.h"
31 #include "../vulkan/radv_descriptor_set.h"
32 #include "ac_shader_info.h"
33 #include "compiler/shader_enums.h"
34 struct ac_shader_binary
;
35 struct ac_shader_config
;
37 struct radv_pipeline_layout
;
39 struct ac_llvm_context
;
42 struct ac_vs_variant_key
{
43 uint32_t instance_rate_inputs
;
46 uint32_t export_prim_id
:1;
49 struct ac_tes_variant_key
{
51 uint32_t export_prim_id
:1;
54 struct ac_tcs_variant_key
{
55 unsigned primitive_mode
;
56 unsigned input_vertices
;
59 struct ac_fs_variant_key
{
64 union ac_shader_variant_key
{
65 struct ac_vs_variant_key vs
;
66 struct ac_fs_variant_key fs
;
67 struct ac_tes_variant_key tes
;
68 struct ac_tcs_variant_key tcs
;
71 struct ac_nir_compiler_options
{
72 struct radv_pipeline_layout
*layout
;
73 union ac_shader_variant_key key
;
76 enum radeon_family family
;
77 enum chip_class chip_class
;
80 struct ac_userdata_info
{
84 uint32_t indirect_offset
;
88 AC_UD_SCRATCH_RING_OFFSETS
= 0,
89 AC_UD_PUSH_CONSTANTS
= 1,
90 AC_UD_INDIRECT_DESCRIPTOR_SETS
= 2,
91 AC_UD_SHADER_START
= 3,
92 AC_UD_VS_VERTEX_BUFFERS
= AC_UD_SHADER_START
,
93 AC_UD_VS_BASE_VERTEX_START_INSTANCE
,
94 AC_UD_VS_LS_TCS_IN_LAYOUT
,
96 AC_UD_PS_SAMPLE_POS_OFFSET
= AC_UD_SHADER_START
,
98 AC_UD_CS_GRID_SIZE
= AC_UD_SHADER_START
,
100 AC_UD_GS_VS_RING_STRIDE_ENTRIES
= AC_UD_SHADER_START
,
102 AC_UD_TCS_OFFCHIP_LAYOUT
= AC_UD_SHADER_START
,
104 AC_UD_TES_OFFCHIP_LAYOUT
= AC_UD_SHADER_START
,
106 AC_UD_MAX_UD
= AC_UD_VS_MAX_UD
,
109 /* descriptor index into scratch ring offsets */
110 #define RING_SCRATCH 0
111 #define RING_ESGS_VS 1
112 #define RING_ESGS_GS 2
113 #define RING_GSVS_VS 3
114 #define RING_GSVS_GS 4
115 #define RING_HS_TESS_FACTOR 5
116 #define RING_HS_TESS_OFFCHIP 6
117 #define RING_PS_SAMPLE_POSITIONS 7
119 // Match MAX_SETS from radv_descriptor_set.h
120 #define AC_UD_MAX_SETS MAX_SETS
122 struct ac_userdata_locations
{
123 struct ac_userdata_info descriptor_sets
[AC_UD_MAX_SETS
];
124 struct ac_userdata_info shader_data
[AC_UD_MAX_UD
];
127 struct ac_vs_output_info
{
128 uint8_t vs_output_param_offset
[VARYING_SLOT_MAX
];
129 uint8_t clip_dist_mask
;
130 uint8_t cull_dist_mask
;
131 uint8_t param_exports
;
132 bool writes_pointsize
;
134 bool writes_viewport_index
;
136 uint32_t export_mask
;
137 unsigned pos_exports
;
140 struct ac_es_output_info
{
141 uint32_t esgs_itemsize
;
144 struct ac_shader_variant_info
{
145 struct ac_userdata_locations user_sgprs_locs
;
146 struct ac_shader_info info
;
147 unsigned num_user_sgprs
;
148 unsigned num_input_sgprs
;
149 unsigned num_input_vgprs
;
150 bool need_indirect_descriptor_sets
;
153 struct ac_vs_output_info outinfo
;
154 struct ac_es_output_info es_info
;
155 unsigned vgpr_comp_cnt
;
158 uint64_t outputs_written
;
163 unsigned output_mask
;
164 uint32_t flat_shaded_mask
;
169 bool writes_sample_mask
;
170 bool early_fragment_test
;
172 bool force_persample
;
177 unsigned block_size
[3];
180 unsigned vertices_in
;
181 unsigned vertices_out
;
182 unsigned output_prim
;
183 unsigned invocations
;
184 unsigned gsvs_vertex_size
;
185 unsigned max_gsvs_emit_size
;
190 unsigned tcs_vertices_out
;
191 /* Which outputs are actually written */
192 uint64_t outputs_written
;
193 /* Which patch outputs are actually written */
194 uint32_t patch_outputs_written
;
198 struct ac_vs_output_info outinfo
;
199 struct ac_es_output_info es_info
;
201 unsigned primitive_mode
;
202 enum gl_tess_spacing spacing
;
210 void ac_compile_nir_shader(LLVMTargetMachineRef tm
,
211 struct ac_shader_binary
*binary
,
212 struct ac_shader_config
*config
,
213 struct ac_shader_variant_info
*shader_info
,
214 struct nir_shader
*nir
,
215 const struct ac_nir_compiler_options
*options
,
218 void ac_create_gs_copy_shader(LLVMTargetMachineRef tm
,
219 struct nir_shader
*geom_shader
,
220 struct ac_shader_binary
*binary
,
221 struct ac_shader_config
*config
,
222 struct ac_shader_variant_info
*shader_info
,
223 const struct ac_nir_compiler_options
*options
,
226 struct nir_to_llvm_context
;
227 void ac_nir_translate(struct ac_llvm_context
*ac
, struct ac_shader_abi
*abi
,
228 struct nir_shader
*nir
, struct nir_to_llvm_context
*nctx
);
230 #endif /* AC_NIR_TO_LLVM_H */