2 * Copyright © 2011 Red Hat All Rights Reserved.
3 * Copyright © 2017 Advanced Micro Devices, Inc.
6 * Permission is hereby granted, free of charge, to any person obtaining
7 * a copy of this software and associated documentation files (the
8 * "Software"), to deal in the Software without restriction, including
9 * without limitation the rights to use, copy, modify, merge, publish,
10 * distribute, sub license, and/or sell copies of the Software, and to
11 * permit persons to whom the Software is furnished to do so, subject to
12 * the following conditions:
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
15 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
16 * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
17 * NON-INFRINGEMENT. IN NO EVENT SHALL THE COPYRIGHT HOLDERS, AUTHORS
18 * AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
21 * USE OR OTHER DEALINGS IN THE SOFTWARE.
23 * The above copyright notice and this permission notice (including the
24 * next paragraph) shall be included in all copies or substantial portions
28 #include "ac_surface.h"
29 #include "amd_family.h"
30 #include "addrlib/amdgpu_asic_addr.h"
31 #include "ac_gpu_info.h"
32 #include "util/macros.h"
33 #include "util/u_atomic.h"
34 #include "util/u_math.h"
40 #include <amdgpu_drm.h>
42 #include "addrlib/addrinterface.h"
44 #ifndef CIASICIDGFXENGINE_SOUTHERNISLAND
45 #define CIASICIDGFXENGINE_SOUTHERNISLAND 0x0000000A
48 #ifndef CIASICIDGFXENGINE_ARCTICISLAND
49 #define CIASICIDGFXENGINE_ARCTICISLAND 0x0000000D
52 static unsigned get_first(unsigned x
, unsigned y
)
57 static void addrlib_family_rev_id(enum radeon_family family
,
58 unsigned *addrlib_family
,
59 unsigned *addrlib_revid
)
63 *addrlib_family
= FAMILY_SI
;
64 *addrlib_revid
= get_first(AMDGPU_TAHITI_RANGE
);
67 *addrlib_family
= FAMILY_SI
;
68 *addrlib_revid
= get_first(AMDGPU_PITCAIRN_RANGE
);
71 *addrlib_family
= FAMILY_SI
;
72 *addrlib_revid
= get_first(AMDGPU_CAPEVERDE_RANGE
);
75 *addrlib_family
= FAMILY_SI
;
76 *addrlib_revid
= get_first(AMDGPU_OLAND_RANGE
);
79 *addrlib_family
= FAMILY_SI
;
80 *addrlib_revid
= get_first(AMDGPU_HAINAN_RANGE
);
83 *addrlib_family
= FAMILY_CI
;
84 *addrlib_revid
= get_first(AMDGPU_BONAIRE_RANGE
);
87 *addrlib_family
= FAMILY_KV
;
88 *addrlib_revid
= get_first(AMDGPU_SPECTRE_RANGE
);
91 *addrlib_family
= FAMILY_KV
;
92 *addrlib_revid
= get_first(AMDGPU_KALINDI_RANGE
);
95 *addrlib_family
= FAMILY_CI
;
96 *addrlib_revid
= get_first(AMDGPU_HAWAII_RANGE
);
99 *addrlib_family
= FAMILY_KV
;
100 *addrlib_revid
= get_first(AMDGPU_GODAVARI_RANGE
);
103 *addrlib_family
= FAMILY_VI
;
104 *addrlib_revid
= get_first(AMDGPU_TONGA_RANGE
);
107 *addrlib_family
= FAMILY_VI
;
108 *addrlib_revid
= get_first(AMDGPU_ICELAND_RANGE
);
111 *addrlib_family
= FAMILY_CZ
;
112 *addrlib_revid
= get_first(AMDGPU_CARRIZO_RANGE
);
115 *addrlib_family
= FAMILY_CZ
;
116 *addrlib_revid
= get_first(AMDGPU_STONEY_RANGE
);
119 *addrlib_family
= FAMILY_VI
;
120 *addrlib_revid
= get_first(AMDGPU_FIJI_RANGE
);
123 *addrlib_family
= FAMILY_VI
;
124 *addrlib_revid
= get_first(AMDGPU_POLARIS10_RANGE
);
127 *addrlib_family
= FAMILY_VI
;
128 *addrlib_revid
= get_first(AMDGPU_POLARIS11_RANGE
);
131 *addrlib_family
= FAMILY_VI
;
132 *addrlib_revid
= get_first(AMDGPU_POLARIS12_RANGE
);
135 *addrlib_family
= FAMILY_AI
;
136 *addrlib_revid
= get_first(AMDGPU_VEGA10_RANGE
);
139 *addrlib_family
= FAMILY_AI
;
140 *addrlib_revid
= get_first(AMDGPU_VEGA12_RANGE
);
143 *addrlib_family
= FAMILY_RV
;
144 *addrlib_revid
= get_first(AMDGPU_RAVEN_RANGE
);
147 fprintf(stderr
, "amdgpu: Unknown family.\n");
151 static void *ADDR_API
allocSysMem(const ADDR_ALLOCSYSMEM_INPUT
* pInput
)
153 return malloc(pInput
->sizeInBytes
);
156 static ADDR_E_RETURNCODE ADDR_API
freeSysMem(const ADDR_FREESYSMEM_INPUT
* pInput
)
158 free(pInput
->pVirtAddr
);
162 ADDR_HANDLE
amdgpu_addr_create(const struct radeon_info
*info
,
163 const struct amdgpu_gpu_info
*amdinfo
,
164 uint64_t *max_alignment
)
166 ADDR_CREATE_INPUT addrCreateInput
= {0};
167 ADDR_CREATE_OUTPUT addrCreateOutput
= {0};
168 ADDR_REGISTER_VALUE regValue
= {0};
169 ADDR_CREATE_FLAGS createFlags
= {{0}};
170 ADDR_GET_MAX_ALINGMENTS_OUTPUT addrGetMaxAlignmentsOutput
= {0};
171 ADDR_E_RETURNCODE addrRet
;
173 addrCreateInput
.size
= sizeof(ADDR_CREATE_INPUT
);
174 addrCreateOutput
.size
= sizeof(ADDR_CREATE_OUTPUT
);
176 regValue
.gbAddrConfig
= amdinfo
->gb_addr_cfg
;
177 createFlags
.value
= 0;
179 addrlib_family_rev_id(info
->family
, &addrCreateInput
.chipFamily
, &addrCreateInput
.chipRevision
);
180 if (addrCreateInput
.chipFamily
== FAMILY_UNKNOWN
)
183 if (addrCreateInput
.chipFamily
>= FAMILY_AI
) {
184 addrCreateInput
.chipEngine
= CIASICIDGFXENGINE_ARCTICISLAND
;
185 regValue
.blockVarSizeLog2
= 0;
187 regValue
.noOfBanks
= amdinfo
->mc_arb_ramcfg
& 0x3;
188 regValue
.noOfRanks
= (amdinfo
->mc_arb_ramcfg
& 0x4) >> 2;
190 regValue
.backendDisables
= amdinfo
->enabled_rb_pipes_mask
;
191 regValue
.pTileConfig
= amdinfo
->gb_tile_mode
;
192 regValue
.noOfEntries
= ARRAY_SIZE(amdinfo
->gb_tile_mode
);
193 if (addrCreateInput
.chipFamily
== FAMILY_SI
) {
194 regValue
.pMacroTileConfig
= NULL
;
195 regValue
.noOfMacroEntries
= 0;
197 regValue
.pMacroTileConfig
= amdinfo
->gb_macro_tile_mode
;
198 regValue
.noOfMacroEntries
= ARRAY_SIZE(amdinfo
->gb_macro_tile_mode
);
201 createFlags
.useTileIndex
= 1;
202 createFlags
.useHtileSliceAlign
= 1;
204 addrCreateInput
.chipEngine
= CIASICIDGFXENGINE_SOUTHERNISLAND
;
207 addrCreateInput
.callbacks
.allocSysMem
= allocSysMem
;
208 addrCreateInput
.callbacks
.freeSysMem
= freeSysMem
;
209 addrCreateInput
.callbacks
.debugPrint
= 0;
210 addrCreateInput
.createFlags
= createFlags
;
211 addrCreateInput
.regValue
= regValue
;
213 addrRet
= AddrCreate(&addrCreateInput
, &addrCreateOutput
);
214 if (addrRet
!= ADDR_OK
)
218 addrRet
= AddrGetMaxAlignments(addrCreateOutput
.hLib
, &addrGetMaxAlignmentsOutput
);
219 if (addrRet
== ADDR_OK
){
220 *max_alignment
= addrGetMaxAlignmentsOutput
.baseAlign
;
223 return addrCreateOutput
.hLib
;
226 static int surf_config_sanity(const struct ac_surf_config
*config
)
228 /* all dimension must be at least 1 ! */
229 if (!config
->info
.width
|| !config
->info
.height
|| !config
->info
.depth
||
230 !config
->info
.array_size
|| !config
->info
.levels
)
233 switch (config
->info
.samples
) {
244 if (config
->is_3d
&& config
->info
.array_size
> 1)
246 if (config
->is_cube
&& config
->info
.depth
> 1)
252 static int gfx6_compute_level(ADDR_HANDLE addrlib
,
253 const struct ac_surf_config
*config
,
254 struct radeon_surf
*surf
, bool is_stencil
,
255 unsigned level
, bool compressed
,
256 ADDR_COMPUTE_SURFACE_INFO_INPUT
*AddrSurfInfoIn
,
257 ADDR_COMPUTE_SURFACE_INFO_OUTPUT
*AddrSurfInfoOut
,
258 ADDR_COMPUTE_DCCINFO_INPUT
*AddrDccIn
,
259 ADDR_COMPUTE_DCCINFO_OUTPUT
*AddrDccOut
,
260 ADDR_COMPUTE_HTILE_INFO_INPUT
*AddrHtileIn
,
261 ADDR_COMPUTE_HTILE_INFO_OUTPUT
*AddrHtileOut
)
263 struct legacy_surf_level
*surf_level
;
264 ADDR_E_RETURNCODE ret
;
266 AddrSurfInfoIn
->mipLevel
= level
;
267 AddrSurfInfoIn
->width
= u_minify(config
->info
.width
, level
);
268 AddrSurfInfoIn
->height
= u_minify(config
->info
.height
, level
);
270 /* Make GFX6 linear surfaces compatible with GFX9 for hybrid graphics,
271 * because GFX9 needs linear alignment of 256 bytes.
273 if (config
->info
.levels
== 1 &&
274 AddrSurfInfoIn
->tileMode
== ADDR_TM_LINEAR_ALIGNED
&&
275 AddrSurfInfoIn
->bpp
) {
276 unsigned alignment
= 256 / (AddrSurfInfoIn
->bpp
/ 8);
278 assert(util_is_power_of_two_or_zero(AddrSurfInfoIn
->bpp
));
279 AddrSurfInfoIn
->width
= align(AddrSurfInfoIn
->width
, alignment
);
283 AddrSurfInfoIn
->numSlices
= u_minify(config
->info
.depth
, level
);
284 else if (config
->is_cube
)
285 AddrSurfInfoIn
->numSlices
= 6;
287 AddrSurfInfoIn
->numSlices
= config
->info
.array_size
;
290 /* Set the base level pitch. This is needed for calculation
291 * of non-zero levels. */
293 AddrSurfInfoIn
->basePitch
= surf
->u
.legacy
.stencil_level
[0].nblk_x
;
295 AddrSurfInfoIn
->basePitch
= surf
->u
.legacy
.level
[0].nblk_x
;
297 /* Convert blocks to pixels for compressed formats. */
299 AddrSurfInfoIn
->basePitch
*= surf
->blk_w
;
302 ret
= AddrComputeSurfaceInfo(addrlib
,
305 if (ret
!= ADDR_OK
) {
309 surf_level
= is_stencil
? &surf
->u
.legacy
.stencil_level
[level
] : &surf
->u
.legacy
.level
[level
];
310 surf_level
->offset
= align64(surf
->surf_size
, AddrSurfInfoOut
->baseAlign
);
311 surf_level
->slice_size_dw
= AddrSurfInfoOut
->sliceSize
/ 4;
312 surf_level
->nblk_x
= AddrSurfInfoOut
->pitch
;
313 surf_level
->nblk_y
= AddrSurfInfoOut
->height
;
315 switch (AddrSurfInfoOut
->tileMode
) {
316 case ADDR_TM_LINEAR_ALIGNED
:
317 surf_level
->mode
= RADEON_SURF_MODE_LINEAR_ALIGNED
;
319 case ADDR_TM_1D_TILED_THIN1
:
320 surf_level
->mode
= RADEON_SURF_MODE_1D
;
322 case ADDR_TM_2D_TILED_THIN1
:
323 surf_level
->mode
= RADEON_SURF_MODE_2D
;
330 surf
->u
.legacy
.stencil_tiling_index
[level
] = AddrSurfInfoOut
->tileIndex
;
332 surf
->u
.legacy
.tiling_index
[level
] = AddrSurfInfoOut
->tileIndex
;
334 surf
->surf_size
= surf_level
->offset
+ AddrSurfInfoOut
->surfSize
;
336 /* Clear DCC fields at the beginning. */
337 surf_level
->dcc_offset
= 0;
339 /* The previous level's flag tells us if we can use DCC for this level. */
340 if (AddrSurfInfoIn
->flags
.dccCompatible
&&
341 (level
== 0 || AddrDccOut
->subLvlCompressible
)) {
342 AddrDccIn
->colorSurfSize
= AddrSurfInfoOut
->surfSize
;
343 AddrDccIn
->tileMode
= AddrSurfInfoOut
->tileMode
;
344 AddrDccIn
->tileInfo
= *AddrSurfInfoOut
->pTileInfo
;
345 AddrDccIn
->tileIndex
= AddrSurfInfoOut
->tileIndex
;
346 AddrDccIn
->macroModeIndex
= AddrSurfInfoOut
->macroModeIndex
;
348 ret
= AddrComputeDccInfo(addrlib
,
352 if (ret
== ADDR_OK
) {
353 surf_level
->dcc_offset
= surf
->dcc_size
;
354 surf_level
->dcc_fast_clear_size
= AddrDccOut
->dccFastClearSize
;
355 surf
->num_dcc_levels
= level
+ 1;
356 surf
->dcc_size
= surf_level
->dcc_offset
+ AddrDccOut
->dccRamSize
;
357 surf
->dcc_alignment
= MAX2(surf
->dcc_alignment
, AddrDccOut
->dccRamBaseAlign
);
361 /* TC-compatible HTILE. */
363 AddrSurfInfoIn
->flags
.depth
&&
364 surf_level
->mode
== RADEON_SURF_MODE_2D
&&
366 AddrHtileIn
->flags
.tcCompatible
= AddrSurfInfoIn
->flags
.tcCompatible
;
367 AddrHtileIn
->pitch
= AddrSurfInfoOut
->pitch
;
368 AddrHtileIn
->height
= AddrSurfInfoOut
->height
;
369 AddrHtileIn
->numSlices
= AddrSurfInfoOut
->depth
;
370 AddrHtileIn
->blockWidth
= ADDR_HTILE_BLOCKSIZE_8
;
371 AddrHtileIn
->blockHeight
= ADDR_HTILE_BLOCKSIZE_8
;
372 AddrHtileIn
->pTileInfo
= AddrSurfInfoOut
->pTileInfo
;
373 AddrHtileIn
->tileIndex
= AddrSurfInfoOut
->tileIndex
;
374 AddrHtileIn
->macroModeIndex
= AddrSurfInfoOut
->macroModeIndex
;
376 ret
= AddrComputeHtileInfo(addrlib
,
380 if (ret
== ADDR_OK
) {
381 surf
->htile_size
= AddrHtileOut
->htileBytes
;
382 surf
->htile_slice_size
= AddrHtileOut
->sliceSize
;
383 surf
->htile_alignment
= AddrHtileOut
->baseAlign
;
390 #define G_009910_MICRO_TILE_MODE(x) (((x) >> 0) & 0x03)
391 #define G_009910_MICRO_TILE_MODE_NEW(x) (((x) >> 22) & 0x07)
393 static void gfx6_set_micro_tile_mode(struct radeon_surf
*surf
,
394 const struct radeon_info
*info
)
396 uint32_t tile_mode
= info
->si_tile_mode_array
[surf
->u
.legacy
.tiling_index
[0]];
398 if (info
->chip_class
>= CIK
)
399 surf
->micro_tile_mode
= G_009910_MICRO_TILE_MODE_NEW(tile_mode
);
401 surf
->micro_tile_mode
= G_009910_MICRO_TILE_MODE(tile_mode
);
404 static unsigned cik_get_macro_tile_index(struct radeon_surf
*surf
)
406 unsigned index
, tileb
;
408 tileb
= 8 * 8 * surf
->bpe
;
409 tileb
= MIN2(surf
->u
.legacy
.tile_split
, tileb
);
411 for (index
= 0; tileb
> 64; index
++)
418 static bool get_display_flag(const struct ac_surf_config
*config
,
419 const struct radeon_surf
*surf
)
421 unsigned num_channels
= config
->info
.num_channels
;
422 unsigned bpe
= surf
->bpe
;
424 if (surf
->flags
& RADEON_SURF_SCANOUT
&&
425 !(surf
->flags
& RADEON_SURF_FMASK
) &&
426 config
->info
.samples
<= 1 &&
427 surf
->blk_w
<= 2 && surf
->blk_h
== 1) {
429 if (surf
->blk_w
== 2 && surf
->blk_h
== 1)
432 if (/* RGBA8 or RGBA16F */
433 (bpe
>= 4 && bpe
<= 8 && num_channels
== 4) ||
434 /* R5G6B5 or R5G5B5A1 */
435 (bpe
== 2 && num_channels
>= 3) ||
437 (bpe
== 1 && num_channels
== 1))
444 * This must be called after the first level is computed.
446 * Copy surface-global settings like pipe/bank config from level 0 surface
447 * computation, and compute tile swizzle.
449 static int gfx6_surface_settings(ADDR_HANDLE addrlib
,
450 const struct radeon_info
*info
,
451 const struct ac_surf_config
*config
,
452 ADDR_COMPUTE_SURFACE_INFO_OUTPUT
* csio
,
453 struct radeon_surf
*surf
)
455 surf
->surf_alignment
= csio
->baseAlign
;
456 surf
->u
.legacy
.pipe_config
= csio
->pTileInfo
->pipeConfig
- 1;
457 gfx6_set_micro_tile_mode(surf
, info
);
459 /* For 2D modes only. */
460 if (csio
->tileMode
>= ADDR_TM_2D_TILED_THIN1
) {
461 surf
->u
.legacy
.bankw
= csio
->pTileInfo
->bankWidth
;
462 surf
->u
.legacy
.bankh
= csio
->pTileInfo
->bankHeight
;
463 surf
->u
.legacy
.mtilea
= csio
->pTileInfo
->macroAspectRatio
;
464 surf
->u
.legacy
.tile_split
= csio
->pTileInfo
->tileSplitBytes
;
465 surf
->u
.legacy
.num_banks
= csio
->pTileInfo
->banks
;
466 surf
->u
.legacy
.macro_tile_index
= csio
->macroModeIndex
;
468 surf
->u
.legacy
.macro_tile_index
= 0;
471 /* Compute tile swizzle. */
472 /* TODO: fix tile swizzle with mipmapping for SI */
473 if ((info
->chip_class
>= CIK
|| config
->info
.levels
== 1) &&
474 config
->info
.surf_index
&&
475 surf
->u
.legacy
.level
[0].mode
== RADEON_SURF_MODE_2D
&&
476 !(surf
->flags
& (RADEON_SURF_Z_OR_SBUFFER
| RADEON_SURF_SHAREABLE
)) &&
477 !get_display_flag(config
, surf
)) {
478 ADDR_COMPUTE_BASE_SWIZZLE_INPUT AddrBaseSwizzleIn
= {0};
479 ADDR_COMPUTE_BASE_SWIZZLE_OUTPUT AddrBaseSwizzleOut
= {0};
481 AddrBaseSwizzleIn
.size
= sizeof(ADDR_COMPUTE_BASE_SWIZZLE_INPUT
);
482 AddrBaseSwizzleOut
.size
= sizeof(ADDR_COMPUTE_BASE_SWIZZLE_OUTPUT
);
484 AddrBaseSwizzleIn
.surfIndex
= p_atomic_inc_return(config
->info
.surf_index
) - 1;
485 AddrBaseSwizzleIn
.tileIndex
= csio
->tileIndex
;
486 AddrBaseSwizzleIn
.macroModeIndex
= csio
->macroModeIndex
;
487 AddrBaseSwizzleIn
.pTileInfo
= csio
->pTileInfo
;
488 AddrBaseSwizzleIn
.tileMode
= csio
->tileMode
;
490 int r
= AddrComputeBaseSwizzle(addrlib
, &AddrBaseSwizzleIn
,
491 &AddrBaseSwizzleOut
);
495 assert(AddrBaseSwizzleOut
.tileSwizzle
<=
496 u_bit_consecutive(0, sizeof(surf
->tile_swizzle
) * 8));
497 surf
->tile_swizzle
= AddrBaseSwizzleOut
.tileSwizzle
;
503 * Fill in the tiling information in \p surf based on the given surface config.
505 * The following fields of \p surf must be initialized by the caller:
506 * blk_w, blk_h, bpe, flags.
508 static int gfx6_compute_surface(ADDR_HANDLE addrlib
,
509 const struct radeon_info
*info
,
510 const struct ac_surf_config
*config
,
511 enum radeon_surf_mode mode
,
512 struct radeon_surf
*surf
)
516 ADDR_COMPUTE_SURFACE_INFO_INPUT AddrSurfInfoIn
= {0};
517 ADDR_COMPUTE_SURFACE_INFO_OUTPUT AddrSurfInfoOut
= {0};
518 ADDR_COMPUTE_DCCINFO_INPUT AddrDccIn
= {0};
519 ADDR_COMPUTE_DCCINFO_OUTPUT AddrDccOut
= {0};
520 ADDR_COMPUTE_HTILE_INFO_INPUT AddrHtileIn
= {0};
521 ADDR_COMPUTE_HTILE_INFO_OUTPUT AddrHtileOut
= {0};
522 ADDR_TILEINFO AddrTileInfoIn
= {0};
523 ADDR_TILEINFO AddrTileInfoOut
= {0};
526 AddrSurfInfoIn
.size
= sizeof(ADDR_COMPUTE_SURFACE_INFO_INPUT
);
527 AddrSurfInfoOut
.size
= sizeof(ADDR_COMPUTE_SURFACE_INFO_OUTPUT
);
528 AddrDccIn
.size
= sizeof(ADDR_COMPUTE_DCCINFO_INPUT
);
529 AddrDccOut
.size
= sizeof(ADDR_COMPUTE_DCCINFO_OUTPUT
);
530 AddrHtileIn
.size
= sizeof(ADDR_COMPUTE_HTILE_INFO_INPUT
);
531 AddrHtileOut
.size
= sizeof(ADDR_COMPUTE_HTILE_INFO_OUTPUT
);
532 AddrSurfInfoOut
.pTileInfo
= &AddrTileInfoOut
;
534 compressed
= surf
->blk_w
== 4 && surf
->blk_h
== 4;
536 /* MSAA and FMASK require 2D tiling. */
537 if (config
->info
.samples
> 1 ||
538 (surf
->flags
& RADEON_SURF_FMASK
))
539 mode
= RADEON_SURF_MODE_2D
;
541 /* DB doesn't support linear layouts. */
542 if (surf
->flags
& (RADEON_SURF_Z_OR_SBUFFER
) &&
543 mode
< RADEON_SURF_MODE_1D
)
544 mode
= RADEON_SURF_MODE_1D
;
546 /* Set the requested tiling mode. */
548 case RADEON_SURF_MODE_LINEAR_ALIGNED
:
549 AddrSurfInfoIn
.tileMode
= ADDR_TM_LINEAR_ALIGNED
;
551 case RADEON_SURF_MODE_1D
:
552 AddrSurfInfoIn
.tileMode
= ADDR_TM_1D_TILED_THIN1
;
554 case RADEON_SURF_MODE_2D
:
555 AddrSurfInfoIn
.tileMode
= ADDR_TM_2D_TILED_THIN1
;
561 /* The format must be set correctly for the allocation of compressed
562 * textures to work. In other cases, setting the bpp is sufficient.
567 AddrSurfInfoIn
.format
= ADDR_FMT_BC1
;
570 AddrSurfInfoIn
.format
= ADDR_FMT_BC3
;
577 AddrDccIn
.bpp
= AddrSurfInfoIn
.bpp
= surf
->bpe
* 8;
580 AddrDccIn
.numSamples
= AddrSurfInfoIn
.numSamples
=
581 config
->info
.samples
? config
->info
.samples
: 1;
582 AddrSurfInfoIn
.tileIndex
= -1;
584 /* Set the micro tile type. */
585 if (surf
->flags
& RADEON_SURF_SCANOUT
)
586 AddrSurfInfoIn
.tileType
= ADDR_DISPLAYABLE
;
587 else if (surf
->flags
& (RADEON_SURF_Z_OR_SBUFFER
| RADEON_SURF_FMASK
))
588 AddrSurfInfoIn
.tileType
= ADDR_DEPTH_SAMPLE_ORDER
;
590 AddrSurfInfoIn
.tileType
= ADDR_NON_DISPLAYABLE
;
592 AddrSurfInfoIn
.flags
.color
= !(surf
->flags
& RADEON_SURF_Z_OR_SBUFFER
);
593 AddrSurfInfoIn
.flags
.depth
= (surf
->flags
& RADEON_SURF_ZBUFFER
) != 0;
594 AddrSurfInfoIn
.flags
.cube
= config
->is_cube
;
595 AddrSurfInfoIn
.flags
.fmask
= (surf
->flags
& RADEON_SURF_FMASK
) != 0;
596 AddrSurfInfoIn
.flags
.display
= get_display_flag(config
, surf
);
597 AddrSurfInfoIn
.flags
.pow2Pad
= config
->info
.levels
> 1;
598 AddrSurfInfoIn
.flags
.tcCompatible
= (surf
->flags
& RADEON_SURF_TC_COMPATIBLE_HTILE
) != 0;
600 /* Only degrade the tile mode for space if TC-compatible HTILE hasn't been
601 * requested, because TC-compatible HTILE requires 2D tiling.
603 AddrSurfInfoIn
.flags
.opt4Space
= !AddrSurfInfoIn
.flags
.tcCompatible
&&
604 !AddrSurfInfoIn
.flags
.fmask
&&
605 config
->info
.samples
<= 1 &&
606 (surf
->flags
& RADEON_SURF_OPTIMIZE_FOR_SPACE
);
609 * - If we add MSAA support, keep in mind that CB can't decompress 8bpp
611 * - Mipmapped array textures have low performance (discovered by a closed
614 AddrSurfInfoIn
.flags
.dccCompatible
=
615 info
->chip_class
>= VI
&&
616 !(surf
->flags
& RADEON_SURF_Z_OR_SBUFFER
) &&
617 !(surf
->flags
& RADEON_SURF_DISABLE_DCC
) &&
619 ((config
->info
.array_size
== 1 && config
->info
.depth
== 1) ||
620 config
->info
.levels
== 1);
622 AddrSurfInfoIn
.flags
.noStencil
= (surf
->flags
& RADEON_SURF_SBUFFER
) == 0;
623 AddrSurfInfoIn
.flags
.compressZ
= AddrSurfInfoIn
.flags
.depth
;
625 /* On CI/VI, the DB uses the same pitch and tile mode (except tilesplit)
626 * for Z and stencil. This can cause a number of problems which we work
629 * - a depth part that is incompatible with mipmapped texturing
630 * - at least on Stoney, entirely incompatible Z/S aspects (e.g.
631 * incorrect tiling applied to the stencil part, stencil buffer
632 * memory accesses that go out of bounds) even without mipmapping
634 * Some piglit tests that are prone to different types of related
636 * ./bin/ext_framebuffer_multisample-upsample 2 stencil
637 * ./bin/framebuffer-blit-levels {draw,read} stencil
638 * ./bin/ext_framebuffer_multisample-unaligned-blit N {depth,stencil} {msaa,upsample,downsample}
639 * ./bin/fbo-depth-array fs-writes-{depth,stencil} / {depth,stencil}-{clear,layered-clear,draw}
640 * ./bin/depthstencil-render-miplevels 1024 d=s=z24_s8
642 int stencil_tile_idx
= -1;
644 if (AddrSurfInfoIn
.flags
.depth
&& !AddrSurfInfoIn
.flags
.noStencil
&&
645 (config
->info
.levels
> 1 || info
->family
== CHIP_STONEY
)) {
646 /* Compute stencilTileIdx that is compatible with the (depth)
647 * tileIdx. This degrades the depth surface if necessary to
648 * ensure that a matching stencilTileIdx exists. */
649 AddrSurfInfoIn
.flags
.matchStencilTileCfg
= 1;
651 /* Keep the depth mip-tail compatible with texturing. */
652 AddrSurfInfoIn
.flags
.noStencil
= 1;
655 /* Set preferred macrotile parameters. This is usually required
656 * for shared resources. This is for 2D tiling only. */
657 if (AddrSurfInfoIn
.tileMode
>= ADDR_TM_2D_TILED_THIN1
&&
658 surf
->u
.legacy
.bankw
&& surf
->u
.legacy
.bankh
&&
659 surf
->u
.legacy
.mtilea
&& surf
->u
.legacy
.tile_split
) {
660 assert(!(surf
->flags
& RADEON_SURF_FMASK
));
662 /* If any of these parameters are incorrect, the calculation
664 AddrTileInfoIn
.banks
= surf
->u
.legacy
.num_banks
;
665 AddrTileInfoIn
.bankWidth
= surf
->u
.legacy
.bankw
;
666 AddrTileInfoIn
.bankHeight
= surf
->u
.legacy
.bankh
;
667 AddrTileInfoIn
.macroAspectRatio
= surf
->u
.legacy
.mtilea
;
668 AddrTileInfoIn
.tileSplitBytes
= surf
->u
.legacy
.tile_split
;
669 AddrTileInfoIn
.pipeConfig
= surf
->u
.legacy
.pipe_config
+ 1; /* +1 compared to GB_TILE_MODE */
670 AddrSurfInfoIn
.flags
.opt4Space
= 0;
671 AddrSurfInfoIn
.pTileInfo
= &AddrTileInfoIn
;
673 /* If AddrSurfInfoIn.pTileInfo is set, Addrlib doesn't set
674 * the tile index, because we are expected to know it if
675 * we know the other parameters.
677 * This is something that can easily be fixed in Addrlib.
678 * For now, just figure it out here.
679 * Note that only 2D_TILE_THIN1 is handled here.
681 assert(!(surf
->flags
& RADEON_SURF_Z_OR_SBUFFER
));
682 assert(AddrSurfInfoIn
.tileMode
== ADDR_TM_2D_TILED_THIN1
);
684 if (info
->chip_class
== SI
) {
685 if (AddrSurfInfoIn
.tileType
== ADDR_DISPLAYABLE
) {
687 AddrSurfInfoIn
.tileIndex
= 11; /* 16bpp */
689 AddrSurfInfoIn
.tileIndex
= 12; /* 32bpp */
692 AddrSurfInfoIn
.tileIndex
= 14; /* 8bpp */
693 else if (surf
->bpe
== 2)
694 AddrSurfInfoIn
.tileIndex
= 15; /* 16bpp */
695 else if (surf
->bpe
== 4)
696 AddrSurfInfoIn
.tileIndex
= 16; /* 32bpp */
698 AddrSurfInfoIn
.tileIndex
= 17; /* 64bpp (and 128bpp) */
702 if (AddrSurfInfoIn
.tileType
== ADDR_DISPLAYABLE
)
703 AddrSurfInfoIn
.tileIndex
= 10; /* 2D displayable */
705 AddrSurfInfoIn
.tileIndex
= 14; /* 2D non-displayable */
707 /* Addrlib doesn't set this if tileIndex is forced like above. */
708 AddrSurfInfoOut
.macroModeIndex
= cik_get_macro_tile_index(surf
);
712 surf
->has_stencil
= !!(surf
->flags
& RADEON_SURF_SBUFFER
);
713 surf
->num_dcc_levels
= 0;
716 surf
->dcc_alignment
= 1;
717 surf
->htile_size
= 0;
718 surf
->htile_slice_size
= 0;
719 surf
->htile_alignment
= 1;
721 const bool only_stencil
= (surf
->flags
& RADEON_SURF_SBUFFER
) &&
722 !(surf
->flags
& RADEON_SURF_ZBUFFER
);
724 /* Calculate texture layout information. */
726 for (level
= 0; level
< config
->info
.levels
; level
++) {
727 r
= gfx6_compute_level(addrlib
, config
, surf
, false, level
, compressed
,
728 &AddrSurfInfoIn
, &AddrSurfInfoOut
,
729 &AddrDccIn
, &AddrDccOut
, &AddrHtileIn
, &AddrHtileOut
);
736 /* Check that we actually got a TC-compatible HTILE if
737 * we requested it (only for level 0, since we're not
738 * supporting HTILE on higher mip levels anyway). */
739 assert(AddrSurfInfoOut
.tcCompatible
||
740 !AddrSurfInfoIn
.flags
.tcCompatible
||
741 AddrSurfInfoIn
.flags
.matchStencilTileCfg
);
743 if (AddrSurfInfoIn
.flags
.matchStencilTileCfg
) {
744 if (!AddrSurfInfoOut
.tcCompatible
) {
745 AddrSurfInfoIn
.flags
.tcCompatible
= 0;
746 surf
->flags
&= ~RADEON_SURF_TC_COMPATIBLE_HTILE
;
749 AddrSurfInfoIn
.flags
.matchStencilTileCfg
= 0;
750 AddrSurfInfoIn
.tileIndex
= AddrSurfInfoOut
.tileIndex
;
751 stencil_tile_idx
= AddrSurfInfoOut
.stencilTileIdx
;
753 assert(stencil_tile_idx
>= 0);
756 r
= gfx6_surface_settings(addrlib
, info
, config
,
757 &AddrSurfInfoOut
, surf
);
763 /* Calculate texture layout information for stencil. */
764 if (surf
->flags
& RADEON_SURF_SBUFFER
) {
765 AddrSurfInfoIn
.tileIndex
= stencil_tile_idx
;
766 AddrSurfInfoIn
.bpp
= 8;
767 AddrSurfInfoIn
.flags
.depth
= 0;
768 AddrSurfInfoIn
.flags
.stencil
= 1;
769 AddrSurfInfoIn
.flags
.tcCompatible
= 0;
770 /* This will be ignored if AddrSurfInfoIn.pTileInfo is NULL. */
771 AddrTileInfoIn
.tileSplitBytes
= surf
->u
.legacy
.stencil_tile_split
;
773 for (level
= 0; level
< config
->info
.levels
; level
++) {
774 r
= gfx6_compute_level(addrlib
, config
, surf
, true, level
, compressed
,
775 &AddrSurfInfoIn
, &AddrSurfInfoOut
,
776 &AddrDccIn
, &AddrDccOut
,
781 /* DB uses the depth pitch for both stencil and depth. */
783 if (surf
->u
.legacy
.stencil_level
[level
].nblk_x
!=
784 surf
->u
.legacy
.level
[level
].nblk_x
)
785 surf
->u
.legacy
.stencil_adjusted
= true;
787 surf
->u
.legacy
.level
[level
].nblk_x
=
788 surf
->u
.legacy
.stencil_level
[level
].nblk_x
;
793 r
= gfx6_surface_settings(addrlib
, info
, config
,
794 &AddrSurfInfoOut
, surf
);
799 /* For 2D modes only. */
800 if (AddrSurfInfoOut
.tileMode
>= ADDR_TM_2D_TILED_THIN1
) {
801 surf
->u
.legacy
.stencil_tile_split
=
802 AddrSurfInfoOut
.pTileInfo
->tileSplitBytes
;
808 /* Recalculate the whole DCC miptree size including disabled levels.
809 * This is what addrlib does, but calling addrlib would be a lot more
812 if (surf
->dcc_size
&& config
->info
.levels
> 1) {
813 /* The smallest miplevels that are never compressed by DCC
814 * still read the DCC buffer via TC if the base level uses DCC,
815 * and for some reason the DCC buffer needs to be larger if
816 * the miptree uses non-zero tile_swizzle. Otherwise there are
819 * "dcc_alignment * 4" was determined by trial and error.
821 surf
->dcc_size
= align64(surf
->surf_size
>> 8,
822 surf
->dcc_alignment
* 4);
825 /* Make sure HTILE covers the whole miptree, because the shader reads
826 * TC-compatible HTILE even for levels where it's disabled by DB.
828 if (surf
->htile_size
&& config
->info
.levels
> 1)
829 surf
->htile_size
*= 2;
831 surf
->is_linear
= surf
->u
.legacy
.level
[0].mode
== RADEON_SURF_MODE_LINEAR_ALIGNED
;
832 surf
->is_displayable
= surf
->is_linear
||
833 surf
->micro_tile_mode
== RADEON_MICRO_MODE_DISPLAY
||
834 surf
->micro_tile_mode
== RADEON_MICRO_MODE_ROTATED
;
838 /* This is only called when expecting a tiled layout. */
840 gfx9_get_preferred_swizzle_mode(ADDR_HANDLE addrlib
,
841 ADDR2_COMPUTE_SURFACE_INFO_INPUT
*in
,
842 bool is_fmask
, unsigned flags
,
843 AddrSwizzleMode
*swizzle_mode
)
845 ADDR_E_RETURNCODE ret
;
846 ADDR2_GET_PREFERRED_SURF_SETTING_INPUT sin
= {0};
847 ADDR2_GET_PREFERRED_SURF_SETTING_OUTPUT sout
= {0};
849 sin
.size
= sizeof(ADDR2_GET_PREFERRED_SURF_SETTING_INPUT
);
850 sout
.size
= sizeof(ADDR2_GET_PREFERRED_SURF_SETTING_OUTPUT
);
852 sin
.flags
= in
->flags
;
853 sin
.resourceType
= in
->resourceType
;
854 sin
.format
= in
->format
;
855 sin
.resourceLoction
= ADDR_RSRC_LOC_INVIS
;
856 /* TODO: We could allow some of these: */
857 sin
.forbiddenBlock
.micro
= 1; /* don't allow the 256B swizzle modes */
858 sin
.forbiddenBlock
.var
= 1; /* don't allow the variable-sized swizzle modes */
859 sin
.forbiddenBlock
.linear
= 1; /* don't allow linear swizzle modes */
861 sin
.width
= in
->width
;
862 sin
.height
= in
->height
;
863 sin
.numSlices
= in
->numSlices
;
864 sin
.numMipLevels
= in
->numMipLevels
;
865 sin
.numSamples
= in
->numSamples
;
866 sin
.numFrags
= in
->numFrags
;
868 if (flags
& RADEON_SURF_SCANOUT
) {
869 sin
.preferredSwSet
.sw_D
= 1;
870 /* Raven only allows S for displayable surfaces with < 64 bpp, so
871 * allow it as fallback */
872 sin
.preferredSwSet
.sw_S
= 1;
873 } else if (in
->flags
.depth
|| in
->flags
.stencil
|| is_fmask
)
874 sin
.preferredSwSet
.sw_Z
= 1;
876 sin
.preferredSwSet
.sw_S
= 1;
879 sin
.flags
.display
= 0;
884 ret
= Addr2GetPreferredSurfaceSetting(addrlib
, &sin
, &sout
);
888 *swizzle_mode
= sout
.swizzleMode
;
892 static int gfx9_compute_miptree(ADDR_HANDLE addrlib
,
893 const struct ac_surf_config
*config
,
894 struct radeon_surf
*surf
, bool compressed
,
895 ADDR2_COMPUTE_SURFACE_INFO_INPUT
*in
)
897 ADDR2_MIP_INFO mip_info
[RADEON_SURF_MAX_LEVELS
] = {};
898 ADDR2_COMPUTE_SURFACE_INFO_OUTPUT out
= {0};
899 ADDR_E_RETURNCODE ret
;
901 out
.size
= sizeof(ADDR2_COMPUTE_SURFACE_INFO_OUTPUT
);
902 out
.pMipInfo
= mip_info
;
904 ret
= Addr2ComputeSurfaceInfo(addrlib
, in
, &out
);
908 if (in
->flags
.stencil
) {
909 surf
->u
.gfx9
.stencil
.swizzle_mode
= in
->swizzleMode
;
910 surf
->u
.gfx9
.stencil
.epitch
= out
.epitchIsHeight
? out
.mipChainHeight
- 1 :
911 out
.mipChainPitch
- 1;
912 surf
->surf_alignment
= MAX2(surf
->surf_alignment
, out
.baseAlign
);
913 surf
->u
.gfx9
.stencil_offset
= align(surf
->surf_size
, out
.baseAlign
);
914 surf
->surf_size
= surf
->u
.gfx9
.stencil_offset
+ out
.surfSize
;
918 surf
->u
.gfx9
.surf
.swizzle_mode
= in
->swizzleMode
;
919 surf
->u
.gfx9
.surf
.epitch
= out
.epitchIsHeight
? out
.mipChainHeight
- 1 :
920 out
.mipChainPitch
- 1;
922 /* CMASK fast clear uses these even if FMASK isn't allocated.
923 * FMASK only supports the Z swizzle modes, whose numbers are multiples of 4.
925 surf
->u
.gfx9
.fmask
.swizzle_mode
= surf
->u
.gfx9
.surf
.swizzle_mode
& ~0x3;
926 surf
->u
.gfx9
.fmask
.epitch
= surf
->u
.gfx9
.surf
.epitch
;
928 surf
->u
.gfx9
.surf_slice_size
= out
.sliceSize
;
929 surf
->u
.gfx9
.surf_pitch
= out
.pitch
;
930 surf
->u
.gfx9
.surf_height
= out
.height
;
931 surf
->surf_size
= out
.surfSize
;
932 surf
->surf_alignment
= out
.baseAlign
;
934 if (in
->swizzleMode
== ADDR_SW_LINEAR
) {
935 for (unsigned i
= 0; i
< in
->numMipLevels
; i
++)
936 surf
->u
.gfx9
.offset
[i
] = mip_info
[i
].offset
;
939 if (in
->flags
.depth
) {
940 assert(in
->swizzleMode
!= ADDR_SW_LINEAR
);
943 ADDR2_COMPUTE_HTILE_INFO_INPUT hin
= {0};
944 ADDR2_COMPUTE_HTILE_INFO_OUTPUT hout
= {0};
946 hin
.size
= sizeof(ADDR2_COMPUTE_HTILE_INFO_INPUT
);
947 hout
.size
= sizeof(ADDR2_COMPUTE_HTILE_INFO_OUTPUT
);
949 hin
.hTileFlags
.pipeAligned
= !in
->flags
.metaPipeUnaligned
;
950 hin
.hTileFlags
.rbAligned
= !in
->flags
.metaRbUnaligned
;
951 hin
.depthFlags
= in
->flags
;
952 hin
.swizzleMode
= in
->swizzleMode
;
953 hin
.unalignedWidth
= in
->width
;
954 hin
.unalignedHeight
= in
->height
;
955 hin
.numSlices
= in
->numSlices
;
956 hin
.numMipLevels
= in
->numMipLevels
;
958 ret
= Addr2ComputeHtileInfo(addrlib
, &hin
, &hout
);
962 surf
->u
.gfx9
.htile
.rb_aligned
= hin
.hTileFlags
.rbAligned
;
963 surf
->u
.gfx9
.htile
.pipe_aligned
= hin
.hTileFlags
.pipeAligned
;
964 surf
->htile_size
= hout
.htileBytes
;
965 surf
->htile_slice_size
= hout
.sliceSize
;
966 surf
->htile_alignment
= hout
.baseAlign
;
968 /* Compute tile swizzle for the color surface.
969 * All *_X and *_T modes can use the swizzle.
971 if (config
->info
.surf_index
&&
972 in
->swizzleMode
>= ADDR_SW_64KB_Z_T
&&
973 !out
.mipChainInTail
&&
974 !(surf
->flags
& RADEON_SURF_SHAREABLE
) &&
975 !in
->flags
.display
) {
976 ADDR2_COMPUTE_PIPEBANKXOR_INPUT xin
= {0};
977 ADDR2_COMPUTE_PIPEBANKXOR_OUTPUT xout
= {0};
979 xin
.size
= sizeof(ADDR2_COMPUTE_PIPEBANKXOR_INPUT
);
980 xout
.size
= sizeof(ADDR2_COMPUTE_PIPEBANKXOR_OUTPUT
);
982 xin
.surfIndex
= p_atomic_inc_return(config
->info
.surf_index
) - 1;
983 xin
.flags
= in
->flags
;
984 xin
.swizzleMode
= in
->swizzleMode
;
985 xin
.resourceType
= in
->resourceType
;
986 xin
.format
= in
->format
;
987 xin
.numSamples
= in
->numSamples
;
988 xin
.numFrags
= in
->numFrags
;
990 ret
= Addr2ComputePipeBankXor(addrlib
, &xin
, &xout
);
994 assert(xout
.pipeBankXor
<=
995 u_bit_consecutive(0, sizeof(surf
->tile_swizzle
) * 8));
996 surf
->tile_swizzle
= xout
.pipeBankXor
;
1000 if (!(surf
->flags
& RADEON_SURF_DISABLE_DCC
) &&
1002 in
->swizzleMode
!= ADDR_SW_LINEAR
) {
1003 ADDR2_COMPUTE_DCCINFO_INPUT din
= {0};
1004 ADDR2_COMPUTE_DCCINFO_OUTPUT dout
= {0};
1005 ADDR2_META_MIP_INFO meta_mip_info
[RADEON_SURF_MAX_LEVELS
] = {};
1007 din
.size
= sizeof(ADDR2_COMPUTE_DCCINFO_INPUT
);
1008 dout
.size
= sizeof(ADDR2_COMPUTE_DCCINFO_OUTPUT
);
1009 dout
.pMipInfo
= meta_mip_info
;
1011 din
.dccKeyFlags
.pipeAligned
= !in
->flags
.metaPipeUnaligned
;
1012 din
.dccKeyFlags
.rbAligned
= !in
->flags
.metaRbUnaligned
;
1013 din
.colorFlags
= in
->flags
;
1014 din
.resourceType
= in
->resourceType
;
1015 din
.swizzleMode
= in
->swizzleMode
;
1017 din
.unalignedWidth
= in
->width
;
1018 din
.unalignedHeight
= in
->height
;
1019 din
.numSlices
= in
->numSlices
;
1020 din
.numFrags
= in
->numFrags
;
1021 din
.numMipLevels
= in
->numMipLevels
;
1022 din
.dataSurfaceSize
= out
.surfSize
;
1024 ret
= Addr2ComputeDccInfo(addrlib
, &din
, &dout
);
1028 surf
->u
.gfx9
.dcc
.rb_aligned
= din
.dccKeyFlags
.rbAligned
;
1029 surf
->u
.gfx9
.dcc
.pipe_aligned
= din
.dccKeyFlags
.pipeAligned
;
1030 surf
->u
.gfx9
.dcc_pitch_max
= dout
.pitch
- 1;
1031 surf
->dcc_size
= dout
.dccRamSize
;
1032 surf
->dcc_alignment
= dout
.dccRamBaseAlign
;
1033 surf
->num_dcc_levels
= in
->numMipLevels
;
1035 /* Disable DCC for levels that are in the mip tail.
1037 * There are two issues that this is intended to
1040 * 1. Multiple mip levels may share a cache line. This
1041 * can lead to corruption when switching between
1042 * rendering to different mip levels because the
1043 * RBs don't maintain coherency.
1045 * 2. Texturing with metadata after rendering sometimes
1046 * fails with corruption, probably for a similar
1049 * Working around these issues for all levels in the
1050 * mip tail may be overly conservative, but it's what
1053 * Alternative solutions that also work but are worse:
1054 * - Disable DCC entirely.
1055 * - Flush TC L2 after rendering.
1057 for (unsigned i
= 0; i
< in
->numMipLevels
; i
++) {
1058 if (meta_mip_info
[i
].inMiptail
) {
1059 surf
->num_dcc_levels
= i
;
1064 if (!surf
->num_dcc_levels
)
1069 if (in
->numSamples
> 1) {
1070 ADDR2_COMPUTE_FMASK_INFO_INPUT fin
= {0};
1071 ADDR2_COMPUTE_FMASK_INFO_OUTPUT fout
= {0};
1073 fin
.size
= sizeof(ADDR2_COMPUTE_FMASK_INFO_INPUT
);
1074 fout
.size
= sizeof(ADDR2_COMPUTE_FMASK_INFO_OUTPUT
);
1076 ret
= gfx9_get_preferred_swizzle_mode(addrlib
, in
,
1082 fin
.unalignedWidth
= in
->width
;
1083 fin
.unalignedHeight
= in
->height
;
1084 fin
.numSlices
= in
->numSlices
;
1085 fin
.numSamples
= in
->numSamples
;
1086 fin
.numFrags
= in
->numFrags
;
1088 ret
= Addr2ComputeFmaskInfo(addrlib
, &fin
, &fout
);
1092 surf
->u
.gfx9
.fmask
.swizzle_mode
= fin
.swizzleMode
;
1093 surf
->u
.gfx9
.fmask
.epitch
= fout
.pitch
- 1;
1094 surf
->u
.gfx9
.fmask_size
= fout
.fmaskBytes
;
1095 surf
->u
.gfx9
.fmask_alignment
= fout
.baseAlign
;
1097 /* Compute tile swizzle for the FMASK surface. */
1098 if (config
->info
.fmask_surf_index
&&
1099 fin
.swizzleMode
>= ADDR_SW_64KB_Z_T
&&
1100 !(surf
->flags
& RADEON_SURF_SHAREABLE
)) {
1101 ADDR2_COMPUTE_PIPEBANKXOR_INPUT xin
= {0};
1102 ADDR2_COMPUTE_PIPEBANKXOR_OUTPUT xout
= {0};
1104 xin
.size
= sizeof(ADDR2_COMPUTE_PIPEBANKXOR_INPUT
);
1105 xout
.size
= sizeof(ADDR2_COMPUTE_PIPEBANKXOR_OUTPUT
);
1107 /* This counter starts from 1 instead of 0. */
1108 xin
.surfIndex
= p_atomic_inc_return(config
->info
.fmask_surf_index
);
1109 xin
.flags
= in
->flags
;
1110 xin
.swizzleMode
= in
->swizzleMode
;
1111 xin
.resourceType
= in
->resourceType
;
1112 xin
.format
= in
->format
;
1113 xin
.numSamples
= in
->numSamples
;
1114 xin
.numFrags
= in
->numFrags
;
1116 ret
= Addr2ComputePipeBankXor(addrlib
, &xin
, &xout
);
1120 assert(xout
.pipeBankXor
<=
1121 u_bit_consecutive(0, sizeof(surf
->u
.gfx9
.fmask_tile_swizzle
) * 8));
1122 surf
->u
.gfx9
.fmask_tile_swizzle
= xout
.pipeBankXor
;
1127 if (in
->swizzleMode
!= ADDR_SW_LINEAR
) {
1128 ADDR2_COMPUTE_CMASK_INFO_INPUT cin
= {0};
1129 ADDR2_COMPUTE_CMASK_INFO_OUTPUT cout
= {0};
1131 cin
.size
= sizeof(ADDR2_COMPUTE_CMASK_INFO_INPUT
);
1132 cout
.size
= sizeof(ADDR2_COMPUTE_CMASK_INFO_OUTPUT
);
1134 if (in
->numSamples
) {
1135 /* FMASK is always aligned. */
1136 cin
.cMaskFlags
.pipeAligned
= 1;
1137 cin
.cMaskFlags
.rbAligned
= 1;
1139 cin
.cMaskFlags
.pipeAligned
= !in
->flags
.metaPipeUnaligned
;
1140 cin
.cMaskFlags
.rbAligned
= !in
->flags
.metaRbUnaligned
;
1142 cin
.colorFlags
= in
->flags
;
1143 cin
.resourceType
= in
->resourceType
;
1144 cin
.unalignedWidth
= in
->width
;
1145 cin
.unalignedHeight
= in
->height
;
1146 cin
.numSlices
= in
->numSlices
;
1148 if (in
->numSamples
> 1)
1149 cin
.swizzleMode
= surf
->u
.gfx9
.fmask
.swizzle_mode
;
1151 cin
.swizzleMode
= in
->swizzleMode
;
1153 ret
= Addr2ComputeCmaskInfo(addrlib
, &cin
, &cout
);
1157 surf
->u
.gfx9
.cmask
.rb_aligned
= cin
.cMaskFlags
.rbAligned
;
1158 surf
->u
.gfx9
.cmask
.pipe_aligned
= cin
.cMaskFlags
.pipeAligned
;
1159 surf
->u
.gfx9
.cmask_size
= cout
.cmaskBytes
;
1160 surf
->u
.gfx9
.cmask_alignment
= cout
.baseAlign
;
1167 static int gfx9_compute_surface(ADDR_HANDLE addrlib
,
1168 const struct radeon_info
*info
,
1169 const struct ac_surf_config
*config
,
1170 enum radeon_surf_mode mode
,
1171 struct radeon_surf
*surf
)
1174 ADDR2_COMPUTE_SURFACE_INFO_INPUT AddrSurfInfoIn
= {0};
1177 assert(!(surf
->flags
& RADEON_SURF_FMASK
));
1179 AddrSurfInfoIn
.size
= sizeof(ADDR2_COMPUTE_SURFACE_INFO_INPUT
);
1181 compressed
= surf
->blk_w
== 4 && surf
->blk_h
== 4;
1183 /* The format must be set correctly for the allocation of compressed
1184 * textures to work. In other cases, setting the bpp is sufficient. */
1186 switch (surf
->bpe
) {
1188 AddrSurfInfoIn
.format
= ADDR_FMT_BC1
;
1191 AddrSurfInfoIn
.format
= ADDR_FMT_BC3
;
1197 switch (surf
->bpe
) {
1199 assert(!(surf
->flags
& RADEON_SURF_ZBUFFER
));
1200 AddrSurfInfoIn
.format
= ADDR_FMT_8
;
1203 assert(surf
->flags
& RADEON_SURF_ZBUFFER
||
1204 !(surf
->flags
& RADEON_SURF_SBUFFER
));
1205 AddrSurfInfoIn
.format
= ADDR_FMT_16
;
1208 assert(surf
->flags
& RADEON_SURF_ZBUFFER
||
1209 !(surf
->flags
& RADEON_SURF_SBUFFER
));
1210 AddrSurfInfoIn
.format
= ADDR_FMT_32
;
1213 assert(!(surf
->flags
& RADEON_SURF_Z_OR_SBUFFER
));
1214 AddrSurfInfoIn
.format
= ADDR_FMT_32_32
;
1217 assert(!(surf
->flags
& RADEON_SURF_Z_OR_SBUFFER
));
1218 AddrSurfInfoIn
.format
= ADDR_FMT_32_32_32_32
;
1223 AddrSurfInfoIn
.bpp
= surf
->bpe
* 8;
1226 AddrSurfInfoIn
.flags
.color
= !(surf
->flags
& RADEON_SURF_Z_OR_SBUFFER
);
1227 AddrSurfInfoIn
.flags
.depth
= (surf
->flags
& RADEON_SURF_ZBUFFER
) != 0;
1228 AddrSurfInfoIn
.flags
.display
= get_display_flag(config
, surf
);
1229 /* flags.texture currently refers to TC-compatible HTILE */
1230 AddrSurfInfoIn
.flags
.texture
= AddrSurfInfoIn
.flags
.color
||
1231 surf
->flags
& RADEON_SURF_TC_COMPATIBLE_HTILE
;
1232 AddrSurfInfoIn
.flags
.opt4space
= 1;
1234 AddrSurfInfoIn
.numMipLevels
= config
->info
.levels
;
1235 AddrSurfInfoIn
.numSamples
= config
->info
.samples
? config
->info
.samples
: 1;
1236 AddrSurfInfoIn
.numFrags
= AddrSurfInfoIn
.numSamples
;
1238 /* GFX9 doesn't support 1D depth textures, so allocate all 1D textures
1239 * as 2D to avoid having shader variants for 1D vs 2D, so all shaders
1240 * must sample 1D textures as 2D. */
1242 AddrSurfInfoIn
.resourceType
= ADDR_RSRC_TEX_3D
;
1244 AddrSurfInfoIn
.resourceType
= ADDR_RSRC_TEX_2D
;
1246 AddrSurfInfoIn
.width
= config
->info
.width
;
1247 AddrSurfInfoIn
.height
= config
->info
.height
;
1250 AddrSurfInfoIn
.numSlices
= config
->info
.depth
;
1251 else if (config
->is_cube
)
1252 AddrSurfInfoIn
.numSlices
= 6;
1254 AddrSurfInfoIn
.numSlices
= config
->info
.array_size
;
1256 /* This is propagated to HTILE/DCC/CMASK. */
1257 AddrSurfInfoIn
.flags
.metaPipeUnaligned
= 0;
1258 AddrSurfInfoIn
.flags
.metaRbUnaligned
= 0;
1261 case RADEON_SURF_MODE_LINEAR_ALIGNED
:
1262 assert(config
->info
.samples
<= 1);
1263 assert(!(surf
->flags
& RADEON_SURF_Z_OR_SBUFFER
));
1264 AddrSurfInfoIn
.swizzleMode
= ADDR_SW_LINEAR
;
1267 case RADEON_SURF_MODE_1D
:
1268 case RADEON_SURF_MODE_2D
:
1269 if (surf
->flags
& RADEON_SURF_IMPORTED
) {
1270 AddrSurfInfoIn
.swizzleMode
= surf
->u
.gfx9
.surf
.swizzle_mode
;
1274 r
= gfx9_get_preferred_swizzle_mode(addrlib
, &AddrSurfInfoIn
,
1276 &AddrSurfInfoIn
.swizzleMode
);
1285 surf
->u
.gfx9
.resource_type
= AddrSurfInfoIn
.resourceType
;
1286 surf
->has_stencil
= !!(surf
->flags
& RADEON_SURF_SBUFFER
);
1288 surf
->num_dcc_levels
= 0;
1289 surf
->surf_size
= 0;
1291 surf
->htile_size
= 0;
1292 surf
->htile_slice_size
= 0;
1293 surf
->u
.gfx9
.surf_offset
= 0;
1294 surf
->u
.gfx9
.stencil_offset
= 0;
1295 surf
->u
.gfx9
.fmask_size
= 0;
1296 surf
->u
.gfx9
.cmask_size
= 0;
1298 /* Calculate texture layout information. */
1299 r
= gfx9_compute_miptree(addrlib
, config
, surf
, compressed
,
1304 /* Calculate texture layout information for stencil. */
1305 if (surf
->flags
& RADEON_SURF_SBUFFER
) {
1306 AddrSurfInfoIn
.flags
.stencil
= 1;
1307 AddrSurfInfoIn
.bpp
= 8;
1308 AddrSurfInfoIn
.format
= ADDR_FMT_8
;
1310 if (!AddrSurfInfoIn
.flags
.depth
) {
1311 r
= gfx9_get_preferred_swizzle_mode(addrlib
, &AddrSurfInfoIn
,
1313 &AddrSurfInfoIn
.swizzleMode
);
1317 AddrSurfInfoIn
.flags
.depth
= 0;
1319 r
= gfx9_compute_miptree(addrlib
, config
, surf
, compressed
,
1325 surf
->is_linear
= surf
->u
.gfx9
.surf
.swizzle_mode
== ADDR_SW_LINEAR
;
1327 /* Query whether the surface is displayable. */
1328 bool displayable
= false;
1329 r
= Addr2IsValidDisplaySwizzleMode(addrlib
, surf
->u
.gfx9
.surf
.swizzle_mode
,
1330 surf
->bpe
* 8, &displayable
);
1333 surf
->is_displayable
= displayable
;
1335 switch (surf
->u
.gfx9
.surf
.swizzle_mode
) {
1337 case ADDR_SW_256B_S
:
1339 case ADDR_SW_64KB_S
:
1341 case ADDR_SW_64KB_S_T
:
1342 case ADDR_SW_4KB_S_X
:
1343 case ADDR_SW_64KB_S_X
:
1344 case ADDR_SW_VAR_S_X
:
1345 surf
->micro_tile_mode
= RADEON_MICRO_MODE_THIN
;
1349 case ADDR_SW_LINEAR
:
1350 case ADDR_SW_256B_D
:
1352 case ADDR_SW_64KB_D
:
1354 case ADDR_SW_64KB_D_T
:
1355 case ADDR_SW_4KB_D_X
:
1356 case ADDR_SW_64KB_D_X
:
1357 case ADDR_SW_VAR_D_X
:
1358 surf
->micro_tile_mode
= RADEON_MICRO_MODE_DISPLAY
;
1362 case ADDR_SW_256B_R
:
1364 case ADDR_SW_64KB_R
:
1366 case ADDR_SW_64KB_R_T
:
1367 case ADDR_SW_4KB_R_X
:
1368 case ADDR_SW_64KB_R_X
:
1369 case ADDR_SW_VAR_R_X
:
1370 surf
->micro_tile_mode
= RADEON_MICRO_MODE_ROTATED
;
1375 case ADDR_SW_64KB_Z
:
1377 case ADDR_SW_64KB_Z_T
:
1378 case ADDR_SW_4KB_Z_X
:
1379 case ADDR_SW_64KB_Z_X
:
1380 case ADDR_SW_VAR_Z_X
:
1381 surf
->micro_tile_mode
= RADEON_MICRO_MODE_DEPTH
;
1388 /* Temporary workaround to prevent VM faults and hangs. */
1389 if (info
->family
== CHIP_VEGA12
)
1390 surf
->u
.gfx9
.fmask_size
*= 8;
1395 int ac_compute_surface(ADDR_HANDLE addrlib
, const struct radeon_info
*info
,
1396 const struct ac_surf_config
*config
,
1397 enum radeon_surf_mode mode
,
1398 struct radeon_surf
*surf
)
1402 r
= surf_config_sanity(config
);
1406 if (info
->chip_class
>= GFX9
)
1407 return gfx9_compute_surface(addrlib
, info
, config
, mode
, surf
);
1409 return gfx6_compute_surface(addrlib
, info
, config
, mode
, surf
);