aco: implement nir_op_b2f16/nir_op_i2f16/nir_op_u2f16
[mesa.git] / src / amd / compiler / aco_instruction_selection_setup.cpp
1 /*
2 * Copyright © 2018 Valve Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 */
24
25 #include <array>
26 #include <unordered_map>
27 #include "aco_ir.h"
28 #include "nir.h"
29 #include "nir_control_flow.h"
30 #include "vulkan/radv_shader.h"
31 #include "vulkan/radv_descriptor_set.h"
32 #include "vulkan/radv_shader_args.h"
33 #include "sid.h"
34 #include "ac_exp_param.h"
35 #include "ac_shader_util.h"
36
37 #include "util/u_math.h"
38
39 #define MAX_INLINE_PUSH_CONSTS 8
40
41 namespace aco {
42
43 struct shader_io_state {
44 uint8_t mask[VARYING_SLOT_MAX];
45 Temp temps[VARYING_SLOT_MAX * 4u];
46
47 shader_io_state() {
48 memset(mask, 0, sizeof(mask));
49 std::fill_n(temps, VARYING_SLOT_MAX * 4u, Temp(0, RegClass::v1));
50 }
51 };
52
53 struct isel_context {
54 const struct radv_nir_compiler_options *options;
55 struct radv_shader_args *args;
56 Program *program;
57 nir_shader *shader;
58 uint32_t constant_data_offset;
59 Block *block;
60 bool *divergent_vals;
61 std::unique_ptr<Temp[]> allocated;
62 std::unordered_map<unsigned, std::array<Temp,NIR_MAX_VEC_COMPONENTS>> allocated_vec;
63 Stage stage; /* Stage */
64 bool has_gfx10_wave64_bpermute = false;
65 struct {
66 bool has_branch;
67 uint16_t loop_nest_depth = 0;
68 struct {
69 unsigned header_idx;
70 Block* exit;
71 bool has_divergent_continue = false;
72 bool has_divergent_branch = false;
73 } parent_loop;
74 struct {
75 bool is_divergent = false;
76 } parent_if;
77 bool exec_potentially_empty_discard = false; /* set to false when loop_nest_depth==0 && parent_if.is_divergent==false */
78 uint16_t exec_potentially_empty_break_depth = UINT16_MAX;
79 /* Set to false when loop_nest_depth==exec_potentially_empty_break_depth
80 * and parent_if.is_divergent==false. Called _break but it's also used for
81 * loop continues. */
82 bool exec_potentially_empty_break = false;
83 std::unique_ptr<unsigned[]> nir_to_aco; /* NIR block index to ACO block index */
84 } cf_info;
85
86 Temp arg_temps[AC_MAX_ARGS];
87
88 /* FS inputs */
89 Temp persp_centroid, linear_centroid;
90
91 /* GS inputs */
92 Temp gs_wave_id;
93
94 /* gathered information */
95 uint64_t input_masks[MESA_SHADER_COMPUTE];
96 uint64_t output_masks[MESA_SHADER_COMPUTE];
97
98 /* VS output information */
99 bool export_clip_dists;
100 unsigned num_clip_distances;
101 unsigned num_cull_distances;
102
103 /* tessellation information */
104 unsigned tcs_tess_lvl_out_loc;
105 unsigned tcs_tess_lvl_in_loc;
106 uint64_t tcs_temp_only_inputs;
107 uint32_t tcs_num_inputs;
108 uint32_t tcs_num_patches;
109 bool tcs_in_out_eq = false;
110
111 /* I/O information */
112 shader_io_state inputs;
113 shader_io_state outputs;
114 };
115
116 Temp get_arg(isel_context *ctx, struct ac_arg arg)
117 {
118 assert(arg.used);
119 return ctx->arg_temps[arg.arg_index];
120 }
121
122 unsigned get_interp_input(nir_intrinsic_op intrin, enum glsl_interp_mode interp)
123 {
124 switch (interp) {
125 case INTERP_MODE_SMOOTH:
126 case INTERP_MODE_NONE:
127 if (intrin == nir_intrinsic_load_barycentric_pixel ||
128 intrin == nir_intrinsic_load_barycentric_at_sample ||
129 intrin == nir_intrinsic_load_barycentric_at_offset)
130 return S_0286CC_PERSP_CENTER_ENA(1);
131 else if (intrin == nir_intrinsic_load_barycentric_centroid)
132 return S_0286CC_PERSP_CENTROID_ENA(1);
133 else if (intrin == nir_intrinsic_load_barycentric_sample)
134 return S_0286CC_PERSP_SAMPLE_ENA(1);
135 break;
136 case INTERP_MODE_NOPERSPECTIVE:
137 if (intrin == nir_intrinsic_load_barycentric_pixel)
138 return S_0286CC_LINEAR_CENTER_ENA(1);
139 else if (intrin == nir_intrinsic_load_barycentric_centroid)
140 return S_0286CC_LINEAR_CENTROID_ENA(1);
141 else if (intrin == nir_intrinsic_load_barycentric_sample)
142 return S_0286CC_LINEAR_SAMPLE_ENA(1);
143 break;
144 default:
145 break;
146 }
147 return 0;
148 }
149
150 /* If one side of a divergent IF ends in a branch and the other doesn't, we
151 * might have to emit the contents of the side without the branch at the merge
152 * block instead. This is so that we can use any SGPR live-out of the side
153 * without the branch without creating a linear phi in the invert or merge block. */
154 bool
155 sanitize_if(nir_function_impl *impl, bool *divergent, nir_if *nif)
156 {
157 //TODO: skip this if the condition is uniform and there are no divergent breaks/continues?
158
159 nir_block *then_block = nir_if_last_then_block(nif);
160 nir_block *else_block = nir_if_last_else_block(nif);
161 bool then_jump = nir_block_ends_in_jump(then_block) || nir_block_is_unreachable(then_block);
162 bool else_jump = nir_block_ends_in_jump(else_block) || nir_block_is_unreachable(else_block);
163 if (then_jump == else_jump)
164 return false;
165
166 /* If the continue from block is empty then return as there is nothing to
167 * move.
168 */
169 if (nir_cf_list_is_empty_block(else_jump ? &nif->then_list : &nif->else_list))
170 return false;
171
172 /* Even though this if statement has a jump on one side, we may still have
173 * phis afterwards. Single-source phis can be produced by loop unrolling
174 * or dead control-flow passes and are perfectly legal. Run a quick phi
175 * removal on the block after the if to clean up any such phis.
176 */
177 nir_opt_remove_phis_block(nir_cf_node_as_block(nir_cf_node_next(&nif->cf_node)));
178
179 /* Finally, move the continue from branch after the if-statement. */
180 nir_block *last_continue_from_blk = else_jump ? then_block : else_block;
181 nir_block *first_continue_from_blk = else_jump ?
182 nir_if_first_then_block(nif) : nir_if_first_else_block(nif);
183
184 nir_cf_list tmp;
185 nir_cf_extract(&tmp, nir_before_block(first_continue_from_blk),
186 nir_after_block(last_continue_from_blk));
187 nir_cf_reinsert(&tmp, nir_after_cf_node(&nif->cf_node));
188
189 /* nir_cf_extract() invalidates dominance metadata, but it should still be
190 * correct because of the specific type of transformation we did. Block
191 * indices are not valid except for block_0's, which is all we care about for
192 * nir_block_is_unreachable(). */
193 impl->valid_metadata =
194 (nir_metadata)(impl->valid_metadata | nir_metadata_dominance | nir_metadata_block_index);
195
196 return true;
197 }
198
199 bool
200 sanitize_cf_list(nir_function_impl *impl, bool *divergent, struct exec_list *cf_list)
201 {
202 bool progress = false;
203 foreach_list_typed(nir_cf_node, cf_node, node, cf_list) {
204 switch (cf_node->type) {
205 case nir_cf_node_block:
206 break;
207 case nir_cf_node_if: {
208 nir_if *nif = nir_cf_node_as_if(cf_node);
209 progress |= sanitize_cf_list(impl, divergent, &nif->then_list);
210 progress |= sanitize_cf_list(impl, divergent, &nif->else_list);
211 progress |= sanitize_if(impl, divergent, nif);
212 break;
213 }
214 case nir_cf_node_loop: {
215 nir_loop *loop = nir_cf_node_as_loop(cf_node);
216 progress |= sanitize_cf_list(impl, divergent, &loop->body);
217 break;
218 }
219 case nir_cf_node_function:
220 unreachable("Invalid cf type");
221 }
222 }
223
224 return progress;
225 }
226
227 RegClass get_reg_class(isel_context *ctx, RegType type, unsigned components, unsigned bitsize)
228 {
229 switch (bitsize) {
230 case 1:
231 return RegClass(RegType::sgpr, ctx->program->lane_mask.size() * components);
232 case 8:
233 return type == RegType::sgpr ? s1 : RegClass(type, components).as_subdword();
234 case 16:
235 return type == RegType::sgpr ? RegClass(type, DIV_ROUND_UP(components, 2)) :
236 RegClass(type, 2 * components).as_subdword();
237 case 32:
238 return RegClass(type, components);
239 case 64:
240 return RegClass(type, components * 2);
241 default:
242 unreachable("Unsupported bit size");
243 }
244 }
245
246 void init_context(isel_context *ctx, nir_shader *shader)
247 {
248 nir_function_impl *impl = nir_shader_get_entrypoint(shader);
249 unsigned lane_mask_size = ctx->program->lane_mask.size();
250
251 ctx->shader = shader;
252 ctx->divergent_vals = nir_divergence_analysis(shader, nir_divergence_view_index_uniform);
253
254 /* sanitize control flow */
255 nir_metadata_require(impl, nir_metadata_dominance);
256 sanitize_cf_list(impl, ctx->divergent_vals, &impl->body);
257 nir_metadata_preserve(impl, (nir_metadata)~nir_metadata_block_index);
258
259 /* we'll need this for isel */
260 nir_metadata_require(impl, nir_metadata_block_index);
261
262 if (!(ctx->stage & sw_gs_copy) && ctx->options->dump_preoptir) {
263 fprintf(stderr, "NIR shader before instruction selection:\n");
264 nir_print_shader(shader, stderr);
265 }
266
267 std::unique_ptr<Temp[]> allocated{new Temp[impl->ssa_alloc]()};
268
269 unsigned spi_ps_inputs = 0;
270
271 std::unique_ptr<unsigned[]> nir_to_aco{new unsigned[impl->num_blocks]()};
272
273 bool done = false;
274 while (!done) {
275 done = true;
276 nir_foreach_block(block, impl) {
277 nir_foreach_instr(instr, block) {
278 switch(instr->type) {
279 case nir_instr_type_alu: {
280 nir_alu_instr *alu_instr = nir_instr_as_alu(instr);
281 RegType type = RegType::sgpr;
282 switch(alu_instr->op) {
283 case nir_op_fmul:
284 case nir_op_fadd:
285 case nir_op_fsub:
286 case nir_op_fmax:
287 case nir_op_fmin:
288 case nir_op_fmax3:
289 case nir_op_fmin3:
290 case nir_op_fmed3:
291 case nir_op_fneg:
292 case nir_op_fabs:
293 case nir_op_fsat:
294 case nir_op_fsign:
295 case nir_op_frcp:
296 case nir_op_frsq:
297 case nir_op_fsqrt:
298 case nir_op_fexp2:
299 case nir_op_flog2:
300 case nir_op_ffract:
301 case nir_op_ffloor:
302 case nir_op_fceil:
303 case nir_op_ftrunc:
304 case nir_op_fround_even:
305 case nir_op_fsin:
306 case nir_op_fcos:
307 case nir_op_f2f16:
308 case nir_op_f2f16_rtz:
309 case nir_op_f2f16_rtne:
310 case nir_op_f2f32:
311 case nir_op_f2f64:
312 case nir_op_u2f16:
313 case nir_op_u2f32:
314 case nir_op_u2f64:
315 case nir_op_i2f16:
316 case nir_op_i2f32:
317 case nir_op_i2f64:
318 case nir_op_pack_half_2x16:
319 case nir_op_unpack_half_2x16_split_x:
320 case nir_op_unpack_half_2x16_split_y:
321 case nir_op_fddx:
322 case nir_op_fddy:
323 case nir_op_fddx_fine:
324 case nir_op_fddy_fine:
325 case nir_op_fddx_coarse:
326 case nir_op_fddy_coarse:
327 case nir_op_fquantize2f16:
328 case nir_op_ldexp:
329 case nir_op_frexp_sig:
330 case nir_op_frexp_exp:
331 case nir_op_cube_face_index:
332 case nir_op_cube_face_coord:
333 type = RegType::vgpr;
334 break;
335 case nir_op_f2i16:
336 case nir_op_f2u16:
337 case nir_op_f2i32:
338 case nir_op_f2u32:
339 case nir_op_f2i64:
340 case nir_op_f2u64:
341 case nir_op_b2i32:
342 case nir_op_b2b32:
343 case nir_op_b2f16:
344 case nir_op_b2f32:
345 case nir_op_mov:
346 type = ctx->divergent_vals[alu_instr->dest.dest.ssa.index] ? RegType::vgpr : RegType::sgpr;
347 break;
348 case nir_op_bcsel:
349 type = ctx->divergent_vals[alu_instr->dest.dest.ssa.index] ? RegType::vgpr : RegType::sgpr;
350 /* fallthrough */
351 default:
352 for (unsigned i = 0; i < nir_op_infos[alu_instr->op].num_inputs; i++) {
353 if (allocated[alu_instr->src[i].src.ssa->index].type() == RegType::vgpr)
354 type = RegType::vgpr;
355 }
356 break;
357 }
358
359 RegClass rc = get_reg_class(ctx, type, alu_instr->dest.dest.ssa.num_components, alu_instr->dest.dest.ssa.bit_size);
360 allocated[alu_instr->dest.dest.ssa.index] = Temp(0, rc);
361 break;
362 }
363 case nir_instr_type_load_const: {
364 unsigned size = nir_instr_as_load_const(instr)->def.num_components;
365 if (nir_instr_as_load_const(instr)->def.bit_size == 64)
366 size *= 2;
367 else if (nir_instr_as_load_const(instr)->def.bit_size == 1)
368 size *= lane_mask_size;
369 allocated[nir_instr_as_load_const(instr)->def.index] = Temp(0, RegClass(RegType::sgpr, size));
370 break;
371 }
372 case nir_instr_type_intrinsic: {
373 nir_intrinsic_instr *intrinsic = nir_instr_as_intrinsic(instr);
374 if (!nir_intrinsic_infos[intrinsic->intrinsic].has_dest)
375 break;
376 RegType type = RegType::sgpr;
377 switch(intrinsic->intrinsic) {
378 case nir_intrinsic_load_push_constant:
379 case nir_intrinsic_load_work_group_id:
380 case nir_intrinsic_load_num_work_groups:
381 case nir_intrinsic_load_subgroup_id:
382 case nir_intrinsic_load_num_subgroups:
383 case nir_intrinsic_load_first_vertex:
384 case nir_intrinsic_load_base_instance:
385 case nir_intrinsic_get_buffer_size:
386 case nir_intrinsic_vote_all:
387 case nir_intrinsic_vote_any:
388 case nir_intrinsic_read_first_invocation:
389 case nir_intrinsic_read_invocation:
390 case nir_intrinsic_first_invocation:
391 case nir_intrinsic_ballot:
392 type = RegType::sgpr;
393 break;
394 case nir_intrinsic_load_sample_id:
395 case nir_intrinsic_load_sample_mask_in:
396 case nir_intrinsic_load_input:
397 case nir_intrinsic_load_output:
398 case nir_intrinsic_load_input_vertex:
399 case nir_intrinsic_load_per_vertex_input:
400 case nir_intrinsic_load_per_vertex_output:
401 case nir_intrinsic_load_vertex_id:
402 case nir_intrinsic_load_vertex_id_zero_base:
403 case nir_intrinsic_load_barycentric_sample:
404 case nir_intrinsic_load_barycentric_pixel:
405 case nir_intrinsic_load_barycentric_model:
406 case nir_intrinsic_load_barycentric_centroid:
407 case nir_intrinsic_load_barycentric_at_sample:
408 case nir_intrinsic_load_barycentric_at_offset:
409 case nir_intrinsic_load_interpolated_input:
410 case nir_intrinsic_load_frag_coord:
411 case nir_intrinsic_load_sample_pos:
412 case nir_intrinsic_load_layer_id:
413 case nir_intrinsic_load_local_invocation_id:
414 case nir_intrinsic_load_local_invocation_index:
415 case nir_intrinsic_load_subgroup_invocation:
416 case nir_intrinsic_load_tess_coord:
417 case nir_intrinsic_write_invocation_amd:
418 case nir_intrinsic_mbcnt_amd:
419 case nir_intrinsic_load_instance_id:
420 case nir_intrinsic_ssbo_atomic_add:
421 case nir_intrinsic_ssbo_atomic_imin:
422 case nir_intrinsic_ssbo_atomic_umin:
423 case nir_intrinsic_ssbo_atomic_imax:
424 case nir_intrinsic_ssbo_atomic_umax:
425 case nir_intrinsic_ssbo_atomic_and:
426 case nir_intrinsic_ssbo_atomic_or:
427 case nir_intrinsic_ssbo_atomic_xor:
428 case nir_intrinsic_ssbo_atomic_exchange:
429 case nir_intrinsic_ssbo_atomic_comp_swap:
430 case nir_intrinsic_global_atomic_add:
431 case nir_intrinsic_global_atomic_imin:
432 case nir_intrinsic_global_atomic_umin:
433 case nir_intrinsic_global_atomic_imax:
434 case nir_intrinsic_global_atomic_umax:
435 case nir_intrinsic_global_atomic_and:
436 case nir_intrinsic_global_atomic_or:
437 case nir_intrinsic_global_atomic_xor:
438 case nir_intrinsic_global_atomic_exchange:
439 case nir_intrinsic_global_atomic_comp_swap:
440 case nir_intrinsic_image_deref_atomic_add:
441 case nir_intrinsic_image_deref_atomic_umin:
442 case nir_intrinsic_image_deref_atomic_imin:
443 case nir_intrinsic_image_deref_atomic_umax:
444 case nir_intrinsic_image_deref_atomic_imax:
445 case nir_intrinsic_image_deref_atomic_and:
446 case nir_intrinsic_image_deref_atomic_or:
447 case nir_intrinsic_image_deref_atomic_xor:
448 case nir_intrinsic_image_deref_atomic_exchange:
449 case nir_intrinsic_image_deref_atomic_comp_swap:
450 case nir_intrinsic_image_deref_size:
451 case nir_intrinsic_shared_atomic_add:
452 case nir_intrinsic_shared_atomic_imin:
453 case nir_intrinsic_shared_atomic_umin:
454 case nir_intrinsic_shared_atomic_imax:
455 case nir_intrinsic_shared_atomic_umax:
456 case nir_intrinsic_shared_atomic_and:
457 case nir_intrinsic_shared_atomic_or:
458 case nir_intrinsic_shared_atomic_xor:
459 case nir_intrinsic_shared_atomic_exchange:
460 case nir_intrinsic_shared_atomic_comp_swap:
461 case nir_intrinsic_load_scratch:
462 case nir_intrinsic_load_invocation_id:
463 case nir_intrinsic_load_primitive_id:
464 type = RegType::vgpr;
465 break;
466 case nir_intrinsic_shuffle:
467 case nir_intrinsic_quad_broadcast:
468 case nir_intrinsic_quad_swap_horizontal:
469 case nir_intrinsic_quad_swap_vertical:
470 case nir_intrinsic_quad_swap_diagonal:
471 case nir_intrinsic_quad_swizzle_amd:
472 case nir_intrinsic_masked_swizzle_amd:
473 case nir_intrinsic_inclusive_scan:
474 case nir_intrinsic_exclusive_scan:
475 case nir_intrinsic_reduce:
476 case nir_intrinsic_load_ubo:
477 case nir_intrinsic_load_ssbo:
478 case nir_intrinsic_load_global:
479 case nir_intrinsic_vulkan_resource_index:
480 case nir_intrinsic_load_shared:
481 type = ctx->divergent_vals[intrinsic->dest.ssa.index] ? RegType::vgpr : RegType::sgpr;
482 break;
483 case nir_intrinsic_load_view_index:
484 type = ctx->stage == fragment_fs ? RegType::vgpr : RegType::sgpr;
485 break;
486 default:
487 for (unsigned i = 0; i < nir_intrinsic_infos[intrinsic->intrinsic].num_srcs; i++) {
488 if (allocated[intrinsic->src[i].ssa->index].type() == RegType::vgpr)
489 type = RegType::vgpr;
490 }
491 break;
492 }
493 RegClass rc = get_reg_class(ctx, type, intrinsic->dest.ssa.num_components, intrinsic->dest.ssa.bit_size);
494 allocated[intrinsic->dest.ssa.index] = Temp(0, rc);
495
496 switch(intrinsic->intrinsic) {
497 case nir_intrinsic_load_barycentric_sample:
498 case nir_intrinsic_load_barycentric_pixel:
499 case nir_intrinsic_load_barycentric_centroid:
500 case nir_intrinsic_load_barycentric_at_sample:
501 case nir_intrinsic_load_barycentric_at_offset: {
502 glsl_interp_mode mode = (glsl_interp_mode)nir_intrinsic_interp_mode(intrinsic);
503 spi_ps_inputs |= get_interp_input(intrinsic->intrinsic, mode);
504 break;
505 }
506 case nir_intrinsic_load_barycentric_model:
507 spi_ps_inputs |= S_0286CC_PERSP_PULL_MODEL_ENA(1);
508 break;
509 case nir_intrinsic_load_front_face:
510 spi_ps_inputs |= S_0286CC_FRONT_FACE_ENA(1);
511 break;
512 case nir_intrinsic_load_frag_coord:
513 case nir_intrinsic_load_sample_pos: {
514 uint8_t mask = nir_ssa_def_components_read(&intrinsic->dest.ssa);
515 for (unsigned i = 0; i < 4; i++) {
516 if (mask & (1 << i))
517 spi_ps_inputs |= S_0286CC_POS_X_FLOAT_ENA(1) << i;
518
519 }
520 break;
521 }
522 case nir_intrinsic_load_sample_id:
523 spi_ps_inputs |= S_0286CC_ANCILLARY_ENA(1);
524 break;
525 case nir_intrinsic_load_sample_mask_in:
526 spi_ps_inputs |= S_0286CC_ANCILLARY_ENA(1);
527 spi_ps_inputs |= S_0286CC_SAMPLE_COVERAGE_ENA(1);
528 break;
529 default:
530 break;
531 }
532 break;
533 }
534 case nir_instr_type_tex: {
535 nir_tex_instr* tex = nir_instr_as_tex(instr);
536 unsigned size = tex->dest.ssa.num_components;
537
538 if (tex->dest.ssa.bit_size == 64)
539 size *= 2;
540 if (tex->op == nir_texop_texture_samples)
541 assert(!ctx->divergent_vals[tex->dest.ssa.index]);
542 if (ctx->divergent_vals[tex->dest.ssa.index])
543 allocated[tex->dest.ssa.index] = Temp(0, RegClass(RegType::vgpr, size));
544 else
545 allocated[tex->dest.ssa.index] = Temp(0, RegClass(RegType::sgpr, size));
546 break;
547 }
548 case nir_instr_type_parallel_copy: {
549 nir_foreach_parallel_copy_entry(entry, nir_instr_as_parallel_copy(instr)) {
550 allocated[entry->dest.ssa.index] = allocated[entry->src.ssa->index];
551 }
552 break;
553 }
554 case nir_instr_type_ssa_undef: {
555 unsigned size = nir_instr_as_ssa_undef(instr)->def.num_components;
556 if (nir_instr_as_ssa_undef(instr)->def.bit_size == 64)
557 size *= 2;
558 else if (nir_instr_as_ssa_undef(instr)->def.bit_size == 1)
559 size *= lane_mask_size;
560 allocated[nir_instr_as_ssa_undef(instr)->def.index] = Temp(0, RegClass(RegType::sgpr, size));
561 break;
562 }
563 case nir_instr_type_phi: {
564 nir_phi_instr* phi = nir_instr_as_phi(instr);
565 RegType type;
566 unsigned size = phi->dest.ssa.num_components;
567
568 if (phi->dest.ssa.bit_size == 1) {
569 assert(size == 1 && "multiple components not yet supported on boolean phis.");
570 type = RegType::sgpr;
571 size *= lane_mask_size;
572 allocated[phi->dest.ssa.index] = Temp(0, RegClass(type, size));
573 break;
574 }
575
576 if (ctx->divergent_vals[phi->dest.ssa.index]) {
577 type = RegType::vgpr;
578 } else {
579 type = RegType::sgpr;
580 nir_foreach_phi_src (src, phi) {
581 if (allocated[src->src.ssa->index].type() == RegType::vgpr)
582 type = RegType::vgpr;
583 if (allocated[src->src.ssa->index].type() == RegType::none)
584 done = false;
585 }
586 }
587
588 RegClass rc = get_reg_class(ctx, type, phi->dest.ssa.num_components, phi->dest.ssa.bit_size);
589 if (rc != allocated[phi->dest.ssa.index].regClass()) {
590 done = false;
591 } else {
592 nir_foreach_phi_src(src, phi)
593 assert(allocated[src->src.ssa->index].size() == rc.size());
594 }
595 allocated[phi->dest.ssa.index] = Temp(0, rc);
596 break;
597 }
598 default:
599 break;
600 }
601 }
602 }
603 }
604
605 if (G_0286CC_POS_W_FLOAT_ENA(spi_ps_inputs)) {
606 /* If POS_W_FLOAT (11) is enabled, at least one of PERSP_* must be enabled too */
607 spi_ps_inputs |= S_0286CC_PERSP_CENTER_ENA(1);
608 }
609
610 if (!(spi_ps_inputs & 0x7F)) {
611 /* At least one of PERSP_* (0xF) or LINEAR_* (0x70) must be enabled */
612 spi_ps_inputs |= S_0286CC_PERSP_CENTER_ENA(1);
613 }
614
615 ctx->program->config->spi_ps_input_ena = spi_ps_inputs;
616 ctx->program->config->spi_ps_input_addr = spi_ps_inputs;
617
618 for (unsigned i = 0; i < impl->ssa_alloc; i++)
619 allocated[i] = Temp(ctx->program->allocateId(), allocated[i].regClass());
620
621 ctx->allocated.reset(allocated.release());
622 ctx->cf_info.nir_to_aco.reset(nir_to_aco.release());
623 }
624
625 Pseudo_instruction *add_startpgm(struct isel_context *ctx)
626 {
627 unsigned arg_count = ctx->args->ac.arg_count;
628 if (ctx->stage == fragment_fs) {
629 /* LLVM optimizes away unused FS inputs and computes spi_ps_input_addr
630 * itself and then communicates the results back via the ELF binary.
631 * Mirror what LLVM does by re-mapping the VGPR arguments here.
632 *
633 * TODO: If we made the FS input scanning code into a separate pass that
634 * could run before argument setup, then this wouldn't be necessary
635 * anymore.
636 */
637 struct ac_shader_args *args = &ctx->args->ac;
638 arg_count = 0;
639 for (unsigned i = 0, vgpr_arg = 0, vgpr_reg = 0; i < args->arg_count; i++) {
640 if (args->args[i].file != AC_ARG_VGPR) {
641 arg_count++;
642 continue;
643 }
644
645 if (!(ctx->program->config->spi_ps_input_addr & (1 << vgpr_arg))) {
646 args->args[i].skip = true;
647 } else {
648 args->args[i].offset = vgpr_reg;
649 vgpr_reg += args->args[i].size;
650 arg_count++;
651 }
652 vgpr_arg++;
653 }
654 }
655
656 aco_ptr<Pseudo_instruction> startpgm{create_instruction<Pseudo_instruction>(aco_opcode::p_startpgm, Format::PSEUDO, 0, arg_count + 1)};
657 for (unsigned i = 0, arg = 0; i < ctx->args->ac.arg_count; i++) {
658 if (ctx->args->ac.args[i].skip)
659 continue;
660
661 enum ac_arg_regfile file = ctx->args->ac.args[i].file;
662 unsigned size = ctx->args->ac.args[i].size;
663 unsigned reg = ctx->args->ac.args[i].offset;
664 RegClass type = RegClass(file == AC_ARG_SGPR ? RegType::sgpr : RegType::vgpr, size);
665 Temp dst = Temp{ctx->program->allocateId(), type};
666 ctx->arg_temps[i] = dst;
667 startpgm->definitions[arg] = Definition(dst);
668 startpgm->definitions[arg].setFixed(PhysReg{file == AC_ARG_SGPR ? reg : reg + 256});
669 arg++;
670 }
671 startpgm->definitions[arg_count] = Definition{ctx->program->allocateId(), exec, ctx->program->lane_mask};
672 Pseudo_instruction *instr = startpgm.get();
673 ctx->block->instructions.push_back(std::move(startpgm));
674
675 /* Stash these in the program so that they can be accessed later when
676 * handling spilling.
677 */
678 ctx->program->private_segment_buffer = get_arg(ctx, ctx->args->ring_offsets);
679 ctx->program->scratch_offset = get_arg(ctx, ctx->args->scratch_offset);
680
681 return instr;
682 }
683
684 int
685 type_size(const struct glsl_type *type, bool bindless)
686 {
687 // TODO: don't we need type->std430_base_alignment() here?
688 return glsl_count_attribute_slots(type, false);
689 }
690
691 void
692 shared_var_info(const struct glsl_type *type, unsigned *size, unsigned *align)
693 {
694 assert(glsl_type_is_vector_or_scalar(type));
695
696 uint32_t comp_size = glsl_type_is_boolean(type)
697 ? 4 : glsl_get_bit_size(type) / 8;
698 unsigned length = glsl_get_vector_elements(type);
699 *size = comp_size * length,
700 *align = comp_size;
701 }
702
703 static bool
704 mem_vectorize_callback(unsigned align, unsigned bit_size,
705 unsigned num_components, unsigned high_offset,
706 nir_intrinsic_instr *low, nir_intrinsic_instr *high)
707 {
708 if ((bit_size != 32 && bit_size != 64) || num_components > 4)
709 return false;
710
711 /* >128 bit loads are split except with SMEM */
712 if (bit_size * num_components > 128)
713 return false;
714
715 switch (low->intrinsic) {
716 case nir_intrinsic_store_ssbo:
717 if (low->src[0].ssa->bit_size < 32 || high->src[0].ssa->bit_size < 32)
718 return false;
719 return align % 4 == 0;
720 case nir_intrinsic_load_ssbo:
721 if (low->dest.ssa.bit_size < 32 || high->dest.ssa.bit_size < 32)
722 return false;
723 case nir_intrinsic_load_ubo:
724 case nir_intrinsic_load_push_constant:
725 return align % 4 == 0;
726 case nir_intrinsic_load_deref:
727 case nir_intrinsic_store_deref:
728 assert(nir_src_as_deref(low->src[0])->mode == nir_var_mem_shared);
729 /* fallthrough */
730 case nir_intrinsic_load_shared:
731 case nir_intrinsic_store_shared:
732 if (bit_size * num_components > 64) /* 96 and 128 bit loads require 128 bit alignment and are split otherwise */
733 return align % 16 == 0;
734 else
735 return align % 4 == 0;
736 default:
737 return false;
738 }
739 return false;
740 }
741
742 void
743 setup_vs_output_info(isel_context *ctx, nir_shader *nir,
744 bool export_prim_id, bool export_clip_dists,
745 radv_vs_output_info *outinfo)
746 {
747 memset(outinfo->vs_output_param_offset, AC_EXP_PARAM_UNDEFINED,
748 sizeof(outinfo->vs_output_param_offset));
749
750 outinfo->param_exports = 0;
751 int pos_written = 0x1;
752 if (outinfo->writes_pointsize || outinfo->writes_viewport_index || outinfo->writes_layer)
753 pos_written |= 1 << 1;
754
755 uint64_t mask = ctx->output_masks[nir->info.stage];
756 while (mask) {
757 int idx = u_bit_scan64(&mask);
758 if (idx >= VARYING_SLOT_VAR0 || idx == VARYING_SLOT_LAYER || idx == VARYING_SLOT_PRIMITIVE_ID ||
759 ((idx == VARYING_SLOT_CLIP_DIST0 || idx == VARYING_SLOT_CLIP_DIST1) && export_clip_dists)) {
760 if (outinfo->vs_output_param_offset[idx] == AC_EXP_PARAM_UNDEFINED)
761 outinfo->vs_output_param_offset[idx] = outinfo->param_exports++;
762 }
763 }
764 if (outinfo->writes_layer &&
765 outinfo->vs_output_param_offset[VARYING_SLOT_LAYER] == AC_EXP_PARAM_UNDEFINED) {
766 /* when ctx->options->key.has_multiview_view_index = true, the layer
767 * variable isn't declared in NIR and it's isel's job to get the layer */
768 outinfo->vs_output_param_offset[VARYING_SLOT_LAYER] = outinfo->param_exports++;
769 }
770
771 if (export_prim_id) {
772 assert(outinfo->vs_output_param_offset[VARYING_SLOT_PRIMITIVE_ID] == AC_EXP_PARAM_UNDEFINED);
773 outinfo->vs_output_param_offset[VARYING_SLOT_PRIMITIVE_ID] = outinfo->param_exports++;
774 }
775
776 ctx->export_clip_dists = export_clip_dists;
777 ctx->num_clip_distances = util_bitcount(outinfo->clip_dist_mask);
778 ctx->num_cull_distances = util_bitcount(outinfo->cull_dist_mask);
779
780 assert(ctx->num_clip_distances + ctx->num_cull_distances <= 8);
781
782 if (ctx->num_clip_distances + ctx->num_cull_distances > 0)
783 pos_written |= 1 << 2;
784 if (ctx->num_clip_distances + ctx->num_cull_distances > 4)
785 pos_written |= 1 << 3;
786
787 outinfo->pos_exports = util_bitcount(pos_written);
788 }
789
790 void
791 setup_vs_variables(isel_context *ctx, nir_shader *nir)
792 {
793 nir_foreach_variable(variable, &nir->inputs)
794 {
795 variable->data.driver_location = variable->data.location * 4;
796 }
797 nir_foreach_variable(variable, &nir->outputs)
798 {
799 if (ctx->stage == vertex_geometry_gs)
800 variable->data.driver_location = util_bitcount64(ctx->output_masks[nir->info.stage] & ((1ull << variable->data.location) - 1ull)) * 4;
801 else if (ctx->stage == vertex_es ||
802 ctx->stage == vertex_ls ||
803 ctx->stage == vertex_tess_control_hs)
804 // TODO: make this more compact
805 variable->data.driver_location = shader_io_get_unique_index((gl_varying_slot) variable->data.location) * 4;
806 else if (ctx->stage == vertex_vs || ctx->stage == ngg_vertex_gs)
807 variable->data.driver_location = variable->data.location * 4;
808 else
809 unreachable("Unsupported VS stage");
810 }
811
812 if (ctx->stage == vertex_vs || ctx->stage == ngg_vertex_gs) {
813 radv_vs_output_info *outinfo = &ctx->program->info->vs.outinfo;
814 setup_vs_output_info(ctx, nir, outinfo->export_prim_id,
815 ctx->options->key.vs_common_out.export_clip_dists, outinfo);
816 } else if (ctx->stage == vertex_geometry_gs || ctx->stage == vertex_es) {
817 /* TODO: radv_nir_shader_info_pass() already sets this but it's larger
818 * than it needs to be in order to set it better, we have to improve
819 * radv_nir_shader_info_pass() because gfx9_get_gs_info() uses
820 * esgs_itemsize and has to be done before compilation
821 */
822 /* radv_es_output_info *outinfo = &ctx->program->info->vs.es_info;
823 outinfo->esgs_itemsize = util_bitcount64(ctx->output_masks[nir->info.stage]) * 16u; */
824 }
825
826 if (ctx->stage == ngg_vertex_gs && ctx->args->options->key.vs_common_out.export_prim_id) {
827 /* We need to store the primitive IDs in LDS */
828 unsigned lds_size = ctx->program->info->ngg_info.esgs_ring_size;
829 ctx->program->config->lds_size = (lds_size + ctx->program->lds_alloc_granule - 1) /
830 ctx->program->lds_alloc_granule;
831 }
832 }
833
834 void setup_gs_variables(isel_context *ctx, nir_shader *nir)
835 {
836 if (ctx->stage == vertex_geometry_gs || ctx->stage == tess_eval_geometry_gs) {
837 nir_foreach_variable(variable, &nir->inputs) {
838 variable->data.driver_location = util_bitcount64(ctx->input_masks[nir->info.stage] & ((1ull << variable->data.location) - 1ull)) * 4;
839 }
840 } else if (ctx->stage == geometry_gs) {
841 //TODO: make this more compact
842 nir_foreach_variable(variable, &nir->inputs) {
843 variable->data.driver_location = shader_io_get_unique_index((gl_varying_slot)variable->data.location) * 4;
844 }
845 } else {
846 unreachable("Unsupported GS stage.");
847 }
848
849 nir_foreach_variable(variable, &nir->outputs) {
850 variable->data.driver_location = variable->data.location * 4;
851 }
852
853 if (ctx->stage == vertex_geometry_gs)
854 ctx->program->info->gs.es_type = MESA_SHADER_VERTEX;
855 else if (ctx->stage == tess_eval_geometry_gs)
856 ctx->program->info->gs.es_type = MESA_SHADER_TESS_EVAL;
857 }
858
859 void
860 setup_tcs_info(isel_context *ctx, nir_shader *nir)
861 {
862 /* When the number of TCS input and output vertices are the same (typically 3):
863 * - There is an equal amount of LS and HS invocations
864 * - In case of merged LSHS shaders, the LS and HS halves of the shader
865 * always process the exact same vertex. We can use this knowledge to optimize them.
866 */
867 ctx->tcs_in_out_eq =
868 ctx->stage == vertex_tess_control_hs &&
869 ctx->args->options->key.tcs.input_vertices == nir->info.tess.tcs_vertices_out;
870
871 if (ctx->stage == tess_control_hs) {
872 ctx->tcs_num_inputs = ctx->args->options->key.tcs.num_inputs;
873 } else if (ctx->stage == vertex_tess_control_hs) {
874 ctx->tcs_num_inputs = util_last_bit64(ctx->args->shader_info->vs.ls_outputs_written);
875
876 if (ctx->tcs_in_out_eq) {
877 ctx->tcs_temp_only_inputs = ~nir->info.tess.tcs_cross_invocation_inputs_read &
878 ~nir->info.inputs_read_indirectly &
879 nir->info.inputs_read;
880 }
881 } else {
882 unreachable("Unsupported TCS shader stage");
883 }
884
885 ctx->tcs_num_patches = get_tcs_num_patches(
886 ctx->args->options->key.tcs.input_vertices,
887 nir->info.tess.tcs_vertices_out,
888 ctx->tcs_num_inputs,
889 ctx->args->shader_info->tcs.outputs_written,
890 ctx->args->shader_info->tcs.patch_outputs_written,
891 ctx->args->options->tess_offchip_block_dw_size,
892 ctx->args->options->chip_class,
893 ctx->args->options->family);
894 unsigned lds_size = calculate_tess_lds_size(
895 ctx->args->options->key.tcs.input_vertices,
896 nir->info.tess.tcs_vertices_out,
897 ctx->tcs_num_inputs,
898 ctx->tcs_num_patches,
899 ctx->args->shader_info->tcs.outputs_written,
900 ctx->args->shader_info->tcs.patch_outputs_written);
901
902 ctx->args->shader_info->tcs.num_patches = ctx->tcs_num_patches;
903 ctx->args->shader_info->tcs.lds_size = lds_size;
904 ctx->program->config->lds_size = (lds_size + ctx->program->lds_alloc_granule - 1) /
905 ctx->program->lds_alloc_granule;
906 }
907
908 void
909 setup_tcs_variables(isel_context *ctx, nir_shader *nir)
910 {
911 nir_foreach_variable(variable, &nir->inputs) {
912 variable->data.driver_location = shader_io_get_unique_index((gl_varying_slot) variable->data.location) * 4;
913 }
914
915 nir_foreach_variable(variable, &nir->outputs) {
916 variable->data.driver_location = shader_io_get_unique_index((gl_varying_slot) variable->data.location) * 4;
917 }
918
919 ctx->tcs_tess_lvl_out_loc = shader_io_get_unique_index(VARYING_SLOT_TESS_LEVEL_OUTER) * 16u;
920 ctx->tcs_tess_lvl_in_loc = shader_io_get_unique_index(VARYING_SLOT_TESS_LEVEL_INNER) * 16u;
921 }
922
923 void
924 setup_tes_variables(isel_context *ctx, nir_shader *nir)
925 {
926 ctx->tcs_num_patches = ctx->args->options->key.tes.num_patches;
927
928 nir_foreach_variable(variable, &nir->inputs) {
929 variable->data.driver_location = shader_io_get_unique_index((gl_varying_slot) variable->data.location) * 4;
930 }
931
932 nir_foreach_variable(variable, &nir->outputs) {
933 if (ctx->stage == tess_eval_vs || ctx->stage == ngg_tess_eval_gs)
934 variable->data.driver_location = variable->data.location * 4;
935 else if (ctx->stage == tess_eval_es)
936 variable->data.driver_location = shader_io_get_unique_index((gl_varying_slot) variable->data.location) * 4;
937 else if (ctx->stage == tess_eval_geometry_gs)
938 variable->data.driver_location = util_bitcount64(ctx->output_masks[nir->info.stage] & ((1ull << variable->data.location) - 1ull)) * 4;
939 else
940 unreachable("Unsupported TES shader stage");
941 }
942
943 if (ctx->stage == tess_eval_vs || ctx->stage == ngg_tess_eval_gs) {
944 radv_vs_output_info *outinfo = &ctx->program->info->tes.outinfo;
945 setup_vs_output_info(ctx, nir, outinfo->export_prim_id,
946 ctx->options->key.vs_common_out.export_clip_dists, outinfo);
947 }
948 }
949
950 void
951 setup_variables(isel_context *ctx, nir_shader *nir)
952 {
953 switch (nir->info.stage) {
954 case MESA_SHADER_FRAGMENT: {
955 nir_foreach_variable(variable, &nir->outputs)
956 {
957 int idx = variable->data.location + variable->data.index;
958 variable->data.driver_location = idx * 4;
959 }
960 break;
961 }
962 case MESA_SHADER_COMPUTE: {
963 ctx->program->config->lds_size = (nir->info.cs.shared_size + ctx->program->lds_alloc_granule - 1) /
964 ctx->program->lds_alloc_granule;
965 break;
966 }
967 case MESA_SHADER_VERTEX: {
968 setup_vs_variables(ctx, nir);
969 break;
970 }
971 case MESA_SHADER_GEOMETRY: {
972 setup_gs_variables(ctx, nir);
973 break;
974 }
975 case MESA_SHADER_TESS_CTRL: {
976 setup_tcs_variables(ctx, nir);
977 break;
978 }
979 case MESA_SHADER_TESS_EVAL: {
980 setup_tes_variables(ctx, nir);
981 break;
982 }
983 default:
984 unreachable("Unhandled shader stage.");
985 }
986 }
987
988 void
989 get_io_masks(isel_context *ctx, unsigned shader_count, struct nir_shader *const *shaders)
990 {
991 for (unsigned i = 0; i < shader_count; i++) {
992 nir_shader *nir = shaders[i];
993 if (nir->info.stage == MESA_SHADER_COMPUTE)
994 continue;
995
996 uint64_t output_mask = 0;
997 nir_foreach_variable(variable, &nir->outputs) {
998 const glsl_type *type = variable->type;
999 if (nir_is_per_vertex_io(variable, nir->info.stage))
1000 type = type->fields.array;
1001 unsigned slots = type->count_attribute_slots(false);
1002 if (variable->data.compact) {
1003 unsigned component_count = variable->data.location_frac + type->length;
1004 slots = (component_count + 3) / 4;
1005 }
1006 output_mask |= ((1ull << slots) - 1) << variable->data.location;
1007 }
1008
1009 uint64_t input_mask = 0;
1010 nir_foreach_variable(variable, &nir->inputs) {
1011 const glsl_type *type = variable->type;
1012 if (nir_is_per_vertex_io(variable, nir->info.stage))
1013 type = type->fields.array;
1014 unsigned slots = type->count_attribute_slots(false);
1015 if (variable->data.compact) {
1016 unsigned component_count = variable->data.location_frac + type->length;
1017 slots = (component_count + 3) / 4;
1018 }
1019 input_mask |= ((1ull << slots) - 1) << variable->data.location;
1020 }
1021
1022 ctx->output_masks[nir->info.stage] |= output_mask;
1023 if (i + 1 < shader_count)
1024 ctx->input_masks[shaders[i + 1]->info.stage] |= output_mask;
1025
1026 ctx->input_masks[nir->info.stage] |= input_mask;
1027 if (i)
1028 ctx->output_masks[shaders[i - 1]->info.stage] |= input_mask;
1029 }
1030 }
1031
1032 void
1033 setup_nir(isel_context *ctx, nir_shader *nir)
1034 {
1035 Program *program = ctx->program;
1036
1037 /* align and copy constant data */
1038 while (program->constant_data.size() % 4u)
1039 program->constant_data.push_back(0);
1040 ctx->constant_data_offset = program->constant_data.size();
1041 program->constant_data.insert(program->constant_data.end(),
1042 (uint8_t*)nir->constant_data,
1043 (uint8_t*)nir->constant_data + nir->constant_data_size);
1044
1045 /* the variable setup has to be done before lower_io / CSE */
1046 setup_variables(ctx, nir);
1047
1048 /* optimize and lower memory operations */
1049 bool lower_to_scalar = false;
1050 bool lower_pack = false;
1051 if (nir_opt_load_store_vectorize(nir,
1052 (nir_variable_mode)(nir_var_mem_ssbo | nir_var_mem_ubo |
1053 nir_var_mem_push_const | nir_var_mem_shared),
1054 mem_vectorize_callback)) {
1055 lower_to_scalar = true;
1056 lower_pack = true;
1057 }
1058 if (nir->info.stage != MESA_SHADER_COMPUTE)
1059 nir_lower_io(nir, (nir_variable_mode)(nir_var_shader_in | nir_var_shader_out), type_size, (nir_lower_io_options)0);
1060 nir_lower_explicit_io(nir, nir_var_mem_global, nir_address_format_64bit_global);
1061
1062 if (lower_to_scalar)
1063 nir_lower_alu_to_scalar(nir, NULL, NULL);
1064 if (lower_pack)
1065 nir_lower_pack(nir);
1066
1067 /* lower ALU operations */
1068 // TODO: implement logic64 in aco, it's more effective for sgprs
1069 nir_lower_int64(nir, nir->options->lower_int64_options);
1070
1071 nir_opt_idiv_const(nir, 32);
1072 nir_lower_idiv(nir, nir_lower_idiv_precise);
1073
1074 /* optimize the lowered ALU operations */
1075 bool more_algebraic = true;
1076 while (more_algebraic) {
1077 more_algebraic = false;
1078 NIR_PASS_V(nir, nir_copy_prop);
1079 NIR_PASS_V(nir, nir_opt_dce);
1080 NIR_PASS_V(nir, nir_opt_constant_folding);
1081 NIR_PASS(more_algebraic, nir, nir_opt_algebraic);
1082 }
1083
1084 /* Do late algebraic optimization to turn add(a, neg(b)) back into
1085 * subs, then the mandatory cleanup after algebraic. Note that it may
1086 * produce fnegs, and if so then we need to keep running to squash
1087 * fneg(fneg(a)).
1088 */
1089 bool more_late_algebraic = true;
1090 while (more_late_algebraic) {
1091 more_late_algebraic = false;
1092 NIR_PASS(more_late_algebraic, nir, nir_opt_algebraic_late);
1093 NIR_PASS_V(nir, nir_opt_constant_folding);
1094 NIR_PASS_V(nir, nir_copy_prop);
1095 NIR_PASS_V(nir, nir_opt_dce);
1096 NIR_PASS_V(nir, nir_opt_cse);
1097 }
1098
1099 /* cleanup passes */
1100 nir_lower_load_const_to_scalar(nir);
1101 nir_opt_shrink_load(nir);
1102 nir_move_options move_opts = (nir_move_options)(
1103 nir_move_const_undef | nir_move_load_ubo | nir_move_load_input |
1104 nir_move_comparisons | nir_move_copies);
1105 nir_opt_sink(nir, move_opts);
1106 nir_opt_move(nir, move_opts);
1107 nir_convert_to_lcssa(nir, true, false);
1108 nir_lower_phis_to_scalar(nir);
1109
1110 nir_function_impl *func = nir_shader_get_entrypoint(nir);
1111 nir_index_ssa_defs(func);
1112 }
1113
1114 void
1115 setup_xnack(Program *program)
1116 {
1117 switch (program->family) {
1118 /* GFX8 APUs */
1119 case CHIP_CARRIZO:
1120 case CHIP_STONEY:
1121 /* GFX9 APUS */
1122 case CHIP_RAVEN:
1123 case CHIP_RAVEN2:
1124 case CHIP_RENOIR:
1125 program->xnack_enabled = true;
1126 break;
1127 default:
1128 break;
1129 }
1130 }
1131
1132 isel_context
1133 setup_isel_context(Program* program,
1134 unsigned shader_count,
1135 struct nir_shader *const *shaders,
1136 ac_shader_config* config,
1137 struct radv_shader_args *args,
1138 bool is_gs_copy_shader)
1139 {
1140 program->stage = 0;
1141 for (unsigned i = 0; i < shader_count; i++) {
1142 switch (shaders[i]->info.stage) {
1143 case MESA_SHADER_VERTEX:
1144 program->stage |= sw_vs;
1145 break;
1146 case MESA_SHADER_TESS_CTRL:
1147 program->stage |= sw_tcs;
1148 break;
1149 case MESA_SHADER_TESS_EVAL:
1150 program->stage |= sw_tes;
1151 break;
1152 case MESA_SHADER_GEOMETRY:
1153 program->stage |= is_gs_copy_shader ? sw_gs_copy : sw_gs;
1154 break;
1155 case MESA_SHADER_FRAGMENT:
1156 program->stage |= sw_fs;
1157 break;
1158 case MESA_SHADER_COMPUTE:
1159 program->stage |= sw_cs;
1160 break;
1161 default:
1162 unreachable("Shader stage not implemented");
1163 }
1164 }
1165 bool gfx9_plus = args->options->chip_class >= GFX9;
1166 bool ngg = args->shader_info->is_ngg && args->options->chip_class >= GFX10;
1167 if (program->stage == sw_vs && args->shader_info->vs.as_es && !ngg)
1168 program->stage |= hw_es;
1169 else if (program->stage == sw_vs && !args->shader_info->vs.as_ls && !ngg)
1170 program->stage |= hw_vs;
1171 else if (program->stage == sw_vs && ngg)
1172 program->stage |= hw_ngg_gs; /* GFX10/NGG: VS without GS uses the HW GS stage */
1173 else if (program->stage == sw_gs)
1174 program->stage |= hw_gs;
1175 else if (program->stage == sw_fs)
1176 program->stage |= hw_fs;
1177 else if (program->stage == sw_cs)
1178 program->stage |= hw_cs;
1179 else if (program->stage == sw_gs_copy)
1180 program->stage |= hw_vs;
1181 else if (program->stage == (sw_vs | sw_gs) && gfx9_plus && !ngg)
1182 program->stage |= hw_gs;
1183 else if (program->stage == sw_vs && args->shader_info->vs.as_ls)
1184 program->stage |= hw_ls; /* GFX6-8: VS is a Local Shader, when tessellation is used */
1185 else if (program->stage == sw_tcs)
1186 program->stage |= hw_hs; /* GFX6-8: TCS is a Hull Shader */
1187 else if (program->stage == (sw_vs | sw_tcs))
1188 program->stage |= hw_hs; /* GFX9-10: VS+TCS merged into a Hull Shader */
1189 else if (program->stage == sw_tes && !args->shader_info->tes.as_es && !ngg)
1190 program->stage |= hw_vs; /* GFX6-9: TES without GS uses the HW VS stage (and GFX10/legacy) */
1191 else if (program->stage == sw_tes && !args->shader_info->tes.as_es && ngg)
1192 program->stage |= hw_ngg_gs; /* GFX10/NGG: TES without GS uses the HW GS stage */
1193 else if (program->stage == sw_tes && args->shader_info->tes.as_es && !ngg)
1194 program->stage |= hw_es; /* GFX6-8: TES is an Export Shader */
1195 else if (program->stage == (sw_tes | sw_gs) && gfx9_plus && !ngg)
1196 program->stage |= hw_gs; /* GFX9: TES+GS merged into a GS (and GFX10/legacy) */
1197 else
1198 unreachable("Shader stage not implemented");
1199
1200 program->config = config;
1201 program->info = args->shader_info;
1202 program->chip_class = args->options->chip_class;
1203 program->family = args->options->family;
1204 program->wave_size = args->shader_info->wave_size;
1205 program->lane_mask = program->wave_size == 32 ? s1 : s2;
1206
1207 program->lds_alloc_granule = args->options->chip_class >= GFX7 ? 512 : 256;
1208 program->lds_limit = args->options->chip_class >= GFX7 ? 65536 : 32768;
1209 /* apparently gfx702 also has 16-bank LDS but I can't find a family for that */
1210 program->has_16bank_lds = args->options->family == CHIP_KABINI || args->options->family == CHIP_STONEY;
1211
1212 program->vgpr_limit = 256;
1213 program->vgpr_alloc_granule = 3;
1214
1215 if (args->options->chip_class >= GFX10) {
1216 program->physical_sgprs = 2560; /* doesn't matter as long as it's at least 128 * 20 */
1217 program->sgpr_alloc_granule = 127;
1218 program->sgpr_limit = 106;
1219 program->vgpr_alloc_granule = program->wave_size == 32 ? 7 : 3;
1220 } else if (program->chip_class >= GFX8) {
1221 program->physical_sgprs = 800;
1222 program->sgpr_alloc_granule = 15;
1223 if (args->options->family == CHIP_TONGA || args->options->family == CHIP_ICELAND)
1224 program->sgpr_limit = 94; /* workaround hardware bug */
1225 else
1226 program->sgpr_limit = 102;
1227 } else {
1228 program->physical_sgprs = 512;
1229 program->sgpr_alloc_granule = 7;
1230 program->sgpr_limit = 104;
1231 }
1232
1233 isel_context ctx = {};
1234 ctx.program = program;
1235 ctx.args = args;
1236 ctx.options = args->options;
1237 ctx.stage = program->stage;
1238
1239 /* TODO: Check if we need to adjust min_waves for unknown workgroup sizes. */
1240 if (program->stage & (hw_vs | hw_fs)) {
1241 /* PS and legacy VS have separate waves, no workgroups */
1242 program->workgroup_size = program->wave_size;
1243 } else if (program->stage == compute_cs) {
1244 /* CS sets the workgroup size explicitly */
1245 unsigned* bsize = program->info->cs.block_size;
1246 program->workgroup_size = bsize[0] * bsize[1] * bsize[2];
1247 } else if ((program->stage & hw_es) || program->stage == geometry_gs) {
1248 /* Unmerged ESGS operate in workgroups if on-chip GS (LDS rings) are enabled on GFX7-8 (not implemented in Mesa) */
1249 program->workgroup_size = program->wave_size;
1250 } else if (program->stage & hw_gs) {
1251 /* If on-chip GS (LDS rings) are enabled on GFX9 or later, merged GS operates in workgroups */
1252 program->workgroup_size = UINT_MAX; /* TODO: set by VGT_GS_ONCHIP_CNTL, which is not plumbed to ACO */
1253 } else if (program->stage == vertex_ls) {
1254 /* Unmerged LS operates in workgroups */
1255 program->workgroup_size = UINT_MAX; /* TODO: probably tcs_num_patches * tcs_vertices_in, but those are not plumbed to ACO for LS */
1256 } else if (program->stage == tess_control_hs) {
1257 /* Unmerged HS operates in workgroups, size is determined by the output vertices */
1258 setup_tcs_info(&ctx, shaders[0]);
1259 program->workgroup_size = ctx.tcs_num_patches * shaders[0]->info.tess.tcs_vertices_out;
1260 } else if (program->stage == vertex_tess_control_hs) {
1261 /* Merged LSHS operates in workgroups, but can still have a different number of LS and HS invocations */
1262 setup_tcs_info(&ctx, shaders[1]);
1263 program->workgroup_size = ctx.tcs_num_patches * MAX2(shaders[1]->info.tess.tcs_vertices_out, ctx.args->options->key.tcs.input_vertices);
1264 } else if (program->stage & hw_ngg_gs) {
1265 /* TODO: Calculate workgroup size of NGG shaders. */
1266 program->workgroup_size = UINT_MAX;
1267 } else {
1268 unreachable("Unsupported shader stage.");
1269 }
1270
1271 calc_min_waves(program);
1272 program->vgpr_limit = get_addr_vgpr_from_waves(program, program->min_waves);
1273 program->sgpr_limit = get_addr_sgpr_from_waves(program, program->min_waves);
1274
1275 get_io_masks(&ctx, shader_count, shaders);
1276
1277 unsigned scratch_size = 0;
1278 if (program->stage == gs_copy_vs) {
1279 assert(shader_count == 1);
1280 setup_vs_output_info(&ctx, shaders[0], false, true, &args->shader_info->vs.outinfo);
1281 } else {
1282 for (unsigned i = 0; i < shader_count; i++) {
1283 nir_shader *nir = shaders[i];
1284 setup_nir(&ctx, nir);
1285 }
1286
1287 for (unsigned i = 0; i < shader_count; i++)
1288 scratch_size = std::max(scratch_size, shaders[i]->scratch_size);
1289 }
1290
1291 ctx.program->config->scratch_bytes_per_wave = align(scratch_size * ctx.program->wave_size, 1024);
1292
1293 ctx.block = ctx.program->create_and_insert_block();
1294 ctx.block->loop_nest_depth = 0;
1295 ctx.block->kind = block_kind_top_level;
1296
1297 setup_xnack(program);
1298
1299 return ctx;
1300 }
1301
1302 }