radv: handle layered fast clears.
[mesa.git] / src / amd / vulkan / radv_cmd_buffer.c
1 /*
2 * Copyright © 2016 Red Hat.
3 * Copyright © 2016 Bas Nieuwenhuizen
4 *
5 * based in part on anv driver which is:
6 * Copyright © 2015 Intel Corporation
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the "Software"),
10 * to deal in the Software without restriction, including without limitation
11 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
12 * and/or sell copies of the Software, and to permit persons to whom the
13 * Software is furnished to do so, subject to the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the next
16 * paragraph) shall be included in all copies or substantial portions of the
17 * Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
20 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
21 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
22 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
23 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
24 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
25 * IN THE SOFTWARE.
26 */
27
28 #include "radv_private.h"
29 #include "radv_radeon_winsys.h"
30 #include "radv_cs.h"
31 #include "sid.h"
32 #include "vk_format.h"
33 #include "radv_meta.h"
34
35 #include "ac_debug.h"
36
37 static void radv_handle_image_transition(struct radv_cmd_buffer *cmd_buffer,
38 struct radv_image *image,
39 VkImageLayout src_layout,
40 VkImageLayout dst_layout,
41 uint32_t src_family,
42 uint32_t dst_family,
43 const VkImageSubresourceRange *range,
44 VkImageAspectFlags pending_clears);
45
46 const struct radv_dynamic_state default_dynamic_state = {
47 .viewport = {
48 .count = 0,
49 },
50 .scissor = {
51 .count = 0,
52 },
53 .line_width = 1.0f,
54 .depth_bias = {
55 .bias = 0.0f,
56 .clamp = 0.0f,
57 .slope = 0.0f,
58 },
59 .blend_constants = { 0.0f, 0.0f, 0.0f, 0.0f },
60 .depth_bounds = {
61 .min = 0.0f,
62 .max = 1.0f,
63 },
64 .stencil_compare_mask = {
65 .front = ~0u,
66 .back = ~0u,
67 },
68 .stencil_write_mask = {
69 .front = ~0u,
70 .back = ~0u,
71 },
72 .stencil_reference = {
73 .front = 0u,
74 .back = 0u,
75 },
76 };
77
78 void
79 radv_dynamic_state_copy(struct radv_dynamic_state *dest,
80 const struct radv_dynamic_state *src,
81 uint32_t copy_mask)
82 {
83 if (copy_mask & (1 << VK_DYNAMIC_STATE_VIEWPORT)) {
84 dest->viewport.count = src->viewport.count;
85 typed_memcpy(dest->viewport.viewports, src->viewport.viewports,
86 src->viewport.count);
87 }
88
89 if (copy_mask & (1 << VK_DYNAMIC_STATE_SCISSOR)) {
90 dest->scissor.count = src->scissor.count;
91 typed_memcpy(dest->scissor.scissors, src->scissor.scissors,
92 src->scissor.count);
93 }
94
95 if (copy_mask & (1 << VK_DYNAMIC_STATE_LINE_WIDTH))
96 dest->line_width = src->line_width;
97
98 if (copy_mask & (1 << VK_DYNAMIC_STATE_DEPTH_BIAS))
99 dest->depth_bias = src->depth_bias;
100
101 if (copy_mask & (1 << VK_DYNAMIC_STATE_BLEND_CONSTANTS))
102 typed_memcpy(dest->blend_constants, src->blend_constants, 4);
103
104 if (copy_mask & (1 << VK_DYNAMIC_STATE_DEPTH_BOUNDS))
105 dest->depth_bounds = src->depth_bounds;
106
107 if (copy_mask & (1 << VK_DYNAMIC_STATE_STENCIL_COMPARE_MASK))
108 dest->stencil_compare_mask = src->stencil_compare_mask;
109
110 if (copy_mask & (1 << VK_DYNAMIC_STATE_STENCIL_WRITE_MASK))
111 dest->stencil_write_mask = src->stencil_write_mask;
112
113 if (copy_mask & (1 << VK_DYNAMIC_STATE_STENCIL_REFERENCE))
114 dest->stencil_reference = src->stencil_reference;
115 }
116
117 bool radv_cmd_buffer_uses_mec(struct radv_cmd_buffer *cmd_buffer)
118 {
119 return cmd_buffer->queue_family_index == RADV_QUEUE_COMPUTE &&
120 cmd_buffer->device->physical_device->rad_info.chip_class >= CIK;
121 }
122
123 enum ring_type radv_queue_family_to_ring(int f) {
124 switch (f) {
125 case RADV_QUEUE_GENERAL:
126 return RING_GFX;
127 case RADV_QUEUE_COMPUTE:
128 return RING_COMPUTE;
129 case RADV_QUEUE_TRANSFER:
130 return RING_DMA;
131 default:
132 unreachable("Unknown queue family");
133 }
134 }
135
136 static VkResult radv_create_cmd_buffer(
137 struct radv_device * device,
138 struct radv_cmd_pool * pool,
139 VkCommandBufferLevel level,
140 VkCommandBuffer* pCommandBuffer)
141 {
142 struct radv_cmd_buffer *cmd_buffer;
143 VkResult result;
144 unsigned ring;
145 cmd_buffer = vk_alloc(&pool->alloc, sizeof(*cmd_buffer), 8,
146 VK_SYSTEM_ALLOCATION_SCOPE_OBJECT);
147 if (cmd_buffer == NULL)
148 return vk_error(VK_ERROR_OUT_OF_HOST_MEMORY);
149
150 memset(cmd_buffer, 0, sizeof(*cmd_buffer));
151 cmd_buffer->_loader_data.loaderMagic = ICD_LOADER_MAGIC;
152 cmd_buffer->device = device;
153 cmd_buffer->pool = pool;
154 cmd_buffer->level = level;
155
156 if (pool) {
157 list_addtail(&cmd_buffer->pool_link, &pool->cmd_buffers);
158 cmd_buffer->queue_family_index = pool->queue_family_index;
159
160 } else {
161 /* Init the pool_link so we can safefly call list_del when we destroy
162 * the command buffer
163 */
164 list_inithead(&cmd_buffer->pool_link);
165 cmd_buffer->queue_family_index = RADV_QUEUE_GENERAL;
166 }
167
168 ring = radv_queue_family_to_ring(cmd_buffer->queue_family_index);
169
170 cmd_buffer->cs = device->ws->cs_create(device->ws, ring);
171 if (!cmd_buffer->cs) {
172 result = VK_ERROR_OUT_OF_HOST_MEMORY;
173 goto fail;
174 }
175
176 *pCommandBuffer = radv_cmd_buffer_to_handle(cmd_buffer);
177
178 cmd_buffer->upload.offset = 0;
179 cmd_buffer->upload.size = 0;
180 list_inithead(&cmd_buffer->upload.list);
181
182 return VK_SUCCESS;
183
184 fail:
185 vk_free(&cmd_buffer->pool->alloc, cmd_buffer);
186
187 return result;
188 }
189
190 static bool
191 radv_cmd_buffer_resize_upload_buf(struct radv_cmd_buffer *cmd_buffer,
192 uint64_t min_needed)
193 {
194 uint64_t new_size;
195 struct radeon_winsys_bo *bo;
196 struct radv_cmd_buffer_upload *upload;
197 struct radv_device *device = cmd_buffer->device;
198
199 new_size = MAX2(min_needed, 16 * 1024);
200 new_size = MAX2(new_size, 2 * cmd_buffer->upload.size);
201
202 bo = device->ws->buffer_create(device->ws,
203 new_size, 4096,
204 RADEON_DOMAIN_GTT,
205 RADEON_FLAG_CPU_ACCESS);
206
207 if (!bo) {
208 cmd_buffer->record_fail = true;
209 return false;
210 }
211
212 device->ws->cs_add_buffer(cmd_buffer->cs, bo, 8);
213 if (cmd_buffer->upload.upload_bo) {
214 upload = malloc(sizeof(*upload));
215
216 if (!upload) {
217 cmd_buffer->record_fail = true;
218 device->ws->buffer_destroy(bo);
219 return false;
220 }
221
222 memcpy(upload, &cmd_buffer->upload, sizeof(*upload));
223 list_add(&upload->list, &cmd_buffer->upload.list);
224 }
225
226 cmd_buffer->upload.upload_bo = bo;
227 cmd_buffer->upload.size = new_size;
228 cmd_buffer->upload.offset = 0;
229 cmd_buffer->upload.map = device->ws->buffer_map(cmd_buffer->upload.upload_bo);
230
231 if (!cmd_buffer->upload.map) {
232 cmd_buffer->record_fail = true;
233 return false;
234 }
235
236 return true;
237 }
238
239 bool
240 radv_cmd_buffer_upload_alloc(struct radv_cmd_buffer *cmd_buffer,
241 unsigned size,
242 unsigned alignment,
243 unsigned *out_offset,
244 void **ptr)
245 {
246 uint64_t offset = align(cmd_buffer->upload.offset, alignment);
247 if (offset + size > cmd_buffer->upload.size) {
248 if (!radv_cmd_buffer_resize_upload_buf(cmd_buffer, size))
249 return false;
250 offset = 0;
251 }
252
253 *out_offset = offset;
254 *ptr = cmd_buffer->upload.map + offset;
255
256 cmd_buffer->upload.offset = offset + size;
257 return true;
258 }
259
260 bool
261 radv_cmd_buffer_upload_data(struct radv_cmd_buffer *cmd_buffer,
262 unsigned size, unsigned alignment,
263 const void *data, unsigned *out_offset)
264 {
265 uint8_t *ptr;
266
267 if (!radv_cmd_buffer_upload_alloc(cmd_buffer, size, alignment,
268 out_offset, (void **)&ptr))
269 return false;
270
271 if (ptr)
272 memcpy(ptr, data, size);
273
274 return true;
275 }
276
277 void radv_cmd_buffer_trace_emit(struct radv_cmd_buffer *cmd_buffer)
278 {
279 struct radv_device *device = cmd_buffer->device;
280 struct radeon_winsys_cs *cs = cmd_buffer->cs;
281 uint64_t va;
282
283 if (!device->trace_bo)
284 return;
285
286 va = device->ws->buffer_get_va(device->trace_bo);
287
288 MAYBE_UNUSED unsigned cdw_max = radeon_check_space(cmd_buffer->device->ws, cmd_buffer->cs, 7);
289
290 ++cmd_buffer->state.trace_id;
291 device->ws->cs_add_buffer(cs, device->trace_bo, 8);
292 radeon_emit(cs, PKT3(PKT3_WRITE_DATA, 3, 0));
293 radeon_emit(cs, S_370_DST_SEL(V_370_MEM_ASYNC) |
294 S_370_WR_CONFIRM(1) |
295 S_370_ENGINE_SEL(V_370_ME));
296 radeon_emit(cs, va);
297 radeon_emit(cs, va >> 32);
298 radeon_emit(cs, cmd_buffer->state.trace_id);
299 radeon_emit(cs, PKT3(PKT3_NOP, 0, 0));
300 radeon_emit(cs, AC_ENCODE_TRACE_POINT(cmd_buffer->state.trace_id));
301 }
302
303 static void
304 radv_emit_graphics_blend_state(struct radv_cmd_buffer *cmd_buffer,
305 struct radv_pipeline *pipeline)
306 {
307 radeon_set_context_reg_seq(cmd_buffer->cs, R_028780_CB_BLEND0_CONTROL, 8);
308 radeon_emit_array(cmd_buffer->cs, pipeline->graphics.blend.cb_blend_control,
309 8);
310 radeon_set_context_reg(cmd_buffer->cs, R_028808_CB_COLOR_CONTROL, pipeline->graphics.blend.cb_color_control);
311 radeon_set_context_reg(cmd_buffer->cs, R_028B70_DB_ALPHA_TO_MASK, pipeline->graphics.blend.db_alpha_to_mask);
312 }
313
314 static void
315 radv_emit_graphics_depth_stencil_state(struct radv_cmd_buffer *cmd_buffer,
316 struct radv_pipeline *pipeline)
317 {
318 struct radv_depth_stencil_state *ds = &pipeline->graphics.ds;
319 radeon_set_context_reg(cmd_buffer->cs, R_028800_DB_DEPTH_CONTROL, ds->db_depth_control);
320 radeon_set_context_reg(cmd_buffer->cs, R_02842C_DB_STENCIL_CONTROL, ds->db_stencil_control);
321
322 radeon_set_context_reg(cmd_buffer->cs, R_028000_DB_RENDER_CONTROL, ds->db_render_control);
323 radeon_set_context_reg(cmd_buffer->cs, R_028010_DB_RENDER_OVERRIDE2, ds->db_render_override2);
324 }
325
326 /* 12.4 fixed-point */
327 static unsigned radv_pack_float_12p4(float x)
328 {
329 return x <= 0 ? 0 :
330 x >= 4096 ? 0xffff : x * 16;
331 }
332
333 static uint32_t
334 shader_stage_to_user_data_0(gl_shader_stage stage, bool has_gs)
335 {
336 switch (stage) {
337 case MESA_SHADER_FRAGMENT:
338 return R_00B030_SPI_SHADER_USER_DATA_PS_0;
339 case MESA_SHADER_VERTEX:
340 return has_gs ? R_00B330_SPI_SHADER_USER_DATA_ES_0 : R_00B130_SPI_SHADER_USER_DATA_VS_0;
341 case MESA_SHADER_GEOMETRY:
342 return R_00B230_SPI_SHADER_USER_DATA_GS_0;
343 case MESA_SHADER_COMPUTE:
344 return R_00B900_COMPUTE_USER_DATA_0;
345 default:
346 unreachable("unknown shader");
347 }
348 }
349
350 static struct ac_userdata_info *
351 radv_lookup_user_sgpr(struct radv_pipeline *pipeline,
352 gl_shader_stage stage,
353 int idx)
354 {
355 return &pipeline->shaders[stage]->info.user_sgprs_locs.shader_data[idx];
356 }
357
358 static void
359 radv_emit_userdata_address(struct radv_cmd_buffer *cmd_buffer,
360 struct radv_pipeline *pipeline,
361 gl_shader_stage stage,
362 int idx, uint64_t va)
363 {
364 struct ac_userdata_info *loc = radv_lookup_user_sgpr(pipeline, stage, idx);
365 uint32_t base_reg = shader_stage_to_user_data_0(stage, radv_pipeline_has_gs(pipeline));
366 if (loc->sgpr_idx == -1)
367 return;
368 assert(loc->num_sgprs == 2);
369 assert(!loc->indirect);
370 radeon_set_sh_reg_seq(cmd_buffer->cs, base_reg + loc->sgpr_idx * 4, 2);
371 radeon_emit(cmd_buffer->cs, va);
372 radeon_emit(cmd_buffer->cs, va >> 32);
373 }
374
375 static void
376 radv_update_multisample_state(struct radv_cmd_buffer *cmd_buffer,
377 struct radv_pipeline *pipeline)
378 {
379 int num_samples = pipeline->graphics.ms.num_samples;
380 struct radv_multisample_state *ms = &pipeline->graphics.ms;
381 struct radv_pipeline *old_pipeline = cmd_buffer->state.emitted_pipeline;
382
383 radeon_set_context_reg_seq(cmd_buffer->cs, R_028C38_PA_SC_AA_MASK_X0Y0_X1Y0, 2);
384 radeon_emit(cmd_buffer->cs, ms->pa_sc_aa_mask[0]);
385 radeon_emit(cmd_buffer->cs, ms->pa_sc_aa_mask[1]);
386
387 radeon_set_context_reg(cmd_buffer->cs, CM_R_028804_DB_EQAA, ms->db_eqaa);
388 radeon_set_context_reg(cmd_buffer->cs, EG_R_028A4C_PA_SC_MODE_CNTL_1, ms->pa_sc_mode_cntl_1);
389
390 if (old_pipeline && num_samples == old_pipeline->graphics.ms.num_samples)
391 return;
392
393 radeon_set_context_reg_seq(cmd_buffer->cs, CM_R_028BDC_PA_SC_LINE_CNTL, 2);
394 radeon_emit(cmd_buffer->cs, ms->pa_sc_line_cntl);
395 radeon_emit(cmd_buffer->cs, ms->pa_sc_aa_config);
396
397 radv_cayman_emit_msaa_sample_locs(cmd_buffer->cs, num_samples);
398
399 uint32_t samples_offset;
400 void *samples_ptr;
401 void *src;
402 radv_cmd_buffer_upload_alloc(cmd_buffer, num_samples * 4 * 2, 256, &samples_offset,
403 &samples_ptr);
404 switch (num_samples) {
405 case 1:
406 src = cmd_buffer->device->sample_locations_1x;
407 break;
408 case 2:
409 src = cmd_buffer->device->sample_locations_2x;
410 break;
411 case 4:
412 src = cmd_buffer->device->sample_locations_4x;
413 break;
414 case 8:
415 src = cmd_buffer->device->sample_locations_8x;
416 break;
417 case 16:
418 src = cmd_buffer->device->sample_locations_16x;
419 break;
420 default:
421 unreachable("unknown number of samples");
422 }
423 memcpy(samples_ptr, src, num_samples * 4 * 2);
424
425 uint64_t va = cmd_buffer->device->ws->buffer_get_va(cmd_buffer->upload.upload_bo);
426 va += samples_offset;
427
428 radv_emit_userdata_address(cmd_buffer, pipeline, MESA_SHADER_FRAGMENT,
429 AC_UD_PS_SAMPLE_POS, va);
430 }
431
432 static void
433 radv_emit_graphics_raster_state(struct radv_cmd_buffer *cmd_buffer,
434 struct radv_pipeline *pipeline)
435 {
436 struct radv_raster_state *raster = &pipeline->graphics.raster;
437
438 radeon_set_context_reg(cmd_buffer->cs, R_028810_PA_CL_CLIP_CNTL,
439 raster->pa_cl_clip_cntl);
440
441 radeon_set_context_reg(cmd_buffer->cs, R_0286D4_SPI_INTERP_CONTROL_0,
442 raster->spi_interp_control);
443
444 radeon_set_context_reg_seq(cmd_buffer->cs, R_028A00_PA_SU_POINT_SIZE, 2);
445 unsigned tmp = (unsigned)(1.0 * 8.0);
446 radeon_emit(cmd_buffer->cs, S_028A00_HEIGHT(tmp) | S_028A00_WIDTH(tmp));
447 radeon_emit(cmd_buffer->cs, S_028A04_MIN_SIZE(radv_pack_float_12p4(0)) |
448 S_028A04_MAX_SIZE(radv_pack_float_12p4(8192/2))); /* R_028A04_PA_SU_POINT_MINMAX */
449
450 radeon_set_context_reg(cmd_buffer->cs, R_028BE4_PA_SU_VTX_CNTL,
451 raster->pa_su_vtx_cntl);
452
453 radeon_set_context_reg(cmd_buffer->cs, R_028814_PA_SU_SC_MODE_CNTL,
454 raster->pa_su_sc_mode_cntl);
455 }
456
457 static void
458 radv_emit_hw_vs(struct radv_cmd_buffer *cmd_buffer,
459 struct radv_pipeline *pipeline,
460 struct radv_shader_variant *shader)
461 {
462 struct radeon_winsys *ws = cmd_buffer->device->ws;
463 uint64_t va = ws->buffer_get_va(shader->bo);
464 unsigned export_count;
465
466 ws->cs_add_buffer(cmd_buffer->cs, shader->bo, 8);
467
468 export_count = MAX2(1, shader->info.vs.param_exports);
469 radeon_set_context_reg(cmd_buffer->cs, R_0286C4_SPI_VS_OUT_CONFIG,
470 S_0286C4_VS_EXPORT_COUNT(export_count - 1));
471
472 radeon_set_context_reg(cmd_buffer->cs, R_02870C_SPI_SHADER_POS_FORMAT,
473 S_02870C_POS0_EXPORT_FORMAT(V_02870C_SPI_SHADER_4COMP) |
474 S_02870C_POS1_EXPORT_FORMAT(shader->info.vs.pos_exports > 1 ?
475 V_02870C_SPI_SHADER_4COMP :
476 V_02870C_SPI_SHADER_NONE) |
477 S_02870C_POS2_EXPORT_FORMAT(shader->info.vs.pos_exports > 2 ?
478 V_02870C_SPI_SHADER_4COMP :
479 V_02870C_SPI_SHADER_NONE) |
480 S_02870C_POS3_EXPORT_FORMAT(shader->info.vs.pos_exports > 3 ?
481 V_02870C_SPI_SHADER_4COMP :
482 V_02870C_SPI_SHADER_NONE));
483
484
485 radeon_set_sh_reg_seq(cmd_buffer->cs, R_00B120_SPI_SHADER_PGM_LO_VS, 4);
486 radeon_emit(cmd_buffer->cs, va >> 8);
487 radeon_emit(cmd_buffer->cs, va >> 40);
488 radeon_emit(cmd_buffer->cs, shader->rsrc1);
489 radeon_emit(cmd_buffer->cs, shader->rsrc2);
490
491 radeon_set_context_reg(cmd_buffer->cs, R_028818_PA_CL_VTE_CNTL,
492 S_028818_VTX_W0_FMT(1) |
493 S_028818_VPORT_X_SCALE_ENA(1) | S_028818_VPORT_X_OFFSET_ENA(1) |
494 S_028818_VPORT_Y_SCALE_ENA(1) | S_028818_VPORT_Y_OFFSET_ENA(1) |
495 S_028818_VPORT_Z_SCALE_ENA(1) | S_028818_VPORT_Z_OFFSET_ENA(1));
496
497 unsigned clip_dist_mask, cull_dist_mask, total_mask;
498 clip_dist_mask = shader->info.vs.clip_dist_mask;
499 cull_dist_mask = shader->info.vs.cull_dist_mask;
500 total_mask = clip_dist_mask | cull_dist_mask;
501
502 radeon_set_context_reg(cmd_buffer->cs, R_02881C_PA_CL_VS_OUT_CNTL,
503 S_02881C_USE_VTX_POINT_SIZE(shader->info.vs.writes_pointsize) |
504 S_02881C_USE_VTX_RENDER_TARGET_INDX(shader->info.vs.writes_layer) |
505 S_02881C_USE_VTX_VIEWPORT_INDX(shader->info.vs.writes_viewport_index) |
506 S_02881C_VS_OUT_MISC_VEC_ENA(shader->info.vs.writes_pointsize ||
507 shader->info.vs.writes_layer ||
508 shader->info.vs.writes_viewport_index) |
509 S_02881C_VS_OUT_CCDIST0_VEC_ENA((total_mask & 0x0f) != 0) |
510 S_02881C_VS_OUT_CCDIST1_VEC_ENA((total_mask & 0xf0) != 0) |
511 pipeline->graphics.raster.pa_cl_vs_out_cntl |
512 cull_dist_mask << 8 |
513 clip_dist_mask);
514
515 radeon_set_context_reg(cmd_buffer->cs, R_028AB4_VGT_REUSE_OFF,
516 S_028AB4_REUSE_OFF(shader->info.vs.writes_viewport_index));
517 }
518
519 static void
520 radv_emit_hw_es(struct radv_cmd_buffer *cmd_buffer,
521 struct radv_shader_variant *shader)
522 {
523 struct radeon_winsys *ws = cmd_buffer->device->ws;
524 uint64_t va = ws->buffer_get_va(shader->bo);
525
526 ws->cs_add_buffer(cmd_buffer->cs, shader->bo, 8);
527
528 radeon_set_context_reg(cmd_buffer->cs, R_028AAC_VGT_ESGS_RING_ITEMSIZE,
529 shader->info.vs.esgs_itemsize / 4);
530 radeon_set_sh_reg_seq(cmd_buffer->cs, R_00B320_SPI_SHADER_PGM_LO_ES, 4);
531 radeon_emit(cmd_buffer->cs, va >> 8);
532 radeon_emit(cmd_buffer->cs, va >> 40);
533 radeon_emit(cmd_buffer->cs, shader->rsrc1);
534 radeon_emit(cmd_buffer->cs, shader->rsrc2);
535 }
536
537 static void
538 radv_emit_vertex_shader(struct radv_cmd_buffer *cmd_buffer,
539 struct radv_pipeline *pipeline)
540 {
541 struct radv_shader_variant *vs;
542
543 assert (pipeline->shaders[MESA_SHADER_VERTEX]);
544
545 vs = pipeline->shaders[MESA_SHADER_VERTEX];
546
547 if (vs->info.vs.as_es)
548 radv_emit_hw_es(cmd_buffer, vs);
549 else
550 radv_emit_hw_vs(cmd_buffer, pipeline, vs);
551
552 radeon_set_context_reg(cmd_buffer->cs, R_028A84_VGT_PRIMITIVEID_EN, 0);
553 }
554
555 static uint32_t si_vgt_gs_mode(struct radv_shader_variant *gs)
556 {
557 unsigned gs_max_vert_out = gs->info.gs.vertices_out;
558 unsigned cut_mode;
559
560 if (gs_max_vert_out <= 128) {
561 cut_mode = V_028A40_GS_CUT_128;
562 } else if (gs_max_vert_out <= 256) {
563 cut_mode = V_028A40_GS_CUT_256;
564 } else if (gs_max_vert_out <= 512) {
565 cut_mode = V_028A40_GS_CUT_512;
566 } else {
567 assert(gs_max_vert_out <= 1024);
568 cut_mode = V_028A40_GS_CUT_1024;
569 }
570
571 return S_028A40_MODE(V_028A40_GS_SCENARIO_G) |
572 S_028A40_CUT_MODE(cut_mode)|
573 S_028A40_ES_WRITE_OPTIMIZE(1) |
574 S_028A40_GS_WRITE_OPTIMIZE(1);
575 }
576
577 static void
578 radv_emit_geometry_shader(struct radv_cmd_buffer *cmd_buffer,
579 struct radv_pipeline *pipeline)
580 {
581 struct radeon_winsys *ws = cmd_buffer->device->ws;
582 struct radv_shader_variant *gs;
583 uint64_t va;
584
585 gs = pipeline->shaders[MESA_SHADER_GEOMETRY];
586 if (!gs) {
587 radeon_set_context_reg(cmd_buffer->cs, R_028A40_VGT_GS_MODE, 0);
588 return;
589 }
590
591 radeon_set_context_reg(cmd_buffer->cs, R_028A40_VGT_GS_MODE, si_vgt_gs_mode(gs));
592
593 uint32_t gsvs_itemsize = gs->info.gs.max_gsvs_emit_size >> 2;
594
595 radeon_set_context_reg_seq(cmd_buffer->cs, R_028A60_VGT_GSVS_RING_OFFSET_1, 3);
596 radeon_emit(cmd_buffer->cs, gsvs_itemsize);
597 radeon_emit(cmd_buffer->cs, gsvs_itemsize);
598 radeon_emit(cmd_buffer->cs, gsvs_itemsize);
599
600 radeon_set_context_reg(cmd_buffer->cs, R_028AB0_VGT_GSVS_RING_ITEMSIZE, gsvs_itemsize);
601
602 radeon_set_context_reg(cmd_buffer->cs, R_028B38_VGT_GS_MAX_VERT_OUT, gs->info.gs.vertices_out);
603
604 uint32_t gs_vert_itemsize = gs->info.gs.gsvs_vertex_size;
605 radeon_set_context_reg_seq(cmd_buffer->cs, R_028B5C_VGT_GS_VERT_ITEMSIZE, 4);
606 radeon_emit(cmd_buffer->cs, gs_vert_itemsize >> 2);
607 radeon_emit(cmd_buffer->cs, 0);
608 radeon_emit(cmd_buffer->cs, 0);
609 radeon_emit(cmd_buffer->cs, 0);
610
611 uint32_t gs_num_invocations = gs->info.gs.invocations;
612 radeon_set_context_reg(cmd_buffer->cs, R_028B90_VGT_GS_INSTANCE_CNT,
613 S_028B90_CNT(MIN2(gs_num_invocations, 127)) |
614 S_028B90_ENABLE(gs_num_invocations > 0));
615
616 va = ws->buffer_get_va(gs->bo);
617 ws->cs_add_buffer(cmd_buffer->cs, gs->bo, 8);
618 radeon_set_sh_reg_seq(cmd_buffer->cs, R_00B220_SPI_SHADER_PGM_LO_GS, 4);
619 radeon_emit(cmd_buffer->cs, va >> 8);
620 radeon_emit(cmd_buffer->cs, va >> 40);
621 radeon_emit(cmd_buffer->cs, gs->rsrc1);
622 radeon_emit(cmd_buffer->cs, gs->rsrc2);
623
624 radv_emit_hw_vs(cmd_buffer, pipeline, pipeline->gs_copy_shader);
625
626 struct ac_userdata_info *loc = radv_lookup_user_sgpr(cmd_buffer->state.pipeline, MESA_SHADER_GEOMETRY,
627 AC_UD_GS_VS_RING_STRIDE_ENTRIES);
628 if (loc->sgpr_idx != -1) {
629 uint32_t stride = gs->info.gs.max_gsvs_emit_size;
630 uint32_t num_entries = 64;
631 bool is_vi = cmd_buffer->device->physical_device->rad_info.chip_class >= VI;
632
633 if (is_vi)
634 num_entries *= stride;
635
636 stride = S_008F04_STRIDE(stride);
637 radeon_set_sh_reg_seq(cmd_buffer->cs, R_00B230_SPI_SHADER_USER_DATA_GS_0 + loc->sgpr_idx * 4, 2);
638 radeon_emit(cmd_buffer->cs, stride);
639 radeon_emit(cmd_buffer->cs, num_entries);
640 }
641 }
642
643 static void
644 radv_emit_fragment_shader(struct radv_cmd_buffer *cmd_buffer,
645 struct radv_pipeline *pipeline)
646 {
647 struct radeon_winsys *ws = cmd_buffer->device->ws;
648 struct radv_shader_variant *ps, *vs;
649 uint64_t va;
650 unsigned spi_baryc_cntl = S_0286E0_FRONT_FACE_ALL_BITS(1);
651 struct radv_blend_state *blend = &pipeline->graphics.blend;
652 unsigned ps_offset = 0;
653 unsigned z_order;
654 assert (pipeline->shaders[MESA_SHADER_FRAGMENT]);
655
656 ps = pipeline->shaders[MESA_SHADER_FRAGMENT];
657 vs = radv_pipeline_has_gs(pipeline) ? pipeline->gs_copy_shader : pipeline->shaders[MESA_SHADER_VERTEX];
658 va = ws->buffer_get_va(ps->bo);
659 ws->cs_add_buffer(cmd_buffer->cs, ps->bo, 8);
660
661 radeon_set_sh_reg_seq(cmd_buffer->cs, R_00B020_SPI_SHADER_PGM_LO_PS, 4);
662 radeon_emit(cmd_buffer->cs, va >> 8);
663 radeon_emit(cmd_buffer->cs, va >> 40);
664 radeon_emit(cmd_buffer->cs, ps->rsrc1);
665 radeon_emit(cmd_buffer->cs, ps->rsrc2);
666
667 if (ps->info.fs.early_fragment_test || !ps->info.fs.writes_memory)
668 z_order = V_02880C_EARLY_Z_THEN_LATE_Z;
669 else
670 z_order = V_02880C_LATE_Z;
671
672
673 radeon_set_context_reg(cmd_buffer->cs, R_02880C_DB_SHADER_CONTROL,
674 S_02880C_Z_EXPORT_ENABLE(ps->info.fs.writes_z) |
675 S_02880C_STENCIL_TEST_VAL_EXPORT_ENABLE(ps->info.fs.writes_stencil) |
676 S_02880C_KILL_ENABLE(!!ps->info.fs.can_discard) |
677 S_02880C_Z_ORDER(z_order) |
678 S_02880C_DEPTH_BEFORE_SHADER(ps->info.fs.early_fragment_test) |
679 S_02880C_EXEC_ON_HIER_FAIL(ps->info.fs.writes_memory) |
680 S_02880C_EXEC_ON_NOOP(ps->info.fs.writes_memory));
681
682 radeon_set_context_reg(cmd_buffer->cs, R_0286CC_SPI_PS_INPUT_ENA,
683 ps->config.spi_ps_input_ena);
684
685 radeon_set_context_reg(cmd_buffer->cs, R_0286D0_SPI_PS_INPUT_ADDR,
686 ps->config.spi_ps_input_addr);
687
688 spi_baryc_cntl |= S_0286E0_POS_FLOAT_LOCATION(0);
689 radeon_set_context_reg(cmd_buffer->cs, R_0286D8_SPI_PS_IN_CONTROL,
690 S_0286D8_NUM_INTERP(ps->info.fs.num_interp));
691
692 radeon_set_context_reg(cmd_buffer->cs, R_0286E0_SPI_BARYC_CNTL, spi_baryc_cntl);
693
694 radeon_set_context_reg(cmd_buffer->cs, R_028710_SPI_SHADER_Z_FORMAT,
695 ps->info.fs.writes_stencil ? V_028710_SPI_SHADER_32_GR :
696 ps->info.fs.writes_z ? V_028710_SPI_SHADER_32_R :
697 V_028710_SPI_SHADER_ZERO);
698
699 radeon_set_context_reg(cmd_buffer->cs, R_028714_SPI_SHADER_COL_FORMAT, blend->spi_shader_col_format);
700
701 radeon_set_context_reg(cmd_buffer->cs, R_028238_CB_TARGET_MASK, blend->cb_target_mask);
702 radeon_set_context_reg(cmd_buffer->cs, R_02823C_CB_SHADER_MASK, blend->cb_shader_mask);
703
704 if (ps->info.fs.has_pcoord) {
705 unsigned val;
706 val = S_028644_PT_SPRITE_TEX(1) | S_028644_OFFSET(0x20);
707 radeon_set_context_reg(cmd_buffer->cs, R_028644_SPI_PS_INPUT_CNTL_0 + 4 * ps_offset, val);
708 ps_offset++;
709 }
710
711 if (ps->info.fs.prim_id_input && (vs->info.vs.prim_id_output != 0xffffffff)) {
712 unsigned vs_offset, flat_shade;
713 unsigned val;
714 vs_offset = vs->info.vs.prim_id_output;
715 flat_shade = true;
716 val = S_028644_OFFSET(vs_offset) | S_028644_FLAT_SHADE(flat_shade);
717 radeon_set_context_reg(cmd_buffer->cs, R_028644_SPI_PS_INPUT_CNTL_0 + 4 * ps_offset, val);
718 ++ps_offset;
719 }
720
721 if (ps->info.fs.layer_input && (vs->info.vs.layer_output != 0xffffffff)) {
722 unsigned vs_offset, flat_shade;
723 unsigned val;
724 vs_offset = vs->info.vs.layer_output;
725 flat_shade = true;
726 val = S_028644_OFFSET(vs_offset) | S_028644_FLAT_SHADE(flat_shade);
727 radeon_set_context_reg(cmd_buffer->cs, R_028644_SPI_PS_INPUT_CNTL_0 + 4 * ps_offset, val);
728 ++ps_offset;
729 }
730
731 for (unsigned i = 0; i < 32 && (1u << i) <= ps->info.fs.input_mask; ++i) {
732 unsigned vs_offset, flat_shade;
733 unsigned val;
734
735 if (!(ps->info.fs.input_mask & (1u << i)))
736 continue;
737
738
739 if (!(vs->info.vs.export_mask & (1u << i))) {
740 radeon_set_context_reg(cmd_buffer->cs, R_028644_SPI_PS_INPUT_CNTL_0 + 4 * ps_offset,
741 S_028644_OFFSET(0x20));
742 ++ps_offset;
743 continue;
744 }
745
746 vs_offset = util_bitcount(vs->info.vs.export_mask & ((1u << i) - 1));
747 if (vs->info.vs.prim_id_output != 0xffffffff) {
748 if (vs_offset >= vs->info.vs.prim_id_output)
749 vs_offset++;
750 }
751 if (vs->info.vs.layer_output != 0xffffffff) {
752 if (vs_offset >= vs->info.vs.layer_output)
753 vs_offset++;
754 }
755 flat_shade = !!(ps->info.fs.flat_shaded_mask & (1u << ps_offset));
756
757 val = S_028644_OFFSET(vs_offset) | S_028644_FLAT_SHADE(flat_shade);
758 radeon_set_context_reg(cmd_buffer->cs, R_028644_SPI_PS_INPUT_CNTL_0 + 4 * ps_offset, val);
759 ++ps_offset;
760 }
761 }
762
763 static void
764 radv_emit_graphics_pipeline(struct radv_cmd_buffer *cmd_buffer,
765 struct radv_pipeline *pipeline)
766 {
767 if (!pipeline || cmd_buffer->state.emitted_pipeline == pipeline)
768 return;
769
770 radv_emit_graphics_depth_stencil_state(cmd_buffer, pipeline);
771 radv_emit_graphics_blend_state(cmd_buffer, pipeline);
772 radv_emit_graphics_raster_state(cmd_buffer, pipeline);
773 radv_update_multisample_state(cmd_buffer, pipeline);
774 radv_emit_vertex_shader(cmd_buffer, pipeline);
775 radv_emit_geometry_shader(cmd_buffer, pipeline);
776 radv_emit_fragment_shader(cmd_buffer, pipeline);
777
778 radeon_set_context_reg(cmd_buffer->cs, R_028A94_VGT_MULTI_PRIM_IB_RESET_EN,
779 pipeline->graphics.prim_restart_enable);
780
781 cmd_buffer->scratch_size_needed =
782 MAX2(cmd_buffer->scratch_size_needed,
783 pipeline->max_waves * pipeline->scratch_bytes_per_wave);
784
785 radeon_set_context_reg(cmd_buffer->cs, R_0286E8_SPI_TMPRING_SIZE,
786 S_0286E8_WAVES(pipeline->max_waves) |
787 S_0286E8_WAVESIZE(pipeline->scratch_bytes_per_wave >> 10));
788 cmd_buffer->state.emitted_pipeline = pipeline;
789 }
790
791 static void
792 radv_emit_viewport(struct radv_cmd_buffer *cmd_buffer)
793 {
794 si_write_viewport(cmd_buffer->cs, 0, cmd_buffer->state.dynamic.viewport.count,
795 cmd_buffer->state.dynamic.viewport.viewports);
796 }
797
798 static void
799 radv_emit_scissor(struct radv_cmd_buffer *cmd_buffer)
800 {
801 uint32_t count = cmd_buffer->state.dynamic.scissor.count;
802 si_write_scissors(cmd_buffer->cs, 0, count,
803 cmd_buffer->state.dynamic.scissor.scissors);
804 radeon_set_context_reg(cmd_buffer->cs, R_028A48_PA_SC_MODE_CNTL_0,
805 cmd_buffer->state.pipeline->graphics.ms.pa_sc_mode_cntl_0 | S_028A48_VPORT_SCISSOR_ENABLE(count ? 1 : 0));
806 }
807
808 static void
809 radv_emit_fb_color_state(struct radv_cmd_buffer *cmd_buffer,
810 int index,
811 struct radv_color_buffer_info *cb)
812 {
813 bool is_vi = cmd_buffer->device->physical_device->rad_info.chip_class >= VI;
814 radeon_set_context_reg_seq(cmd_buffer->cs, R_028C60_CB_COLOR0_BASE + index * 0x3c, 11);
815 radeon_emit(cmd_buffer->cs, cb->cb_color_base);
816 radeon_emit(cmd_buffer->cs, cb->cb_color_pitch);
817 radeon_emit(cmd_buffer->cs, cb->cb_color_slice);
818 radeon_emit(cmd_buffer->cs, cb->cb_color_view);
819 radeon_emit(cmd_buffer->cs, cb->cb_color_info);
820 radeon_emit(cmd_buffer->cs, cb->cb_color_attrib);
821 radeon_emit(cmd_buffer->cs, cb->cb_dcc_control);
822 radeon_emit(cmd_buffer->cs, cb->cb_color_cmask);
823 radeon_emit(cmd_buffer->cs, cb->cb_color_cmask_slice);
824 radeon_emit(cmd_buffer->cs, cb->cb_color_fmask);
825 radeon_emit(cmd_buffer->cs, cb->cb_color_fmask_slice);
826
827 if (is_vi) { /* DCC BASE */
828 radeon_set_context_reg(cmd_buffer->cs, R_028C94_CB_COLOR0_DCC_BASE + index * 0x3c, cb->cb_dcc_base);
829 }
830 }
831
832 static void
833 radv_emit_fb_ds_state(struct radv_cmd_buffer *cmd_buffer,
834 struct radv_ds_buffer_info *ds,
835 struct radv_image *image,
836 VkImageLayout layout)
837 {
838 uint32_t db_z_info = ds->db_z_info;
839
840 if (!radv_layout_has_htile(image, layout))
841 db_z_info &= C_028040_TILE_SURFACE_ENABLE;
842
843 if (!radv_layout_can_expclear(image, layout))
844 db_z_info &= C_028040_ALLOW_EXPCLEAR & C_028044_ALLOW_EXPCLEAR;
845
846 radeon_set_context_reg(cmd_buffer->cs, R_028008_DB_DEPTH_VIEW, ds->db_depth_view);
847 radeon_set_context_reg(cmd_buffer->cs, R_028014_DB_HTILE_DATA_BASE, ds->db_htile_data_base);
848
849 radeon_set_context_reg_seq(cmd_buffer->cs, R_02803C_DB_DEPTH_INFO, 9);
850 radeon_emit(cmd_buffer->cs, ds->db_depth_info); /* R_02803C_DB_DEPTH_INFO */
851 radeon_emit(cmd_buffer->cs, db_z_info); /* R_028040_DB_Z_INFO */
852 radeon_emit(cmd_buffer->cs, ds->db_stencil_info); /* R_028044_DB_STENCIL_INFO */
853 radeon_emit(cmd_buffer->cs, ds->db_z_read_base); /* R_028048_DB_Z_READ_BASE */
854 radeon_emit(cmd_buffer->cs, ds->db_stencil_read_base); /* R_02804C_DB_STENCIL_READ_BASE */
855 radeon_emit(cmd_buffer->cs, ds->db_z_write_base); /* R_028050_DB_Z_WRITE_BASE */
856 radeon_emit(cmd_buffer->cs, ds->db_stencil_write_base); /* R_028054_DB_STENCIL_WRITE_BASE */
857 radeon_emit(cmd_buffer->cs, ds->db_depth_size); /* R_028058_DB_DEPTH_SIZE */
858 radeon_emit(cmd_buffer->cs, ds->db_depth_slice); /* R_02805C_DB_DEPTH_SLICE */
859
860 radeon_set_context_reg(cmd_buffer->cs, R_028ABC_DB_HTILE_SURFACE, ds->db_htile_surface);
861 radeon_set_context_reg(cmd_buffer->cs, R_028B78_PA_SU_POLY_OFFSET_DB_FMT_CNTL,
862 ds->pa_su_poly_offset_db_fmt_cntl);
863 }
864
865 /*
866 * To hw resolve multisample images both src and dst need to have the same
867 * micro tiling mode. However we don't always know in advance when creating
868 * the images. This function gets called if we have a resolve attachment,
869 * and tests if the attachment image has the same tiling mode, then it
870 * checks if the generated framebuffer data has the same tiling mode, and
871 * updates it if not.
872 */
873 static void radv_set_optimal_micro_tile_mode(struct radv_device *device,
874 struct radv_attachment_info *att,
875 uint32_t micro_tile_mode)
876 {
877 struct radv_image *image = att->attachment->image;
878 uint32_t tile_mode_index;
879 if (image->surface.nsamples <= 1)
880 return;
881
882 if (image->surface.micro_tile_mode != micro_tile_mode) {
883 radv_image_set_optimal_micro_tile_mode(device, image, micro_tile_mode);
884 }
885
886 if (att->cb.micro_tile_mode != micro_tile_mode) {
887 tile_mode_index = image->surface.tiling_index[0];
888
889 att->cb.cb_color_attrib &= C_028C74_TILE_MODE_INDEX;
890 att->cb.cb_color_attrib |= S_028C74_TILE_MODE_INDEX(tile_mode_index);
891 att->cb.micro_tile_mode = micro_tile_mode;
892 }
893 }
894
895 void
896 radv_set_depth_clear_regs(struct radv_cmd_buffer *cmd_buffer,
897 struct radv_image *image,
898 VkClearDepthStencilValue ds_clear_value,
899 VkImageAspectFlags aspects)
900 {
901 uint64_t va = cmd_buffer->device->ws->buffer_get_va(image->bo);
902 va += image->offset + image->clear_value_offset;
903 unsigned reg_offset = 0, reg_count = 0;
904
905 if (!image->htile.size || !aspects)
906 return;
907
908 if (aspects & VK_IMAGE_ASPECT_STENCIL_BIT) {
909 ++reg_count;
910 } else {
911 ++reg_offset;
912 va += 4;
913 }
914 if (aspects & VK_IMAGE_ASPECT_DEPTH_BIT)
915 ++reg_count;
916
917 cmd_buffer->device->ws->cs_add_buffer(cmd_buffer->cs, image->bo, 8);
918
919 radeon_emit(cmd_buffer->cs, PKT3(PKT3_WRITE_DATA, 2 + reg_count, 0));
920 radeon_emit(cmd_buffer->cs, S_370_DST_SEL(V_370_MEM_ASYNC) |
921 S_370_WR_CONFIRM(1) |
922 S_370_ENGINE_SEL(V_370_PFP));
923 radeon_emit(cmd_buffer->cs, va);
924 radeon_emit(cmd_buffer->cs, va >> 32);
925 if (aspects & VK_IMAGE_ASPECT_STENCIL_BIT)
926 radeon_emit(cmd_buffer->cs, ds_clear_value.stencil);
927 if (aspects & VK_IMAGE_ASPECT_DEPTH_BIT)
928 radeon_emit(cmd_buffer->cs, fui(ds_clear_value.depth));
929
930 radeon_set_context_reg_seq(cmd_buffer->cs, R_028028_DB_STENCIL_CLEAR + 4 * reg_offset, reg_count);
931 if (aspects & VK_IMAGE_ASPECT_STENCIL_BIT)
932 radeon_emit(cmd_buffer->cs, ds_clear_value.stencil); /* R_028028_DB_STENCIL_CLEAR */
933 if (aspects & VK_IMAGE_ASPECT_DEPTH_BIT)
934 radeon_emit(cmd_buffer->cs, fui(ds_clear_value.depth)); /* R_02802C_DB_DEPTH_CLEAR */
935 }
936
937 static void
938 radv_load_depth_clear_regs(struct radv_cmd_buffer *cmd_buffer,
939 struct radv_image *image)
940 {
941 uint64_t va = cmd_buffer->device->ws->buffer_get_va(image->bo);
942 va += image->offset + image->clear_value_offset;
943
944 if (!image->htile.size)
945 return;
946
947 cmd_buffer->device->ws->cs_add_buffer(cmd_buffer->cs, image->bo, 8);
948
949 radeon_emit(cmd_buffer->cs, PKT3(PKT3_COPY_DATA, 4, 0));
950 radeon_emit(cmd_buffer->cs, COPY_DATA_SRC_SEL(COPY_DATA_MEM) |
951 COPY_DATA_DST_SEL(COPY_DATA_REG) |
952 COPY_DATA_COUNT_SEL);
953 radeon_emit(cmd_buffer->cs, va);
954 radeon_emit(cmd_buffer->cs, va >> 32);
955 radeon_emit(cmd_buffer->cs, R_028028_DB_STENCIL_CLEAR >> 2);
956 radeon_emit(cmd_buffer->cs, 0);
957
958 radeon_emit(cmd_buffer->cs, PKT3(PKT3_PFP_SYNC_ME, 0, 0));
959 radeon_emit(cmd_buffer->cs, 0);
960 }
961
962 void
963 radv_set_color_clear_regs(struct radv_cmd_buffer *cmd_buffer,
964 struct radv_image *image,
965 int idx,
966 uint32_t color_values[2])
967 {
968 uint64_t va = cmd_buffer->device->ws->buffer_get_va(image->bo);
969 va += image->offset + image->clear_value_offset;
970
971 if (!image->cmask.size && !image->surface.dcc_size)
972 return;
973
974 cmd_buffer->device->ws->cs_add_buffer(cmd_buffer->cs, image->bo, 8);
975
976 radeon_emit(cmd_buffer->cs, PKT3(PKT3_WRITE_DATA, 4, 0));
977 radeon_emit(cmd_buffer->cs, S_370_DST_SEL(V_370_MEM_ASYNC) |
978 S_370_WR_CONFIRM(1) |
979 S_370_ENGINE_SEL(V_370_PFP));
980 radeon_emit(cmd_buffer->cs, va);
981 radeon_emit(cmd_buffer->cs, va >> 32);
982 radeon_emit(cmd_buffer->cs, color_values[0]);
983 radeon_emit(cmd_buffer->cs, color_values[1]);
984
985 radeon_set_context_reg_seq(cmd_buffer->cs, R_028C8C_CB_COLOR0_CLEAR_WORD0 + idx * 0x3c, 2);
986 radeon_emit(cmd_buffer->cs, color_values[0]);
987 radeon_emit(cmd_buffer->cs, color_values[1]);
988 }
989
990 static void
991 radv_load_color_clear_regs(struct radv_cmd_buffer *cmd_buffer,
992 struct radv_image *image,
993 int idx)
994 {
995 uint64_t va = cmd_buffer->device->ws->buffer_get_va(image->bo);
996 va += image->offset + image->clear_value_offset;
997
998 if (!image->cmask.size && !image->surface.dcc_size)
999 return;
1000
1001 uint32_t reg = R_028C8C_CB_COLOR0_CLEAR_WORD0 + idx * 0x3c;
1002 cmd_buffer->device->ws->cs_add_buffer(cmd_buffer->cs, image->bo, 8);
1003
1004 radeon_emit(cmd_buffer->cs, PKT3(PKT3_COPY_DATA, 4, 0));
1005 radeon_emit(cmd_buffer->cs, COPY_DATA_SRC_SEL(COPY_DATA_MEM) |
1006 COPY_DATA_DST_SEL(COPY_DATA_REG) |
1007 COPY_DATA_COUNT_SEL);
1008 radeon_emit(cmd_buffer->cs, va);
1009 radeon_emit(cmd_buffer->cs, va >> 32);
1010 radeon_emit(cmd_buffer->cs, reg >> 2);
1011 radeon_emit(cmd_buffer->cs, 0);
1012
1013 radeon_emit(cmd_buffer->cs, PKT3(PKT3_PFP_SYNC_ME, 0, 0));
1014 radeon_emit(cmd_buffer->cs, 0);
1015 }
1016
1017 void
1018 radv_emit_framebuffer_state(struct radv_cmd_buffer *cmd_buffer)
1019 {
1020 int i;
1021 struct radv_framebuffer *framebuffer = cmd_buffer->state.framebuffer;
1022 const struct radv_subpass *subpass = cmd_buffer->state.subpass;
1023 int dst_resolve_micro_tile_mode = -1;
1024
1025 if (subpass->has_resolve) {
1026 uint32_t a = subpass->resolve_attachments[0].attachment;
1027 const struct radv_image *image = framebuffer->attachments[a].attachment->image;
1028 dst_resolve_micro_tile_mode = image->surface.micro_tile_mode;
1029 }
1030 for (i = 0; i < subpass->color_count; ++i) {
1031 int idx = subpass->color_attachments[i].attachment;
1032 struct radv_attachment_info *att = &framebuffer->attachments[idx];
1033
1034 if (dst_resolve_micro_tile_mode != -1) {
1035 radv_set_optimal_micro_tile_mode(cmd_buffer->device,
1036 att, dst_resolve_micro_tile_mode);
1037 }
1038 cmd_buffer->device->ws->cs_add_buffer(cmd_buffer->cs, att->attachment->bo, 8);
1039
1040 assert(att->attachment->aspect_mask & VK_IMAGE_ASPECT_COLOR_BIT);
1041 radv_emit_fb_color_state(cmd_buffer, i, &att->cb);
1042
1043 radv_load_color_clear_regs(cmd_buffer, att->attachment->image, i);
1044 }
1045
1046 for (i = subpass->color_count; i < 8; i++)
1047 radeon_set_context_reg(cmd_buffer->cs, R_028C70_CB_COLOR0_INFO + i * 0x3C,
1048 S_028C70_FORMAT(V_028C70_COLOR_INVALID));
1049
1050 if(subpass->depth_stencil_attachment.attachment != VK_ATTACHMENT_UNUSED) {
1051 int idx = subpass->depth_stencil_attachment.attachment;
1052 VkImageLayout layout = subpass->depth_stencil_attachment.layout;
1053 struct radv_attachment_info *att = &framebuffer->attachments[idx];
1054 struct radv_image *image = att->attachment->image;
1055 cmd_buffer->device->ws->cs_add_buffer(cmd_buffer->cs, att->attachment->bo, 8);
1056
1057 radv_emit_fb_ds_state(cmd_buffer, &att->ds, image, layout);
1058
1059 if (att->ds.offset_scale != cmd_buffer->state.offset_scale) {
1060 cmd_buffer->state.dirty |= RADV_CMD_DIRTY_DYNAMIC_DEPTH_BIAS;
1061 cmd_buffer->state.offset_scale = att->ds.offset_scale;
1062 }
1063 radv_load_depth_clear_regs(cmd_buffer, image);
1064 } else {
1065 radeon_set_context_reg_seq(cmd_buffer->cs, R_028040_DB_Z_INFO, 2);
1066 radeon_emit(cmd_buffer->cs, S_028040_FORMAT(V_028040_Z_INVALID)); /* R_028040_DB_Z_INFO */
1067 radeon_emit(cmd_buffer->cs, S_028044_FORMAT(V_028044_STENCIL_INVALID)); /* R_028044_DB_STENCIL_INFO */
1068 }
1069 radeon_set_context_reg(cmd_buffer->cs, R_028208_PA_SC_WINDOW_SCISSOR_BR,
1070 S_028208_BR_X(framebuffer->width) |
1071 S_028208_BR_Y(framebuffer->height));
1072 }
1073
1074 void radv_set_db_count_control(struct radv_cmd_buffer *cmd_buffer)
1075 {
1076 uint32_t db_count_control;
1077
1078 if(!cmd_buffer->state.active_occlusion_queries) {
1079 if (cmd_buffer->device->physical_device->rad_info.chip_class >= CIK) {
1080 db_count_control = 0;
1081 } else {
1082 db_count_control = S_028004_ZPASS_INCREMENT_DISABLE(1);
1083 }
1084 } else {
1085 if (cmd_buffer->device->physical_device->rad_info.chip_class >= CIK) {
1086 db_count_control = S_028004_PERFECT_ZPASS_COUNTS(1) |
1087 S_028004_SAMPLE_RATE(0) | /* TODO: set this to the number of samples of the current framebuffer */
1088 S_028004_ZPASS_ENABLE(1) |
1089 S_028004_SLICE_EVEN_ENABLE(1) |
1090 S_028004_SLICE_ODD_ENABLE(1);
1091 } else {
1092 db_count_control = S_028004_PERFECT_ZPASS_COUNTS(1) |
1093 S_028004_SAMPLE_RATE(0); /* TODO: set this to the number of samples of the current framebuffer */
1094 }
1095 }
1096
1097 radeon_set_context_reg(cmd_buffer->cs, R_028004_DB_COUNT_CONTROL, db_count_control);
1098 }
1099
1100 static void
1101 radv_cmd_buffer_flush_dynamic_state(struct radv_cmd_buffer *cmd_buffer)
1102 {
1103 struct radv_dynamic_state *d = &cmd_buffer->state.dynamic;
1104
1105 if (cmd_buffer->state.dirty & RADV_CMD_DIRTY_DYNAMIC_LINE_WIDTH) {
1106 unsigned width = cmd_buffer->state.dynamic.line_width * 8;
1107 radeon_set_context_reg(cmd_buffer->cs, R_028A08_PA_SU_LINE_CNTL,
1108 S_028A08_WIDTH(CLAMP(width, 0, 0xFFF)));
1109 }
1110
1111 if (cmd_buffer->state.dirty & RADV_CMD_DIRTY_DYNAMIC_BLEND_CONSTANTS) {
1112 radeon_set_context_reg_seq(cmd_buffer->cs, R_028414_CB_BLEND_RED, 4);
1113 radeon_emit_array(cmd_buffer->cs, (uint32_t*)d->blend_constants, 4);
1114 }
1115
1116 if (cmd_buffer->state.dirty & (RADV_CMD_DIRTY_DYNAMIC_STENCIL_REFERENCE |
1117 RADV_CMD_DIRTY_DYNAMIC_STENCIL_WRITE_MASK |
1118 RADV_CMD_DIRTY_DYNAMIC_STENCIL_COMPARE_MASK)) {
1119 radeon_set_context_reg_seq(cmd_buffer->cs, R_028430_DB_STENCILREFMASK, 2);
1120 radeon_emit(cmd_buffer->cs, S_028430_STENCILTESTVAL(d->stencil_reference.front) |
1121 S_028430_STENCILMASK(d->stencil_compare_mask.front) |
1122 S_028430_STENCILWRITEMASK(d->stencil_write_mask.front) |
1123 S_028430_STENCILOPVAL(1));
1124 radeon_emit(cmd_buffer->cs, S_028434_STENCILTESTVAL_BF(d->stencil_reference.back) |
1125 S_028434_STENCILMASK_BF(d->stencil_compare_mask.back) |
1126 S_028434_STENCILWRITEMASK_BF(d->stencil_write_mask.back) |
1127 S_028434_STENCILOPVAL_BF(1));
1128 }
1129
1130 if (cmd_buffer->state.dirty & (RADV_CMD_DIRTY_PIPELINE |
1131 RADV_CMD_DIRTY_DYNAMIC_DEPTH_BOUNDS)) {
1132 radeon_set_context_reg(cmd_buffer->cs, R_028020_DB_DEPTH_BOUNDS_MIN, fui(d->depth_bounds.min));
1133 radeon_set_context_reg(cmd_buffer->cs, R_028024_DB_DEPTH_BOUNDS_MAX, fui(d->depth_bounds.max));
1134 }
1135
1136 if (cmd_buffer->state.dirty & (RADV_CMD_DIRTY_PIPELINE |
1137 RADV_CMD_DIRTY_DYNAMIC_DEPTH_BIAS)) {
1138 struct radv_raster_state *raster = &cmd_buffer->state.pipeline->graphics.raster;
1139 unsigned slope = fui(d->depth_bias.slope * 16.0f);
1140 unsigned bias = fui(d->depth_bias.bias * cmd_buffer->state.offset_scale);
1141
1142 if (G_028814_POLY_OFFSET_FRONT_ENABLE(raster->pa_su_sc_mode_cntl)) {
1143 radeon_set_context_reg_seq(cmd_buffer->cs, R_028B7C_PA_SU_POLY_OFFSET_CLAMP, 5);
1144 radeon_emit(cmd_buffer->cs, fui(d->depth_bias.clamp)); /* CLAMP */
1145 radeon_emit(cmd_buffer->cs, slope); /* FRONT SCALE */
1146 radeon_emit(cmd_buffer->cs, bias); /* FRONT OFFSET */
1147 radeon_emit(cmd_buffer->cs, slope); /* BACK SCALE */
1148 radeon_emit(cmd_buffer->cs, bias); /* BACK OFFSET */
1149 }
1150 }
1151
1152 cmd_buffer->state.dirty = 0;
1153 }
1154
1155 static void
1156 emit_stage_descriptor_set_userdata(struct radv_cmd_buffer *cmd_buffer,
1157 struct radv_pipeline *pipeline,
1158 int idx,
1159 uint64_t va,
1160 gl_shader_stage stage)
1161 {
1162 struct ac_userdata_info *desc_set_loc = &pipeline->shaders[stage]->info.user_sgprs_locs.descriptor_sets[idx];
1163 uint32_t base_reg = shader_stage_to_user_data_0(stage, radv_pipeline_has_gs(pipeline));
1164
1165 if (desc_set_loc->sgpr_idx == -1)
1166 return;
1167
1168 assert(!desc_set_loc->indirect);
1169 assert(desc_set_loc->num_sgprs == 2);
1170 radeon_set_sh_reg_seq(cmd_buffer->cs,
1171 base_reg + desc_set_loc->sgpr_idx * 4, 2);
1172 radeon_emit(cmd_buffer->cs, va);
1173 radeon_emit(cmd_buffer->cs, va >> 32);
1174 }
1175
1176 static void
1177 radv_emit_descriptor_set_userdata(struct radv_cmd_buffer *cmd_buffer,
1178 struct radv_pipeline *pipeline,
1179 VkShaderStageFlags stages,
1180 struct radv_descriptor_set *set,
1181 unsigned idx)
1182 {
1183 if (stages & VK_SHADER_STAGE_FRAGMENT_BIT)
1184 emit_stage_descriptor_set_userdata(cmd_buffer, pipeline,
1185 idx, set->va,
1186 MESA_SHADER_FRAGMENT);
1187
1188 if (stages & VK_SHADER_STAGE_VERTEX_BIT)
1189 emit_stage_descriptor_set_userdata(cmd_buffer, pipeline,
1190 idx, set->va,
1191 MESA_SHADER_VERTEX);
1192
1193 if ((stages & VK_SHADER_STAGE_GEOMETRY_BIT) && radv_pipeline_has_gs(pipeline))
1194 emit_stage_descriptor_set_userdata(cmd_buffer, pipeline,
1195 idx, set->va,
1196 MESA_SHADER_GEOMETRY);
1197
1198 if (stages & VK_SHADER_STAGE_COMPUTE_BIT)
1199 emit_stage_descriptor_set_userdata(cmd_buffer, pipeline,
1200 idx, set->va,
1201 MESA_SHADER_COMPUTE);
1202 }
1203
1204 static void
1205 radv_flush_descriptors(struct radv_cmd_buffer *cmd_buffer,
1206 struct radv_pipeline *pipeline,
1207 VkShaderStageFlags stages)
1208 {
1209 unsigned i;
1210 if (!cmd_buffer->state.descriptors_dirty)
1211 return;
1212
1213 for (i = 0; i < MAX_SETS; i++) {
1214 if (!(cmd_buffer->state.descriptors_dirty & (1 << i)))
1215 continue;
1216 struct radv_descriptor_set *set = cmd_buffer->state.descriptors[i];
1217 if (!set)
1218 continue;
1219
1220 radv_emit_descriptor_set_userdata(cmd_buffer, pipeline, stages, set, i);
1221 }
1222 cmd_buffer->state.descriptors_dirty = 0;
1223 }
1224
1225 static void
1226 radv_flush_constants(struct radv_cmd_buffer *cmd_buffer,
1227 struct radv_pipeline *pipeline,
1228 VkShaderStageFlags stages)
1229 {
1230 struct radv_pipeline_layout *layout = pipeline->layout;
1231 unsigned offset;
1232 void *ptr;
1233 uint64_t va;
1234
1235 stages &= cmd_buffer->push_constant_stages;
1236 if (!stages || !layout || (!layout->push_constant_size && !layout->dynamic_offset_count))
1237 return;
1238
1239 radv_cmd_buffer_upload_alloc(cmd_buffer, layout->push_constant_size +
1240 16 * layout->dynamic_offset_count,
1241 256, &offset, &ptr);
1242
1243 memcpy(ptr, cmd_buffer->push_constants, layout->push_constant_size);
1244 memcpy((char*)ptr + layout->push_constant_size, cmd_buffer->dynamic_buffers,
1245 16 * layout->dynamic_offset_count);
1246
1247 va = cmd_buffer->device->ws->buffer_get_va(cmd_buffer->upload.upload_bo);
1248 va += offset;
1249
1250 if (stages & VK_SHADER_STAGE_VERTEX_BIT)
1251 radv_emit_userdata_address(cmd_buffer, pipeline, MESA_SHADER_VERTEX,
1252 AC_UD_PUSH_CONSTANTS, va);
1253
1254 if (stages & VK_SHADER_STAGE_FRAGMENT_BIT)
1255 radv_emit_userdata_address(cmd_buffer, pipeline, MESA_SHADER_FRAGMENT,
1256 AC_UD_PUSH_CONSTANTS, va);
1257
1258 if ((stages & VK_SHADER_STAGE_GEOMETRY_BIT) && radv_pipeline_has_gs(pipeline))
1259 radv_emit_userdata_address(cmd_buffer, pipeline, MESA_SHADER_GEOMETRY,
1260 AC_UD_PUSH_CONSTANTS, va);
1261
1262 if (stages & VK_SHADER_STAGE_COMPUTE_BIT)
1263 radv_emit_userdata_address(cmd_buffer, pipeline, MESA_SHADER_COMPUTE,
1264 AC_UD_PUSH_CONSTANTS, va);
1265
1266 cmd_buffer->push_constant_stages &= ~stages;
1267 }
1268
1269 static void
1270 radv_cmd_buffer_flush_state(struct radv_cmd_buffer *cmd_buffer, bool instanced_or_indirect_draw,
1271 uint32_t draw_vertex_count)
1272 {
1273 struct radv_pipeline *pipeline = cmd_buffer->state.pipeline;
1274 struct radv_device *device = cmd_buffer->device;
1275 uint32_t ia_multi_vgt_param;
1276 uint32_t ls_hs_config = 0;
1277
1278 MAYBE_UNUSED unsigned cdw_max = radeon_check_space(cmd_buffer->device->ws,
1279 cmd_buffer->cs, 4096);
1280
1281 cmd_buffer->no_draws = false;
1282 if ((cmd_buffer->state.vertex_descriptors_dirty || cmd_buffer->state.vb_dirty) &&
1283 cmd_buffer->state.pipeline->num_vertex_attribs) {
1284 unsigned vb_offset;
1285 void *vb_ptr;
1286 uint32_t i = 0;
1287 uint32_t num_attribs = cmd_buffer->state.pipeline->num_vertex_attribs;
1288 uint64_t va;
1289
1290 /* allocate some descriptor state for vertex buffers */
1291 radv_cmd_buffer_upload_alloc(cmd_buffer, num_attribs * 16, 256,
1292 &vb_offset, &vb_ptr);
1293
1294 for (i = 0; i < num_attribs; i++) {
1295 uint32_t *desc = &((uint32_t *)vb_ptr)[i * 4];
1296 uint32_t offset;
1297 int vb = cmd_buffer->state.pipeline->va_binding[i];
1298 struct radv_buffer *buffer = cmd_buffer->state.vertex_bindings[vb].buffer;
1299 uint32_t stride = cmd_buffer->state.pipeline->binding_stride[vb];
1300
1301 device->ws->cs_add_buffer(cmd_buffer->cs, buffer->bo, 8);
1302 va = device->ws->buffer_get_va(buffer->bo);
1303
1304 offset = cmd_buffer->state.vertex_bindings[vb].offset + cmd_buffer->state.pipeline->va_offset[i];
1305 va += offset + buffer->offset;
1306 desc[0] = va;
1307 desc[1] = S_008F04_BASE_ADDRESS_HI(va >> 32) | S_008F04_STRIDE(stride);
1308 if (cmd_buffer->device->physical_device->rad_info.chip_class <= CIK && stride)
1309 desc[2] = (buffer->size - offset - cmd_buffer->state.pipeline->va_format_size[i]) / stride + 1;
1310 else
1311 desc[2] = buffer->size - offset;
1312 desc[3] = cmd_buffer->state.pipeline->va_rsrc_word3[i];
1313 }
1314
1315 va = device->ws->buffer_get_va(cmd_buffer->upload.upload_bo);
1316 va += vb_offset;
1317
1318 radv_emit_userdata_address(cmd_buffer, pipeline, MESA_SHADER_VERTEX,
1319 AC_UD_VS_VERTEX_BUFFERS, va);
1320 }
1321
1322 cmd_buffer->state.vertex_descriptors_dirty = false;
1323 cmd_buffer->state.vb_dirty = 0;
1324 if (cmd_buffer->state.dirty & RADV_CMD_DIRTY_PIPELINE)
1325 radv_emit_graphics_pipeline(cmd_buffer, pipeline);
1326
1327 if (cmd_buffer->state.dirty & RADV_CMD_DIRTY_RENDER_TARGETS)
1328 radv_emit_framebuffer_state(cmd_buffer);
1329
1330 if (cmd_buffer->state.dirty & (RADV_CMD_DIRTY_DYNAMIC_VIEWPORT))
1331 radv_emit_viewport(cmd_buffer);
1332
1333 if (cmd_buffer->state.dirty & (RADV_CMD_DIRTY_DYNAMIC_SCISSOR))
1334 radv_emit_scissor(cmd_buffer);
1335
1336 ia_multi_vgt_param = si_get_ia_multi_vgt_param(cmd_buffer, instanced_or_indirect_draw, draw_vertex_count);
1337 if (cmd_buffer->state.last_ia_multi_vgt_param != ia_multi_vgt_param) {
1338 if (cmd_buffer->device->physical_device->rad_info.chip_class >= CIK)
1339 radeon_set_context_reg_idx(cmd_buffer->cs, R_028AA8_IA_MULTI_VGT_PARAM, 1, ia_multi_vgt_param);
1340 else
1341 radeon_set_context_reg(cmd_buffer->cs, R_028AA8_IA_MULTI_VGT_PARAM, ia_multi_vgt_param);
1342 cmd_buffer->state.last_ia_multi_vgt_param = ia_multi_vgt_param;
1343 }
1344
1345 if (cmd_buffer->state.dirty & RADV_CMD_DIRTY_PIPELINE) {
1346 uint32_t stages = 0;
1347
1348 if (radv_pipeline_has_gs(cmd_buffer->state.pipeline))
1349 stages |= S_028B54_ES_EN(V_028B54_ES_STAGE_REAL) |
1350 S_028B54_GS_EN(1) |
1351 S_028B54_VS_EN(V_028B54_VS_STAGE_COPY_SHADER);
1352
1353 radeon_set_context_reg(cmd_buffer->cs, R_028B54_VGT_SHADER_STAGES_EN, stages);
1354
1355 if (cmd_buffer->device->physical_device->rad_info.chip_class >= CIK) {
1356 radeon_set_context_reg_idx(cmd_buffer->cs, R_028B58_VGT_LS_HS_CONFIG, 2, ls_hs_config);
1357 radeon_set_uconfig_reg_idx(cmd_buffer->cs, R_030908_VGT_PRIMITIVE_TYPE, 1, cmd_buffer->state.pipeline->graphics.prim);
1358 } else {
1359 radeon_set_config_reg(cmd_buffer->cs, R_008958_VGT_PRIMITIVE_TYPE, cmd_buffer->state.pipeline->graphics.prim);
1360 radeon_set_context_reg(cmd_buffer->cs, R_028B58_VGT_LS_HS_CONFIG, ls_hs_config);
1361 }
1362 radeon_set_context_reg(cmd_buffer->cs, R_028A6C_VGT_GS_OUT_PRIM_TYPE, cmd_buffer->state.pipeline->graphics.gs_out);
1363 }
1364
1365 radv_cmd_buffer_flush_dynamic_state(cmd_buffer);
1366
1367 radv_flush_descriptors(cmd_buffer, cmd_buffer->state.pipeline,
1368 VK_SHADER_STAGE_ALL_GRAPHICS);
1369 radv_flush_constants(cmd_buffer, cmd_buffer->state.pipeline,
1370 VK_SHADER_STAGE_ALL_GRAPHICS);
1371
1372 assert(cmd_buffer->cs->cdw <= cdw_max);
1373
1374 si_emit_cache_flush(cmd_buffer);
1375 }
1376
1377 static void radv_stage_flush(struct radv_cmd_buffer *cmd_buffer,
1378 VkPipelineStageFlags src_stage_mask)
1379 {
1380 if (src_stage_mask & (VK_PIPELINE_STAGE_COMPUTE_SHADER_BIT |
1381 VK_PIPELINE_STAGE_TRANSFER_BIT |
1382 VK_PIPELINE_STAGE_BOTTOM_OF_PIPE_BIT |
1383 VK_PIPELINE_STAGE_ALL_COMMANDS_BIT)) {
1384 cmd_buffer->state.flush_bits |= RADV_CMD_FLAG_CS_PARTIAL_FLUSH;
1385 }
1386
1387 if (src_stage_mask & (VK_PIPELINE_STAGE_TESSELLATION_CONTROL_SHADER_BIT |
1388 VK_PIPELINE_STAGE_TESSELLATION_EVALUATION_SHADER_BIT |
1389 VK_PIPELINE_STAGE_GEOMETRY_SHADER_BIT |
1390 VK_PIPELINE_STAGE_FRAGMENT_SHADER_BIT |
1391 VK_PIPELINE_STAGE_EARLY_FRAGMENT_TESTS_BIT |
1392 VK_PIPELINE_STAGE_LATE_FRAGMENT_TESTS_BIT |
1393 VK_PIPELINE_STAGE_COLOR_ATTACHMENT_OUTPUT_BIT |
1394 VK_PIPELINE_STAGE_TRANSFER_BIT |
1395 VK_PIPELINE_STAGE_BOTTOM_OF_PIPE_BIT |
1396 VK_PIPELINE_STAGE_ALL_GRAPHICS_BIT |
1397 VK_PIPELINE_STAGE_ALL_COMMANDS_BIT)) {
1398 cmd_buffer->state.flush_bits |= RADV_CMD_FLAG_PS_PARTIAL_FLUSH;
1399 } else if (src_stage_mask & (VK_PIPELINE_STAGE_TOP_OF_PIPE_BIT |
1400 VK_PIPELINE_STAGE_DRAW_INDIRECT_BIT |
1401 VK_PIPELINE_STAGE_VERTEX_INPUT_BIT |
1402 VK_PIPELINE_STAGE_VERTEX_SHADER_BIT)) {
1403 cmd_buffer->state.flush_bits |= RADV_CMD_FLAG_VS_PARTIAL_FLUSH;
1404 }
1405 }
1406
1407 static void radv_subpass_barrier(struct radv_cmd_buffer *cmd_buffer, const struct radv_subpass_barrier *barrier)
1408 {
1409 radv_stage_flush(cmd_buffer, barrier->src_stage_mask);
1410
1411 /* TODO: actual cache flushes */
1412 }
1413
1414 static void radv_handle_subpass_image_transition(struct radv_cmd_buffer *cmd_buffer,
1415 VkAttachmentReference att)
1416 {
1417 unsigned idx = att.attachment;
1418 struct radv_image_view *view = cmd_buffer->state.framebuffer->attachments[idx].attachment;
1419 VkImageSubresourceRange range;
1420 range.aspectMask = 0;
1421 range.baseMipLevel = view->base_mip;
1422 range.levelCount = 1;
1423 range.baseArrayLayer = view->base_layer;
1424 range.layerCount = cmd_buffer->state.framebuffer->layers;
1425
1426 radv_handle_image_transition(cmd_buffer,
1427 view->image,
1428 cmd_buffer->state.attachments[idx].current_layout,
1429 att.layout, 0, 0, &range,
1430 cmd_buffer->state.attachments[idx].pending_clear_aspects);
1431
1432 cmd_buffer->state.attachments[idx].current_layout = att.layout;
1433
1434
1435 }
1436
1437 void
1438 radv_cmd_buffer_set_subpass(struct radv_cmd_buffer *cmd_buffer,
1439 const struct radv_subpass *subpass, bool transitions)
1440 {
1441 if (transitions) {
1442 radv_subpass_barrier(cmd_buffer, &subpass->start_barrier);
1443
1444 for (unsigned i = 0; i < subpass->color_count; ++i) {
1445 radv_handle_subpass_image_transition(cmd_buffer,
1446 subpass->color_attachments[i]);
1447 }
1448
1449 for (unsigned i = 0; i < subpass->input_count; ++i) {
1450 radv_handle_subpass_image_transition(cmd_buffer,
1451 subpass->input_attachments[i]);
1452 }
1453
1454 if (subpass->depth_stencil_attachment.attachment != VK_ATTACHMENT_UNUSED) {
1455 radv_handle_subpass_image_transition(cmd_buffer,
1456 subpass->depth_stencil_attachment);
1457 }
1458 }
1459
1460 cmd_buffer->state.subpass = subpass;
1461
1462 cmd_buffer->state.dirty |= RADV_CMD_DIRTY_RENDER_TARGETS;
1463 }
1464
1465 static void
1466 radv_cmd_state_setup_attachments(struct radv_cmd_buffer *cmd_buffer,
1467 struct radv_render_pass *pass,
1468 const VkRenderPassBeginInfo *info)
1469 {
1470 struct radv_cmd_state *state = &cmd_buffer->state;
1471
1472 if (pass->attachment_count == 0) {
1473 state->attachments = NULL;
1474 return;
1475 }
1476
1477 state->attachments = vk_alloc(&cmd_buffer->pool->alloc,
1478 pass->attachment_count *
1479 sizeof(state->attachments[0]),
1480 8, VK_SYSTEM_ALLOCATION_SCOPE_OBJECT);
1481 if (state->attachments == NULL) {
1482 /* FIXME: Propagate VK_ERROR_OUT_OF_HOST_MEMORY to vkEndCommandBuffer */
1483 abort();
1484 }
1485
1486 for (uint32_t i = 0; i < pass->attachment_count; ++i) {
1487 struct radv_render_pass_attachment *att = &pass->attachments[i];
1488 VkImageAspectFlags att_aspects = vk_format_aspects(att->format);
1489 VkImageAspectFlags clear_aspects = 0;
1490
1491 if (att_aspects == VK_IMAGE_ASPECT_COLOR_BIT) {
1492 /* color attachment */
1493 if (att->load_op == VK_ATTACHMENT_LOAD_OP_CLEAR) {
1494 clear_aspects |= VK_IMAGE_ASPECT_COLOR_BIT;
1495 }
1496 } else {
1497 /* depthstencil attachment */
1498 if ((att_aspects & VK_IMAGE_ASPECT_DEPTH_BIT) &&
1499 att->load_op == VK_ATTACHMENT_LOAD_OP_CLEAR) {
1500 clear_aspects |= VK_IMAGE_ASPECT_DEPTH_BIT;
1501 }
1502 if ((att_aspects & VK_IMAGE_ASPECT_STENCIL_BIT) &&
1503 att->stencil_load_op == VK_ATTACHMENT_LOAD_OP_CLEAR) {
1504 clear_aspects |= VK_IMAGE_ASPECT_STENCIL_BIT;
1505 }
1506 }
1507
1508 state->attachments[i].pending_clear_aspects = clear_aspects;
1509 if (clear_aspects && info) {
1510 assert(info->clearValueCount > i);
1511 state->attachments[i].clear_value = info->pClearValues[i];
1512 }
1513
1514 state->attachments[i].current_layout = att->initial_layout;
1515 }
1516 }
1517
1518 VkResult radv_AllocateCommandBuffers(
1519 VkDevice _device,
1520 const VkCommandBufferAllocateInfo *pAllocateInfo,
1521 VkCommandBuffer *pCommandBuffers)
1522 {
1523 RADV_FROM_HANDLE(radv_device, device, _device);
1524 RADV_FROM_HANDLE(radv_cmd_pool, pool, pAllocateInfo->commandPool);
1525
1526 VkResult result = VK_SUCCESS;
1527 uint32_t i;
1528
1529 memset(pCommandBuffers, 0,
1530 sizeof(*pCommandBuffers)*pAllocateInfo->commandBufferCount);
1531
1532 for (i = 0; i < pAllocateInfo->commandBufferCount; i++) {
1533 result = radv_create_cmd_buffer(device, pool, pAllocateInfo->level,
1534 &pCommandBuffers[i]);
1535 if (result != VK_SUCCESS)
1536 break;
1537 }
1538
1539 if (result != VK_SUCCESS)
1540 radv_FreeCommandBuffers(_device, pAllocateInfo->commandPool,
1541 i, pCommandBuffers);
1542
1543 return result;
1544 }
1545
1546 static void
1547 radv_cmd_buffer_destroy(struct radv_cmd_buffer *cmd_buffer)
1548 {
1549 list_del(&cmd_buffer->pool_link);
1550
1551 list_for_each_entry_safe(struct radv_cmd_buffer_upload, up,
1552 &cmd_buffer->upload.list, list) {
1553 cmd_buffer->device->ws->buffer_destroy(up->upload_bo);
1554 list_del(&up->list);
1555 free(up);
1556 }
1557
1558 if (cmd_buffer->upload.upload_bo)
1559 cmd_buffer->device->ws->buffer_destroy(cmd_buffer->upload.upload_bo);
1560 cmd_buffer->device->ws->cs_destroy(cmd_buffer->cs);
1561 vk_free(&cmd_buffer->pool->alloc, cmd_buffer);
1562 }
1563
1564 void radv_FreeCommandBuffers(
1565 VkDevice device,
1566 VkCommandPool commandPool,
1567 uint32_t commandBufferCount,
1568 const VkCommandBuffer *pCommandBuffers)
1569 {
1570 for (uint32_t i = 0; i < commandBufferCount; i++) {
1571 RADV_FROM_HANDLE(radv_cmd_buffer, cmd_buffer, pCommandBuffers[i]);
1572
1573 if (cmd_buffer)
1574 radv_cmd_buffer_destroy(cmd_buffer);
1575 }
1576 }
1577
1578 static void radv_reset_cmd_buffer(struct radv_cmd_buffer *cmd_buffer)
1579 {
1580
1581 cmd_buffer->device->ws->cs_reset(cmd_buffer->cs);
1582
1583 list_for_each_entry_safe(struct radv_cmd_buffer_upload, up,
1584 &cmd_buffer->upload.list, list) {
1585 cmd_buffer->device->ws->buffer_destroy(up->upload_bo);
1586 list_del(&up->list);
1587 free(up);
1588 }
1589
1590 cmd_buffer->scratch_size_needed = 0;
1591 cmd_buffer->compute_scratch_size_needed = 0;
1592 cmd_buffer->esgs_ring_size_needed = 0;
1593 cmd_buffer->gsvs_ring_size_needed = 0;
1594
1595 if (cmd_buffer->upload.upload_bo)
1596 cmd_buffer->device->ws->cs_add_buffer(cmd_buffer->cs,
1597 cmd_buffer->upload.upload_bo, 8);
1598 cmd_buffer->upload.offset = 0;
1599
1600 cmd_buffer->record_fail = false;
1601
1602 cmd_buffer->ring_offsets_idx = -1;
1603 cmd_buffer->no_draws = true;
1604 }
1605
1606 VkResult radv_ResetCommandBuffer(
1607 VkCommandBuffer commandBuffer,
1608 VkCommandBufferResetFlags flags)
1609 {
1610 RADV_FROM_HANDLE(radv_cmd_buffer, cmd_buffer, commandBuffer);
1611 radv_reset_cmd_buffer(cmd_buffer);
1612 return VK_SUCCESS;
1613 }
1614
1615 static void emit_gfx_buffer_state(struct radv_cmd_buffer *cmd_buffer)
1616 {
1617 struct radv_device *device = cmd_buffer->device;
1618 if (device->gfx_init) {
1619 uint64_t va = device->ws->buffer_get_va(device->gfx_init);
1620 device->ws->cs_add_buffer(cmd_buffer->cs, device->gfx_init, 8);
1621 radeon_emit(cmd_buffer->cs, PKT3(PKT3_INDIRECT_BUFFER_CIK, 2, 0));
1622 radeon_emit(cmd_buffer->cs, va);
1623 radeon_emit(cmd_buffer->cs, (va >> 32) & 0xffff);
1624 radeon_emit(cmd_buffer->cs, device->gfx_init_size_dw & 0xffff);
1625 } else
1626 si_init_config(cmd_buffer);
1627 }
1628
1629 VkResult radv_BeginCommandBuffer(
1630 VkCommandBuffer commandBuffer,
1631 const VkCommandBufferBeginInfo *pBeginInfo)
1632 {
1633 RADV_FROM_HANDLE(radv_cmd_buffer, cmd_buffer, commandBuffer);
1634 radv_reset_cmd_buffer(cmd_buffer);
1635
1636 memset(&cmd_buffer->state, 0, sizeof(cmd_buffer->state));
1637
1638 /* setup initial configuration into command buffer */
1639 if (cmd_buffer->level == VK_COMMAND_BUFFER_LEVEL_PRIMARY) {
1640 switch (cmd_buffer->queue_family_index) {
1641 case RADV_QUEUE_GENERAL:
1642 /* Flush read caches at the beginning of CS not flushed by the kernel. */
1643 cmd_buffer->state.flush_bits |= RADV_CMD_FLAG_INV_ICACHE |
1644 RADV_CMD_FLAG_PS_PARTIAL_FLUSH |
1645 RADV_CMD_FLAG_CS_PARTIAL_FLUSH |
1646 RADV_CMD_FLAG_INV_VMEM_L1 |
1647 RADV_CMD_FLAG_INV_SMEM_L1 |
1648 RADV_CMD_FLUSH_AND_INV_FRAMEBUFFER |
1649 RADV_CMD_FLAG_INV_GLOBAL_L2;
1650 emit_gfx_buffer_state(cmd_buffer);
1651 radv_set_db_count_control(cmd_buffer);
1652 si_emit_cache_flush(cmd_buffer);
1653 break;
1654 case RADV_QUEUE_COMPUTE:
1655 cmd_buffer->state.flush_bits = RADV_CMD_FLAG_INV_ICACHE |
1656 RADV_CMD_FLAG_CS_PARTIAL_FLUSH |
1657 RADV_CMD_FLAG_INV_VMEM_L1 |
1658 RADV_CMD_FLAG_INV_SMEM_L1 |
1659 RADV_CMD_FLAG_INV_GLOBAL_L2;
1660 si_init_compute(cmd_buffer);
1661 si_emit_cache_flush(cmd_buffer);
1662 break;
1663 case RADV_QUEUE_TRANSFER:
1664 default:
1665 break;
1666 }
1667 }
1668
1669 if (pBeginInfo->flags & VK_COMMAND_BUFFER_USAGE_RENDER_PASS_CONTINUE_BIT) {
1670 cmd_buffer->state.framebuffer = radv_framebuffer_from_handle(pBeginInfo->pInheritanceInfo->framebuffer);
1671 cmd_buffer->state.pass = radv_render_pass_from_handle(pBeginInfo->pInheritanceInfo->renderPass);
1672
1673 struct radv_subpass *subpass =
1674 &cmd_buffer->state.pass->subpasses[pBeginInfo->pInheritanceInfo->subpass];
1675
1676 radv_cmd_state_setup_attachments(cmd_buffer, cmd_buffer->state.pass, NULL);
1677 radv_cmd_buffer_set_subpass(cmd_buffer, subpass, false);
1678 }
1679
1680 return VK_SUCCESS;
1681 }
1682
1683 void radv_CmdBindVertexBuffers(
1684 VkCommandBuffer commandBuffer,
1685 uint32_t firstBinding,
1686 uint32_t bindingCount,
1687 const VkBuffer* pBuffers,
1688 const VkDeviceSize* pOffsets)
1689 {
1690 RADV_FROM_HANDLE(radv_cmd_buffer, cmd_buffer, commandBuffer);
1691 struct radv_vertex_binding *vb = cmd_buffer->state.vertex_bindings;
1692
1693 /* We have to defer setting up vertex buffer since we need the buffer
1694 * stride from the pipeline. */
1695
1696 assert(firstBinding + bindingCount < MAX_VBS);
1697 for (uint32_t i = 0; i < bindingCount; i++) {
1698 vb[firstBinding + i].buffer = radv_buffer_from_handle(pBuffers[i]);
1699 vb[firstBinding + i].offset = pOffsets[i];
1700 cmd_buffer->state.vb_dirty |= 1 << (firstBinding + i);
1701 }
1702 }
1703
1704 void radv_CmdBindIndexBuffer(
1705 VkCommandBuffer commandBuffer,
1706 VkBuffer buffer,
1707 VkDeviceSize offset,
1708 VkIndexType indexType)
1709 {
1710 RADV_FROM_HANDLE(radv_cmd_buffer, cmd_buffer, commandBuffer);
1711
1712 cmd_buffer->state.index_buffer = radv_buffer_from_handle(buffer);
1713 cmd_buffer->state.index_offset = offset;
1714 cmd_buffer->state.index_type = indexType; /* vk matches hw */
1715 cmd_buffer->state.dirty |= RADV_CMD_DIRTY_INDEX_BUFFER;
1716 cmd_buffer->device->ws->cs_add_buffer(cmd_buffer->cs, cmd_buffer->state.index_buffer->bo, 8);
1717 }
1718
1719
1720 void radv_bind_descriptor_set(struct radv_cmd_buffer *cmd_buffer,
1721 struct radv_descriptor_set *set,
1722 unsigned idx)
1723 {
1724 struct radeon_winsys *ws = cmd_buffer->device->ws;
1725
1726 cmd_buffer->state.descriptors[idx] = set;
1727 cmd_buffer->state.descriptors_dirty |= (1 << idx);
1728 if (!set)
1729 return;
1730
1731 for (unsigned j = 0; j < set->layout->buffer_count; ++j)
1732 if (set->descriptors[j])
1733 ws->cs_add_buffer(cmd_buffer->cs, set->descriptors[j], 7);
1734
1735 if(set->bo)
1736 ws->cs_add_buffer(cmd_buffer->cs, set->bo, 8);
1737 }
1738
1739 void radv_CmdBindDescriptorSets(
1740 VkCommandBuffer commandBuffer,
1741 VkPipelineBindPoint pipelineBindPoint,
1742 VkPipelineLayout _layout,
1743 uint32_t firstSet,
1744 uint32_t descriptorSetCount,
1745 const VkDescriptorSet* pDescriptorSets,
1746 uint32_t dynamicOffsetCount,
1747 const uint32_t* pDynamicOffsets)
1748 {
1749 RADV_FROM_HANDLE(radv_cmd_buffer, cmd_buffer, commandBuffer);
1750 RADV_FROM_HANDLE(radv_pipeline_layout, layout, _layout);
1751 unsigned dyn_idx = 0;
1752
1753 MAYBE_UNUSED unsigned cdw_max = radeon_check_space(cmd_buffer->device->ws,
1754 cmd_buffer->cs, MAX_SETS * 4 * 6);
1755
1756 for (unsigned i = 0; i < descriptorSetCount; ++i) {
1757 unsigned idx = i + firstSet;
1758 RADV_FROM_HANDLE(radv_descriptor_set, set, pDescriptorSets[i]);
1759 radv_bind_descriptor_set(cmd_buffer, set, idx);
1760
1761 for(unsigned j = 0; j < set->layout->dynamic_offset_count; ++j, ++dyn_idx) {
1762 unsigned idx = j + layout->set[i].dynamic_offset_start;
1763 uint32_t *dst = cmd_buffer->dynamic_buffers + idx * 4;
1764 assert(dyn_idx < dynamicOffsetCount);
1765
1766 struct radv_descriptor_range *range = set->dynamic_descriptors + j;
1767 uint64_t va = range->va + pDynamicOffsets[dyn_idx];
1768 dst[0] = va;
1769 dst[1] = S_008F04_BASE_ADDRESS_HI(va >> 32);
1770 dst[2] = range->size;
1771 dst[3] = S_008F0C_DST_SEL_X(V_008F0C_SQ_SEL_X) |
1772 S_008F0C_DST_SEL_Y(V_008F0C_SQ_SEL_Y) |
1773 S_008F0C_DST_SEL_Z(V_008F0C_SQ_SEL_Z) |
1774 S_008F0C_DST_SEL_W(V_008F0C_SQ_SEL_W) |
1775 S_008F0C_NUM_FORMAT(V_008F0C_BUF_NUM_FORMAT_FLOAT) |
1776 S_008F0C_DATA_FORMAT(V_008F0C_BUF_DATA_FORMAT_32);
1777 cmd_buffer->push_constant_stages |=
1778 set->layout->dynamic_shader_stages;
1779 }
1780 }
1781
1782 assert(cmd_buffer->cs->cdw <= cdw_max);
1783 }
1784
1785 void radv_CmdPushConstants(VkCommandBuffer commandBuffer,
1786 VkPipelineLayout layout,
1787 VkShaderStageFlags stageFlags,
1788 uint32_t offset,
1789 uint32_t size,
1790 const void* pValues)
1791 {
1792 RADV_FROM_HANDLE(radv_cmd_buffer, cmd_buffer, commandBuffer);
1793 memcpy(cmd_buffer->push_constants + offset, pValues, size);
1794 cmd_buffer->push_constant_stages |= stageFlags;
1795 }
1796
1797 VkResult radv_EndCommandBuffer(
1798 VkCommandBuffer commandBuffer)
1799 {
1800 RADV_FROM_HANDLE(radv_cmd_buffer, cmd_buffer, commandBuffer);
1801
1802 if (cmd_buffer->queue_family_index != RADV_QUEUE_TRANSFER)
1803 si_emit_cache_flush(cmd_buffer);
1804
1805 if (!cmd_buffer->device->ws->cs_finalize(cmd_buffer->cs) ||
1806 cmd_buffer->record_fail)
1807 return VK_ERROR_OUT_OF_DEVICE_MEMORY;
1808 return VK_SUCCESS;
1809 }
1810
1811 static void
1812 radv_emit_compute_pipeline(struct radv_cmd_buffer *cmd_buffer)
1813 {
1814 struct radeon_winsys *ws = cmd_buffer->device->ws;
1815 struct radv_shader_variant *compute_shader;
1816 struct radv_pipeline *pipeline = cmd_buffer->state.compute_pipeline;
1817 uint64_t va;
1818
1819 if (!pipeline || pipeline == cmd_buffer->state.emitted_compute_pipeline)
1820 return;
1821
1822 cmd_buffer->state.emitted_compute_pipeline = pipeline;
1823
1824 compute_shader = pipeline->shaders[MESA_SHADER_COMPUTE];
1825 va = ws->buffer_get_va(compute_shader->bo);
1826
1827 ws->cs_add_buffer(cmd_buffer->cs, compute_shader->bo, 8);
1828
1829 MAYBE_UNUSED unsigned cdw_max = radeon_check_space(cmd_buffer->device->ws,
1830 cmd_buffer->cs, 16);
1831
1832 radeon_set_sh_reg_seq(cmd_buffer->cs, R_00B830_COMPUTE_PGM_LO, 2);
1833 radeon_emit(cmd_buffer->cs, va >> 8);
1834 radeon_emit(cmd_buffer->cs, va >> 40);
1835
1836 radeon_set_sh_reg_seq(cmd_buffer->cs, R_00B848_COMPUTE_PGM_RSRC1, 2);
1837 radeon_emit(cmd_buffer->cs, compute_shader->rsrc1);
1838 radeon_emit(cmd_buffer->cs, compute_shader->rsrc2);
1839
1840
1841 cmd_buffer->compute_scratch_size_needed =
1842 MAX2(cmd_buffer->compute_scratch_size_needed,
1843 pipeline->max_waves * pipeline->scratch_bytes_per_wave);
1844
1845 /* change these once we have scratch support */
1846 radeon_set_sh_reg(cmd_buffer->cs, R_00B860_COMPUTE_TMPRING_SIZE,
1847 S_00B860_WAVES(pipeline->max_waves) |
1848 S_00B860_WAVESIZE(pipeline->scratch_bytes_per_wave >> 10));
1849
1850 radeon_set_sh_reg_seq(cmd_buffer->cs, R_00B81C_COMPUTE_NUM_THREAD_X, 3);
1851 radeon_emit(cmd_buffer->cs,
1852 S_00B81C_NUM_THREAD_FULL(compute_shader->info.cs.block_size[0]));
1853 radeon_emit(cmd_buffer->cs,
1854 S_00B81C_NUM_THREAD_FULL(compute_shader->info.cs.block_size[1]));
1855 radeon_emit(cmd_buffer->cs,
1856 S_00B81C_NUM_THREAD_FULL(compute_shader->info.cs.block_size[2]));
1857
1858 assert(cmd_buffer->cs->cdw <= cdw_max);
1859 }
1860
1861
1862 void radv_CmdBindPipeline(
1863 VkCommandBuffer commandBuffer,
1864 VkPipelineBindPoint pipelineBindPoint,
1865 VkPipeline _pipeline)
1866 {
1867 RADV_FROM_HANDLE(radv_cmd_buffer, cmd_buffer, commandBuffer);
1868 RADV_FROM_HANDLE(radv_pipeline, pipeline, _pipeline);
1869
1870 for (unsigned i = 0; i < MAX_SETS; i++) {
1871 if (cmd_buffer->state.descriptors[i])
1872 cmd_buffer->state.descriptors_dirty |= (1 << i);
1873 }
1874
1875 switch (pipelineBindPoint) {
1876 case VK_PIPELINE_BIND_POINT_COMPUTE:
1877 cmd_buffer->state.compute_pipeline = pipeline;
1878 cmd_buffer->push_constant_stages |= VK_SHADER_STAGE_COMPUTE_BIT;
1879 break;
1880 case VK_PIPELINE_BIND_POINT_GRAPHICS:
1881 cmd_buffer->state.pipeline = pipeline;
1882 cmd_buffer->state.vertex_descriptors_dirty = true;
1883 cmd_buffer->state.dirty |= RADV_CMD_DIRTY_PIPELINE;
1884 cmd_buffer->push_constant_stages |= pipeline->active_stages;
1885
1886 /* Apply the dynamic state from the pipeline */
1887 cmd_buffer->state.dirty |= pipeline->dynamic_state_mask;
1888 radv_dynamic_state_copy(&cmd_buffer->state.dynamic,
1889 &pipeline->dynamic_state,
1890 pipeline->dynamic_state_mask);
1891
1892 if (pipeline->graphics.esgs_ring_size > cmd_buffer->esgs_ring_size_needed)
1893 cmd_buffer->esgs_ring_size_needed = pipeline->graphics.esgs_ring_size;
1894 if (pipeline->graphics.gsvs_ring_size > cmd_buffer->gsvs_ring_size_needed)
1895 cmd_buffer->gsvs_ring_size_needed = pipeline->graphics.gsvs_ring_size;
1896
1897 if (radv_pipeline_has_gs(pipeline)) {
1898 struct ac_userdata_info *loc = radv_lookup_user_sgpr(cmd_buffer->state.pipeline, MESA_SHADER_GEOMETRY,
1899 AC_UD_SCRATCH_RING_OFFSETS);
1900 if (cmd_buffer->ring_offsets_idx == -1)
1901 cmd_buffer->ring_offsets_idx = loc->sgpr_idx;
1902 else if (loc->sgpr_idx != -1)
1903 assert(loc->sgpr_idx == cmd_buffer->ring_offsets_idx);
1904 }
1905 break;
1906 default:
1907 assert(!"invalid bind point");
1908 break;
1909 }
1910 }
1911
1912 void radv_CmdSetViewport(
1913 VkCommandBuffer commandBuffer,
1914 uint32_t firstViewport,
1915 uint32_t viewportCount,
1916 const VkViewport* pViewports)
1917 {
1918 RADV_FROM_HANDLE(radv_cmd_buffer, cmd_buffer, commandBuffer);
1919
1920 const uint32_t total_count = firstViewport + viewportCount;
1921 if (cmd_buffer->state.dynamic.viewport.count < total_count)
1922 cmd_buffer->state.dynamic.viewport.count = total_count;
1923
1924 memcpy(cmd_buffer->state.dynamic.viewport.viewports + firstViewport,
1925 pViewports, viewportCount * sizeof(*pViewports));
1926
1927 cmd_buffer->state.dirty |= RADV_CMD_DIRTY_DYNAMIC_VIEWPORT;
1928 }
1929
1930 void radv_CmdSetScissor(
1931 VkCommandBuffer commandBuffer,
1932 uint32_t firstScissor,
1933 uint32_t scissorCount,
1934 const VkRect2D* pScissors)
1935 {
1936 RADV_FROM_HANDLE(radv_cmd_buffer, cmd_buffer, commandBuffer);
1937
1938 const uint32_t total_count = firstScissor + scissorCount;
1939 if (cmd_buffer->state.dynamic.scissor.count < total_count)
1940 cmd_buffer->state.dynamic.scissor.count = total_count;
1941
1942 memcpy(cmd_buffer->state.dynamic.scissor.scissors + firstScissor,
1943 pScissors, scissorCount * sizeof(*pScissors));
1944 cmd_buffer->state.dirty |= RADV_CMD_DIRTY_DYNAMIC_SCISSOR;
1945 }
1946
1947 void radv_CmdSetLineWidth(
1948 VkCommandBuffer commandBuffer,
1949 float lineWidth)
1950 {
1951 RADV_FROM_HANDLE(radv_cmd_buffer, cmd_buffer, commandBuffer);
1952 cmd_buffer->state.dynamic.line_width = lineWidth;
1953 cmd_buffer->state.dirty |= RADV_CMD_DIRTY_DYNAMIC_LINE_WIDTH;
1954 }
1955
1956 void radv_CmdSetDepthBias(
1957 VkCommandBuffer commandBuffer,
1958 float depthBiasConstantFactor,
1959 float depthBiasClamp,
1960 float depthBiasSlopeFactor)
1961 {
1962 RADV_FROM_HANDLE(radv_cmd_buffer, cmd_buffer, commandBuffer);
1963
1964 cmd_buffer->state.dynamic.depth_bias.bias = depthBiasConstantFactor;
1965 cmd_buffer->state.dynamic.depth_bias.clamp = depthBiasClamp;
1966 cmd_buffer->state.dynamic.depth_bias.slope = depthBiasSlopeFactor;
1967
1968 cmd_buffer->state.dirty |= RADV_CMD_DIRTY_DYNAMIC_DEPTH_BIAS;
1969 }
1970
1971 void radv_CmdSetBlendConstants(
1972 VkCommandBuffer commandBuffer,
1973 const float blendConstants[4])
1974 {
1975 RADV_FROM_HANDLE(radv_cmd_buffer, cmd_buffer, commandBuffer);
1976
1977 memcpy(cmd_buffer->state.dynamic.blend_constants,
1978 blendConstants, sizeof(float) * 4);
1979
1980 cmd_buffer->state.dirty |= RADV_CMD_DIRTY_DYNAMIC_BLEND_CONSTANTS;
1981 }
1982
1983 void radv_CmdSetDepthBounds(
1984 VkCommandBuffer commandBuffer,
1985 float minDepthBounds,
1986 float maxDepthBounds)
1987 {
1988 RADV_FROM_HANDLE(radv_cmd_buffer, cmd_buffer, commandBuffer);
1989
1990 cmd_buffer->state.dynamic.depth_bounds.min = minDepthBounds;
1991 cmd_buffer->state.dynamic.depth_bounds.max = maxDepthBounds;
1992
1993 cmd_buffer->state.dirty |= RADV_CMD_DIRTY_DYNAMIC_DEPTH_BOUNDS;
1994 }
1995
1996 void radv_CmdSetStencilCompareMask(
1997 VkCommandBuffer commandBuffer,
1998 VkStencilFaceFlags faceMask,
1999 uint32_t compareMask)
2000 {
2001 RADV_FROM_HANDLE(radv_cmd_buffer, cmd_buffer, commandBuffer);
2002
2003 if (faceMask & VK_STENCIL_FACE_FRONT_BIT)
2004 cmd_buffer->state.dynamic.stencil_compare_mask.front = compareMask;
2005 if (faceMask & VK_STENCIL_FACE_BACK_BIT)
2006 cmd_buffer->state.dynamic.stencil_compare_mask.back = compareMask;
2007
2008 cmd_buffer->state.dirty |= RADV_CMD_DIRTY_DYNAMIC_STENCIL_COMPARE_MASK;
2009 }
2010
2011 void radv_CmdSetStencilWriteMask(
2012 VkCommandBuffer commandBuffer,
2013 VkStencilFaceFlags faceMask,
2014 uint32_t writeMask)
2015 {
2016 RADV_FROM_HANDLE(radv_cmd_buffer, cmd_buffer, commandBuffer);
2017
2018 if (faceMask & VK_STENCIL_FACE_FRONT_BIT)
2019 cmd_buffer->state.dynamic.stencil_write_mask.front = writeMask;
2020 if (faceMask & VK_STENCIL_FACE_BACK_BIT)
2021 cmd_buffer->state.dynamic.stencil_write_mask.back = writeMask;
2022
2023 cmd_buffer->state.dirty |= RADV_CMD_DIRTY_DYNAMIC_STENCIL_WRITE_MASK;
2024 }
2025
2026 void radv_CmdSetStencilReference(
2027 VkCommandBuffer commandBuffer,
2028 VkStencilFaceFlags faceMask,
2029 uint32_t reference)
2030 {
2031 RADV_FROM_HANDLE(radv_cmd_buffer, cmd_buffer, commandBuffer);
2032
2033 if (faceMask & VK_STENCIL_FACE_FRONT_BIT)
2034 cmd_buffer->state.dynamic.stencil_reference.front = reference;
2035 if (faceMask & VK_STENCIL_FACE_BACK_BIT)
2036 cmd_buffer->state.dynamic.stencil_reference.back = reference;
2037
2038 cmd_buffer->state.dirty |= RADV_CMD_DIRTY_DYNAMIC_STENCIL_REFERENCE;
2039 }
2040
2041
2042 void radv_CmdExecuteCommands(
2043 VkCommandBuffer commandBuffer,
2044 uint32_t commandBufferCount,
2045 const VkCommandBuffer* pCmdBuffers)
2046 {
2047 RADV_FROM_HANDLE(radv_cmd_buffer, primary, commandBuffer);
2048
2049 for (uint32_t i = 0; i < commandBufferCount; i++) {
2050 RADV_FROM_HANDLE(radv_cmd_buffer, secondary, pCmdBuffers[i]);
2051
2052 primary->scratch_size_needed = MAX2(primary->scratch_size_needed,
2053 secondary->scratch_size_needed);
2054 primary->compute_scratch_size_needed = MAX2(primary->compute_scratch_size_needed,
2055 secondary->compute_scratch_size_needed);
2056
2057 if (secondary->esgs_ring_size_needed > primary->esgs_ring_size_needed)
2058 primary->esgs_ring_size_needed = secondary->esgs_ring_size_needed;
2059 if (secondary->gsvs_ring_size_needed > primary->gsvs_ring_size_needed)
2060 primary->gsvs_ring_size_needed = secondary->gsvs_ring_size_needed;
2061
2062 if (secondary->ring_offsets_idx != -1) {
2063 if (primary->ring_offsets_idx == -1)
2064 primary->ring_offsets_idx = secondary->ring_offsets_idx;
2065 else
2066 assert(secondary->ring_offsets_idx == primary->ring_offsets_idx);
2067 }
2068 primary->device->ws->cs_execute_secondary(primary->cs, secondary->cs);
2069 }
2070
2071 /* if we execute secondary we need to re-emit out pipelines */
2072 if (commandBufferCount) {
2073 primary->state.emitted_pipeline = NULL;
2074 primary->state.dirty |= RADV_CMD_DIRTY_PIPELINE;
2075 primary->state.dirty |= RADV_CMD_DIRTY_DYNAMIC_ALL;
2076 }
2077 }
2078
2079 VkResult radv_CreateCommandPool(
2080 VkDevice _device,
2081 const VkCommandPoolCreateInfo* pCreateInfo,
2082 const VkAllocationCallbacks* pAllocator,
2083 VkCommandPool* pCmdPool)
2084 {
2085 RADV_FROM_HANDLE(radv_device, device, _device);
2086 struct radv_cmd_pool *pool;
2087
2088 pool = vk_alloc2(&device->alloc, pAllocator, sizeof(*pool), 8,
2089 VK_SYSTEM_ALLOCATION_SCOPE_OBJECT);
2090 if (pool == NULL)
2091 return vk_error(VK_ERROR_OUT_OF_HOST_MEMORY);
2092
2093 if (pAllocator)
2094 pool->alloc = *pAllocator;
2095 else
2096 pool->alloc = device->alloc;
2097
2098 list_inithead(&pool->cmd_buffers);
2099
2100 pool->queue_family_index = pCreateInfo->queueFamilyIndex;
2101
2102 *pCmdPool = radv_cmd_pool_to_handle(pool);
2103
2104 return VK_SUCCESS;
2105
2106 }
2107
2108 void radv_DestroyCommandPool(
2109 VkDevice _device,
2110 VkCommandPool commandPool,
2111 const VkAllocationCallbacks* pAllocator)
2112 {
2113 RADV_FROM_HANDLE(radv_device, device, _device);
2114 RADV_FROM_HANDLE(radv_cmd_pool, pool, commandPool);
2115
2116 if (!pool)
2117 return;
2118
2119 list_for_each_entry_safe(struct radv_cmd_buffer, cmd_buffer,
2120 &pool->cmd_buffers, pool_link) {
2121 radv_cmd_buffer_destroy(cmd_buffer);
2122 }
2123
2124 vk_free2(&device->alloc, pAllocator, pool);
2125 }
2126
2127 VkResult radv_ResetCommandPool(
2128 VkDevice device,
2129 VkCommandPool commandPool,
2130 VkCommandPoolResetFlags flags)
2131 {
2132 RADV_FROM_HANDLE(radv_cmd_pool, pool, commandPool);
2133
2134 list_for_each_entry(struct radv_cmd_buffer, cmd_buffer,
2135 &pool->cmd_buffers, pool_link) {
2136 radv_reset_cmd_buffer(cmd_buffer);
2137 }
2138
2139 return VK_SUCCESS;
2140 }
2141
2142 void radv_TrimCommandPoolKHR(
2143 VkDevice device,
2144 VkCommandPool commandPool,
2145 VkCommandPoolTrimFlagsKHR flags)
2146 {
2147 }
2148
2149 void radv_CmdBeginRenderPass(
2150 VkCommandBuffer commandBuffer,
2151 const VkRenderPassBeginInfo* pRenderPassBegin,
2152 VkSubpassContents contents)
2153 {
2154 RADV_FROM_HANDLE(radv_cmd_buffer, cmd_buffer, commandBuffer);
2155 RADV_FROM_HANDLE(radv_render_pass, pass, pRenderPassBegin->renderPass);
2156 RADV_FROM_HANDLE(radv_framebuffer, framebuffer, pRenderPassBegin->framebuffer);
2157
2158 MAYBE_UNUSED unsigned cdw_max = radeon_check_space(cmd_buffer->device->ws,
2159 cmd_buffer->cs, 2048);
2160
2161 cmd_buffer->state.framebuffer = framebuffer;
2162 cmd_buffer->state.pass = pass;
2163 cmd_buffer->state.render_area = pRenderPassBegin->renderArea;
2164 radv_cmd_state_setup_attachments(cmd_buffer, pass, pRenderPassBegin);
2165
2166 si_emit_cache_flush(cmd_buffer);
2167
2168 radv_cmd_buffer_set_subpass(cmd_buffer, pass->subpasses, true);
2169 assert(cmd_buffer->cs->cdw <= cdw_max);
2170
2171 radv_cmd_buffer_clear_subpass(cmd_buffer);
2172 }
2173
2174 void radv_CmdNextSubpass(
2175 VkCommandBuffer commandBuffer,
2176 VkSubpassContents contents)
2177 {
2178 RADV_FROM_HANDLE(radv_cmd_buffer, cmd_buffer, commandBuffer);
2179
2180 si_emit_cache_flush(cmd_buffer);
2181 radv_cmd_buffer_resolve_subpass(cmd_buffer);
2182
2183 radeon_check_space(cmd_buffer->device->ws, cmd_buffer->cs,
2184 2048);
2185
2186 radv_cmd_buffer_set_subpass(cmd_buffer, cmd_buffer->state.subpass + 1, true);
2187 radv_cmd_buffer_clear_subpass(cmd_buffer);
2188 }
2189
2190 void radv_CmdDraw(
2191 VkCommandBuffer commandBuffer,
2192 uint32_t vertexCount,
2193 uint32_t instanceCount,
2194 uint32_t firstVertex,
2195 uint32_t firstInstance)
2196 {
2197 RADV_FROM_HANDLE(radv_cmd_buffer, cmd_buffer, commandBuffer);
2198
2199 radv_cmd_buffer_flush_state(cmd_buffer, (instanceCount > 1), vertexCount);
2200
2201 MAYBE_UNUSED unsigned cdw_max = radeon_check_space(cmd_buffer->device->ws, cmd_buffer->cs, 10);
2202
2203 struct ac_userdata_info *loc = radv_lookup_user_sgpr(cmd_buffer->state.pipeline, MESA_SHADER_VERTEX,
2204 AC_UD_VS_BASE_VERTEX_START_INSTANCE);
2205 if (loc->sgpr_idx != -1) {
2206 uint32_t base_reg = shader_stage_to_user_data_0(MESA_SHADER_VERTEX, radv_pipeline_has_gs(cmd_buffer->state.pipeline));
2207 radeon_set_sh_reg_seq(cmd_buffer->cs, base_reg + loc->sgpr_idx * 4, 3);
2208 radeon_emit(cmd_buffer->cs, firstVertex);
2209 radeon_emit(cmd_buffer->cs, firstInstance);
2210 radeon_emit(cmd_buffer->cs, 0);
2211 }
2212 radeon_emit(cmd_buffer->cs, PKT3(PKT3_NUM_INSTANCES, 0, 0));
2213 radeon_emit(cmd_buffer->cs, instanceCount);
2214
2215 radeon_emit(cmd_buffer->cs, PKT3(PKT3_DRAW_INDEX_AUTO, 1, 0));
2216 radeon_emit(cmd_buffer->cs, vertexCount);
2217 radeon_emit(cmd_buffer->cs, V_0287F0_DI_SRC_SEL_AUTO_INDEX |
2218 S_0287F0_USE_OPAQUE(0));
2219
2220 assert(cmd_buffer->cs->cdw <= cdw_max);
2221
2222 radv_cmd_buffer_trace_emit(cmd_buffer);
2223 }
2224
2225 static void radv_emit_primitive_reset_index(struct radv_cmd_buffer *cmd_buffer)
2226 {
2227 uint32_t primitive_reset_index = cmd_buffer->state.last_primitive_reset_index ? 0xffffffffu : 0xffffu;
2228
2229 if (cmd_buffer->state.pipeline->graphics.prim_restart_enable &&
2230 primitive_reset_index != cmd_buffer->state.last_primitive_reset_index) {
2231 cmd_buffer->state.last_primitive_reset_index = primitive_reset_index;
2232 radeon_set_context_reg(cmd_buffer->cs, R_02840C_VGT_MULTI_PRIM_IB_RESET_INDX,
2233 primitive_reset_index);
2234 }
2235 }
2236
2237 void radv_CmdDrawIndexed(
2238 VkCommandBuffer commandBuffer,
2239 uint32_t indexCount,
2240 uint32_t instanceCount,
2241 uint32_t firstIndex,
2242 int32_t vertexOffset,
2243 uint32_t firstInstance)
2244 {
2245 RADV_FROM_HANDLE(radv_cmd_buffer, cmd_buffer, commandBuffer);
2246 int index_size = cmd_buffer->state.index_type ? 4 : 2;
2247 uint32_t index_max_size = (cmd_buffer->state.index_buffer->size - cmd_buffer->state.index_offset) / index_size;
2248 uint64_t index_va;
2249
2250 radv_cmd_buffer_flush_state(cmd_buffer, (instanceCount > 1), indexCount);
2251 radv_emit_primitive_reset_index(cmd_buffer);
2252
2253 MAYBE_UNUSED unsigned cdw_max = radeon_check_space(cmd_buffer->device->ws, cmd_buffer->cs, 15);
2254
2255 radeon_emit(cmd_buffer->cs, PKT3(PKT3_INDEX_TYPE, 0, 0));
2256 radeon_emit(cmd_buffer->cs, cmd_buffer->state.index_type);
2257
2258 struct ac_userdata_info *loc = radv_lookup_user_sgpr(cmd_buffer->state.pipeline, MESA_SHADER_VERTEX,
2259 AC_UD_VS_BASE_VERTEX_START_INSTANCE);
2260 if (loc->sgpr_idx != -1) {
2261 uint32_t base_reg = shader_stage_to_user_data_0(MESA_SHADER_VERTEX, radv_pipeline_has_gs(cmd_buffer->state.pipeline));
2262 radeon_set_sh_reg_seq(cmd_buffer->cs, base_reg + loc->sgpr_idx * 4, 3);
2263 radeon_emit(cmd_buffer->cs, vertexOffset);
2264 radeon_emit(cmd_buffer->cs, firstInstance);
2265 radeon_emit(cmd_buffer->cs, 0);
2266 }
2267 radeon_emit(cmd_buffer->cs, PKT3(PKT3_NUM_INSTANCES, 0, 0));
2268 radeon_emit(cmd_buffer->cs, instanceCount);
2269
2270 index_va = cmd_buffer->device->ws->buffer_get_va(cmd_buffer->state.index_buffer->bo);
2271 index_va += firstIndex * index_size + cmd_buffer->state.index_buffer->offset + cmd_buffer->state.index_offset;
2272 radeon_emit(cmd_buffer->cs, PKT3(PKT3_DRAW_INDEX_2, 4, false));
2273 radeon_emit(cmd_buffer->cs, index_max_size);
2274 radeon_emit(cmd_buffer->cs, index_va);
2275 radeon_emit(cmd_buffer->cs, (index_va >> 32UL) & 0xFF);
2276 radeon_emit(cmd_buffer->cs, indexCount);
2277 radeon_emit(cmd_buffer->cs, V_0287F0_DI_SRC_SEL_DMA);
2278
2279 assert(cmd_buffer->cs->cdw <= cdw_max);
2280 radv_cmd_buffer_trace_emit(cmd_buffer);
2281 }
2282
2283 static void
2284 radv_emit_indirect_draw(struct radv_cmd_buffer *cmd_buffer,
2285 VkBuffer _buffer,
2286 VkDeviceSize offset,
2287 VkBuffer _count_buffer,
2288 VkDeviceSize count_offset,
2289 uint32_t draw_count,
2290 uint32_t stride,
2291 bool indexed)
2292 {
2293 RADV_FROM_HANDLE(radv_buffer, buffer, _buffer);
2294 RADV_FROM_HANDLE(radv_buffer, count_buffer, _count_buffer);
2295 struct radeon_winsys_cs *cs = cmd_buffer->cs;
2296 unsigned di_src_sel = indexed ? V_0287F0_DI_SRC_SEL_DMA
2297 : V_0287F0_DI_SRC_SEL_AUTO_INDEX;
2298 uint64_t indirect_va = cmd_buffer->device->ws->buffer_get_va(buffer->bo);
2299 indirect_va += offset + buffer->offset;
2300 uint64_t count_va = 0;
2301
2302 if (count_buffer) {
2303 count_va = cmd_buffer->device->ws->buffer_get_va(count_buffer->bo);
2304 count_va += count_offset + count_buffer->offset;
2305 }
2306
2307 if (!draw_count)
2308 return;
2309
2310 cmd_buffer->device->ws->cs_add_buffer(cs, buffer->bo, 8);
2311
2312 struct ac_userdata_info *loc = radv_lookup_user_sgpr(cmd_buffer->state.pipeline, MESA_SHADER_VERTEX,
2313 AC_UD_VS_BASE_VERTEX_START_INSTANCE);
2314 uint32_t base_reg = shader_stage_to_user_data_0(MESA_SHADER_VERTEX, radv_pipeline_has_gs(cmd_buffer->state.pipeline));
2315 assert(loc->sgpr_idx != -1);
2316 radeon_emit(cs, PKT3(PKT3_SET_BASE, 2, 0));
2317 radeon_emit(cs, 1);
2318 radeon_emit(cs, indirect_va);
2319 radeon_emit(cs, indirect_va >> 32);
2320
2321 radeon_emit(cs, PKT3(indexed ? PKT3_DRAW_INDEX_INDIRECT_MULTI :
2322 PKT3_DRAW_INDIRECT_MULTI,
2323 8, false));
2324 radeon_emit(cs, 0);
2325 radeon_emit(cs, ((base_reg + loc->sgpr_idx * 4) - SI_SH_REG_OFFSET) >> 2);
2326 radeon_emit(cs, ((base_reg + (loc->sgpr_idx + 1) * 4) - SI_SH_REG_OFFSET) >> 2);
2327 radeon_emit(cs, (((base_reg + (loc->sgpr_idx + 2) * 4) - SI_SH_REG_OFFSET) >> 2) |
2328 S_2C3_DRAW_INDEX_ENABLE(1) |
2329 S_2C3_COUNT_INDIRECT_ENABLE(!!count_va));
2330 radeon_emit(cs, draw_count); /* count */
2331 radeon_emit(cs, count_va); /* count_addr */
2332 radeon_emit(cs, count_va >> 32);
2333 radeon_emit(cs, stride); /* stride */
2334 radeon_emit(cs, di_src_sel);
2335 radv_cmd_buffer_trace_emit(cmd_buffer);
2336 }
2337
2338 static void
2339 radv_cmd_draw_indirect_count(VkCommandBuffer commandBuffer,
2340 VkBuffer buffer,
2341 VkDeviceSize offset,
2342 VkBuffer countBuffer,
2343 VkDeviceSize countBufferOffset,
2344 uint32_t maxDrawCount,
2345 uint32_t stride)
2346 {
2347 RADV_FROM_HANDLE(radv_cmd_buffer, cmd_buffer, commandBuffer);
2348 radv_cmd_buffer_flush_state(cmd_buffer, true, 0);
2349
2350 MAYBE_UNUSED unsigned cdw_max = radeon_check_space(cmd_buffer->device->ws,
2351 cmd_buffer->cs, 14);
2352
2353 radv_emit_indirect_draw(cmd_buffer, buffer, offset,
2354 countBuffer, countBufferOffset, maxDrawCount, stride, false);
2355
2356 assert(cmd_buffer->cs->cdw <= cdw_max);
2357 }
2358
2359 static void
2360 radv_cmd_draw_indexed_indirect_count(
2361 VkCommandBuffer commandBuffer,
2362 VkBuffer buffer,
2363 VkDeviceSize offset,
2364 VkBuffer countBuffer,
2365 VkDeviceSize countBufferOffset,
2366 uint32_t maxDrawCount,
2367 uint32_t stride)
2368 {
2369 RADV_FROM_HANDLE(radv_cmd_buffer, cmd_buffer, commandBuffer);
2370 int index_size = cmd_buffer->state.index_type ? 4 : 2;
2371 uint32_t index_max_size = (cmd_buffer->state.index_buffer->size - cmd_buffer->state.index_offset) / index_size;
2372 uint64_t index_va;
2373 radv_cmd_buffer_flush_state(cmd_buffer, true, 0);
2374 radv_emit_primitive_reset_index(cmd_buffer);
2375
2376 index_va = cmd_buffer->device->ws->buffer_get_va(cmd_buffer->state.index_buffer->bo);
2377 index_va += cmd_buffer->state.index_buffer->offset + cmd_buffer->state.index_offset;
2378
2379 MAYBE_UNUSED unsigned cdw_max = radeon_check_space(cmd_buffer->device->ws, cmd_buffer->cs, 21);
2380
2381 radeon_emit(cmd_buffer->cs, PKT3(PKT3_INDEX_TYPE, 0, 0));
2382 radeon_emit(cmd_buffer->cs, cmd_buffer->state.index_type);
2383
2384 radeon_emit(cmd_buffer->cs, PKT3(PKT3_INDEX_BASE, 1, 0));
2385 radeon_emit(cmd_buffer->cs, index_va);
2386 radeon_emit(cmd_buffer->cs, index_va >> 32);
2387
2388 radeon_emit(cmd_buffer->cs, PKT3(PKT3_INDEX_BUFFER_SIZE, 0, 0));
2389 radeon_emit(cmd_buffer->cs, index_max_size);
2390
2391 radv_emit_indirect_draw(cmd_buffer, buffer, offset,
2392 countBuffer, countBufferOffset, maxDrawCount, stride, true);
2393
2394 assert(cmd_buffer->cs->cdw <= cdw_max);
2395 }
2396
2397 void radv_CmdDrawIndirect(
2398 VkCommandBuffer commandBuffer,
2399 VkBuffer buffer,
2400 VkDeviceSize offset,
2401 uint32_t drawCount,
2402 uint32_t stride)
2403 {
2404 radv_cmd_draw_indirect_count(commandBuffer, buffer, offset,
2405 VK_NULL_HANDLE, 0, drawCount, stride);
2406 }
2407
2408 void radv_CmdDrawIndexedIndirect(
2409 VkCommandBuffer commandBuffer,
2410 VkBuffer buffer,
2411 VkDeviceSize offset,
2412 uint32_t drawCount,
2413 uint32_t stride)
2414 {
2415 radv_cmd_draw_indexed_indirect_count(commandBuffer, buffer, offset,
2416 VK_NULL_HANDLE, 0, drawCount, stride);
2417 }
2418
2419 void radv_CmdDrawIndirectCountAMD(
2420 VkCommandBuffer commandBuffer,
2421 VkBuffer buffer,
2422 VkDeviceSize offset,
2423 VkBuffer countBuffer,
2424 VkDeviceSize countBufferOffset,
2425 uint32_t maxDrawCount,
2426 uint32_t stride)
2427 {
2428 radv_cmd_draw_indirect_count(commandBuffer, buffer, offset,
2429 countBuffer, countBufferOffset,
2430 maxDrawCount, stride);
2431 }
2432
2433 void radv_CmdDrawIndexedIndirectCountAMD(
2434 VkCommandBuffer commandBuffer,
2435 VkBuffer buffer,
2436 VkDeviceSize offset,
2437 VkBuffer countBuffer,
2438 VkDeviceSize countBufferOffset,
2439 uint32_t maxDrawCount,
2440 uint32_t stride)
2441 {
2442 radv_cmd_draw_indexed_indirect_count(commandBuffer, buffer, offset,
2443 countBuffer, countBufferOffset,
2444 maxDrawCount, stride);
2445 }
2446
2447 static void
2448 radv_flush_compute_state(struct radv_cmd_buffer *cmd_buffer)
2449 {
2450 cmd_buffer->no_draws = false;
2451 radv_emit_compute_pipeline(cmd_buffer);
2452 radv_flush_descriptors(cmd_buffer, cmd_buffer->state.compute_pipeline,
2453 VK_SHADER_STAGE_COMPUTE_BIT);
2454 radv_flush_constants(cmd_buffer, cmd_buffer->state.compute_pipeline,
2455 VK_SHADER_STAGE_COMPUTE_BIT);
2456 si_emit_cache_flush(cmd_buffer);
2457 }
2458
2459 void radv_CmdDispatch(
2460 VkCommandBuffer commandBuffer,
2461 uint32_t x,
2462 uint32_t y,
2463 uint32_t z)
2464 {
2465 RADV_FROM_HANDLE(radv_cmd_buffer, cmd_buffer, commandBuffer);
2466
2467 radv_flush_compute_state(cmd_buffer);
2468
2469 MAYBE_UNUSED unsigned cdw_max = radeon_check_space(cmd_buffer->device->ws, cmd_buffer->cs, 10);
2470
2471 struct ac_userdata_info *loc = radv_lookup_user_sgpr(cmd_buffer->state.compute_pipeline,
2472 MESA_SHADER_COMPUTE, AC_UD_CS_GRID_SIZE);
2473 if (loc->sgpr_idx != -1) {
2474 assert(!loc->indirect);
2475 assert(loc->num_sgprs == 3);
2476 radeon_set_sh_reg_seq(cmd_buffer->cs, R_00B900_COMPUTE_USER_DATA_0 + loc->sgpr_idx * 4, 3);
2477 radeon_emit(cmd_buffer->cs, x);
2478 radeon_emit(cmd_buffer->cs, y);
2479 radeon_emit(cmd_buffer->cs, z);
2480 }
2481
2482 radeon_emit(cmd_buffer->cs, PKT3(PKT3_DISPATCH_DIRECT, 3, 0) |
2483 PKT3_SHADER_TYPE_S(1));
2484 radeon_emit(cmd_buffer->cs, x);
2485 radeon_emit(cmd_buffer->cs, y);
2486 radeon_emit(cmd_buffer->cs, z);
2487 radeon_emit(cmd_buffer->cs, 1);
2488
2489 assert(cmd_buffer->cs->cdw <= cdw_max);
2490 radv_cmd_buffer_trace_emit(cmd_buffer);
2491 }
2492
2493 void radv_CmdDispatchIndirect(
2494 VkCommandBuffer commandBuffer,
2495 VkBuffer _buffer,
2496 VkDeviceSize offset)
2497 {
2498 RADV_FROM_HANDLE(radv_cmd_buffer, cmd_buffer, commandBuffer);
2499 RADV_FROM_HANDLE(radv_buffer, buffer, _buffer);
2500 uint64_t va = cmd_buffer->device->ws->buffer_get_va(buffer->bo);
2501 va += buffer->offset + offset;
2502
2503 cmd_buffer->device->ws->cs_add_buffer(cmd_buffer->cs, buffer->bo, 8);
2504
2505 radv_flush_compute_state(cmd_buffer);
2506
2507 MAYBE_UNUSED unsigned cdw_max = radeon_check_space(cmd_buffer->device->ws, cmd_buffer->cs, 25);
2508 struct ac_userdata_info *loc = radv_lookup_user_sgpr(cmd_buffer->state.compute_pipeline,
2509 MESA_SHADER_COMPUTE, AC_UD_CS_GRID_SIZE);
2510 if (loc->sgpr_idx != -1) {
2511 for (unsigned i = 0; i < 3; ++i) {
2512 radeon_emit(cmd_buffer->cs, PKT3(PKT3_COPY_DATA, 4, 0));
2513 radeon_emit(cmd_buffer->cs, COPY_DATA_SRC_SEL(COPY_DATA_MEM) |
2514 COPY_DATA_DST_SEL(COPY_DATA_REG));
2515 radeon_emit(cmd_buffer->cs, (va + 4 * i));
2516 radeon_emit(cmd_buffer->cs, (va + 4 * i) >> 32);
2517 radeon_emit(cmd_buffer->cs, ((R_00B900_COMPUTE_USER_DATA_0 + loc->sgpr_idx * 4) >> 2) + i);
2518 radeon_emit(cmd_buffer->cs, 0);
2519 }
2520 }
2521
2522 if (radv_cmd_buffer_uses_mec(cmd_buffer)) {
2523 radeon_emit(cmd_buffer->cs, PKT3(PKT3_DISPATCH_INDIRECT, 2, 0) |
2524 PKT3_SHADER_TYPE_S(1));
2525 radeon_emit(cmd_buffer->cs, va);
2526 radeon_emit(cmd_buffer->cs, va >> 32);
2527 radeon_emit(cmd_buffer->cs, 1);
2528 } else {
2529 radeon_emit(cmd_buffer->cs, PKT3(PKT3_SET_BASE, 2, 0) |
2530 PKT3_SHADER_TYPE_S(1));
2531 radeon_emit(cmd_buffer->cs, 1);
2532 radeon_emit(cmd_buffer->cs, va);
2533 radeon_emit(cmd_buffer->cs, va >> 32);
2534
2535 radeon_emit(cmd_buffer->cs, PKT3(PKT3_DISPATCH_INDIRECT, 1, 0) |
2536 PKT3_SHADER_TYPE_S(1));
2537 radeon_emit(cmd_buffer->cs, 0);
2538 radeon_emit(cmd_buffer->cs, 1);
2539 }
2540
2541 assert(cmd_buffer->cs->cdw <= cdw_max);
2542 radv_cmd_buffer_trace_emit(cmd_buffer);
2543 }
2544
2545 void radv_unaligned_dispatch(
2546 struct radv_cmd_buffer *cmd_buffer,
2547 uint32_t x,
2548 uint32_t y,
2549 uint32_t z)
2550 {
2551 struct radv_pipeline *pipeline = cmd_buffer->state.compute_pipeline;
2552 struct radv_shader_variant *compute_shader = pipeline->shaders[MESA_SHADER_COMPUTE];
2553 uint32_t blocks[3], remainder[3];
2554
2555 blocks[0] = round_up_u32(x, compute_shader->info.cs.block_size[0]);
2556 blocks[1] = round_up_u32(y, compute_shader->info.cs.block_size[1]);
2557 blocks[2] = round_up_u32(z, compute_shader->info.cs.block_size[2]);
2558
2559 /* If aligned, these should be an entire block size, not 0 */
2560 remainder[0] = x + compute_shader->info.cs.block_size[0] - align_u32_npot(x, compute_shader->info.cs.block_size[0]);
2561 remainder[1] = y + compute_shader->info.cs.block_size[1] - align_u32_npot(y, compute_shader->info.cs.block_size[1]);
2562 remainder[2] = z + compute_shader->info.cs.block_size[2] - align_u32_npot(z, compute_shader->info.cs.block_size[2]);
2563
2564 radv_flush_compute_state(cmd_buffer);
2565
2566 MAYBE_UNUSED unsigned cdw_max = radeon_check_space(cmd_buffer->device->ws, cmd_buffer->cs, 15);
2567
2568 radeon_set_sh_reg_seq(cmd_buffer->cs, R_00B81C_COMPUTE_NUM_THREAD_X, 3);
2569 radeon_emit(cmd_buffer->cs,
2570 S_00B81C_NUM_THREAD_FULL(compute_shader->info.cs.block_size[0]) |
2571 S_00B81C_NUM_THREAD_PARTIAL(remainder[0]));
2572 radeon_emit(cmd_buffer->cs,
2573 S_00B81C_NUM_THREAD_FULL(compute_shader->info.cs.block_size[1]) |
2574 S_00B81C_NUM_THREAD_PARTIAL(remainder[1]));
2575 radeon_emit(cmd_buffer->cs,
2576 S_00B81C_NUM_THREAD_FULL(compute_shader->info.cs.block_size[2]) |
2577 S_00B81C_NUM_THREAD_PARTIAL(remainder[2]));
2578
2579 struct ac_userdata_info *loc = radv_lookup_user_sgpr(cmd_buffer->state.compute_pipeline,
2580 MESA_SHADER_COMPUTE, AC_UD_CS_GRID_SIZE);
2581 if (loc->sgpr_idx != -1) {
2582 radeon_set_sh_reg_seq(cmd_buffer->cs, R_00B900_COMPUTE_USER_DATA_0 + loc->sgpr_idx * 4, 3);
2583 radeon_emit(cmd_buffer->cs, blocks[0]);
2584 radeon_emit(cmd_buffer->cs, blocks[1]);
2585 radeon_emit(cmd_buffer->cs, blocks[2]);
2586 }
2587 radeon_emit(cmd_buffer->cs, PKT3(PKT3_DISPATCH_DIRECT, 3, 0) |
2588 PKT3_SHADER_TYPE_S(1));
2589 radeon_emit(cmd_buffer->cs, blocks[0]);
2590 radeon_emit(cmd_buffer->cs, blocks[1]);
2591 radeon_emit(cmd_buffer->cs, blocks[2]);
2592 radeon_emit(cmd_buffer->cs, S_00B800_COMPUTE_SHADER_EN(1) |
2593 S_00B800_PARTIAL_TG_EN(1));
2594
2595 assert(cmd_buffer->cs->cdw <= cdw_max);
2596 radv_cmd_buffer_trace_emit(cmd_buffer);
2597 }
2598
2599 void radv_CmdEndRenderPass(
2600 VkCommandBuffer commandBuffer)
2601 {
2602 RADV_FROM_HANDLE(radv_cmd_buffer, cmd_buffer, commandBuffer);
2603
2604 radv_subpass_barrier(cmd_buffer, &cmd_buffer->state.pass->end_barrier);
2605
2606 si_emit_cache_flush(cmd_buffer);
2607 radv_cmd_buffer_resolve_subpass(cmd_buffer);
2608
2609 for (unsigned i = 0; i < cmd_buffer->state.framebuffer->attachment_count; ++i) {
2610 VkImageLayout layout = cmd_buffer->state.pass->attachments[i].final_layout;
2611 radv_handle_subpass_image_transition(cmd_buffer,
2612 (VkAttachmentReference){i, layout});
2613 }
2614
2615 vk_free(&cmd_buffer->pool->alloc, cmd_buffer->state.attachments);
2616
2617 cmd_buffer->state.pass = NULL;
2618 cmd_buffer->state.subpass = NULL;
2619 cmd_buffer->state.attachments = NULL;
2620 cmd_buffer->state.framebuffer = NULL;
2621 }
2622
2623
2624 static void radv_initialize_htile(struct radv_cmd_buffer *cmd_buffer,
2625 struct radv_image *image)
2626 {
2627
2628 cmd_buffer->state.flush_bits |= RADV_CMD_FLAG_FLUSH_AND_INV_DB |
2629 RADV_CMD_FLAG_FLUSH_AND_INV_DB_META;
2630
2631 radv_fill_buffer(cmd_buffer, image->bo, image->offset + image->htile.offset,
2632 image->htile.size, 0xffffffff);
2633
2634 cmd_buffer->state.flush_bits |= RADV_CMD_FLAG_FLUSH_AND_INV_DB_META |
2635 RADV_CMD_FLAG_CS_PARTIAL_FLUSH |
2636 RADV_CMD_FLAG_INV_VMEM_L1 |
2637 RADV_CMD_FLAG_INV_GLOBAL_L2;
2638 }
2639
2640 static void radv_handle_depth_image_transition(struct radv_cmd_buffer *cmd_buffer,
2641 struct radv_image *image,
2642 VkImageLayout src_layout,
2643 VkImageLayout dst_layout,
2644 const VkImageSubresourceRange *range,
2645 VkImageAspectFlags pending_clears)
2646 {
2647 if (dst_layout == VK_IMAGE_LAYOUT_DEPTH_STENCIL_ATTACHMENT_OPTIMAL &&
2648 (pending_clears & vk_format_aspects(image->vk_format)) == vk_format_aspects(image->vk_format) &&
2649 cmd_buffer->state.render_area.offset.x == 0 && cmd_buffer->state.render_area.offset.y == 0 &&
2650 cmd_buffer->state.render_area.extent.width == image->extent.width &&
2651 cmd_buffer->state.render_area.extent.height == image->extent.height) {
2652 /* The clear will initialize htile. */
2653 return;
2654 } else if (src_layout == VK_IMAGE_LAYOUT_UNDEFINED &&
2655 radv_layout_has_htile(image, dst_layout)) {
2656 /* TODO: merge with the clear if applicable */
2657 radv_initialize_htile(cmd_buffer, image);
2658 } else if (!radv_layout_has_htile(image, src_layout) &&
2659 radv_layout_has_htile(image, dst_layout)) {
2660 radv_initialize_htile(cmd_buffer, image);
2661 } else if ((radv_layout_has_htile(image, src_layout) &&
2662 !radv_layout_has_htile(image, dst_layout)) ||
2663 (radv_layout_is_htile_compressed(image, src_layout) &&
2664 !radv_layout_is_htile_compressed(image, dst_layout))) {
2665 VkImageSubresourceRange local_range = *range;
2666 local_range.aspectMask = VK_IMAGE_ASPECT_DEPTH_BIT;
2667 local_range.baseMipLevel = 0;
2668 local_range.levelCount = 1;
2669
2670 radv_decompress_depth_image_inplace(cmd_buffer, image, &local_range);
2671 }
2672 }
2673
2674 void radv_initialise_cmask(struct radv_cmd_buffer *cmd_buffer,
2675 struct radv_image *image, uint32_t value)
2676 {
2677 cmd_buffer->state.flush_bits |= RADV_CMD_FLAG_FLUSH_AND_INV_CB |
2678 RADV_CMD_FLAG_FLUSH_AND_INV_CB_META;
2679
2680 radv_fill_buffer(cmd_buffer, image->bo, image->offset + image->cmask.offset,
2681 image->cmask.size, value);
2682
2683 cmd_buffer->state.flush_bits |= RADV_CMD_FLAG_FLUSH_AND_INV_CB_META |
2684 RADV_CMD_FLAG_CS_PARTIAL_FLUSH |
2685 RADV_CMD_FLAG_INV_VMEM_L1 |
2686 RADV_CMD_FLAG_INV_GLOBAL_L2;
2687 }
2688
2689 static void radv_handle_cmask_image_transition(struct radv_cmd_buffer *cmd_buffer,
2690 struct radv_image *image,
2691 VkImageLayout src_layout,
2692 VkImageLayout dst_layout,
2693 unsigned src_queue_mask,
2694 unsigned dst_queue_mask,
2695 const VkImageSubresourceRange *range,
2696 VkImageAspectFlags pending_clears)
2697 {
2698 if (src_layout == VK_IMAGE_LAYOUT_UNDEFINED) {
2699 if (image->fmask.size)
2700 radv_initialise_cmask(cmd_buffer, image, 0xccccccccu);
2701 else
2702 radv_initialise_cmask(cmd_buffer, image, 0xffffffffu);
2703 } else if (radv_layout_can_fast_clear(image, src_layout, src_queue_mask) &&
2704 !radv_layout_can_fast_clear(image, dst_layout, dst_queue_mask)) {
2705 radv_fast_clear_flush_image_inplace(cmd_buffer, image, range);
2706 }
2707 }
2708
2709 void radv_initialize_dcc(struct radv_cmd_buffer *cmd_buffer,
2710 struct radv_image *image, uint32_t value)
2711 {
2712
2713 cmd_buffer->state.flush_bits |= RADV_CMD_FLAG_FLUSH_AND_INV_CB |
2714 RADV_CMD_FLAG_FLUSH_AND_INV_CB_META;
2715
2716 radv_fill_buffer(cmd_buffer, image->bo, image->offset + image->dcc_offset,
2717 image->surface.dcc_size, value);
2718
2719 cmd_buffer->state.flush_bits |= RADV_CMD_FLAG_FLUSH_AND_INV_CB |
2720 RADV_CMD_FLAG_FLUSH_AND_INV_CB_META |
2721 RADV_CMD_FLAG_CS_PARTIAL_FLUSH |
2722 RADV_CMD_FLAG_INV_VMEM_L1 |
2723 RADV_CMD_FLAG_INV_GLOBAL_L2;
2724 }
2725
2726 static void radv_handle_dcc_image_transition(struct radv_cmd_buffer *cmd_buffer,
2727 struct radv_image *image,
2728 VkImageLayout src_layout,
2729 VkImageLayout dst_layout,
2730 unsigned src_queue_mask,
2731 unsigned dst_queue_mask,
2732 const VkImageSubresourceRange *range,
2733 VkImageAspectFlags pending_clears)
2734 {
2735 if (src_layout == VK_IMAGE_LAYOUT_UNDEFINED) {
2736 radv_initialize_dcc(cmd_buffer, image, 0x20202020u);
2737 } else if (radv_layout_can_fast_clear(image, src_layout, src_queue_mask) &&
2738 !radv_layout_can_fast_clear(image, dst_layout, dst_queue_mask)) {
2739 radv_fast_clear_flush_image_inplace(cmd_buffer, image, range);
2740 }
2741 }
2742
2743 static void radv_handle_image_transition(struct radv_cmd_buffer *cmd_buffer,
2744 struct radv_image *image,
2745 VkImageLayout src_layout,
2746 VkImageLayout dst_layout,
2747 uint32_t src_family,
2748 uint32_t dst_family,
2749 const VkImageSubresourceRange *range,
2750 VkImageAspectFlags pending_clears)
2751 {
2752 if (image->exclusive && src_family != dst_family) {
2753 /* This is an acquire or a release operation and there will be
2754 * a corresponding release/acquire. Do the transition in the
2755 * most flexible queue. */
2756
2757 assert(src_family == cmd_buffer->queue_family_index ||
2758 dst_family == cmd_buffer->queue_family_index);
2759
2760 if (cmd_buffer->queue_family_index == RADV_QUEUE_TRANSFER)
2761 return;
2762
2763 if (cmd_buffer->queue_family_index == RADV_QUEUE_COMPUTE &&
2764 (src_family == RADV_QUEUE_GENERAL ||
2765 dst_family == RADV_QUEUE_GENERAL))
2766 return;
2767 }
2768
2769 unsigned src_queue_mask = radv_image_queue_family_mask(image, src_family, cmd_buffer->queue_family_index);
2770 unsigned dst_queue_mask = radv_image_queue_family_mask(image, dst_family, cmd_buffer->queue_family_index);
2771
2772 if (image->htile.size)
2773 radv_handle_depth_image_transition(cmd_buffer, image, src_layout,
2774 dst_layout, range, pending_clears);
2775
2776 if (image->cmask.size)
2777 radv_handle_cmask_image_transition(cmd_buffer, image, src_layout,
2778 dst_layout, src_queue_mask,
2779 dst_queue_mask, range,
2780 pending_clears);
2781
2782 if (image->surface.dcc_size)
2783 radv_handle_dcc_image_transition(cmd_buffer, image, src_layout,
2784 dst_layout, src_queue_mask,
2785 dst_queue_mask, range,
2786 pending_clears);
2787 }
2788
2789 void radv_CmdPipelineBarrier(
2790 VkCommandBuffer commandBuffer,
2791 VkPipelineStageFlags srcStageMask,
2792 VkPipelineStageFlags destStageMask,
2793 VkBool32 byRegion,
2794 uint32_t memoryBarrierCount,
2795 const VkMemoryBarrier* pMemoryBarriers,
2796 uint32_t bufferMemoryBarrierCount,
2797 const VkBufferMemoryBarrier* pBufferMemoryBarriers,
2798 uint32_t imageMemoryBarrierCount,
2799 const VkImageMemoryBarrier* pImageMemoryBarriers)
2800 {
2801 RADV_FROM_HANDLE(radv_cmd_buffer, cmd_buffer, commandBuffer);
2802 VkAccessFlags src_flags = 0;
2803 VkAccessFlags dst_flags = 0;
2804 uint32_t b;
2805 for (uint32_t i = 0; i < memoryBarrierCount; i++) {
2806 src_flags |= pMemoryBarriers[i].srcAccessMask;
2807 dst_flags |= pMemoryBarriers[i].dstAccessMask;
2808 }
2809
2810 for (uint32_t i = 0; i < bufferMemoryBarrierCount; i++) {
2811 src_flags |= pBufferMemoryBarriers[i].srcAccessMask;
2812 dst_flags |= pBufferMemoryBarriers[i].dstAccessMask;
2813 }
2814
2815 for (uint32_t i = 0; i < imageMemoryBarrierCount; i++) {
2816 src_flags |= pImageMemoryBarriers[i].srcAccessMask;
2817 dst_flags |= pImageMemoryBarriers[i].dstAccessMask;
2818 }
2819
2820 enum radv_cmd_flush_bits flush_bits = 0;
2821 for_each_bit(b, src_flags) {
2822 switch ((VkAccessFlagBits)(1 << b)) {
2823 case VK_ACCESS_SHADER_WRITE_BIT:
2824 flush_bits |= RADV_CMD_FLAG_INV_GLOBAL_L2;
2825 break;
2826 case VK_ACCESS_COLOR_ATTACHMENT_WRITE_BIT:
2827 flush_bits |= RADV_CMD_FLAG_FLUSH_AND_INV_CB;
2828 break;
2829 case VK_ACCESS_DEPTH_STENCIL_ATTACHMENT_WRITE_BIT:
2830 flush_bits |= RADV_CMD_FLAG_FLUSH_AND_INV_DB;
2831 break;
2832 case VK_ACCESS_TRANSFER_WRITE_BIT:
2833 flush_bits |= RADV_CMD_FLAG_FLUSH_AND_INV_CB;
2834 break;
2835 default:
2836 break;
2837 }
2838 }
2839 cmd_buffer->state.flush_bits |= flush_bits;
2840
2841 for (uint32_t i = 0; i < imageMemoryBarrierCount; i++) {
2842 RADV_FROM_HANDLE(radv_image, image, pImageMemoryBarriers[i].image);
2843 radv_handle_image_transition(cmd_buffer, image,
2844 pImageMemoryBarriers[i].oldLayout,
2845 pImageMemoryBarriers[i].newLayout,
2846 pImageMemoryBarriers[i].srcQueueFamilyIndex,
2847 pImageMemoryBarriers[i].dstQueueFamilyIndex,
2848 &pImageMemoryBarriers[i].subresourceRange,
2849 0);
2850 }
2851
2852 flush_bits = 0;
2853
2854 for_each_bit(b, dst_flags) {
2855 switch ((VkAccessFlagBits)(1 << b)) {
2856 case VK_ACCESS_INDIRECT_COMMAND_READ_BIT:
2857 case VK_ACCESS_INDEX_READ_BIT:
2858 case VK_ACCESS_VERTEX_ATTRIBUTE_READ_BIT:
2859 flush_bits |= RADV_CMD_FLAG_INV_VMEM_L1;
2860 break;
2861 case VK_ACCESS_UNIFORM_READ_BIT:
2862 flush_bits |= RADV_CMD_FLAG_INV_VMEM_L1 | RADV_CMD_FLAG_INV_SMEM_L1;
2863 break;
2864 case VK_ACCESS_SHADER_READ_BIT:
2865 flush_bits |= RADV_CMD_FLAG_INV_GLOBAL_L2;
2866 break;
2867 case VK_ACCESS_COLOR_ATTACHMENT_READ_BIT:
2868 case VK_ACCESS_TRANSFER_READ_BIT:
2869 case VK_ACCESS_TRANSFER_WRITE_BIT:
2870 case VK_ACCESS_INPUT_ATTACHMENT_READ_BIT:
2871 flush_bits |= RADV_CMD_FLUSH_AND_INV_FRAMEBUFFER | RADV_CMD_FLAG_INV_GLOBAL_L2;
2872 default:
2873 break;
2874 }
2875 }
2876
2877 flush_bits |= RADV_CMD_FLAG_CS_PARTIAL_FLUSH |
2878 RADV_CMD_FLAG_PS_PARTIAL_FLUSH;
2879
2880 cmd_buffer->state.flush_bits |= flush_bits;
2881 }
2882
2883
2884 static void write_event(struct radv_cmd_buffer *cmd_buffer,
2885 struct radv_event *event,
2886 VkPipelineStageFlags stageMask,
2887 unsigned value)
2888 {
2889 struct radeon_winsys_cs *cs = cmd_buffer->cs;
2890 uint64_t va = cmd_buffer->device->ws->buffer_get_va(event->bo);
2891
2892 cmd_buffer->device->ws->cs_add_buffer(cs, event->bo, 8);
2893 cmd_buffer->no_draws = false;
2894
2895 MAYBE_UNUSED unsigned cdw_max = radeon_check_space(cmd_buffer->device->ws, cs, 12);
2896
2897 /* TODO: this is overkill. Probably should figure something out from
2898 * the stage mask. */
2899
2900 if (cmd_buffer->device->physical_device->rad_info.chip_class == CIK) {
2901 radeon_emit(cs, PKT3(PKT3_EVENT_WRITE_EOP, 4, 0));
2902 radeon_emit(cs, EVENT_TYPE(EVENT_TYPE_BOTTOM_OF_PIPE_TS) |
2903 EVENT_INDEX(5));
2904 radeon_emit(cs, va);
2905 radeon_emit(cs, (va >> 32) | EOP_DATA_SEL(1));
2906 radeon_emit(cs, 2);
2907 radeon_emit(cs, 0);
2908 }
2909
2910 radeon_emit(cs, PKT3(PKT3_EVENT_WRITE_EOP, 4, 0));
2911 radeon_emit(cs, EVENT_TYPE(EVENT_TYPE_BOTTOM_OF_PIPE_TS) |
2912 EVENT_INDEX(5));
2913 radeon_emit(cs, va);
2914 radeon_emit(cs, (va >> 32) | EOP_DATA_SEL(1));
2915 radeon_emit(cs, value);
2916 radeon_emit(cs, 0);
2917
2918 assert(cmd_buffer->cs->cdw <= cdw_max);
2919 }
2920
2921 void radv_CmdSetEvent(VkCommandBuffer commandBuffer,
2922 VkEvent _event,
2923 VkPipelineStageFlags stageMask)
2924 {
2925 RADV_FROM_HANDLE(radv_cmd_buffer, cmd_buffer, commandBuffer);
2926 RADV_FROM_HANDLE(radv_event, event, _event);
2927
2928 write_event(cmd_buffer, event, stageMask, 1);
2929 }
2930
2931 void radv_CmdResetEvent(VkCommandBuffer commandBuffer,
2932 VkEvent _event,
2933 VkPipelineStageFlags stageMask)
2934 {
2935 RADV_FROM_HANDLE(radv_cmd_buffer, cmd_buffer, commandBuffer);
2936 RADV_FROM_HANDLE(radv_event, event, _event);
2937
2938 write_event(cmd_buffer, event, stageMask, 0);
2939 }
2940
2941 void radv_CmdWaitEvents(VkCommandBuffer commandBuffer,
2942 uint32_t eventCount,
2943 const VkEvent* pEvents,
2944 VkPipelineStageFlags srcStageMask,
2945 VkPipelineStageFlags dstStageMask,
2946 uint32_t memoryBarrierCount,
2947 const VkMemoryBarrier* pMemoryBarriers,
2948 uint32_t bufferMemoryBarrierCount,
2949 const VkBufferMemoryBarrier* pBufferMemoryBarriers,
2950 uint32_t imageMemoryBarrierCount,
2951 const VkImageMemoryBarrier* pImageMemoryBarriers)
2952 {
2953 RADV_FROM_HANDLE(radv_cmd_buffer, cmd_buffer, commandBuffer);
2954 struct radeon_winsys_cs *cs = cmd_buffer->cs;
2955
2956 for (unsigned i = 0; i < eventCount; ++i) {
2957 RADV_FROM_HANDLE(radv_event, event, pEvents[i]);
2958 uint64_t va = cmd_buffer->device->ws->buffer_get_va(event->bo);
2959
2960 cmd_buffer->device->ws->cs_add_buffer(cs, event->bo, 8);
2961
2962 MAYBE_UNUSED unsigned cdw_max = radeon_check_space(cmd_buffer->device->ws, cs, 7);
2963
2964 radeon_emit(cs, PKT3(PKT3_WAIT_REG_MEM, 5, 0));
2965 radeon_emit(cs, WAIT_REG_MEM_EQUAL | WAIT_REG_MEM_MEM_SPACE(1));
2966 radeon_emit(cs, va);
2967 radeon_emit(cs, va >> 32);
2968 radeon_emit(cs, 1); /* reference value */
2969 radeon_emit(cs, 0xffffffff); /* mask */
2970 radeon_emit(cs, 4); /* poll interval */
2971
2972 assert(cmd_buffer->cs->cdw <= cdw_max);
2973 }
2974
2975
2976 for (uint32_t i = 0; i < imageMemoryBarrierCount; i++) {
2977 RADV_FROM_HANDLE(radv_image, image, pImageMemoryBarriers[i].image);
2978
2979 radv_handle_image_transition(cmd_buffer, image,
2980 pImageMemoryBarriers[i].oldLayout,
2981 pImageMemoryBarriers[i].newLayout,
2982 pImageMemoryBarriers[i].srcQueueFamilyIndex,
2983 pImageMemoryBarriers[i].dstQueueFamilyIndex,
2984 &pImageMemoryBarriers[i].subresourceRange,
2985 0);
2986 }
2987
2988 /* TODO: figure out how to do memory barriers without waiting */
2989 cmd_buffer->state.flush_bits |= RADV_CMD_FLUSH_AND_INV_FRAMEBUFFER |
2990 RADV_CMD_FLAG_INV_GLOBAL_L2 |
2991 RADV_CMD_FLAG_INV_VMEM_L1 |
2992 RADV_CMD_FLAG_INV_SMEM_L1;
2993 }