radv: Dirty all descriptors sets when changing the pipeline.
[mesa.git] / src / amd / vulkan / radv_cmd_buffer.c
1 /*
2 * Copyright © 2016 Red Hat.
3 * Copyright © 2016 Bas Nieuwenhuizen
4 *
5 * based in part on anv driver which is:
6 * Copyright © 2015 Intel Corporation
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the "Software"),
10 * to deal in the Software without restriction, including without limitation
11 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
12 * and/or sell copies of the Software, and to permit persons to whom the
13 * Software is furnished to do so, subject to the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the next
16 * paragraph) shall be included in all copies or substantial portions of the
17 * Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
20 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
21 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
22 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
23 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
24 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
25 * IN THE SOFTWARE.
26 */
27
28 #include "radv_private.h"
29 #include "radv_radeon_winsys.h"
30 #include "radv_cs.h"
31 #include "sid.h"
32 #include "vk_format.h"
33 #include "radv_meta.h"
34
35 #include "ac_debug.h"
36
37 static void radv_handle_image_transition(struct radv_cmd_buffer *cmd_buffer,
38 struct radv_image *image,
39 VkImageLayout src_layout,
40 VkImageLayout dst_layout,
41 uint32_t src_family,
42 uint32_t dst_family,
43 const VkImageSubresourceRange *range,
44 VkImageAspectFlags pending_clears);
45
46 const struct radv_dynamic_state default_dynamic_state = {
47 .viewport = {
48 .count = 0,
49 },
50 .scissor = {
51 .count = 0,
52 },
53 .line_width = 1.0f,
54 .depth_bias = {
55 .bias = 0.0f,
56 .clamp = 0.0f,
57 .slope = 0.0f,
58 },
59 .blend_constants = { 0.0f, 0.0f, 0.0f, 0.0f },
60 .depth_bounds = {
61 .min = 0.0f,
62 .max = 1.0f,
63 },
64 .stencil_compare_mask = {
65 .front = ~0u,
66 .back = ~0u,
67 },
68 .stencil_write_mask = {
69 .front = ~0u,
70 .back = ~0u,
71 },
72 .stencil_reference = {
73 .front = 0u,
74 .back = 0u,
75 },
76 };
77
78 void
79 radv_dynamic_state_copy(struct radv_dynamic_state *dest,
80 const struct radv_dynamic_state *src,
81 uint32_t copy_mask)
82 {
83 if (copy_mask & (1 << VK_DYNAMIC_STATE_VIEWPORT)) {
84 dest->viewport.count = src->viewport.count;
85 typed_memcpy(dest->viewport.viewports, src->viewport.viewports,
86 src->viewport.count);
87 }
88
89 if (copy_mask & (1 << VK_DYNAMIC_STATE_SCISSOR)) {
90 dest->scissor.count = src->scissor.count;
91 typed_memcpy(dest->scissor.scissors, src->scissor.scissors,
92 src->scissor.count);
93 }
94
95 if (copy_mask & (1 << VK_DYNAMIC_STATE_LINE_WIDTH))
96 dest->line_width = src->line_width;
97
98 if (copy_mask & (1 << VK_DYNAMIC_STATE_DEPTH_BIAS))
99 dest->depth_bias = src->depth_bias;
100
101 if (copy_mask & (1 << VK_DYNAMIC_STATE_BLEND_CONSTANTS))
102 typed_memcpy(dest->blend_constants, src->blend_constants, 4);
103
104 if (copy_mask & (1 << VK_DYNAMIC_STATE_DEPTH_BOUNDS))
105 dest->depth_bounds = src->depth_bounds;
106
107 if (copy_mask & (1 << VK_DYNAMIC_STATE_STENCIL_COMPARE_MASK))
108 dest->stencil_compare_mask = src->stencil_compare_mask;
109
110 if (copy_mask & (1 << VK_DYNAMIC_STATE_STENCIL_WRITE_MASK))
111 dest->stencil_write_mask = src->stencil_write_mask;
112
113 if (copy_mask & (1 << VK_DYNAMIC_STATE_STENCIL_REFERENCE))
114 dest->stencil_reference = src->stencil_reference;
115 }
116
117 bool radv_cmd_buffer_uses_mec(struct radv_cmd_buffer *cmd_buffer)
118 {
119 return cmd_buffer->queue_family_index == RADV_QUEUE_COMPUTE &&
120 cmd_buffer->device->physical_device->rad_info.chip_class >= CIK;
121 }
122
123 enum ring_type radv_queue_family_to_ring(int f) {
124 switch (f) {
125 case RADV_QUEUE_GENERAL:
126 return RING_GFX;
127 case RADV_QUEUE_COMPUTE:
128 return RING_COMPUTE;
129 case RADV_QUEUE_TRANSFER:
130 return RING_DMA;
131 default:
132 unreachable("Unknown queue family");
133 }
134 }
135
136 static VkResult radv_create_cmd_buffer(
137 struct radv_device * device,
138 struct radv_cmd_pool * pool,
139 VkCommandBufferLevel level,
140 VkCommandBuffer* pCommandBuffer)
141 {
142 struct radv_cmd_buffer *cmd_buffer;
143 VkResult result;
144 unsigned ring;
145 cmd_buffer = vk_alloc(&pool->alloc, sizeof(*cmd_buffer), 8,
146 VK_SYSTEM_ALLOCATION_SCOPE_OBJECT);
147 if (cmd_buffer == NULL)
148 return vk_error(VK_ERROR_OUT_OF_HOST_MEMORY);
149
150 memset(cmd_buffer, 0, sizeof(*cmd_buffer));
151 cmd_buffer->_loader_data.loaderMagic = ICD_LOADER_MAGIC;
152 cmd_buffer->device = device;
153 cmd_buffer->pool = pool;
154 cmd_buffer->level = level;
155
156 if (pool) {
157 list_addtail(&cmd_buffer->pool_link, &pool->cmd_buffers);
158 cmd_buffer->queue_family_index = pool->queue_family_index;
159
160 } else {
161 /* Init the pool_link so we can safefly call list_del when we destroy
162 * the command buffer
163 */
164 list_inithead(&cmd_buffer->pool_link);
165 cmd_buffer->queue_family_index = RADV_QUEUE_GENERAL;
166 }
167
168 ring = radv_queue_family_to_ring(cmd_buffer->queue_family_index);
169
170 cmd_buffer->cs = device->ws->cs_create(device->ws, ring);
171 if (!cmd_buffer->cs) {
172 result = VK_ERROR_OUT_OF_HOST_MEMORY;
173 goto fail;
174 }
175
176 *pCommandBuffer = radv_cmd_buffer_to_handle(cmd_buffer);
177
178 cmd_buffer->upload.offset = 0;
179 cmd_buffer->upload.size = 0;
180 list_inithead(&cmd_buffer->upload.list);
181
182 return VK_SUCCESS;
183
184 fail:
185 vk_free(&cmd_buffer->pool->alloc, cmd_buffer);
186
187 return result;
188 }
189
190 static void
191 radv_cmd_buffer_destroy(struct radv_cmd_buffer *cmd_buffer)
192 {
193 list_del(&cmd_buffer->pool_link);
194
195 list_for_each_entry_safe(struct radv_cmd_buffer_upload, up,
196 &cmd_buffer->upload.list, list) {
197 cmd_buffer->device->ws->buffer_destroy(up->upload_bo);
198 list_del(&up->list);
199 free(up);
200 }
201
202 if (cmd_buffer->upload.upload_bo)
203 cmd_buffer->device->ws->buffer_destroy(cmd_buffer->upload.upload_bo);
204 cmd_buffer->device->ws->cs_destroy(cmd_buffer->cs);
205 free(cmd_buffer->push_descriptors.set.mapped_ptr);
206 vk_free(&cmd_buffer->pool->alloc, cmd_buffer);
207 }
208
209 static void radv_reset_cmd_buffer(struct radv_cmd_buffer *cmd_buffer)
210 {
211
212 cmd_buffer->device->ws->cs_reset(cmd_buffer->cs);
213
214 list_for_each_entry_safe(struct radv_cmd_buffer_upload, up,
215 &cmd_buffer->upload.list, list) {
216 cmd_buffer->device->ws->buffer_destroy(up->upload_bo);
217 list_del(&up->list);
218 free(up);
219 }
220
221 cmd_buffer->scratch_size_needed = 0;
222 cmd_buffer->compute_scratch_size_needed = 0;
223 cmd_buffer->esgs_ring_size_needed = 0;
224 cmd_buffer->gsvs_ring_size_needed = 0;
225 cmd_buffer->tess_rings_needed = false;
226 cmd_buffer->sample_positions_needed = false;
227
228 if (cmd_buffer->upload.upload_bo)
229 cmd_buffer->device->ws->cs_add_buffer(cmd_buffer->cs,
230 cmd_buffer->upload.upload_bo, 8);
231 cmd_buffer->upload.offset = 0;
232
233 cmd_buffer->record_fail = false;
234
235 cmd_buffer->ring_offsets_idx = -1;
236 }
237
238 static bool
239 radv_cmd_buffer_resize_upload_buf(struct radv_cmd_buffer *cmd_buffer,
240 uint64_t min_needed)
241 {
242 uint64_t new_size;
243 struct radeon_winsys_bo *bo;
244 struct radv_cmd_buffer_upload *upload;
245 struct radv_device *device = cmd_buffer->device;
246
247 new_size = MAX2(min_needed, 16 * 1024);
248 new_size = MAX2(new_size, 2 * cmd_buffer->upload.size);
249
250 bo = device->ws->buffer_create(device->ws,
251 new_size, 4096,
252 RADEON_DOMAIN_GTT,
253 RADEON_FLAG_CPU_ACCESS);
254
255 if (!bo) {
256 cmd_buffer->record_fail = true;
257 return false;
258 }
259
260 device->ws->cs_add_buffer(cmd_buffer->cs, bo, 8);
261 if (cmd_buffer->upload.upload_bo) {
262 upload = malloc(sizeof(*upload));
263
264 if (!upload) {
265 cmd_buffer->record_fail = true;
266 device->ws->buffer_destroy(bo);
267 return false;
268 }
269
270 memcpy(upload, &cmd_buffer->upload, sizeof(*upload));
271 list_add(&upload->list, &cmd_buffer->upload.list);
272 }
273
274 cmd_buffer->upload.upload_bo = bo;
275 cmd_buffer->upload.size = new_size;
276 cmd_buffer->upload.offset = 0;
277 cmd_buffer->upload.map = device->ws->buffer_map(cmd_buffer->upload.upload_bo);
278
279 if (!cmd_buffer->upload.map) {
280 cmd_buffer->record_fail = true;
281 return false;
282 }
283
284 return true;
285 }
286
287 bool
288 radv_cmd_buffer_upload_alloc(struct radv_cmd_buffer *cmd_buffer,
289 unsigned size,
290 unsigned alignment,
291 unsigned *out_offset,
292 void **ptr)
293 {
294 uint64_t offset = align(cmd_buffer->upload.offset, alignment);
295 if (offset + size > cmd_buffer->upload.size) {
296 if (!radv_cmd_buffer_resize_upload_buf(cmd_buffer, size))
297 return false;
298 offset = 0;
299 }
300
301 *out_offset = offset;
302 *ptr = cmd_buffer->upload.map + offset;
303
304 cmd_buffer->upload.offset = offset + size;
305 return true;
306 }
307
308 bool
309 radv_cmd_buffer_upload_data(struct radv_cmd_buffer *cmd_buffer,
310 unsigned size, unsigned alignment,
311 const void *data, unsigned *out_offset)
312 {
313 uint8_t *ptr;
314
315 if (!radv_cmd_buffer_upload_alloc(cmd_buffer, size, alignment,
316 out_offset, (void **)&ptr))
317 return false;
318
319 if (ptr)
320 memcpy(ptr, data, size);
321
322 return true;
323 }
324
325 void radv_cmd_buffer_trace_emit(struct radv_cmd_buffer *cmd_buffer)
326 {
327 struct radv_device *device = cmd_buffer->device;
328 struct radeon_winsys_cs *cs = cmd_buffer->cs;
329 uint64_t va;
330
331 if (!device->trace_bo)
332 return;
333
334 va = device->ws->buffer_get_va(device->trace_bo);
335
336 MAYBE_UNUSED unsigned cdw_max = radeon_check_space(cmd_buffer->device->ws, cmd_buffer->cs, 7);
337
338 ++cmd_buffer->state.trace_id;
339 device->ws->cs_add_buffer(cs, device->trace_bo, 8);
340 radeon_emit(cs, PKT3(PKT3_WRITE_DATA, 3, 0));
341 radeon_emit(cs, S_370_DST_SEL(V_370_MEM_ASYNC) |
342 S_370_WR_CONFIRM(1) |
343 S_370_ENGINE_SEL(V_370_ME));
344 radeon_emit(cs, va);
345 radeon_emit(cs, va >> 32);
346 radeon_emit(cs, cmd_buffer->state.trace_id);
347 radeon_emit(cs, PKT3(PKT3_NOP, 0, 0));
348 radeon_emit(cs, AC_ENCODE_TRACE_POINT(cmd_buffer->state.trace_id));
349 }
350
351 static void
352 radv_emit_graphics_blend_state(struct radv_cmd_buffer *cmd_buffer,
353 struct radv_pipeline *pipeline)
354 {
355 radeon_set_context_reg_seq(cmd_buffer->cs, R_028780_CB_BLEND0_CONTROL, 8);
356 radeon_emit_array(cmd_buffer->cs, pipeline->graphics.blend.cb_blend_control,
357 8);
358 radeon_set_context_reg(cmd_buffer->cs, R_028808_CB_COLOR_CONTROL, pipeline->graphics.blend.cb_color_control);
359 radeon_set_context_reg(cmd_buffer->cs, R_028B70_DB_ALPHA_TO_MASK, pipeline->graphics.blend.db_alpha_to_mask);
360 }
361
362 static void
363 radv_emit_graphics_depth_stencil_state(struct radv_cmd_buffer *cmd_buffer,
364 struct radv_pipeline *pipeline)
365 {
366 struct radv_depth_stencil_state *ds = &pipeline->graphics.ds;
367 radeon_set_context_reg(cmd_buffer->cs, R_028800_DB_DEPTH_CONTROL, ds->db_depth_control);
368 radeon_set_context_reg(cmd_buffer->cs, R_02842C_DB_STENCIL_CONTROL, ds->db_stencil_control);
369
370 radeon_set_context_reg(cmd_buffer->cs, R_028000_DB_RENDER_CONTROL, ds->db_render_control);
371 radeon_set_context_reg(cmd_buffer->cs, R_028010_DB_RENDER_OVERRIDE2, ds->db_render_override2);
372 }
373
374 /* 12.4 fixed-point */
375 static unsigned radv_pack_float_12p4(float x)
376 {
377 return x <= 0 ? 0 :
378 x >= 4096 ? 0xffff : x * 16;
379 }
380
381 static uint32_t
382 shader_stage_to_user_data_0(gl_shader_stage stage, bool has_gs, bool has_tess)
383 {
384 switch (stage) {
385 case MESA_SHADER_FRAGMENT:
386 return R_00B030_SPI_SHADER_USER_DATA_PS_0;
387 case MESA_SHADER_VERTEX:
388 if (has_tess)
389 return R_00B530_SPI_SHADER_USER_DATA_LS_0;
390 else
391 return has_gs ? R_00B330_SPI_SHADER_USER_DATA_ES_0 : R_00B130_SPI_SHADER_USER_DATA_VS_0;
392 case MESA_SHADER_GEOMETRY:
393 return R_00B230_SPI_SHADER_USER_DATA_GS_0;
394 case MESA_SHADER_COMPUTE:
395 return R_00B900_COMPUTE_USER_DATA_0;
396 case MESA_SHADER_TESS_CTRL:
397 return R_00B430_SPI_SHADER_USER_DATA_HS_0;
398 case MESA_SHADER_TESS_EVAL:
399 if (has_gs)
400 return R_00B330_SPI_SHADER_USER_DATA_ES_0;
401 else
402 return R_00B130_SPI_SHADER_USER_DATA_VS_0;
403 default:
404 unreachable("unknown shader");
405 }
406 }
407
408 static struct ac_userdata_info *
409 radv_lookup_user_sgpr(struct radv_pipeline *pipeline,
410 gl_shader_stage stage,
411 int idx)
412 {
413 return &pipeline->shaders[stage]->info.user_sgprs_locs.shader_data[idx];
414 }
415
416 static void
417 radv_emit_userdata_address(struct radv_cmd_buffer *cmd_buffer,
418 struct radv_pipeline *pipeline,
419 gl_shader_stage stage,
420 int idx, uint64_t va)
421 {
422 struct ac_userdata_info *loc = radv_lookup_user_sgpr(pipeline, stage, idx);
423 uint32_t base_reg = shader_stage_to_user_data_0(stage, radv_pipeline_has_gs(pipeline), radv_pipeline_has_tess(pipeline));
424 if (loc->sgpr_idx == -1)
425 return;
426 assert(loc->num_sgprs == 2);
427 assert(!loc->indirect);
428 radeon_set_sh_reg_seq(cmd_buffer->cs, base_reg + loc->sgpr_idx * 4, 2);
429 radeon_emit(cmd_buffer->cs, va);
430 radeon_emit(cmd_buffer->cs, va >> 32);
431 }
432
433 static void
434 radv_update_multisample_state(struct radv_cmd_buffer *cmd_buffer,
435 struct radv_pipeline *pipeline)
436 {
437 int num_samples = pipeline->graphics.ms.num_samples;
438 struct radv_multisample_state *ms = &pipeline->graphics.ms;
439 struct radv_pipeline *old_pipeline = cmd_buffer->state.emitted_pipeline;
440
441 radeon_set_context_reg_seq(cmd_buffer->cs, R_028C38_PA_SC_AA_MASK_X0Y0_X1Y0, 2);
442 radeon_emit(cmd_buffer->cs, ms->pa_sc_aa_mask[0]);
443 radeon_emit(cmd_buffer->cs, ms->pa_sc_aa_mask[1]);
444
445 radeon_set_context_reg(cmd_buffer->cs, CM_R_028804_DB_EQAA, ms->db_eqaa);
446 radeon_set_context_reg(cmd_buffer->cs, EG_R_028A4C_PA_SC_MODE_CNTL_1, ms->pa_sc_mode_cntl_1);
447
448 if (old_pipeline && num_samples == old_pipeline->graphics.ms.num_samples)
449 return;
450
451 radeon_set_context_reg_seq(cmd_buffer->cs, CM_R_028BDC_PA_SC_LINE_CNTL, 2);
452 radeon_emit(cmd_buffer->cs, ms->pa_sc_line_cntl);
453 radeon_emit(cmd_buffer->cs, ms->pa_sc_aa_config);
454
455 radv_cayman_emit_msaa_sample_locs(cmd_buffer->cs, num_samples);
456
457 if (pipeline->shaders[MESA_SHADER_FRAGMENT]->info.info.ps.needs_sample_positions) {
458 uint32_t offset;
459 struct ac_userdata_info *loc = radv_lookup_user_sgpr(pipeline, MESA_SHADER_FRAGMENT, AC_UD_PS_SAMPLE_POS_OFFSET);
460 uint32_t base_reg = shader_stage_to_user_data_0(MESA_SHADER_FRAGMENT, radv_pipeline_has_gs(pipeline), radv_pipeline_has_tess(pipeline));
461 if (loc->sgpr_idx == -1)
462 return;
463 assert(loc->num_sgprs == 1);
464 assert(!loc->indirect);
465 switch (num_samples) {
466 default:
467 offset = 0;
468 break;
469 case 2:
470 offset = 1;
471 break;
472 case 4:
473 offset = 3;
474 break;
475 case 8:
476 offset = 7;
477 break;
478 case 16:
479 offset = 15;
480 break;
481 }
482
483 radeon_set_sh_reg(cmd_buffer->cs, base_reg + loc->sgpr_idx * 4, offset);
484 cmd_buffer->sample_positions_needed = true;
485 }
486 }
487
488 static void
489 radv_emit_graphics_raster_state(struct radv_cmd_buffer *cmd_buffer,
490 struct radv_pipeline *pipeline)
491 {
492 struct radv_raster_state *raster = &pipeline->graphics.raster;
493
494 radeon_set_context_reg(cmd_buffer->cs, R_028810_PA_CL_CLIP_CNTL,
495 raster->pa_cl_clip_cntl);
496
497 radeon_set_context_reg(cmd_buffer->cs, R_0286D4_SPI_INTERP_CONTROL_0,
498 raster->spi_interp_control);
499
500 radeon_set_context_reg_seq(cmd_buffer->cs, R_028A00_PA_SU_POINT_SIZE, 2);
501 unsigned tmp = (unsigned)(1.0 * 8.0);
502 radeon_emit(cmd_buffer->cs, S_028A00_HEIGHT(tmp) | S_028A00_WIDTH(tmp));
503 radeon_emit(cmd_buffer->cs, S_028A04_MIN_SIZE(radv_pack_float_12p4(0)) |
504 S_028A04_MAX_SIZE(radv_pack_float_12p4(8192/2))); /* R_028A04_PA_SU_POINT_MINMAX */
505
506 radeon_set_context_reg(cmd_buffer->cs, R_028BE4_PA_SU_VTX_CNTL,
507 raster->pa_su_vtx_cntl);
508
509 radeon_set_context_reg(cmd_buffer->cs, R_028814_PA_SU_SC_MODE_CNTL,
510 raster->pa_su_sc_mode_cntl);
511 }
512
513 static void
514 radv_emit_hw_vs(struct radv_cmd_buffer *cmd_buffer,
515 struct radv_pipeline *pipeline,
516 struct radv_shader_variant *shader,
517 struct ac_vs_output_info *outinfo)
518 {
519 struct radeon_winsys *ws = cmd_buffer->device->ws;
520 uint64_t va = ws->buffer_get_va(shader->bo);
521 unsigned export_count;
522
523 ws->cs_add_buffer(cmd_buffer->cs, shader->bo, 8);
524 si_cp_dma_prefetch(cmd_buffer, va, shader->code_size);
525
526 export_count = MAX2(1, outinfo->param_exports);
527 radeon_set_context_reg(cmd_buffer->cs, R_0286C4_SPI_VS_OUT_CONFIG,
528 S_0286C4_VS_EXPORT_COUNT(export_count - 1));
529
530 radeon_set_context_reg(cmd_buffer->cs, R_02870C_SPI_SHADER_POS_FORMAT,
531 S_02870C_POS0_EXPORT_FORMAT(V_02870C_SPI_SHADER_4COMP) |
532 S_02870C_POS1_EXPORT_FORMAT(outinfo->pos_exports > 1 ?
533 V_02870C_SPI_SHADER_4COMP :
534 V_02870C_SPI_SHADER_NONE) |
535 S_02870C_POS2_EXPORT_FORMAT(outinfo->pos_exports > 2 ?
536 V_02870C_SPI_SHADER_4COMP :
537 V_02870C_SPI_SHADER_NONE) |
538 S_02870C_POS3_EXPORT_FORMAT(outinfo->pos_exports > 3 ?
539 V_02870C_SPI_SHADER_4COMP :
540 V_02870C_SPI_SHADER_NONE));
541
542
543 radeon_set_sh_reg_seq(cmd_buffer->cs, R_00B120_SPI_SHADER_PGM_LO_VS, 4);
544 radeon_emit(cmd_buffer->cs, va >> 8);
545 radeon_emit(cmd_buffer->cs, va >> 40);
546 radeon_emit(cmd_buffer->cs, shader->rsrc1);
547 radeon_emit(cmd_buffer->cs, shader->rsrc2);
548
549 radeon_set_context_reg(cmd_buffer->cs, R_028818_PA_CL_VTE_CNTL,
550 S_028818_VTX_W0_FMT(1) |
551 S_028818_VPORT_X_SCALE_ENA(1) | S_028818_VPORT_X_OFFSET_ENA(1) |
552 S_028818_VPORT_Y_SCALE_ENA(1) | S_028818_VPORT_Y_OFFSET_ENA(1) |
553 S_028818_VPORT_Z_SCALE_ENA(1) | S_028818_VPORT_Z_OFFSET_ENA(1));
554
555
556 radeon_set_context_reg(cmd_buffer->cs, R_02881C_PA_CL_VS_OUT_CNTL,
557 pipeline->graphics.pa_cl_vs_out_cntl);
558
559 radeon_set_context_reg(cmd_buffer->cs, R_028AB4_VGT_REUSE_OFF,
560 S_028AB4_REUSE_OFF(outinfo->writes_viewport_index));
561 }
562
563 static void
564 radv_emit_hw_es(struct radv_cmd_buffer *cmd_buffer,
565 struct radv_shader_variant *shader,
566 struct ac_es_output_info *outinfo)
567 {
568 struct radeon_winsys *ws = cmd_buffer->device->ws;
569 uint64_t va = ws->buffer_get_va(shader->bo);
570
571 ws->cs_add_buffer(cmd_buffer->cs, shader->bo, 8);
572 si_cp_dma_prefetch(cmd_buffer, va, shader->code_size);
573
574 radeon_set_context_reg(cmd_buffer->cs, R_028AAC_VGT_ESGS_RING_ITEMSIZE,
575 outinfo->esgs_itemsize / 4);
576 radeon_set_sh_reg_seq(cmd_buffer->cs, R_00B320_SPI_SHADER_PGM_LO_ES, 4);
577 radeon_emit(cmd_buffer->cs, va >> 8);
578 radeon_emit(cmd_buffer->cs, va >> 40);
579 radeon_emit(cmd_buffer->cs, shader->rsrc1);
580 radeon_emit(cmd_buffer->cs, shader->rsrc2);
581 }
582
583 static void
584 radv_emit_hw_ls(struct radv_cmd_buffer *cmd_buffer,
585 struct radv_shader_variant *shader)
586 {
587 struct radeon_winsys *ws = cmd_buffer->device->ws;
588 uint64_t va = ws->buffer_get_va(shader->bo);
589 uint32_t rsrc2 = shader->rsrc2;
590
591 ws->cs_add_buffer(cmd_buffer->cs, shader->bo, 8);
592 si_cp_dma_prefetch(cmd_buffer, va, shader->code_size);
593
594 radeon_set_sh_reg_seq(cmd_buffer->cs, R_00B520_SPI_SHADER_PGM_LO_LS, 2);
595 radeon_emit(cmd_buffer->cs, va >> 8);
596 radeon_emit(cmd_buffer->cs, va >> 40);
597
598 rsrc2 |= S_00B52C_LDS_SIZE(cmd_buffer->state.pipeline->graphics.tess.lds_size);
599 if (cmd_buffer->device->physical_device->rad_info.chip_class == CIK &&
600 cmd_buffer->device->physical_device->rad_info.family != CHIP_HAWAII)
601 radeon_set_sh_reg(cmd_buffer->cs, R_00B52C_SPI_SHADER_PGM_RSRC2_LS, rsrc2);
602
603 radeon_set_sh_reg_seq(cmd_buffer->cs, R_00B528_SPI_SHADER_PGM_RSRC1_LS, 2);
604 radeon_emit(cmd_buffer->cs, shader->rsrc1);
605 radeon_emit(cmd_buffer->cs, rsrc2);
606 }
607
608 static void
609 radv_emit_hw_hs(struct radv_cmd_buffer *cmd_buffer,
610 struct radv_shader_variant *shader)
611 {
612 struct radeon_winsys *ws = cmd_buffer->device->ws;
613 uint64_t va = ws->buffer_get_va(shader->bo);
614
615 ws->cs_add_buffer(cmd_buffer->cs, shader->bo, 8);
616 si_cp_dma_prefetch(cmd_buffer, va, shader->code_size);
617
618 radeon_set_sh_reg_seq(cmd_buffer->cs, R_00B420_SPI_SHADER_PGM_LO_HS, 4);
619 radeon_emit(cmd_buffer->cs, va >> 8);
620 radeon_emit(cmd_buffer->cs, va >> 40);
621 radeon_emit(cmd_buffer->cs, shader->rsrc1);
622 radeon_emit(cmd_buffer->cs, shader->rsrc2);
623 }
624
625 static void
626 radv_emit_vertex_shader(struct radv_cmd_buffer *cmd_buffer,
627 struct radv_pipeline *pipeline)
628 {
629 struct radv_shader_variant *vs;
630
631 assert (pipeline->shaders[MESA_SHADER_VERTEX]);
632
633 vs = pipeline->shaders[MESA_SHADER_VERTEX];
634
635 if (vs->info.vs.as_ls)
636 radv_emit_hw_ls(cmd_buffer, vs);
637 else if (vs->info.vs.as_es)
638 radv_emit_hw_es(cmd_buffer, vs, &vs->info.vs.es_info);
639 else
640 radv_emit_hw_vs(cmd_buffer, pipeline, vs, &vs->info.vs.outinfo);
641
642 radeon_set_context_reg(cmd_buffer->cs, R_028A84_VGT_PRIMITIVEID_EN, 0);
643 }
644
645
646 static void
647 radv_emit_tess_shaders(struct radv_cmd_buffer *cmd_buffer,
648 struct radv_pipeline *pipeline)
649 {
650 if (!radv_pipeline_has_tess(pipeline))
651 return;
652
653 struct radv_shader_variant *tes, *tcs;
654
655 tcs = pipeline->shaders[MESA_SHADER_TESS_CTRL];
656 tes = pipeline->shaders[MESA_SHADER_TESS_EVAL];
657
658 if (tes->info.tes.as_es)
659 radv_emit_hw_es(cmd_buffer, tes, &tes->info.tes.es_info);
660 else
661 radv_emit_hw_vs(cmd_buffer, pipeline, tes, &tes->info.tes.outinfo);
662
663 radv_emit_hw_hs(cmd_buffer, tcs);
664
665 radeon_set_context_reg(cmd_buffer->cs, R_028B6C_VGT_TF_PARAM,
666 pipeline->graphics.tess.tf_param);
667
668 if (cmd_buffer->device->physical_device->rad_info.chip_class >= CIK)
669 radeon_set_context_reg_idx(cmd_buffer->cs, R_028B58_VGT_LS_HS_CONFIG, 2,
670 pipeline->graphics.tess.ls_hs_config);
671 else
672 radeon_set_context_reg(cmd_buffer->cs, R_028B58_VGT_LS_HS_CONFIG,
673 pipeline->graphics.tess.ls_hs_config);
674
675 struct ac_userdata_info *loc;
676
677 loc = radv_lookup_user_sgpr(pipeline, MESA_SHADER_TESS_CTRL, AC_UD_TCS_OFFCHIP_LAYOUT);
678 if (loc->sgpr_idx != -1) {
679 uint32_t base_reg = shader_stage_to_user_data_0(MESA_SHADER_TESS_CTRL, radv_pipeline_has_gs(pipeline), radv_pipeline_has_tess(pipeline));
680 assert(loc->num_sgprs == 4);
681 assert(!loc->indirect);
682 radeon_set_sh_reg_seq(cmd_buffer->cs, base_reg + loc->sgpr_idx * 4, 4);
683 radeon_emit(cmd_buffer->cs, pipeline->graphics.tess.offchip_layout);
684 radeon_emit(cmd_buffer->cs, pipeline->graphics.tess.tcs_out_offsets);
685 radeon_emit(cmd_buffer->cs, pipeline->graphics.tess.tcs_out_layout |
686 pipeline->graphics.tess.num_tcs_input_cp << 26);
687 radeon_emit(cmd_buffer->cs, pipeline->graphics.tess.tcs_in_layout);
688 }
689
690 loc = radv_lookup_user_sgpr(pipeline, MESA_SHADER_TESS_EVAL, AC_UD_TES_OFFCHIP_LAYOUT);
691 if (loc->sgpr_idx != -1) {
692 uint32_t base_reg = shader_stage_to_user_data_0(MESA_SHADER_TESS_EVAL, radv_pipeline_has_gs(pipeline), radv_pipeline_has_tess(pipeline));
693 assert(loc->num_sgprs == 1);
694 assert(!loc->indirect);
695
696 radeon_set_sh_reg(cmd_buffer->cs, base_reg + loc->sgpr_idx * 4,
697 pipeline->graphics.tess.offchip_layout);
698 }
699
700 loc = radv_lookup_user_sgpr(pipeline, MESA_SHADER_VERTEX, AC_UD_VS_LS_TCS_IN_LAYOUT);
701 if (loc->sgpr_idx != -1) {
702 uint32_t base_reg = shader_stage_to_user_data_0(MESA_SHADER_VERTEX, radv_pipeline_has_gs(pipeline), radv_pipeline_has_tess(pipeline));
703 assert(loc->num_sgprs == 1);
704 assert(!loc->indirect);
705
706 radeon_set_sh_reg(cmd_buffer->cs, base_reg + loc->sgpr_idx * 4,
707 pipeline->graphics.tess.tcs_in_layout);
708 }
709 }
710
711 static void
712 radv_emit_geometry_shader(struct radv_cmd_buffer *cmd_buffer,
713 struct radv_pipeline *pipeline)
714 {
715 struct radeon_winsys *ws = cmd_buffer->device->ws;
716 struct radv_shader_variant *gs;
717 uint64_t va;
718
719 radeon_set_context_reg(cmd_buffer->cs, R_028A40_VGT_GS_MODE, pipeline->graphics.vgt_gs_mode);
720
721 gs = pipeline->shaders[MESA_SHADER_GEOMETRY];
722 if (!gs)
723 return;
724
725 uint32_t gsvs_itemsize = gs->info.gs.max_gsvs_emit_size >> 2;
726
727 radeon_set_context_reg_seq(cmd_buffer->cs, R_028A60_VGT_GSVS_RING_OFFSET_1, 3);
728 radeon_emit(cmd_buffer->cs, gsvs_itemsize);
729 radeon_emit(cmd_buffer->cs, gsvs_itemsize);
730 radeon_emit(cmd_buffer->cs, gsvs_itemsize);
731
732 radeon_set_context_reg(cmd_buffer->cs, R_028AB0_VGT_GSVS_RING_ITEMSIZE, gsvs_itemsize);
733
734 radeon_set_context_reg(cmd_buffer->cs, R_028B38_VGT_GS_MAX_VERT_OUT, gs->info.gs.vertices_out);
735
736 uint32_t gs_vert_itemsize = gs->info.gs.gsvs_vertex_size;
737 radeon_set_context_reg_seq(cmd_buffer->cs, R_028B5C_VGT_GS_VERT_ITEMSIZE, 4);
738 radeon_emit(cmd_buffer->cs, gs_vert_itemsize >> 2);
739 radeon_emit(cmd_buffer->cs, 0);
740 radeon_emit(cmd_buffer->cs, 0);
741 radeon_emit(cmd_buffer->cs, 0);
742
743 uint32_t gs_num_invocations = gs->info.gs.invocations;
744 radeon_set_context_reg(cmd_buffer->cs, R_028B90_VGT_GS_INSTANCE_CNT,
745 S_028B90_CNT(MIN2(gs_num_invocations, 127)) |
746 S_028B90_ENABLE(gs_num_invocations > 0));
747
748 va = ws->buffer_get_va(gs->bo);
749 ws->cs_add_buffer(cmd_buffer->cs, gs->bo, 8);
750 si_cp_dma_prefetch(cmd_buffer, va, gs->code_size);
751 radeon_set_sh_reg_seq(cmd_buffer->cs, R_00B220_SPI_SHADER_PGM_LO_GS, 4);
752 radeon_emit(cmd_buffer->cs, va >> 8);
753 radeon_emit(cmd_buffer->cs, va >> 40);
754 radeon_emit(cmd_buffer->cs, gs->rsrc1);
755 radeon_emit(cmd_buffer->cs, gs->rsrc2);
756
757 radv_emit_hw_vs(cmd_buffer, pipeline, pipeline->gs_copy_shader, &pipeline->gs_copy_shader->info.vs.outinfo);
758
759 struct ac_userdata_info *loc = radv_lookup_user_sgpr(cmd_buffer->state.pipeline, MESA_SHADER_GEOMETRY,
760 AC_UD_GS_VS_RING_STRIDE_ENTRIES);
761 if (loc->sgpr_idx != -1) {
762 uint32_t stride = gs->info.gs.max_gsvs_emit_size;
763 uint32_t num_entries = 64;
764 bool is_vi = cmd_buffer->device->physical_device->rad_info.chip_class >= VI;
765
766 if (is_vi)
767 num_entries *= stride;
768
769 stride = S_008F04_STRIDE(stride);
770 radeon_set_sh_reg_seq(cmd_buffer->cs, R_00B230_SPI_SHADER_USER_DATA_GS_0 + loc->sgpr_idx * 4, 2);
771 radeon_emit(cmd_buffer->cs, stride);
772 radeon_emit(cmd_buffer->cs, num_entries);
773 }
774 }
775
776 static void
777 radv_emit_fragment_shader(struct radv_cmd_buffer *cmd_buffer,
778 struct radv_pipeline *pipeline)
779 {
780 struct radeon_winsys *ws = cmd_buffer->device->ws;
781 struct radv_shader_variant *ps;
782 uint64_t va;
783 unsigned spi_baryc_cntl = S_0286E0_FRONT_FACE_ALL_BITS(1);
784 struct radv_blend_state *blend = &pipeline->graphics.blend;
785 assert (pipeline->shaders[MESA_SHADER_FRAGMENT]);
786
787 ps = pipeline->shaders[MESA_SHADER_FRAGMENT];
788
789 va = ws->buffer_get_va(ps->bo);
790 ws->cs_add_buffer(cmd_buffer->cs, ps->bo, 8);
791 si_cp_dma_prefetch(cmd_buffer, va, ps->code_size);
792
793 radeon_set_sh_reg_seq(cmd_buffer->cs, R_00B020_SPI_SHADER_PGM_LO_PS, 4);
794 radeon_emit(cmd_buffer->cs, va >> 8);
795 radeon_emit(cmd_buffer->cs, va >> 40);
796 radeon_emit(cmd_buffer->cs, ps->rsrc1);
797 radeon_emit(cmd_buffer->cs, ps->rsrc2);
798
799 radeon_set_context_reg(cmd_buffer->cs, R_02880C_DB_SHADER_CONTROL,
800 pipeline->graphics.db_shader_control);
801
802 radeon_set_context_reg(cmd_buffer->cs, R_0286CC_SPI_PS_INPUT_ENA,
803 ps->config.spi_ps_input_ena);
804
805 radeon_set_context_reg(cmd_buffer->cs, R_0286D0_SPI_PS_INPUT_ADDR,
806 ps->config.spi_ps_input_addr);
807
808 if (ps->info.fs.force_persample)
809 spi_baryc_cntl |= S_0286E0_POS_FLOAT_LOCATION(2);
810
811 radeon_set_context_reg(cmd_buffer->cs, R_0286D8_SPI_PS_IN_CONTROL,
812 S_0286D8_NUM_INTERP(ps->info.fs.num_interp));
813
814 radeon_set_context_reg(cmd_buffer->cs, R_0286E0_SPI_BARYC_CNTL, spi_baryc_cntl);
815
816 radeon_set_context_reg(cmd_buffer->cs, R_028710_SPI_SHADER_Z_FORMAT,
817 pipeline->graphics.shader_z_format);
818
819 radeon_set_context_reg(cmd_buffer->cs, R_028714_SPI_SHADER_COL_FORMAT, blend->spi_shader_col_format);
820
821 radeon_set_context_reg(cmd_buffer->cs, R_028238_CB_TARGET_MASK, blend->cb_target_mask);
822 radeon_set_context_reg(cmd_buffer->cs, R_02823C_CB_SHADER_MASK, blend->cb_shader_mask);
823
824 if (pipeline->graphics.ps_input_cntl_num) {
825 radeon_set_context_reg_seq(cmd_buffer->cs, R_028644_SPI_PS_INPUT_CNTL_0, pipeline->graphics.ps_input_cntl_num);
826 for (unsigned i = 0; i < pipeline->graphics.ps_input_cntl_num; i++) {
827 radeon_emit(cmd_buffer->cs, pipeline->graphics.ps_input_cntl[i]);
828 }
829 }
830 }
831
832 static void polaris_set_vgt_vertex_reuse(struct radv_cmd_buffer *cmd_buffer,
833 struct radv_pipeline *pipeline)
834 {
835 uint32_t vtx_reuse_depth = 30;
836 if (cmd_buffer->device->physical_device->rad_info.family < CHIP_POLARIS10)
837 return;
838
839 if (pipeline->shaders[MESA_SHADER_TESS_EVAL]) {
840 if (pipeline->shaders[MESA_SHADER_TESS_EVAL]->info.tes.spacing == TESS_SPACING_FRACTIONAL_ODD)
841 vtx_reuse_depth = 14;
842 }
843 radeon_set_context_reg(cmd_buffer->cs, R_028C58_VGT_VERTEX_REUSE_BLOCK_CNTL,
844 vtx_reuse_depth);
845 }
846
847 static void
848 radv_emit_graphics_pipeline(struct radv_cmd_buffer *cmd_buffer,
849 struct radv_pipeline *pipeline)
850 {
851 if (!pipeline || cmd_buffer->state.emitted_pipeline == pipeline)
852 return;
853
854 radv_emit_graphics_depth_stencil_state(cmd_buffer, pipeline);
855 radv_emit_graphics_blend_state(cmd_buffer, pipeline);
856 radv_emit_graphics_raster_state(cmd_buffer, pipeline);
857 radv_update_multisample_state(cmd_buffer, pipeline);
858 radv_emit_vertex_shader(cmd_buffer, pipeline);
859 radv_emit_tess_shaders(cmd_buffer, pipeline);
860 radv_emit_geometry_shader(cmd_buffer, pipeline);
861 radv_emit_fragment_shader(cmd_buffer, pipeline);
862 polaris_set_vgt_vertex_reuse(cmd_buffer, pipeline);
863
864 cmd_buffer->scratch_size_needed =
865 MAX2(cmd_buffer->scratch_size_needed,
866 pipeline->max_waves * pipeline->scratch_bytes_per_wave);
867
868 radeon_set_context_reg(cmd_buffer->cs, R_0286E8_SPI_TMPRING_SIZE,
869 S_0286E8_WAVES(pipeline->max_waves) |
870 S_0286E8_WAVESIZE(pipeline->scratch_bytes_per_wave >> 10));
871
872 if (!cmd_buffer->state.emitted_pipeline ||
873 cmd_buffer->state.emitted_pipeline->graphics.can_use_guardband !=
874 pipeline->graphics.can_use_guardband)
875 cmd_buffer->state.dirty |= RADV_CMD_DIRTY_DYNAMIC_SCISSOR;
876 cmd_buffer->state.emitted_pipeline = pipeline;
877 }
878
879 static void
880 radv_emit_viewport(struct radv_cmd_buffer *cmd_buffer)
881 {
882 si_write_viewport(cmd_buffer->cs, 0, cmd_buffer->state.dynamic.viewport.count,
883 cmd_buffer->state.dynamic.viewport.viewports);
884 }
885
886 static void
887 radv_emit_scissor(struct radv_cmd_buffer *cmd_buffer)
888 {
889 uint32_t count = cmd_buffer->state.dynamic.scissor.count;
890 si_write_scissors(cmd_buffer->cs, 0, count,
891 cmd_buffer->state.dynamic.scissor.scissors,
892 cmd_buffer->state.dynamic.viewport.viewports,
893 cmd_buffer->state.emitted_pipeline->graphics.can_use_guardband);
894 radeon_set_context_reg(cmd_buffer->cs, R_028A48_PA_SC_MODE_CNTL_0,
895 cmd_buffer->state.pipeline->graphics.ms.pa_sc_mode_cntl_0 | S_028A48_VPORT_SCISSOR_ENABLE(count ? 1 : 0));
896 }
897
898 static void
899 radv_emit_fb_color_state(struct radv_cmd_buffer *cmd_buffer,
900 int index,
901 struct radv_color_buffer_info *cb)
902 {
903 bool is_vi = cmd_buffer->device->physical_device->rad_info.chip_class >= VI;
904 radeon_set_context_reg_seq(cmd_buffer->cs, R_028C60_CB_COLOR0_BASE + index * 0x3c, 11);
905 radeon_emit(cmd_buffer->cs, cb->cb_color_base);
906 radeon_emit(cmd_buffer->cs, cb->cb_color_pitch);
907 radeon_emit(cmd_buffer->cs, cb->cb_color_slice);
908 radeon_emit(cmd_buffer->cs, cb->cb_color_view);
909 radeon_emit(cmd_buffer->cs, cb->cb_color_info);
910 radeon_emit(cmd_buffer->cs, cb->cb_color_attrib);
911 radeon_emit(cmd_buffer->cs, cb->cb_dcc_control);
912 radeon_emit(cmd_buffer->cs, cb->cb_color_cmask);
913 radeon_emit(cmd_buffer->cs, cb->cb_color_cmask_slice);
914 radeon_emit(cmd_buffer->cs, cb->cb_color_fmask);
915 radeon_emit(cmd_buffer->cs, cb->cb_color_fmask_slice);
916
917 if (is_vi) { /* DCC BASE */
918 radeon_set_context_reg(cmd_buffer->cs, R_028C94_CB_COLOR0_DCC_BASE + index * 0x3c, cb->cb_dcc_base);
919 }
920 }
921
922 static void
923 radv_emit_fb_ds_state(struct radv_cmd_buffer *cmd_buffer,
924 struct radv_ds_buffer_info *ds,
925 struct radv_image *image,
926 VkImageLayout layout)
927 {
928 uint32_t db_z_info = ds->db_z_info;
929 uint32_t db_stencil_info = ds->db_stencil_info;
930
931 if (!radv_layout_has_htile(image, layout,
932 radv_image_queue_family_mask(image,
933 cmd_buffer->queue_family_index,
934 cmd_buffer->queue_family_index))) {
935 db_z_info &= C_028040_TILE_SURFACE_ENABLE;
936 db_stencil_info |= S_028044_TILE_STENCIL_DISABLE(1);
937 }
938
939 radeon_set_context_reg(cmd_buffer->cs, R_028008_DB_DEPTH_VIEW, ds->db_depth_view);
940 radeon_set_context_reg(cmd_buffer->cs, R_028014_DB_HTILE_DATA_BASE, ds->db_htile_data_base);
941
942 radeon_set_context_reg_seq(cmd_buffer->cs, R_02803C_DB_DEPTH_INFO, 9);
943 radeon_emit(cmd_buffer->cs, ds->db_depth_info); /* R_02803C_DB_DEPTH_INFO */
944 radeon_emit(cmd_buffer->cs, db_z_info); /* R_028040_DB_Z_INFO */
945 radeon_emit(cmd_buffer->cs, db_stencil_info); /* R_028044_DB_STENCIL_INFO */
946 radeon_emit(cmd_buffer->cs, ds->db_z_read_base); /* R_028048_DB_Z_READ_BASE */
947 radeon_emit(cmd_buffer->cs, ds->db_stencil_read_base); /* R_02804C_DB_STENCIL_READ_BASE */
948 radeon_emit(cmd_buffer->cs, ds->db_z_write_base); /* R_028050_DB_Z_WRITE_BASE */
949 radeon_emit(cmd_buffer->cs, ds->db_stencil_write_base); /* R_028054_DB_STENCIL_WRITE_BASE */
950 radeon_emit(cmd_buffer->cs, ds->db_depth_size); /* R_028058_DB_DEPTH_SIZE */
951 radeon_emit(cmd_buffer->cs, ds->db_depth_slice); /* R_02805C_DB_DEPTH_SLICE */
952
953 radeon_set_context_reg(cmd_buffer->cs, R_028ABC_DB_HTILE_SURFACE, ds->db_htile_surface);
954 radeon_set_context_reg(cmd_buffer->cs, R_028B78_PA_SU_POLY_OFFSET_DB_FMT_CNTL,
955 ds->pa_su_poly_offset_db_fmt_cntl);
956 }
957
958 void
959 radv_set_depth_clear_regs(struct radv_cmd_buffer *cmd_buffer,
960 struct radv_image *image,
961 VkClearDepthStencilValue ds_clear_value,
962 VkImageAspectFlags aspects)
963 {
964 uint64_t va = cmd_buffer->device->ws->buffer_get_va(image->bo);
965 va += image->offset + image->clear_value_offset;
966 unsigned reg_offset = 0, reg_count = 0;
967
968 if (!image->surface.htile_size || !aspects)
969 return;
970
971 if (aspects & VK_IMAGE_ASPECT_STENCIL_BIT) {
972 ++reg_count;
973 } else {
974 ++reg_offset;
975 va += 4;
976 }
977 if (aspects & VK_IMAGE_ASPECT_DEPTH_BIT)
978 ++reg_count;
979
980 cmd_buffer->device->ws->cs_add_buffer(cmd_buffer->cs, image->bo, 8);
981
982 radeon_emit(cmd_buffer->cs, PKT3(PKT3_WRITE_DATA, 2 + reg_count, 0));
983 radeon_emit(cmd_buffer->cs, S_370_DST_SEL(V_370_MEM_ASYNC) |
984 S_370_WR_CONFIRM(1) |
985 S_370_ENGINE_SEL(V_370_PFP));
986 radeon_emit(cmd_buffer->cs, va);
987 radeon_emit(cmd_buffer->cs, va >> 32);
988 if (aspects & VK_IMAGE_ASPECT_STENCIL_BIT)
989 radeon_emit(cmd_buffer->cs, ds_clear_value.stencil);
990 if (aspects & VK_IMAGE_ASPECT_DEPTH_BIT)
991 radeon_emit(cmd_buffer->cs, fui(ds_clear_value.depth));
992
993 radeon_set_context_reg_seq(cmd_buffer->cs, R_028028_DB_STENCIL_CLEAR + 4 * reg_offset, reg_count);
994 if (aspects & VK_IMAGE_ASPECT_STENCIL_BIT)
995 radeon_emit(cmd_buffer->cs, ds_clear_value.stencil); /* R_028028_DB_STENCIL_CLEAR */
996 if (aspects & VK_IMAGE_ASPECT_DEPTH_BIT)
997 radeon_emit(cmd_buffer->cs, fui(ds_clear_value.depth)); /* R_02802C_DB_DEPTH_CLEAR */
998 }
999
1000 static void
1001 radv_load_depth_clear_regs(struct radv_cmd_buffer *cmd_buffer,
1002 struct radv_image *image)
1003 {
1004 uint64_t va = cmd_buffer->device->ws->buffer_get_va(image->bo);
1005 va += image->offset + image->clear_value_offset;
1006
1007 if (!image->surface.htile_size)
1008 return;
1009
1010 cmd_buffer->device->ws->cs_add_buffer(cmd_buffer->cs, image->bo, 8);
1011
1012 radeon_emit(cmd_buffer->cs, PKT3(PKT3_COPY_DATA, 4, 0));
1013 radeon_emit(cmd_buffer->cs, COPY_DATA_SRC_SEL(COPY_DATA_MEM) |
1014 COPY_DATA_DST_SEL(COPY_DATA_REG) |
1015 COPY_DATA_COUNT_SEL);
1016 radeon_emit(cmd_buffer->cs, va);
1017 radeon_emit(cmd_buffer->cs, va >> 32);
1018 radeon_emit(cmd_buffer->cs, R_028028_DB_STENCIL_CLEAR >> 2);
1019 radeon_emit(cmd_buffer->cs, 0);
1020
1021 radeon_emit(cmd_buffer->cs, PKT3(PKT3_PFP_SYNC_ME, 0, 0));
1022 radeon_emit(cmd_buffer->cs, 0);
1023 }
1024
1025 void
1026 radv_set_color_clear_regs(struct radv_cmd_buffer *cmd_buffer,
1027 struct radv_image *image,
1028 int idx,
1029 uint32_t color_values[2])
1030 {
1031 uint64_t va = cmd_buffer->device->ws->buffer_get_va(image->bo);
1032 va += image->offset + image->clear_value_offset;
1033
1034 if (!image->cmask.size && !image->surface.dcc_size)
1035 return;
1036
1037 cmd_buffer->device->ws->cs_add_buffer(cmd_buffer->cs, image->bo, 8);
1038
1039 radeon_emit(cmd_buffer->cs, PKT3(PKT3_WRITE_DATA, 4, 0));
1040 radeon_emit(cmd_buffer->cs, S_370_DST_SEL(V_370_MEM_ASYNC) |
1041 S_370_WR_CONFIRM(1) |
1042 S_370_ENGINE_SEL(V_370_PFP));
1043 radeon_emit(cmd_buffer->cs, va);
1044 radeon_emit(cmd_buffer->cs, va >> 32);
1045 radeon_emit(cmd_buffer->cs, color_values[0]);
1046 radeon_emit(cmd_buffer->cs, color_values[1]);
1047
1048 radeon_set_context_reg_seq(cmd_buffer->cs, R_028C8C_CB_COLOR0_CLEAR_WORD0 + idx * 0x3c, 2);
1049 radeon_emit(cmd_buffer->cs, color_values[0]);
1050 radeon_emit(cmd_buffer->cs, color_values[1]);
1051 }
1052
1053 static void
1054 radv_load_color_clear_regs(struct radv_cmd_buffer *cmd_buffer,
1055 struct radv_image *image,
1056 int idx)
1057 {
1058 uint64_t va = cmd_buffer->device->ws->buffer_get_va(image->bo);
1059 va += image->offset + image->clear_value_offset;
1060
1061 if (!image->cmask.size && !image->surface.dcc_size)
1062 return;
1063
1064 uint32_t reg = R_028C8C_CB_COLOR0_CLEAR_WORD0 + idx * 0x3c;
1065 cmd_buffer->device->ws->cs_add_buffer(cmd_buffer->cs, image->bo, 8);
1066
1067 radeon_emit(cmd_buffer->cs, PKT3(PKT3_COPY_DATA, 4, 0));
1068 radeon_emit(cmd_buffer->cs, COPY_DATA_SRC_SEL(COPY_DATA_MEM) |
1069 COPY_DATA_DST_SEL(COPY_DATA_REG) |
1070 COPY_DATA_COUNT_SEL);
1071 radeon_emit(cmd_buffer->cs, va);
1072 radeon_emit(cmd_buffer->cs, va >> 32);
1073 radeon_emit(cmd_buffer->cs, reg >> 2);
1074 radeon_emit(cmd_buffer->cs, 0);
1075
1076 radeon_emit(cmd_buffer->cs, PKT3(PKT3_PFP_SYNC_ME, 0, 0));
1077 radeon_emit(cmd_buffer->cs, 0);
1078 }
1079
1080 void
1081 radv_emit_framebuffer_state(struct radv_cmd_buffer *cmd_buffer)
1082 {
1083 int i;
1084 struct radv_framebuffer *framebuffer = cmd_buffer->state.framebuffer;
1085 const struct radv_subpass *subpass = cmd_buffer->state.subpass;
1086
1087 for (i = 0; i < subpass->color_count; ++i) {
1088 int idx = subpass->color_attachments[i].attachment;
1089 struct radv_attachment_info *att = &framebuffer->attachments[idx];
1090
1091 cmd_buffer->device->ws->cs_add_buffer(cmd_buffer->cs, att->attachment->bo, 8);
1092
1093 assert(att->attachment->aspect_mask & VK_IMAGE_ASPECT_COLOR_BIT);
1094 radv_emit_fb_color_state(cmd_buffer, i, &att->cb);
1095
1096 radv_load_color_clear_regs(cmd_buffer, att->attachment->image, i);
1097 }
1098
1099 for (i = subpass->color_count; i < 8; i++)
1100 radeon_set_context_reg(cmd_buffer->cs, R_028C70_CB_COLOR0_INFO + i * 0x3C,
1101 S_028C70_FORMAT(V_028C70_COLOR_INVALID));
1102
1103 if(subpass->depth_stencil_attachment.attachment != VK_ATTACHMENT_UNUSED) {
1104 int idx = subpass->depth_stencil_attachment.attachment;
1105 VkImageLayout layout = subpass->depth_stencil_attachment.layout;
1106 struct radv_attachment_info *att = &framebuffer->attachments[idx];
1107 struct radv_image *image = att->attachment->image;
1108 cmd_buffer->device->ws->cs_add_buffer(cmd_buffer->cs, att->attachment->bo, 8);
1109 uint32_t queue_mask = radv_image_queue_family_mask(image,
1110 cmd_buffer->queue_family_index,
1111 cmd_buffer->queue_family_index);
1112 /* We currently don't support writing decompressed HTILE */
1113 assert(radv_layout_has_htile(image, layout, queue_mask) ==
1114 radv_layout_is_htile_compressed(image, layout, queue_mask));
1115
1116 radv_emit_fb_ds_state(cmd_buffer, &att->ds, image, layout);
1117
1118 if (att->ds.offset_scale != cmd_buffer->state.offset_scale) {
1119 cmd_buffer->state.dirty |= RADV_CMD_DIRTY_DYNAMIC_DEPTH_BIAS;
1120 cmd_buffer->state.offset_scale = att->ds.offset_scale;
1121 }
1122 radv_load_depth_clear_regs(cmd_buffer, image);
1123 } else {
1124 radeon_set_context_reg_seq(cmd_buffer->cs, R_028040_DB_Z_INFO, 2);
1125 radeon_emit(cmd_buffer->cs, S_028040_FORMAT(V_028040_Z_INVALID)); /* R_028040_DB_Z_INFO */
1126 radeon_emit(cmd_buffer->cs, S_028044_FORMAT(V_028044_STENCIL_INVALID)); /* R_028044_DB_STENCIL_INFO */
1127 }
1128 radeon_set_context_reg(cmd_buffer->cs, R_028208_PA_SC_WINDOW_SCISSOR_BR,
1129 S_028208_BR_X(framebuffer->width) |
1130 S_028208_BR_Y(framebuffer->height));
1131 }
1132
1133 void radv_set_db_count_control(struct radv_cmd_buffer *cmd_buffer)
1134 {
1135 uint32_t db_count_control;
1136
1137 if(!cmd_buffer->state.active_occlusion_queries) {
1138 if (cmd_buffer->device->physical_device->rad_info.chip_class >= CIK) {
1139 db_count_control = 0;
1140 } else {
1141 db_count_control = S_028004_ZPASS_INCREMENT_DISABLE(1);
1142 }
1143 } else {
1144 if (cmd_buffer->device->physical_device->rad_info.chip_class >= CIK) {
1145 db_count_control = S_028004_PERFECT_ZPASS_COUNTS(1) |
1146 S_028004_SAMPLE_RATE(0) | /* TODO: set this to the number of samples of the current framebuffer */
1147 S_028004_ZPASS_ENABLE(1) |
1148 S_028004_SLICE_EVEN_ENABLE(1) |
1149 S_028004_SLICE_ODD_ENABLE(1);
1150 } else {
1151 db_count_control = S_028004_PERFECT_ZPASS_COUNTS(1) |
1152 S_028004_SAMPLE_RATE(0); /* TODO: set this to the number of samples of the current framebuffer */
1153 }
1154 }
1155
1156 radeon_set_context_reg(cmd_buffer->cs, R_028004_DB_COUNT_CONTROL, db_count_control);
1157 }
1158
1159 static void
1160 radv_cmd_buffer_flush_dynamic_state(struct radv_cmd_buffer *cmd_buffer)
1161 {
1162 struct radv_dynamic_state *d = &cmd_buffer->state.dynamic;
1163
1164 if (G_028810_DX_RASTERIZATION_KILL(cmd_buffer->state.pipeline->graphics.raster.pa_cl_clip_cntl))
1165 return;
1166
1167 if (cmd_buffer->state.dirty & (RADV_CMD_DIRTY_DYNAMIC_VIEWPORT))
1168 radv_emit_viewport(cmd_buffer);
1169
1170 if (cmd_buffer->state.dirty & (RADV_CMD_DIRTY_DYNAMIC_SCISSOR | RADV_CMD_DIRTY_DYNAMIC_VIEWPORT))
1171 radv_emit_scissor(cmd_buffer);
1172
1173 if (cmd_buffer->state.dirty & RADV_CMD_DIRTY_DYNAMIC_LINE_WIDTH) {
1174 unsigned width = cmd_buffer->state.dynamic.line_width * 8;
1175 radeon_set_context_reg(cmd_buffer->cs, R_028A08_PA_SU_LINE_CNTL,
1176 S_028A08_WIDTH(CLAMP(width, 0, 0xFFF)));
1177 }
1178
1179 if (cmd_buffer->state.dirty & RADV_CMD_DIRTY_DYNAMIC_BLEND_CONSTANTS) {
1180 radeon_set_context_reg_seq(cmd_buffer->cs, R_028414_CB_BLEND_RED, 4);
1181 radeon_emit_array(cmd_buffer->cs, (uint32_t*)d->blend_constants, 4);
1182 }
1183
1184 if (cmd_buffer->state.dirty & (RADV_CMD_DIRTY_DYNAMIC_STENCIL_REFERENCE |
1185 RADV_CMD_DIRTY_DYNAMIC_STENCIL_WRITE_MASK |
1186 RADV_CMD_DIRTY_DYNAMIC_STENCIL_COMPARE_MASK)) {
1187 radeon_set_context_reg_seq(cmd_buffer->cs, R_028430_DB_STENCILREFMASK, 2);
1188 radeon_emit(cmd_buffer->cs, S_028430_STENCILTESTVAL(d->stencil_reference.front) |
1189 S_028430_STENCILMASK(d->stencil_compare_mask.front) |
1190 S_028430_STENCILWRITEMASK(d->stencil_write_mask.front) |
1191 S_028430_STENCILOPVAL(1));
1192 radeon_emit(cmd_buffer->cs, S_028434_STENCILTESTVAL_BF(d->stencil_reference.back) |
1193 S_028434_STENCILMASK_BF(d->stencil_compare_mask.back) |
1194 S_028434_STENCILWRITEMASK_BF(d->stencil_write_mask.back) |
1195 S_028434_STENCILOPVAL_BF(1));
1196 }
1197
1198 if (cmd_buffer->state.dirty & (RADV_CMD_DIRTY_PIPELINE |
1199 RADV_CMD_DIRTY_DYNAMIC_DEPTH_BOUNDS)) {
1200 radeon_set_context_reg(cmd_buffer->cs, R_028020_DB_DEPTH_BOUNDS_MIN, fui(d->depth_bounds.min));
1201 radeon_set_context_reg(cmd_buffer->cs, R_028024_DB_DEPTH_BOUNDS_MAX, fui(d->depth_bounds.max));
1202 }
1203
1204 if (cmd_buffer->state.dirty & (RADV_CMD_DIRTY_PIPELINE |
1205 RADV_CMD_DIRTY_DYNAMIC_DEPTH_BIAS)) {
1206 struct radv_raster_state *raster = &cmd_buffer->state.pipeline->graphics.raster;
1207 unsigned slope = fui(d->depth_bias.slope * 16.0f);
1208 unsigned bias = fui(d->depth_bias.bias * cmd_buffer->state.offset_scale);
1209
1210 if (G_028814_POLY_OFFSET_FRONT_ENABLE(raster->pa_su_sc_mode_cntl)) {
1211 radeon_set_context_reg_seq(cmd_buffer->cs, R_028B7C_PA_SU_POLY_OFFSET_CLAMP, 5);
1212 radeon_emit(cmd_buffer->cs, fui(d->depth_bias.clamp)); /* CLAMP */
1213 radeon_emit(cmd_buffer->cs, slope); /* FRONT SCALE */
1214 radeon_emit(cmd_buffer->cs, bias); /* FRONT OFFSET */
1215 radeon_emit(cmd_buffer->cs, slope); /* BACK SCALE */
1216 radeon_emit(cmd_buffer->cs, bias); /* BACK OFFSET */
1217 }
1218 }
1219
1220 cmd_buffer->state.dirty = 0;
1221 }
1222
1223 static void
1224 emit_stage_descriptor_set_userdata(struct radv_cmd_buffer *cmd_buffer,
1225 struct radv_pipeline *pipeline,
1226 int idx,
1227 uint64_t va,
1228 gl_shader_stage stage)
1229 {
1230 struct ac_userdata_info *desc_set_loc = &pipeline->shaders[stage]->info.user_sgprs_locs.descriptor_sets[idx];
1231 uint32_t base_reg = shader_stage_to_user_data_0(stage, radv_pipeline_has_gs(pipeline), radv_pipeline_has_tess(pipeline));
1232
1233 if (desc_set_loc->sgpr_idx == -1 || desc_set_loc->indirect)
1234 return;
1235
1236 assert(!desc_set_loc->indirect);
1237 assert(desc_set_loc->num_sgprs == 2);
1238 radeon_set_sh_reg_seq(cmd_buffer->cs,
1239 base_reg + desc_set_loc->sgpr_idx * 4, 2);
1240 radeon_emit(cmd_buffer->cs, va);
1241 radeon_emit(cmd_buffer->cs, va >> 32);
1242 }
1243
1244 static void
1245 radv_emit_descriptor_set_userdata(struct radv_cmd_buffer *cmd_buffer,
1246 VkShaderStageFlags stages,
1247 struct radv_descriptor_set *set,
1248 unsigned idx)
1249 {
1250 if (cmd_buffer->state.pipeline) {
1251 if (stages & VK_SHADER_STAGE_FRAGMENT_BIT)
1252 emit_stage_descriptor_set_userdata(cmd_buffer, cmd_buffer->state.pipeline,
1253 idx, set->va,
1254 MESA_SHADER_FRAGMENT);
1255
1256 if (stages & VK_SHADER_STAGE_VERTEX_BIT)
1257 emit_stage_descriptor_set_userdata(cmd_buffer, cmd_buffer->state.pipeline,
1258 idx, set->va,
1259 MESA_SHADER_VERTEX);
1260
1261 if ((stages & VK_SHADER_STAGE_GEOMETRY_BIT) && radv_pipeline_has_gs(cmd_buffer->state.pipeline))
1262 emit_stage_descriptor_set_userdata(cmd_buffer, cmd_buffer->state.pipeline,
1263 idx, set->va,
1264 MESA_SHADER_GEOMETRY);
1265
1266 if ((stages & VK_SHADER_STAGE_TESSELLATION_CONTROL_BIT) && radv_pipeline_has_tess(cmd_buffer->state.pipeline))
1267 emit_stage_descriptor_set_userdata(cmd_buffer, cmd_buffer->state.pipeline,
1268 idx, set->va,
1269 MESA_SHADER_TESS_CTRL);
1270
1271 if ((stages & VK_SHADER_STAGE_TESSELLATION_EVALUATION_BIT) && radv_pipeline_has_tess(cmd_buffer->state.pipeline))
1272 emit_stage_descriptor_set_userdata(cmd_buffer, cmd_buffer->state.pipeline,
1273 idx, set->va,
1274 MESA_SHADER_TESS_EVAL);
1275 }
1276
1277 if (cmd_buffer->state.compute_pipeline && (stages & VK_SHADER_STAGE_COMPUTE_BIT))
1278 emit_stage_descriptor_set_userdata(cmd_buffer, cmd_buffer->state.compute_pipeline,
1279 idx, set->va,
1280 MESA_SHADER_COMPUTE);
1281 }
1282
1283 static void
1284 radv_flush_push_descriptors(struct radv_cmd_buffer *cmd_buffer)
1285 {
1286 struct radv_descriptor_set *set = &cmd_buffer->push_descriptors.set;
1287 uint32_t *ptr = NULL;
1288 unsigned bo_offset;
1289
1290 if (!radv_cmd_buffer_upload_alloc(cmd_buffer, set->size, 32,
1291 &bo_offset,
1292 (void**) &ptr))
1293 return;
1294
1295 set->va = cmd_buffer->device->ws->buffer_get_va(cmd_buffer->upload.upload_bo);
1296 set->va += bo_offset;
1297
1298 memcpy(ptr, set->mapped_ptr, set->size);
1299 }
1300
1301 static void
1302 radv_flush_indirect_descriptor_sets(struct radv_cmd_buffer *cmd_buffer)
1303 {
1304 uint32_t size = MAX_SETS * 2 * 4;
1305 uint32_t offset;
1306 void *ptr;
1307
1308 if (!radv_cmd_buffer_upload_alloc(cmd_buffer, size,
1309 256, &offset, &ptr))
1310 return;
1311
1312 for (unsigned i = 0; i < MAX_SETS; i++) {
1313 uint32_t *uptr = ((uint32_t *)ptr) + i * 2;
1314 uint64_t set_va = 0;
1315 struct radv_descriptor_set *set = cmd_buffer->state.descriptors[i];
1316 if (set)
1317 set_va = set->va;
1318 uptr[0] = set_va & 0xffffffff;
1319 uptr[1] = set_va >> 32;
1320 }
1321
1322 uint64_t va = cmd_buffer->device->ws->buffer_get_va(cmd_buffer->upload.upload_bo);
1323 va += offset;
1324
1325 if (cmd_buffer->state.pipeline) {
1326 if (cmd_buffer->state.pipeline->shaders[MESA_SHADER_VERTEX])
1327 radv_emit_userdata_address(cmd_buffer, cmd_buffer->state.pipeline, MESA_SHADER_VERTEX,
1328 AC_UD_INDIRECT_DESCRIPTOR_SETS, va);
1329
1330 if (cmd_buffer->state.pipeline->shaders[MESA_SHADER_FRAGMENT])
1331 radv_emit_userdata_address(cmd_buffer, cmd_buffer->state.pipeline, MESA_SHADER_FRAGMENT,
1332 AC_UD_INDIRECT_DESCRIPTOR_SETS, va);
1333
1334 if (radv_pipeline_has_gs(cmd_buffer->state.pipeline))
1335 radv_emit_userdata_address(cmd_buffer, cmd_buffer->state.pipeline, MESA_SHADER_GEOMETRY,
1336 AC_UD_INDIRECT_DESCRIPTOR_SETS, va);
1337
1338 if (radv_pipeline_has_tess(cmd_buffer->state.pipeline))
1339 radv_emit_userdata_address(cmd_buffer, cmd_buffer->state.pipeline, MESA_SHADER_TESS_CTRL,
1340 AC_UD_INDIRECT_DESCRIPTOR_SETS, va);
1341
1342 if (radv_pipeline_has_tess(cmd_buffer->state.pipeline))
1343 radv_emit_userdata_address(cmd_buffer, cmd_buffer->state.pipeline, MESA_SHADER_TESS_EVAL,
1344 AC_UD_INDIRECT_DESCRIPTOR_SETS, va);
1345 }
1346
1347 if (cmd_buffer->state.compute_pipeline)
1348 radv_emit_userdata_address(cmd_buffer, cmd_buffer->state.compute_pipeline, MESA_SHADER_COMPUTE,
1349 AC_UD_INDIRECT_DESCRIPTOR_SETS, va);
1350 }
1351
1352 static void
1353 radv_flush_descriptors(struct radv_cmd_buffer *cmd_buffer,
1354 VkShaderStageFlags stages)
1355 {
1356 unsigned i;
1357
1358 if (!cmd_buffer->state.descriptors_dirty)
1359 return;
1360
1361 if (cmd_buffer->state.push_descriptors_dirty)
1362 radv_flush_push_descriptors(cmd_buffer);
1363
1364 if ((cmd_buffer->state.pipeline && cmd_buffer->state.pipeline->need_indirect_descriptor_sets) ||
1365 (cmd_buffer->state.compute_pipeline && cmd_buffer->state.compute_pipeline->need_indirect_descriptor_sets)) {
1366 radv_flush_indirect_descriptor_sets(cmd_buffer);
1367 }
1368
1369 MAYBE_UNUSED unsigned cdw_max = radeon_check_space(cmd_buffer->device->ws,
1370 cmd_buffer->cs,
1371 MAX_SETS * MESA_SHADER_STAGES * 4);
1372
1373 for (i = 0; i < MAX_SETS; i++) {
1374 if (!(cmd_buffer->state.descriptors_dirty & (1u << i)))
1375 continue;
1376 struct radv_descriptor_set *set = cmd_buffer->state.descriptors[i];
1377 if (!set)
1378 continue;
1379
1380 radv_emit_descriptor_set_userdata(cmd_buffer, stages, set, i);
1381 }
1382 cmd_buffer->state.descriptors_dirty = 0;
1383 cmd_buffer->state.push_descriptors_dirty = false;
1384 assert(cmd_buffer->cs->cdw <= cdw_max);
1385 }
1386
1387 static void
1388 radv_flush_constants(struct radv_cmd_buffer *cmd_buffer,
1389 struct radv_pipeline *pipeline,
1390 VkShaderStageFlags stages)
1391 {
1392 struct radv_pipeline_layout *layout = pipeline->layout;
1393 unsigned offset;
1394 void *ptr;
1395 uint64_t va;
1396
1397 stages &= cmd_buffer->push_constant_stages;
1398 if (!stages || !layout || (!layout->push_constant_size && !layout->dynamic_offset_count))
1399 return;
1400
1401 if (!radv_cmd_buffer_upload_alloc(cmd_buffer, layout->push_constant_size +
1402 16 * layout->dynamic_offset_count,
1403 256, &offset, &ptr))
1404 return;
1405
1406 memcpy(ptr, cmd_buffer->push_constants, layout->push_constant_size);
1407 memcpy((char*)ptr + layout->push_constant_size, cmd_buffer->dynamic_buffers,
1408 16 * layout->dynamic_offset_count);
1409
1410 va = cmd_buffer->device->ws->buffer_get_va(cmd_buffer->upload.upload_bo);
1411 va += offset;
1412
1413 MAYBE_UNUSED unsigned cdw_max = radeon_check_space(cmd_buffer->device->ws,
1414 cmd_buffer->cs, MESA_SHADER_STAGES * 4);
1415 if (stages & VK_SHADER_STAGE_VERTEX_BIT)
1416 radv_emit_userdata_address(cmd_buffer, pipeline, MESA_SHADER_VERTEX,
1417 AC_UD_PUSH_CONSTANTS, va);
1418
1419 if (stages & VK_SHADER_STAGE_FRAGMENT_BIT)
1420 radv_emit_userdata_address(cmd_buffer, pipeline, MESA_SHADER_FRAGMENT,
1421 AC_UD_PUSH_CONSTANTS, va);
1422
1423 if ((stages & VK_SHADER_STAGE_GEOMETRY_BIT) && radv_pipeline_has_gs(pipeline))
1424 radv_emit_userdata_address(cmd_buffer, pipeline, MESA_SHADER_GEOMETRY,
1425 AC_UD_PUSH_CONSTANTS, va);
1426
1427 if ((stages & VK_SHADER_STAGE_TESSELLATION_CONTROL_BIT) && radv_pipeline_has_tess(pipeline))
1428 radv_emit_userdata_address(cmd_buffer, pipeline, MESA_SHADER_TESS_CTRL,
1429 AC_UD_PUSH_CONSTANTS, va);
1430
1431 if ((stages & VK_SHADER_STAGE_TESSELLATION_EVALUATION_BIT) && radv_pipeline_has_tess(pipeline))
1432 radv_emit_userdata_address(cmd_buffer, pipeline, MESA_SHADER_TESS_EVAL,
1433 AC_UD_PUSH_CONSTANTS, va);
1434
1435 if (stages & VK_SHADER_STAGE_COMPUTE_BIT)
1436 radv_emit_userdata_address(cmd_buffer, pipeline, MESA_SHADER_COMPUTE,
1437 AC_UD_PUSH_CONSTANTS, va);
1438
1439 cmd_buffer->push_constant_stages &= ~stages;
1440 assert(cmd_buffer->cs->cdw <= cdw_max);
1441 }
1442
1443 static void radv_emit_primitive_reset_state(struct radv_cmd_buffer *cmd_buffer,
1444 bool indexed_draw)
1445 {
1446 int32_t primitive_reset_en = indexed_draw && cmd_buffer->state.pipeline->graphics.prim_restart_enable;
1447
1448 if (primitive_reset_en != cmd_buffer->state.last_primitive_reset_en) {
1449 cmd_buffer->state.last_primitive_reset_en = primitive_reset_en;
1450 radeon_set_context_reg(cmd_buffer->cs, R_028A94_VGT_MULTI_PRIM_IB_RESET_EN,
1451 primitive_reset_en);
1452 }
1453
1454 if (primitive_reset_en) {
1455 uint32_t primitive_reset_index = cmd_buffer->state.index_type ? 0xffffffffu : 0xffffu;
1456
1457 if (primitive_reset_index != cmd_buffer->state.last_primitive_reset_index) {
1458 cmd_buffer->state.last_primitive_reset_index = primitive_reset_index;
1459 radeon_set_context_reg(cmd_buffer->cs, R_02840C_VGT_MULTI_PRIM_IB_RESET_INDX,
1460 primitive_reset_index);
1461 }
1462 }
1463 }
1464
1465 static void
1466 radv_cmd_buffer_flush_state(struct radv_cmd_buffer *cmd_buffer,
1467 bool indexed_draw, bool instanced_draw,
1468 bool indirect_draw,
1469 uint32_t draw_vertex_count)
1470 {
1471 struct radv_pipeline *pipeline = cmd_buffer->state.pipeline;
1472 struct radv_device *device = cmd_buffer->device;
1473 uint32_t ia_multi_vgt_param;
1474
1475 MAYBE_UNUSED unsigned cdw_max = radeon_check_space(cmd_buffer->device->ws,
1476 cmd_buffer->cs, 4096);
1477
1478 if ((cmd_buffer->state.vertex_descriptors_dirty || cmd_buffer->state.vb_dirty) &&
1479 cmd_buffer->state.pipeline->num_vertex_attribs &&
1480 cmd_buffer->state.pipeline->shaders[MESA_SHADER_VERTEX]->info.info.vs.has_vertex_buffers) {
1481 unsigned vb_offset;
1482 void *vb_ptr;
1483 uint32_t i = 0;
1484 uint32_t num_attribs = cmd_buffer->state.pipeline->num_vertex_attribs;
1485 uint64_t va;
1486
1487 /* allocate some descriptor state for vertex buffers */
1488 radv_cmd_buffer_upload_alloc(cmd_buffer, num_attribs * 16, 256,
1489 &vb_offset, &vb_ptr);
1490
1491 for (i = 0; i < num_attribs; i++) {
1492 uint32_t *desc = &((uint32_t *)vb_ptr)[i * 4];
1493 uint32_t offset;
1494 int vb = cmd_buffer->state.pipeline->va_binding[i];
1495 struct radv_buffer *buffer = cmd_buffer->state.vertex_bindings[vb].buffer;
1496 uint32_t stride = cmd_buffer->state.pipeline->binding_stride[vb];
1497
1498 device->ws->cs_add_buffer(cmd_buffer->cs, buffer->bo, 8);
1499 va = device->ws->buffer_get_va(buffer->bo);
1500
1501 offset = cmd_buffer->state.vertex_bindings[vb].offset + cmd_buffer->state.pipeline->va_offset[i];
1502 va += offset + buffer->offset;
1503 desc[0] = va;
1504 desc[1] = S_008F04_BASE_ADDRESS_HI(va >> 32) | S_008F04_STRIDE(stride);
1505 if (cmd_buffer->device->physical_device->rad_info.chip_class <= CIK && stride)
1506 desc[2] = (buffer->size - offset - cmd_buffer->state.pipeline->va_format_size[i]) / stride + 1;
1507 else
1508 desc[2] = buffer->size - offset;
1509 desc[3] = cmd_buffer->state.pipeline->va_rsrc_word3[i];
1510 }
1511
1512 va = device->ws->buffer_get_va(cmd_buffer->upload.upload_bo);
1513 va += vb_offset;
1514
1515 radv_emit_userdata_address(cmd_buffer, pipeline, MESA_SHADER_VERTEX,
1516 AC_UD_VS_VERTEX_BUFFERS, va);
1517 }
1518
1519 cmd_buffer->state.vertex_descriptors_dirty = false;
1520 cmd_buffer->state.vb_dirty = 0;
1521 if (cmd_buffer->state.dirty & RADV_CMD_DIRTY_PIPELINE)
1522 radv_emit_graphics_pipeline(cmd_buffer, pipeline);
1523
1524 if (cmd_buffer->state.dirty & RADV_CMD_DIRTY_RENDER_TARGETS)
1525 radv_emit_framebuffer_state(cmd_buffer);
1526
1527 ia_multi_vgt_param = si_get_ia_multi_vgt_param(cmd_buffer, instanced_draw, indirect_draw, draw_vertex_count);
1528 if (cmd_buffer->state.last_ia_multi_vgt_param != ia_multi_vgt_param) {
1529 if (cmd_buffer->device->physical_device->rad_info.chip_class >= CIK)
1530 radeon_set_context_reg_idx(cmd_buffer->cs, R_028AA8_IA_MULTI_VGT_PARAM, 1, ia_multi_vgt_param);
1531 else
1532 radeon_set_context_reg(cmd_buffer->cs, R_028AA8_IA_MULTI_VGT_PARAM, ia_multi_vgt_param);
1533 cmd_buffer->state.last_ia_multi_vgt_param = ia_multi_vgt_param;
1534 }
1535
1536 if (cmd_buffer->state.dirty & RADV_CMD_DIRTY_PIPELINE) {
1537 radeon_set_context_reg(cmd_buffer->cs, R_028B54_VGT_SHADER_STAGES_EN, pipeline->graphics.vgt_shader_stages_en);
1538
1539 if (cmd_buffer->device->physical_device->rad_info.chip_class >= CIK) {
1540 radeon_set_uconfig_reg_idx(cmd_buffer->cs, R_030908_VGT_PRIMITIVE_TYPE, 1, cmd_buffer->state.pipeline->graphics.prim);
1541 } else {
1542 radeon_set_config_reg(cmd_buffer->cs, R_008958_VGT_PRIMITIVE_TYPE, cmd_buffer->state.pipeline->graphics.prim);
1543 }
1544 radeon_set_context_reg(cmd_buffer->cs, R_028A6C_VGT_GS_OUT_PRIM_TYPE, cmd_buffer->state.pipeline->graphics.gs_out);
1545 }
1546
1547 radv_cmd_buffer_flush_dynamic_state(cmd_buffer);
1548
1549 radv_emit_primitive_reset_state(cmd_buffer, indexed_draw);
1550
1551 radv_flush_descriptors(cmd_buffer, VK_SHADER_STAGE_ALL_GRAPHICS);
1552 radv_flush_constants(cmd_buffer, cmd_buffer->state.pipeline,
1553 VK_SHADER_STAGE_ALL_GRAPHICS);
1554
1555 assert(cmd_buffer->cs->cdw <= cdw_max);
1556
1557 si_emit_cache_flush(cmd_buffer);
1558 }
1559
1560 static void radv_stage_flush(struct radv_cmd_buffer *cmd_buffer,
1561 VkPipelineStageFlags src_stage_mask)
1562 {
1563 if (src_stage_mask & (VK_PIPELINE_STAGE_COMPUTE_SHADER_BIT |
1564 VK_PIPELINE_STAGE_TRANSFER_BIT |
1565 VK_PIPELINE_STAGE_BOTTOM_OF_PIPE_BIT |
1566 VK_PIPELINE_STAGE_ALL_COMMANDS_BIT)) {
1567 cmd_buffer->state.flush_bits |= RADV_CMD_FLAG_CS_PARTIAL_FLUSH;
1568 }
1569
1570 if (src_stage_mask & (VK_PIPELINE_STAGE_TESSELLATION_CONTROL_SHADER_BIT |
1571 VK_PIPELINE_STAGE_TESSELLATION_EVALUATION_SHADER_BIT |
1572 VK_PIPELINE_STAGE_GEOMETRY_SHADER_BIT |
1573 VK_PIPELINE_STAGE_FRAGMENT_SHADER_BIT |
1574 VK_PIPELINE_STAGE_EARLY_FRAGMENT_TESTS_BIT |
1575 VK_PIPELINE_STAGE_LATE_FRAGMENT_TESTS_BIT |
1576 VK_PIPELINE_STAGE_COLOR_ATTACHMENT_OUTPUT_BIT |
1577 VK_PIPELINE_STAGE_TRANSFER_BIT |
1578 VK_PIPELINE_STAGE_BOTTOM_OF_PIPE_BIT |
1579 VK_PIPELINE_STAGE_ALL_GRAPHICS_BIT |
1580 VK_PIPELINE_STAGE_ALL_COMMANDS_BIT)) {
1581 cmd_buffer->state.flush_bits |= RADV_CMD_FLAG_PS_PARTIAL_FLUSH;
1582 } else if (src_stage_mask & (VK_PIPELINE_STAGE_TOP_OF_PIPE_BIT |
1583 VK_PIPELINE_STAGE_DRAW_INDIRECT_BIT |
1584 VK_PIPELINE_STAGE_VERTEX_INPUT_BIT |
1585 VK_PIPELINE_STAGE_VERTEX_SHADER_BIT)) {
1586 cmd_buffer->state.flush_bits |= RADV_CMD_FLAG_VS_PARTIAL_FLUSH;
1587 }
1588 }
1589
1590 static enum radv_cmd_flush_bits
1591 radv_src_access_flush(struct radv_cmd_buffer *cmd_buffer,
1592 VkAccessFlags src_flags)
1593 {
1594 enum radv_cmd_flush_bits flush_bits = 0;
1595 uint32_t b;
1596 for_each_bit(b, src_flags) {
1597 switch ((VkAccessFlagBits)(1 << b)) {
1598 case VK_ACCESS_SHADER_WRITE_BIT:
1599 flush_bits |= RADV_CMD_FLAG_WRITEBACK_GLOBAL_L2;
1600 break;
1601 case VK_ACCESS_COLOR_ATTACHMENT_WRITE_BIT:
1602 flush_bits |= RADV_CMD_FLAG_FLUSH_AND_INV_CB |
1603 RADV_CMD_FLAG_FLUSH_AND_INV_CB_META;
1604 break;
1605 case VK_ACCESS_DEPTH_STENCIL_ATTACHMENT_WRITE_BIT:
1606 flush_bits |= RADV_CMD_FLAG_FLUSH_AND_INV_DB |
1607 RADV_CMD_FLAG_FLUSH_AND_INV_DB_META;
1608 break;
1609 case VK_ACCESS_TRANSFER_WRITE_BIT:
1610 flush_bits |= RADV_CMD_FLAG_FLUSH_AND_INV_CB |
1611 RADV_CMD_FLAG_FLUSH_AND_INV_CB_META |
1612 RADV_CMD_FLAG_FLUSH_AND_INV_DB |
1613 RADV_CMD_FLAG_FLUSH_AND_INV_DB_META |
1614 RADV_CMD_FLAG_INV_GLOBAL_L2;
1615 break;
1616 default:
1617 break;
1618 }
1619 }
1620 return flush_bits;
1621 }
1622
1623 static enum radv_cmd_flush_bits
1624 radv_dst_access_flush(struct radv_cmd_buffer *cmd_buffer,
1625 VkAccessFlags dst_flags,
1626 struct radv_image *image)
1627 {
1628 enum radv_cmd_flush_bits flush_bits = 0;
1629 uint32_t b;
1630 for_each_bit(b, dst_flags) {
1631 switch ((VkAccessFlagBits)(1 << b)) {
1632 case VK_ACCESS_INDIRECT_COMMAND_READ_BIT:
1633 case VK_ACCESS_INDEX_READ_BIT:
1634 case VK_ACCESS_VERTEX_ATTRIBUTE_READ_BIT:
1635 break;
1636 case VK_ACCESS_UNIFORM_READ_BIT:
1637 flush_bits |= RADV_CMD_FLAG_INV_VMEM_L1 | RADV_CMD_FLAG_INV_SMEM_L1;
1638 break;
1639 case VK_ACCESS_SHADER_READ_BIT:
1640 case VK_ACCESS_TRANSFER_READ_BIT:
1641 case VK_ACCESS_INPUT_ATTACHMENT_READ_BIT:
1642 flush_bits |= RADV_CMD_FLAG_INV_VMEM_L1 |
1643 RADV_CMD_FLAG_INV_GLOBAL_L2;
1644 break;
1645 case VK_ACCESS_COLOR_ATTACHMENT_READ_BIT:
1646 /* TODO: change to image && when the image gets passed
1647 * through from the subpass. */
1648 if (!image || (image->usage & VK_IMAGE_USAGE_STORAGE_BIT))
1649 flush_bits |= RADV_CMD_FLAG_FLUSH_AND_INV_CB |
1650 RADV_CMD_FLAG_FLUSH_AND_INV_CB_META;
1651 break;
1652 case VK_ACCESS_DEPTH_STENCIL_ATTACHMENT_READ_BIT:
1653 if (!image || (image->usage & VK_IMAGE_USAGE_STORAGE_BIT))
1654 flush_bits |= RADV_CMD_FLAG_FLUSH_AND_INV_DB |
1655 RADV_CMD_FLAG_FLUSH_AND_INV_DB_META;
1656 break;
1657 default:
1658 break;
1659 }
1660 }
1661 return flush_bits;
1662 }
1663
1664 static void radv_subpass_barrier(struct radv_cmd_buffer *cmd_buffer, const struct radv_subpass_barrier *barrier)
1665 {
1666 cmd_buffer->state.flush_bits |= radv_src_access_flush(cmd_buffer, barrier->src_access_mask);
1667 radv_stage_flush(cmd_buffer, barrier->src_stage_mask);
1668 cmd_buffer->state.flush_bits |= radv_dst_access_flush(cmd_buffer, barrier->dst_access_mask,
1669 NULL);
1670 }
1671
1672 static void radv_handle_subpass_image_transition(struct radv_cmd_buffer *cmd_buffer,
1673 VkAttachmentReference att)
1674 {
1675 unsigned idx = att.attachment;
1676 struct radv_image_view *view = cmd_buffer->state.framebuffer->attachments[idx].attachment;
1677 VkImageSubresourceRange range;
1678 range.aspectMask = 0;
1679 range.baseMipLevel = view->base_mip;
1680 range.levelCount = 1;
1681 range.baseArrayLayer = view->base_layer;
1682 range.layerCount = cmd_buffer->state.framebuffer->layers;
1683
1684 radv_handle_image_transition(cmd_buffer,
1685 view->image,
1686 cmd_buffer->state.attachments[idx].current_layout,
1687 att.layout, 0, 0, &range,
1688 cmd_buffer->state.attachments[idx].pending_clear_aspects);
1689
1690 cmd_buffer->state.attachments[idx].current_layout = att.layout;
1691
1692
1693 }
1694
1695 void
1696 radv_cmd_buffer_set_subpass(struct radv_cmd_buffer *cmd_buffer,
1697 const struct radv_subpass *subpass, bool transitions)
1698 {
1699 if (transitions) {
1700 radv_subpass_barrier(cmd_buffer, &subpass->start_barrier);
1701
1702 for (unsigned i = 0; i < subpass->color_count; ++i) {
1703 radv_handle_subpass_image_transition(cmd_buffer,
1704 subpass->color_attachments[i]);
1705 }
1706
1707 for (unsigned i = 0; i < subpass->input_count; ++i) {
1708 radv_handle_subpass_image_transition(cmd_buffer,
1709 subpass->input_attachments[i]);
1710 }
1711
1712 if (subpass->depth_stencil_attachment.attachment != VK_ATTACHMENT_UNUSED) {
1713 radv_handle_subpass_image_transition(cmd_buffer,
1714 subpass->depth_stencil_attachment);
1715 }
1716 }
1717
1718 cmd_buffer->state.subpass = subpass;
1719
1720 cmd_buffer->state.dirty |= RADV_CMD_DIRTY_RENDER_TARGETS;
1721 }
1722
1723 static void
1724 radv_cmd_state_setup_attachments(struct radv_cmd_buffer *cmd_buffer,
1725 struct radv_render_pass *pass,
1726 const VkRenderPassBeginInfo *info)
1727 {
1728 struct radv_cmd_state *state = &cmd_buffer->state;
1729
1730 if (pass->attachment_count == 0) {
1731 state->attachments = NULL;
1732 return;
1733 }
1734
1735 state->attachments = vk_alloc(&cmd_buffer->pool->alloc,
1736 pass->attachment_count *
1737 sizeof(state->attachments[0]),
1738 8, VK_SYSTEM_ALLOCATION_SCOPE_OBJECT);
1739 if (state->attachments == NULL) {
1740 /* FIXME: Propagate VK_ERROR_OUT_OF_HOST_MEMORY to vkEndCommandBuffer */
1741 abort();
1742 }
1743
1744 for (uint32_t i = 0; i < pass->attachment_count; ++i) {
1745 struct radv_render_pass_attachment *att = &pass->attachments[i];
1746 VkImageAspectFlags att_aspects = vk_format_aspects(att->format);
1747 VkImageAspectFlags clear_aspects = 0;
1748
1749 if (att_aspects == VK_IMAGE_ASPECT_COLOR_BIT) {
1750 /* color attachment */
1751 if (att->load_op == VK_ATTACHMENT_LOAD_OP_CLEAR) {
1752 clear_aspects |= VK_IMAGE_ASPECT_COLOR_BIT;
1753 }
1754 } else {
1755 /* depthstencil attachment */
1756 if ((att_aspects & VK_IMAGE_ASPECT_DEPTH_BIT) &&
1757 att->load_op == VK_ATTACHMENT_LOAD_OP_CLEAR) {
1758 clear_aspects |= VK_IMAGE_ASPECT_DEPTH_BIT;
1759 }
1760 if ((att_aspects & VK_IMAGE_ASPECT_STENCIL_BIT) &&
1761 att->stencil_load_op == VK_ATTACHMENT_LOAD_OP_CLEAR) {
1762 clear_aspects |= VK_IMAGE_ASPECT_STENCIL_BIT;
1763 }
1764 }
1765
1766 state->attachments[i].pending_clear_aspects = clear_aspects;
1767 if (clear_aspects && info) {
1768 assert(info->clearValueCount > i);
1769 state->attachments[i].clear_value = info->pClearValues[i];
1770 }
1771
1772 state->attachments[i].current_layout = att->initial_layout;
1773 }
1774 }
1775
1776 VkResult radv_AllocateCommandBuffers(
1777 VkDevice _device,
1778 const VkCommandBufferAllocateInfo *pAllocateInfo,
1779 VkCommandBuffer *pCommandBuffers)
1780 {
1781 RADV_FROM_HANDLE(radv_device, device, _device);
1782 RADV_FROM_HANDLE(radv_cmd_pool, pool, pAllocateInfo->commandPool);
1783
1784 VkResult result = VK_SUCCESS;
1785 uint32_t i;
1786
1787 memset(pCommandBuffers, 0,
1788 sizeof(*pCommandBuffers)*pAllocateInfo->commandBufferCount);
1789
1790 for (i = 0; i < pAllocateInfo->commandBufferCount; i++) {
1791
1792 if (!list_empty(&pool->free_cmd_buffers)) {
1793 struct radv_cmd_buffer *cmd_buffer = list_first_entry(&pool->free_cmd_buffers, struct radv_cmd_buffer, pool_link);
1794
1795 list_del(&cmd_buffer->pool_link);
1796 list_addtail(&cmd_buffer->pool_link, &pool->cmd_buffers);
1797
1798 radv_reset_cmd_buffer(cmd_buffer);
1799 cmd_buffer->_loader_data.loaderMagic = ICD_LOADER_MAGIC;
1800 cmd_buffer->level = pAllocateInfo->level;
1801
1802 pCommandBuffers[i] = radv_cmd_buffer_to_handle(cmd_buffer);
1803 result = VK_SUCCESS;
1804 } else {
1805 result = radv_create_cmd_buffer(device, pool, pAllocateInfo->level,
1806 &pCommandBuffers[i]);
1807 }
1808 if (result != VK_SUCCESS)
1809 break;
1810 }
1811
1812 if (result != VK_SUCCESS)
1813 radv_FreeCommandBuffers(_device, pAllocateInfo->commandPool,
1814 i, pCommandBuffers);
1815
1816 return result;
1817 }
1818
1819 void radv_FreeCommandBuffers(
1820 VkDevice device,
1821 VkCommandPool commandPool,
1822 uint32_t commandBufferCount,
1823 const VkCommandBuffer *pCommandBuffers)
1824 {
1825 for (uint32_t i = 0; i < commandBufferCount; i++) {
1826 RADV_FROM_HANDLE(radv_cmd_buffer, cmd_buffer, pCommandBuffers[i]);
1827
1828 if (cmd_buffer) {
1829 if (cmd_buffer->pool) {
1830 list_del(&cmd_buffer->pool_link);
1831 list_addtail(&cmd_buffer->pool_link, &cmd_buffer->pool->free_cmd_buffers);
1832 } else
1833 radv_cmd_buffer_destroy(cmd_buffer);
1834
1835 }
1836 }
1837 }
1838
1839 VkResult radv_ResetCommandBuffer(
1840 VkCommandBuffer commandBuffer,
1841 VkCommandBufferResetFlags flags)
1842 {
1843 RADV_FROM_HANDLE(radv_cmd_buffer, cmd_buffer, commandBuffer);
1844 radv_reset_cmd_buffer(cmd_buffer);
1845 return VK_SUCCESS;
1846 }
1847
1848 static void emit_gfx_buffer_state(struct radv_cmd_buffer *cmd_buffer)
1849 {
1850 struct radv_device *device = cmd_buffer->device;
1851 if (device->gfx_init) {
1852 uint64_t va = device->ws->buffer_get_va(device->gfx_init);
1853 device->ws->cs_add_buffer(cmd_buffer->cs, device->gfx_init, 8);
1854 radeon_emit(cmd_buffer->cs, PKT3(PKT3_INDIRECT_BUFFER_CIK, 2, 0));
1855 radeon_emit(cmd_buffer->cs, va);
1856 radeon_emit(cmd_buffer->cs, (va >> 32) & 0xffff);
1857 radeon_emit(cmd_buffer->cs, device->gfx_init_size_dw & 0xffff);
1858 } else
1859 si_init_config(cmd_buffer);
1860 }
1861
1862 VkResult radv_BeginCommandBuffer(
1863 VkCommandBuffer commandBuffer,
1864 const VkCommandBufferBeginInfo *pBeginInfo)
1865 {
1866 RADV_FROM_HANDLE(radv_cmd_buffer, cmd_buffer, commandBuffer);
1867 radv_reset_cmd_buffer(cmd_buffer);
1868
1869 memset(&cmd_buffer->state, 0, sizeof(cmd_buffer->state));
1870 cmd_buffer->state.last_primitive_reset_en = -1;
1871
1872 /* setup initial configuration into command buffer */
1873 if (cmd_buffer->level == VK_COMMAND_BUFFER_LEVEL_PRIMARY) {
1874 switch (cmd_buffer->queue_family_index) {
1875 case RADV_QUEUE_GENERAL:
1876 emit_gfx_buffer_state(cmd_buffer);
1877 radv_set_db_count_control(cmd_buffer);
1878 break;
1879 case RADV_QUEUE_COMPUTE:
1880 si_init_compute(cmd_buffer);
1881 break;
1882 case RADV_QUEUE_TRANSFER:
1883 default:
1884 break;
1885 }
1886 }
1887
1888 if (pBeginInfo->flags & VK_COMMAND_BUFFER_USAGE_RENDER_PASS_CONTINUE_BIT) {
1889 cmd_buffer->state.framebuffer = radv_framebuffer_from_handle(pBeginInfo->pInheritanceInfo->framebuffer);
1890 cmd_buffer->state.pass = radv_render_pass_from_handle(pBeginInfo->pInheritanceInfo->renderPass);
1891
1892 struct radv_subpass *subpass =
1893 &cmd_buffer->state.pass->subpasses[pBeginInfo->pInheritanceInfo->subpass];
1894
1895 radv_cmd_state_setup_attachments(cmd_buffer, cmd_buffer->state.pass, NULL);
1896 radv_cmd_buffer_set_subpass(cmd_buffer, subpass, false);
1897 }
1898
1899 radv_cmd_buffer_trace_emit(cmd_buffer);
1900 return VK_SUCCESS;
1901 }
1902
1903 void radv_CmdBindVertexBuffers(
1904 VkCommandBuffer commandBuffer,
1905 uint32_t firstBinding,
1906 uint32_t bindingCount,
1907 const VkBuffer* pBuffers,
1908 const VkDeviceSize* pOffsets)
1909 {
1910 RADV_FROM_HANDLE(radv_cmd_buffer, cmd_buffer, commandBuffer);
1911 struct radv_vertex_binding *vb = cmd_buffer->state.vertex_bindings;
1912
1913 /* We have to defer setting up vertex buffer since we need the buffer
1914 * stride from the pipeline. */
1915
1916 assert(firstBinding + bindingCount < MAX_VBS);
1917 for (uint32_t i = 0; i < bindingCount; i++) {
1918 vb[firstBinding + i].buffer = radv_buffer_from_handle(pBuffers[i]);
1919 vb[firstBinding + i].offset = pOffsets[i];
1920 cmd_buffer->state.vb_dirty |= 1 << (firstBinding + i);
1921 }
1922 }
1923
1924 void radv_CmdBindIndexBuffer(
1925 VkCommandBuffer commandBuffer,
1926 VkBuffer buffer,
1927 VkDeviceSize offset,
1928 VkIndexType indexType)
1929 {
1930 RADV_FROM_HANDLE(radv_cmd_buffer, cmd_buffer, commandBuffer);
1931
1932 cmd_buffer->state.index_buffer = radv_buffer_from_handle(buffer);
1933 cmd_buffer->state.index_offset = offset;
1934 cmd_buffer->state.index_type = indexType; /* vk matches hw */
1935 cmd_buffer->state.dirty |= RADV_CMD_DIRTY_INDEX_BUFFER;
1936 cmd_buffer->device->ws->cs_add_buffer(cmd_buffer->cs, cmd_buffer->state.index_buffer->bo, 8);
1937 }
1938
1939
1940 void radv_bind_descriptor_set(struct radv_cmd_buffer *cmd_buffer,
1941 struct radv_descriptor_set *set,
1942 unsigned idx)
1943 {
1944 struct radeon_winsys *ws = cmd_buffer->device->ws;
1945
1946 assert(!(set->layout->flags & VK_DESCRIPTOR_SET_LAYOUT_CREATE_PUSH_DESCRIPTOR_BIT_KHR));
1947
1948 cmd_buffer->state.descriptors[idx] = set;
1949 cmd_buffer->state.descriptors_dirty |= (1u << idx);
1950 if (!set)
1951 return;
1952
1953 for (unsigned j = 0; j < set->layout->buffer_count; ++j)
1954 if (set->descriptors[j])
1955 ws->cs_add_buffer(cmd_buffer->cs, set->descriptors[j], 7);
1956
1957 if(set->bo)
1958 ws->cs_add_buffer(cmd_buffer->cs, set->bo, 8);
1959 }
1960
1961 void radv_CmdBindDescriptorSets(
1962 VkCommandBuffer commandBuffer,
1963 VkPipelineBindPoint pipelineBindPoint,
1964 VkPipelineLayout _layout,
1965 uint32_t firstSet,
1966 uint32_t descriptorSetCount,
1967 const VkDescriptorSet* pDescriptorSets,
1968 uint32_t dynamicOffsetCount,
1969 const uint32_t* pDynamicOffsets)
1970 {
1971 RADV_FROM_HANDLE(radv_cmd_buffer, cmd_buffer, commandBuffer);
1972 RADV_FROM_HANDLE(radv_pipeline_layout, layout, _layout);
1973 unsigned dyn_idx = 0;
1974
1975 for (unsigned i = 0; i < descriptorSetCount; ++i) {
1976 unsigned idx = i + firstSet;
1977 RADV_FROM_HANDLE(radv_descriptor_set, set, pDescriptorSets[i]);
1978 radv_bind_descriptor_set(cmd_buffer, set, idx);
1979
1980 for(unsigned j = 0; j < set->layout->dynamic_offset_count; ++j, ++dyn_idx) {
1981 unsigned idx = j + layout->set[i + firstSet].dynamic_offset_start;
1982 uint32_t *dst = cmd_buffer->dynamic_buffers + idx * 4;
1983 assert(dyn_idx < dynamicOffsetCount);
1984
1985 struct radv_descriptor_range *range = set->dynamic_descriptors + j;
1986 uint64_t va = range->va + pDynamicOffsets[dyn_idx];
1987 dst[0] = va;
1988 dst[1] = S_008F04_BASE_ADDRESS_HI(va >> 32);
1989 dst[2] = range->size;
1990 dst[3] = S_008F0C_DST_SEL_X(V_008F0C_SQ_SEL_X) |
1991 S_008F0C_DST_SEL_Y(V_008F0C_SQ_SEL_Y) |
1992 S_008F0C_DST_SEL_Z(V_008F0C_SQ_SEL_Z) |
1993 S_008F0C_DST_SEL_W(V_008F0C_SQ_SEL_W) |
1994 S_008F0C_NUM_FORMAT(V_008F0C_BUF_NUM_FORMAT_FLOAT) |
1995 S_008F0C_DATA_FORMAT(V_008F0C_BUF_DATA_FORMAT_32);
1996 cmd_buffer->push_constant_stages |=
1997 set->layout->dynamic_shader_stages;
1998 }
1999 }
2000 }
2001
2002 static bool radv_init_push_descriptor_set(struct radv_cmd_buffer *cmd_buffer,
2003 struct radv_descriptor_set *set,
2004 struct radv_descriptor_set_layout *layout)
2005 {
2006 set->size = layout->size;
2007 set->layout = layout;
2008
2009 if (cmd_buffer->push_descriptors.capacity < set->size) {
2010 size_t new_size = MAX2(set->size, 1024);
2011 new_size = MAX2(new_size, 2 * cmd_buffer->push_descriptors.capacity);
2012 new_size = MIN2(new_size, 96 * MAX_PUSH_DESCRIPTORS);
2013
2014 free(set->mapped_ptr);
2015 set->mapped_ptr = malloc(new_size);
2016
2017 if (!set->mapped_ptr) {
2018 cmd_buffer->push_descriptors.capacity = 0;
2019 cmd_buffer->record_fail = true;
2020 return false;
2021 }
2022
2023 cmd_buffer->push_descriptors.capacity = new_size;
2024 }
2025
2026 return true;
2027 }
2028
2029 void radv_meta_push_descriptor_set(
2030 struct radv_cmd_buffer* cmd_buffer,
2031 VkPipelineBindPoint pipelineBindPoint,
2032 VkPipelineLayout _layout,
2033 uint32_t set,
2034 uint32_t descriptorWriteCount,
2035 const VkWriteDescriptorSet* pDescriptorWrites)
2036 {
2037 RADV_FROM_HANDLE(radv_pipeline_layout, layout, _layout);
2038 struct radv_descriptor_set *push_set = &cmd_buffer->meta_push_descriptors;
2039 unsigned bo_offset;
2040
2041 assert(layout->set[set].layout->flags & VK_DESCRIPTOR_SET_LAYOUT_CREATE_PUSH_DESCRIPTOR_BIT_KHR);
2042
2043 push_set->size = layout->set[set].layout->size;
2044 push_set->layout = layout->set[set].layout;
2045
2046 if (!radv_cmd_buffer_upload_alloc(cmd_buffer, push_set->size, 32,
2047 &bo_offset,
2048 (void**) &push_set->mapped_ptr))
2049 return;
2050
2051 push_set->va = cmd_buffer->device->ws->buffer_get_va(cmd_buffer->upload.upload_bo);
2052 push_set->va += bo_offset;
2053
2054 radv_update_descriptor_sets(cmd_buffer->device, cmd_buffer,
2055 radv_descriptor_set_to_handle(push_set),
2056 descriptorWriteCount, pDescriptorWrites, 0, NULL);
2057
2058 cmd_buffer->state.descriptors[set] = push_set;
2059 cmd_buffer->state.descriptors_dirty |= (1u << set);
2060 }
2061
2062 void radv_CmdPushDescriptorSetKHR(
2063 VkCommandBuffer commandBuffer,
2064 VkPipelineBindPoint pipelineBindPoint,
2065 VkPipelineLayout _layout,
2066 uint32_t set,
2067 uint32_t descriptorWriteCount,
2068 const VkWriteDescriptorSet* pDescriptorWrites)
2069 {
2070 RADV_FROM_HANDLE(radv_cmd_buffer, cmd_buffer, commandBuffer);
2071 RADV_FROM_HANDLE(radv_pipeline_layout, layout, _layout);
2072 struct radv_descriptor_set *push_set = &cmd_buffer->push_descriptors.set;
2073
2074 assert(layout->set[set].layout->flags & VK_DESCRIPTOR_SET_LAYOUT_CREATE_PUSH_DESCRIPTOR_BIT_KHR);
2075
2076 if (!radv_init_push_descriptor_set(cmd_buffer, push_set, layout->set[set].layout))
2077 return;
2078
2079 radv_update_descriptor_sets(cmd_buffer->device, cmd_buffer,
2080 radv_descriptor_set_to_handle(push_set),
2081 descriptorWriteCount, pDescriptorWrites, 0, NULL);
2082
2083 cmd_buffer->state.descriptors[set] = push_set;
2084 cmd_buffer->state.descriptors_dirty |= (1u << set);
2085 cmd_buffer->state.push_descriptors_dirty = true;
2086 }
2087
2088 void radv_CmdPushDescriptorSetWithTemplateKHR(
2089 VkCommandBuffer commandBuffer,
2090 VkDescriptorUpdateTemplateKHR descriptorUpdateTemplate,
2091 VkPipelineLayout _layout,
2092 uint32_t set,
2093 const void* pData)
2094 {
2095 RADV_FROM_HANDLE(radv_cmd_buffer, cmd_buffer, commandBuffer);
2096 RADV_FROM_HANDLE(radv_pipeline_layout, layout, _layout);
2097 struct radv_descriptor_set *push_set = &cmd_buffer->push_descriptors.set;
2098
2099 assert(layout->set[set].layout->flags & VK_DESCRIPTOR_SET_LAYOUT_CREATE_PUSH_DESCRIPTOR_BIT_KHR);
2100
2101 if (!radv_init_push_descriptor_set(cmd_buffer, push_set, layout->set[set].layout))
2102 return;
2103
2104 radv_update_descriptor_set_with_template(cmd_buffer->device, cmd_buffer, push_set,
2105 descriptorUpdateTemplate, pData);
2106
2107 cmd_buffer->state.descriptors[set] = push_set;
2108 cmd_buffer->state.descriptors_dirty |= (1u << set);
2109 cmd_buffer->state.push_descriptors_dirty = true;
2110 }
2111
2112 void radv_CmdPushConstants(VkCommandBuffer commandBuffer,
2113 VkPipelineLayout layout,
2114 VkShaderStageFlags stageFlags,
2115 uint32_t offset,
2116 uint32_t size,
2117 const void* pValues)
2118 {
2119 RADV_FROM_HANDLE(radv_cmd_buffer, cmd_buffer, commandBuffer);
2120 memcpy(cmd_buffer->push_constants + offset, pValues, size);
2121 cmd_buffer->push_constant_stages |= stageFlags;
2122 }
2123
2124 VkResult radv_EndCommandBuffer(
2125 VkCommandBuffer commandBuffer)
2126 {
2127 RADV_FROM_HANDLE(radv_cmd_buffer, cmd_buffer, commandBuffer);
2128
2129 if (cmd_buffer->queue_family_index != RADV_QUEUE_TRANSFER)
2130 si_emit_cache_flush(cmd_buffer);
2131
2132 if (!cmd_buffer->device->ws->cs_finalize(cmd_buffer->cs) ||
2133 cmd_buffer->record_fail)
2134 return VK_ERROR_OUT_OF_DEVICE_MEMORY;
2135 return VK_SUCCESS;
2136 }
2137
2138 static void
2139 radv_emit_compute_pipeline(struct radv_cmd_buffer *cmd_buffer)
2140 {
2141 struct radeon_winsys *ws = cmd_buffer->device->ws;
2142 struct radv_shader_variant *compute_shader;
2143 struct radv_pipeline *pipeline = cmd_buffer->state.compute_pipeline;
2144 uint64_t va;
2145
2146 if (!pipeline || pipeline == cmd_buffer->state.emitted_compute_pipeline)
2147 return;
2148
2149 cmd_buffer->state.emitted_compute_pipeline = pipeline;
2150
2151 compute_shader = pipeline->shaders[MESA_SHADER_COMPUTE];
2152 va = ws->buffer_get_va(compute_shader->bo);
2153
2154 ws->cs_add_buffer(cmd_buffer->cs, compute_shader->bo, 8);
2155 si_cp_dma_prefetch(cmd_buffer, va, compute_shader->code_size);
2156
2157 MAYBE_UNUSED unsigned cdw_max = radeon_check_space(cmd_buffer->device->ws,
2158 cmd_buffer->cs, 16);
2159
2160 radeon_set_sh_reg_seq(cmd_buffer->cs, R_00B830_COMPUTE_PGM_LO, 2);
2161 radeon_emit(cmd_buffer->cs, va >> 8);
2162 radeon_emit(cmd_buffer->cs, va >> 40);
2163
2164 radeon_set_sh_reg_seq(cmd_buffer->cs, R_00B848_COMPUTE_PGM_RSRC1, 2);
2165 radeon_emit(cmd_buffer->cs, compute_shader->rsrc1);
2166 radeon_emit(cmd_buffer->cs, compute_shader->rsrc2);
2167
2168
2169 cmd_buffer->compute_scratch_size_needed =
2170 MAX2(cmd_buffer->compute_scratch_size_needed,
2171 pipeline->max_waves * pipeline->scratch_bytes_per_wave);
2172
2173 /* change these once we have scratch support */
2174 radeon_set_sh_reg(cmd_buffer->cs, R_00B860_COMPUTE_TMPRING_SIZE,
2175 S_00B860_WAVES(pipeline->max_waves) |
2176 S_00B860_WAVESIZE(pipeline->scratch_bytes_per_wave >> 10));
2177
2178 radeon_set_sh_reg_seq(cmd_buffer->cs, R_00B81C_COMPUTE_NUM_THREAD_X, 3);
2179 radeon_emit(cmd_buffer->cs,
2180 S_00B81C_NUM_THREAD_FULL(compute_shader->info.cs.block_size[0]));
2181 radeon_emit(cmd_buffer->cs,
2182 S_00B81C_NUM_THREAD_FULL(compute_shader->info.cs.block_size[1]));
2183 radeon_emit(cmd_buffer->cs,
2184 S_00B81C_NUM_THREAD_FULL(compute_shader->info.cs.block_size[2]));
2185
2186 assert(cmd_buffer->cs->cdw <= cdw_max);
2187 }
2188
2189 static void radv_mark_descriptor_sets_dirty(struct radv_cmd_buffer *cmd_buffer)
2190 {
2191 for (unsigned i = 0; i < MAX_SETS; i++) {
2192 if (cmd_buffer->state.descriptors[i])
2193 cmd_buffer->state.descriptors_dirty |= (1u << i);
2194 }
2195 }
2196
2197 void radv_CmdBindPipeline(
2198 VkCommandBuffer commandBuffer,
2199 VkPipelineBindPoint pipelineBindPoint,
2200 VkPipeline _pipeline)
2201 {
2202 RADV_FROM_HANDLE(radv_cmd_buffer, cmd_buffer, commandBuffer);
2203 RADV_FROM_HANDLE(radv_pipeline, pipeline, _pipeline);
2204
2205 radv_mark_descriptor_sets_dirty(cmd_buffer);
2206
2207 switch (pipelineBindPoint) {
2208 case VK_PIPELINE_BIND_POINT_COMPUTE:
2209 cmd_buffer->state.compute_pipeline = pipeline;
2210 cmd_buffer->push_constant_stages |= VK_SHADER_STAGE_COMPUTE_BIT;
2211 break;
2212 case VK_PIPELINE_BIND_POINT_GRAPHICS:
2213 cmd_buffer->state.pipeline = pipeline;
2214 if (!pipeline)
2215 break;
2216
2217 cmd_buffer->state.vertex_descriptors_dirty = true;
2218 cmd_buffer->state.dirty |= RADV_CMD_DIRTY_PIPELINE;
2219 cmd_buffer->push_constant_stages |= pipeline->active_stages;
2220
2221 /* Apply the dynamic state from the pipeline */
2222 cmd_buffer->state.dirty |= pipeline->dynamic_state_mask;
2223 radv_dynamic_state_copy(&cmd_buffer->state.dynamic,
2224 &pipeline->dynamic_state,
2225 pipeline->dynamic_state_mask);
2226
2227 if (pipeline->graphics.esgs_ring_size > cmd_buffer->esgs_ring_size_needed)
2228 cmd_buffer->esgs_ring_size_needed = pipeline->graphics.esgs_ring_size;
2229 if (pipeline->graphics.gsvs_ring_size > cmd_buffer->gsvs_ring_size_needed)
2230 cmd_buffer->gsvs_ring_size_needed = pipeline->graphics.gsvs_ring_size;
2231
2232 if (radv_pipeline_has_tess(pipeline))
2233 cmd_buffer->tess_rings_needed = true;
2234
2235 if (radv_pipeline_has_gs(pipeline)) {
2236 struct ac_userdata_info *loc = radv_lookup_user_sgpr(cmd_buffer->state.pipeline, MESA_SHADER_GEOMETRY,
2237 AC_UD_SCRATCH_RING_OFFSETS);
2238 if (cmd_buffer->ring_offsets_idx == -1)
2239 cmd_buffer->ring_offsets_idx = loc->sgpr_idx;
2240 else if (loc->sgpr_idx != -1)
2241 assert(loc->sgpr_idx == cmd_buffer->ring_offsets_idx);
2242 }
2243 break;
2244 default:
2245 assert(!"invalid bind point");
2246 break;
2247 }
2248 }
2249
2250 void radv_CmdSetViewport(
2251 VkCommandBuffer commandBuffer,
2252 uint32_t firstViewport,
2253 uint32_t viewportCount,
2254 const VkViewport* pViewports)
2255 {
2256 RADV_FROM_HANDLE(radv_cmd_buffer, cmd_buffer, commandBuffer);
2257
2258 const uint32_t total_count = firstViewport + viewportCount;
2259 if (cmd_buffer->state.dynamic.viewport.count < total_count)
2260 cmd_buffer->state.dynamic.viewport.count = total_count;
2261
2262 memcpy(cmd_buffer->state.dynamic.viewport.viewports + firstViewport,
2263 pViewports, viewportCount * sizeof(*pViewports));
2264
2265 cmd_buffer->state.dirty |= RADV_CMD_DIRTY_DYNAMIC_VIEWPORT;
2266 }
2267
2268 void radv_CmdSetScissor(
2269 VkCommandBuffer commandBuffer,
2270 uint32_t firstScissor,
2271 uint32_t scissorCount,
2272 const VkRect2D* pScissors)
2273 {
2274 RADV_FROM_HANDLE(radv_cmd_buffer, cmd_buffer, commandBuffer);
2275
2276 const uint32_t total_count = firstScissor + scissorCount;
2277 if (cmd_buffer->state.dynamic.scissor.count < total_count)
2278 cmd_buffer->state.dynamic.scissor.count = total_count;
2279
2280 memcpy(cmd_buffer->state.dynamic.scissor.scissors + firstScissor,
2281 pScissors, scissorCount * sizeof(*pScissors));
2282 cmd_buffer->state.dirty |= RADV_CMD_DIRTY_DYNAMIC_SCISSOR;
2283 }
2284
2285 void radv_CmdSetLineWidth(
2286 VkCommandBuffer commandBuffer,
2287 float lineWidth)
2288 {
2289 RADV_FROM_HANDLE(radv_cmd_buffer, cmd_buffer, commandBuffer);
2290 cmd_buffer->state.dynamic.line_width = lineWidth;
2291 cmd_buffer->state.dirty |= RADV_CMD_DIRTY_DYNAMIC_LINE_WIDTH;
2292 }
2293
2294 void radv_CmdSetDepthBias(
2295 VkCommandBuffer commandBuffer,
2296 float depthBiasConstantFactor,
2297 float depthBiasClamp,
2298 float depthBiasSlopeFactor)
2299 {
2300 RADV_FROM_HANDLE(radv_cmd_buffer, cmd_buffer, commandBuffer);
2301
2302 cmd_buffer->state.dynamic.depth_bias.bias = depthBiasConstantFactor;
2303 cmd_buffer->state.dynamic.depth_bias.clamp = depthBiasClamp;
2304 cmd_buffer->state.dynamic.depth_bias.slope = depthBiasSlopeFactor;
2305
2306 cmd_buffer->state.dirty |= RADV_CMD_DIRTY_DYNAMIC_DEPTH_BIAS;
2307 }
2308
2309 void radv_CmdSetBlendConstants(
2310 VkCommandBuffer commandBuffer,
2311 const float blendConstants[4])
2312 {
2313 RADV_FROM_HANDLE(radv_cmd_buffer, cmd_buffer, commandBuffer);
2314
2315 memcpy(cmd_buffer->state.dynamic.blend_constants,
2316 blendConstants, sizeof(float) * 4);
2317
2318 cmd_buffer->state.dirty |= RADV_CMD_DIRTY_DYNAMIC_BLEND_CONSTANTS;
2319 }
2320
2321 void radv_CmdSetDepthBounds(
2322 VkCommandBuffer commandBuffer,
2323 float minDepthBounds,
2324 float maxDepthBounds)
2325 {
2326 RADV_FROM_HANDLE(radv_cmd_buffer, cmd_buffer, commandBuffer);
2327
2328 cmd_buffer->state.dynamic.depth_bounds.min = minDepthBounds;
2329 cmd_buffer->state.dynamic.depth_bounds.max = maxDepthBounds;
2330
2331 cmd_buffer->state.dirty |= RADV_CMD_DIRTY_DYNAMIC_DEPTH_BOUNDS;
2332 }
2333
2334 void radv_CmdSetStencilCompareMask(
2335 VkCommandBuffer commandBuffer,
2336 VkStencilFaceFlags faceMask,
2337 uint32_t compareMask)
2338 {
2339 RADV_FROM_HANDLE(radv_cmd_buffer, cmd_buffer, commandBuffer);
2340
2341 if (faceMask & VK_STENCIL_FACE_FRONT_BIT)
2342 cmd_buffer->state.dynamic.stencil_compare_mask.front = compareMask;
2343 if (faceMask & VK_STENCIL_FACE_BACK_BIT)
2344 cmd_buffer->state.dynamic.stencil_compare_mask.back = compareMask;
2345
2346 cmd_buffer->state.dirty |= RADV_CMD_DIRTY_DYNAMIC_STENCIL_COMPARE_MASK;
2347 }
2348
2349 void radv_CmdSetStencilWriteMask(
2350 VkCommandBuffer commandBuffer,
2351 VkStencilFaceFlags faceMask,
2352 uint32_t writeMask)
2353 {
2354 RADV_FROM_HANDLE(radv_cmd_buffer, cmd_buffer, commandBuffer);
2355
2356 if (faceMask & VK_STENCIL_FACE_FRONT_BIT)
2357 cmd_buffer->state.dynamic.stencil_write_mask.front = writeMask;
2358 if (faceMask & VK_STENCIL_FACE_BACK_BIT)
2359 cmd_buffer->state.dynamic.stencil_write_mask.back = writeMask;
2360
2361 cmd_buffer->state.dirty |= RADV_CMD_DIRTY_DYNAMIC_STENCIL_WRITE_MASK;
2362 }
2363
2364 void radv_CmdSetStencilReference(
2365 VkCommandBuffer commandBuffer,
2366 VkStencilFaceFlags faceMask,
2367 uint32_t reference)
2368 {
2369 RADV_FROM_HANDLE(radv_cmd_buffer, cmd_buffer, commandBuffer);
2370
2371 if (faceMask & VK_STENCIL_FACE_FRONT_BIT)
2372 cmd_buffer->state.dynamic.stencil_reference.front = reference;
2373 if (faceMask & VK_STENCIL_FACE_BACK_BIT)
2374 cmd_buffer->state.dynamic.stencil_reference.back = reference;
2375
2376 cmd_buffer->state.dirty |= RADV_CMD_DIRTY_DYNAMIC_STENCIL_REFERENCE;
2377 }
2378
2379 void radv_CmdExecuteCommands(
2380 VkCommandBuffer commandBuffer,
2381 uint32_t commandBufferCount,
2382 const VkCommandBuffer* pCmdBuffers)
2383 {
2384 RADV_FROM_HANDLE(radv_cmd_buffer, primary, commandBuffer);
2385
2386 /* Emit pending flushes on primary prior to executing secondary */
2387 si_emit_cache_flush(primary);
2388
2389 for (uint32_t i = 0; i < commandBufferCount; i++) {
2390 RADV_FROM_HANDLE(radv_cmd_buffer, secondary, pCmdBuffers[i]);
2391
2392 primary->scratch_size_needed = MAX2(primary->scratch_size_needed,
2393 secondary->scratch_size_needed);
2394 primary->compute_scratch_size_needed = MAX2(primary->compute_scratch_size_needed,
2395 secondary->compute_scratch_size_needed);
2396
2397 if (secondary->esgs_ring_size_needed > primary->esgs_ring_size_needed)
2398 primary->esgs_ring_size_needed = secondary->esgs_ring_size_needed;
2399 if (secondary->gsvs_ring_size_needed > primary->gsvs_ring_size_needed)
2400 primary->gsvs_ring_size_needed = secondary->gsvs_ring_size_needed;
2401 if (secondary->tess_rings_needed)
2402 primary->tess_rings_needed = true;
2403 if (secondary->sample_positions_needed)
2404 primary->sample_positions_needed = true;
2405
2406 if (secondary->ring_offsets_idx != -1) {
2407 if (primary->ring_offsets_idx == -1)
2408 primary->ring_offsets_idx = secondary->ring_offsets_idx;
2409 else
2410 assert(secondary->ring_offsets_idx == primary->ring_offsets_idx);
2411 }
2412 primary->device->ws->cs_execute_secondary(primary->cs, secondary->cs);
2413 }
2414
2415 /* if we execute secondary we need to re-emit out pipelines */
2416 if (commandBufferCount) {
2417 primary->state.emitted_pipeline = NULL;
2418 primary->state.emitted_compute_pipeline = NULL;
2419 primary->state.dirty |= RADV_CMD_DIRTY_PIPELINE;
2420 primary->state.dirty |= RADV_CMD_DIRTY_DYNAMIC_ALL;
2421 primary->state.last_primitive_reset_en = -1;
2422 primary->state.last_primitive_reset_index = 0;
2423 radv_mark_descriptor_sets_dirty(primary);
2424 }
2425 }
2426
2427 VkResult radv_CreateCommandPool(
2428 VkDevice _device,
2429 const VkCommandPoolCreateInfo* pCreateInfo,
2430 const VkAllocationCallbacks* pAllocator,
2431 VkCommandPool* pCmdPool)
2432 {
2433 RADV_FROM_HANDLE(radv_device, device, _device);
2434 struct radv_cmd_pool *pool;
2435
2436 pool = vk_alloc2(&device->alloc, pAllocator, sizeof(*pool), 8,
2437 VK_SYSTEM_ALLOCATION_SCOPE_OBJECT);
2438 if (pool == NULL)
2439 return vk_error(VK_ERROR_OUT_OF_HOST_MEMORY);
2440
2441 if (pAllocator)
2442 pool->alloc = *pAllocator;
2443 else
2444 pool->alloc = device->alloc;
2445
2446 list_inithead(&pool->cmd_buffers);
2447 list_inithead(&pool->free_cmd_buffers);
2448
2449 pool->queue_family_index = pCreateInfo->queueFamilyIndex;
2450
2451 *pCmdPool = radv_cmd_pool_to_handle(pool);
2452
2453 return VK_SUCCESS;
2454
2455 }
2456
2457 void radv_DestroyCommandPool(
2458 VkDevice _device,
2459 VkCommandPool commandPool,
2460 const VkAllocationCallbacks* pAllocator)
2461 {
2462 RADV_FROM_HANDLE(radv_device, device, _device);
2463 RADV_FROM_HANDLE(radv_cmd_pool, pool, commandPool);
2464
2465 if (!pool)
2466 return;
2467
2468 list_for_each_entry_safe(struct radv_cmd_buffer, cmd_buffer,
2469 &pool->cmd_buffers, pool_link) {
2470 radv_cmd_buffer_destroy(cmd_buffer);
2471 }
2472
2473 list_for_each_entry_safe(struct radv_cmd_buffer, cmd_buffer,
2474 &pool->free_cmd_buffers, pool_link) {
2475 radv_cmd_buffer_destroy(cmd_buffer);
2476 }
2477
2478 vk_free2(&device->alloc, pAllocator, pool);
2479 }
2480
2481 VkResult radv_ResetCommandPool(
2482 VkDevice device,
2483 VkCommandPool commandPool,
2484 VkCommandPoolResetFlags flags)
2485 {
2486 RADV_FROM_HANDLE(radv_cmd_pool, pool, commandPool);
2487
2488 list_for_each_entry(struct radv_cmd_buffer, cmd_buffer,
2489 &pool->cmd_buffers, pool_link) {
2490 radv_reset_cmd_buffer(cmd_buffer);
2491 }
2492
2493 return VK_SUCCESS;
2494 }
2495
2496 void radv_TrimCommandPoolKHR(
2497 VkDevice device,
2498 VkCommandPool commandPool,
2499 VkCommandPoolTrimFlagsKHR flags)
2500 {
2501 RADV_FROM_HANDLE(radv_cmd_pool, pool, commandPool);
2502
2503 if (!pool)
2504 return;
2505
2506 list_for_each_entry_safe(struct radv_cmd_buffer, cmd_buffer,
2507 &pool->free_cmd_buffers, pool_link) {
2508 radv_cmd_buffer_destroy(cmd_buffer);
2509 }
2510 }
2511
2512 void radv_CmdBeginRenderPass(
2513 VkCommandBuffer commandBuffer,
2514 const VkRenderPassBeginInfo* pRenderPassBegin,
2515 VkSubpassContents contents)
2516 {
2517 RADV_FROM_HANDLE(radv_cmd_buffer, cmd_buffer, commandBuffer);
2518 RADV_FROM_HANDLE(radv_render_pass, pass, pRenderPassBegin->renderPass);
2519 RADV_FROM_HANDLE(radv_framebuffer, framebuffer, pRenderPassBegin->framebuffer);
2520
2521 MAYBE_UNUSED unsigned cdw_max = radeon_check_space(cmd_buffer->device->ws,
2522 cmd_buffer->cs, 2048);
2523
2524 cmd_buffer->state.framebuffer = framebuffer;
2525 cmd_buffer->state.pass = pass;
2526 cmd_buffer->state.render_area = pRenderPassBegin->renderArea;
2527 radv_cmd_state_setup_attachments(cmd_buffer, pass, pRenderPassBegin);
2528
2529 radv_cmd_buffer_set_subpass(cmd_buffer, pass->subpasses, true);
2530 assert(cmd_buffer->cs->cdw <= cdw_max);
2531
2532 radv_cmd_buffer_clear_subpass(cmd_buffer);
2533 }
2534
2535 void radv_CmdNextSubpass(
2536 VkCommandBuffer commandBuffer,
2537 VkSubpassContents contents)
2538 {
2539 RADV_FROM_HANDLE(radv_cmd_buffer, cmd_buffer, commandBuffer);
2540
2541 radv_cmd_buffer_resolve_subpass(cmd_buffer);
2542
2543 radeon_check_space(cmd_buffer->device->ws, cmd_buffer->cs,
2544 2048);
2545
2546 radv_cmd_buffer_set_subpass(cmd_buffer, cmd_buffer->state.subpass + 1, true);
2547 radv_cmd_buffer_clear_subpass(cmd_buffer);
2548 }
2549
2550 void radv_CmdDraw(
2551 VkCommandBuffer commandBuffer,
2552 uint32_t vertexCount,
2553 uint32_t instanceCount,
2554 uint32_t firstVertex,
2555 uint32_t firstInstance)
2556 {
2557 RADV_FROM_HANDLE(radv_cmd_buffer, cmd_buffer, commandBuffer);
2558
2559 radv_cmd_buffer_flush_state(cmd_buffer, false, (instanceCount > 1), false, vertexCount);
2560
2561 MAYBE_UNUSED unsigned cdw_max = radeon_check_space(cmd_buffer->device->ws, cmd_buffer->cs, 10);
2562
2563 struct ac_userdata_info *loc = radv_lookup_user_sgpr(cmd_buffer->state.pipeline, MESA_SHADER_VERTEX,
2564 AC_UD_VS_BASE_VERTEX_START_INSTANCE);
2565 if (loc->sgpr_idx != -1) {
2566 uint32_t base_reg = shader_stage_to_user_data_0(MESA_SHADER_VERTEX, radv_pipeline_has_gs(cmd_buffer->state.pipeline),
2567 radv_pipeline_has_tess(cmd_buffer->state.pipeline));
2568 int vs_num = 2;
2569 if (cmd_buffer->state.pipeline->shaders[MESA_SHADER_VERTEX]->info.info.vs.needs_draw_id)
2570 vs_num = 3;
2571
2572 assert (loc->num_sgprs == vs_num);
2573 radeon_set_sh_reg_seq(cmd_buffer->cs, base_reg + loc->sgpr_idx * 4, vs_num);
2574 radeon_emit(cmd_buffer->cs, firstVertex);
2575 radeon_emit(cmd_buffer->cs, firstInstance);
2576 if (cmd_buffer->state.pipeline->shaders[MESA_SHADER_VERTEX]->info.info.vs.needs_draw_id)
2577 radeon_emit(cmd_buffer->cs, 0);
2578 }
2579 radeon_emit(cmd_buffer->cs, PKT3(PKT3_NUM_INSTANCES, 0, 0));
2580 radeon_emit(cmd_buffer->cs, instanceCount);
2581
2582 radeon_emit(cmd_buffer->cs, PKT3(PKT3_DRAW_INDEX_AUTO, 1, 0));
2583 radeon_emit(cmd_buffer->cs, vertexCount);
2584 radeon_emit(cmd_buffer->cs, V_0287F0_DI_SRC_SEL_AUTO_INDEX |
2585 S_0287F0_USE_OPAQUE(0));
2586
2587 assert(cmd_buffer->cs->cdw <= cdw_max);
2588
2589 radv_cmd_buffer_trace_emit(cmd_buffer);
2590 }
2591
2592 void radv_CmdDrawIndexed(
2593 VkCommandBuffer commandBuffer,
2594 uint32_t indexCount,
2595 uint32_t instanceCount,
2596 uint32_t firstIndex,
2597 int32_t vertexOffset,
2598 uint32_t firstInstance)
2599 {
2600 RADV_FROM_HANDLE(radv_cmd_buffer, cmd_buffer, commandBuffer);
2601 int index_size = cmd_buffer->state.index_type ? 4 : 2;
2602 uint32_t index_max_size = (cmd_buffer->state.index_buffer->size - cmd_buffer->state.index_offset) / index_size;
2603 uint64_t index_va;
2604
2605 radv_cmd_buffer_flush_state(cmd_buffer, true, (instanceCount > 1), false, indexCount);
2606
2607 MAYBE_UNUSED unsigned cdw_max = radeon_check_space(cmd_buffer->device->ws, cmd_buffer->cs, 15);
2608
2609 radeon_emit(cmd_buffer->cs, PKT3(PKT3_INDEX_TYPE, 0, 0));
2610 radeon_emit(cmd_buffer->cs, cmd_buffer->state.index_type);
2611
2612 struct ac_userdata_info *loc = radv_lookup_user_sgpr(cmd_buffer->state.pipeline, MESA_SHADER_VERTEX,
2613 AC_UD_VS_BASE_VERTEX_START_INSTANCE);
2614 if (loc->sgpr_idx != -1) {
2615 uint32_t base_reg = shader_stage_to_user_data_0(MESA_SHADER_VERTEX, radv_pipeline_has_gs(cmd_buffer->state.pipeline),
2616 radv_pipeline_has_tess(cmd_buffer->state.pipeline));
2617 int vs_num = 2;
2618 if (cmd_buffer->state.pipeline->shaders[MESA_SHADER_VERTEX]->info.info.vs.needs_draw_id)
2619 vs_num = 3;
2620
2621 assert (loc->num_sgprs == vs_num);
2622 radeon_set_sh_reg_seq(cmd_buffer->cs, base_reg + loc->sgpr_idx * 4, vs_num);
2623 radeon_emit(cmd_buffer->cs, vertexOffset);
2624 radeon_emit(cmd_buffer->cs, firstInstance);
2625 if (cmd_buffer->state.pipeline->shaders[MESA_SHADER_VERTEX]->info.info.vs.needs_draw_id)
2626 radeon_emit(cmd_buffer->cs, 0);
2627 }
2628 radeon_emit(cmd_buffer->cs, PKT3(PKT3_NUM_INSTANCES, 0, 0));
2629 radeon_emit(cmd_buffer->cs, instanceCount);
2630
2631 index_va = cmd_buffer->device->ws->buffer_get_va(cmd_buffer->state.index_buffer->bo);
2632 index_va += firstIndex * index_size + cmd_buffer->state.index_buffer->offset + cmd_buffer->state.index_offset;
2633 radeon_emit(cmd_buffer->cs, PKT3(PKT3_DRAW_INDEX_2, 4, false));
2634 radeon_emit(cmd_buffer->cs, index_max_size);
2635 radeon_emit(cmd_buffer->cs, index_va);
2636 radeon_emit(cmd_buffer->cs, (index_va >> 32UL) & 0xFF);
2637 radeon_emit(cmd_buffer->cs, indexCount);
2638 radeon_emit(cmd_buffer->cs, V_0287F0_DI_SRC_SEL_DMA);
2639
2640 assert(cmd_buffer->cs->cdw <= cdw_max);
2641 radv_cmd_buffer_trace_emit(cmd_buffer);
2642 }
2643
2644 static void
2645 radv_emit_indirect_draw(struct radv_cmd_buffer *cmd_buffer,
2646 VkBuffer _buffer,
2647 VkDeviceSize offset,
2648 VkBuffer _count_buffer,
2649 VkDeviceSize count_offset,
2650 uint32_t draw_count,
2651 uint32_t stride,
2652 bool indexed)
2653 {
2654 RADV_FROM_HANDLE(radv_buffer, buffer, _buffer);
2655 RADV_FROM_HANDLE(radv_buffer, count_buffer, _count_buffer);
2656 struct radeon_winsys_cs *cs = cmd_buffer->cs;
2657 unsigned di_src_sel = indexed ? V_0287F0_DI_SRC_SEL_DMA
2658 : V_0287F0_DI_SRC_SEL_AUTO_INDEX;
2659 uint64_t indirect_va = cmd_buffer->device->ws->buffer_get_va(buffer->bo);
2660 indirect_va += offset + buffer->offset;
2661 uint64_t count_va = 0;
2662
2663 if (count_buffer) {
2664 count_va = cmd_buffer->device->ws->buffer_get_va(count_buffer->bo);
2665 count_va += count_offset + count_buffer->offset;
2666 }
2667
2668 if (!draw_count)
2669 return;
2670
2671 cmd_buffer->device->ws->cs_add_buffer(cs, buffer->bo, 8);
2672
2673 struct ac_userdata_info *loc = radv_lookup_user_sgpr(cmd_buffer->state.pipeline, MESA_SHADER_VERTEX,
2674 AC_UD_VS_BASE_VERTEX_START_INSTANCE);
2675 uint32_t base_reg = shader_stage_to_user_data_0(MESA_SHADER_VERTEX, radv_pipeline_has_gs(cmd_buffer->state.pipeline),
2676 radv_pipeline_has_tess(cmd_buffer->state.pipeline));
2677 bool draw_id_enable = cmd_buffer->state.pipeline->shaders[MESA_SHADER_VERTEX]->info.info.vs.needs_draw_id;
2678 assert(loc->sgpr_idx != -1);
2679 radeon_emit(cs, PKT3(PKT3_SET_BASE, 2, 0));
2680 radeon_emit(cs, 1);
2681 radeon_emit(cs, indirect_va);
2682 radeon_emit(cs, indirect_va >> 32);
2683
2684 radeon_emit(cs, PKT3(indexed ? PKT3_DRAW_INDEX_INDIRECT_MULTI :
2685 PKT3_DRAW_INDIRECT_MULTI,
2686 8, false));
2687 radeon_emit(cs, 0);
2688 radeon_emit(cs, ((base_reg + loc->sgpr_idx * 4) - SI_SH_REG_OFFSET) >> 2);
2689 radeon_emit(cs, ((base_reg + (loc->sgpr_idx + 1) * 4) - SI_SH_REG_OFFSET) >> 2);
2690 radeon_emit(cs, (((base_reg + (loc->sgpr_idx + 2) * 4) - SI_SH_REG_OFFSET) >> 2) |
2691 S_2C3_DRAW_INDEX_ENABLE(draw_id_enable) |
2692 S_2C3_COUNT_INDIRECT_ENABLE(!!count_va));
2693 radeon_emit(cs, draw_count); /* count */
2694 radeon_emit(cs, count_va); /* count_addr */
2695 radeon_emit(cs, count_va >> 32);
2696 radeon_emit(cs, stride); /* stride */
2697 radeon_emit(cs, di_src_sel);
2698 radv_cmd_buffer_trace_emit(cmd_buffer);
2699 }
2700
2701 static void
2702 radv_cmd_draw_indirect_count(VkCommandBuffer commandBuffer,
2703 VkBuffer buffer,
2704 VkDeviceSize offset,
2705 VkBuffer countBuffer,
2706 VkDeviceSize countBufferOffset,
2707 uint32_t maxDrawCount,
2708 uint32_t stride)
2709 {
2710 RADV_FROM_HANDLE(radv_cmd_buffer, cmd_buffer, commandBuffer);
2711 radv_cmd_buffer_flush_state(cmd_buffer, false, false, true, 0);
2712
2713 MAYBE_UNUSED unsigned cdw_max = radeon_check_space(cmd_buffer->device->ws,
2714 cmd_buffer->cs, 14);
2715
2716 radv_emit_indirect_draw(cmd_buffer, buffer, offset,
2717 countBuffer, countBufferOffset, maxDrawCount, stride, false);
2718
2719 assert(cmd_buffer->cs->cdw <= cdw_max);
2720 }
2721
2722 static void
2723 radv_cmd_draw_indexed_indirect_count(
2724 VkCommandBuffer commandBuffer,
2725 VkBuffer buffer,
2726 VkDeviceSize offset,
2727 VkBuffer countBuffer,
2728 VkDeviceSize countBufferOffset,
2729 uint32_t maxDrawCount,
2730 uint32_t stride)
2731 {
2732 RADV_FROM_HANDLE(radv_cmd_buffer, cmd_buffer, commandBuffer);
2733 int index_size = cmd_buffer->state.index_type ? 4 : 2;
2734 uint32_t index_max_size = (cmd_buffer->state.index_buffer->size - cmd_buffer->state.index_offset) / index_size;
2735 uint64_t index_va;
2736 radv_cmd_buffer_flush_state(cmd_buffer, true, false, true, 0);
2737
2738 index_va = cmd_buffer->device->ws->buffer_get_va(cmd_buffer->state.index_buffer->bo);
2739 index_va += cmd_buffer->state.index_buffer->offset + cmd_buffer->state.index_offset;
2740
2741 MAYBE_UNUSED unsigned cdw_max = radeon_check_space(cmd_buffer->device->ws, cmd_buffer->cs, 21);
2742
2743 radeon_emit(cmd_buffer->cs, PKT3(PKT3_INDEX_TYPE, 0, 0));
2744 radeon_emit(cmd_buffer->cs, cmd_buffer->state.index_type);
2745
2746 radeon_emit(cmd_buffer->cs, PKT3(PKT3_INDEX_BASE, 1, 0));
2747 radeon_emit(cmd_buffer->cs, index_va);
2748 radeon_emit(cmd_buffer->cs, index_va >> 32);
2749
2750 radeon_emit(cmd_buffer->cs, PKT3(PKT3_INDEX_BUFFER_SIZE, 0, 0));
2751 radeon_emit(cmd_buffer->cs, index_max_size);
2752
2753 radv_emit_indirect_draw(cmd_buffer, buffer, offset,
2754 countBuffer, countBufferOffset, maxDrawCount, stride, true);
2755
2756 assert(cmd_buffer->cs->cdw <= cdw_max);
2757 }
2758
2759 void radv_CmdDrawIndirect(
2760 VkCommandBuffer commandBuffer,
2761 VkBuffer buffer,
2762 VkDeviceSize offset,
2763 uint32_t drawCount,
2764 uint32_t stride)
2765 {
2766 radv_cmd_draw_indirect_count(commandBuffer, buffer, offset,
2767 VK_NULL_HANDLE, 0, drawCount, stride);
2768 }
2769
2770 void radv_CmdDrawIndexedIndirect(
2771 VkCommandBuffer commandBuffer,
2772 VkBuffer buffer,
2773 VkDeviceSize offset,
2774 uint32_t drawCount,
2775 uint32_t stride)
2776 {
2777 radv_cmd_draw_indexed_indirect_count(commandBuffer, buffer, offset,
2778 VK_NULL_HANDLE, 0, drawCount, stride);
2779 }
2780
2781 void radv_CmdDrawIndirectCountAMD(
2782 VkCommandBuffer commandBuffer,
2783 VkBuffer buffer,
2784 VkDeviceSize offset,
2785 VkBuffer countBuffer,
2786 VkDeviceSize countBufferOffset,
2787 uint32_t maxDrawCount,
2788 uint32_t stride)
2789 {
2790 radv_cmd_draw_indirect_count(commandBuffer, buffer, offset,
2791 countBuffer, countBufferOffset,
2792 maxDrawCount, stride);
2793 }
2794
2795 void radv_CmdDrawIndexedIndirectCountAMD(
2796 VkCommandBuffer commandBuffer,
2797 VkBuffer buffer,
2798 VkDeviceSize offset,
2799 VkBuffer countBuffer,
2800 VkDeviceSize countBufferOffset,
2801 uint32_t maxDrawCount,
2802 uint32_t stride)
2803 {
2804 radv_cmd_draw_indexed_indirect_count(commandBuffer, buffer, offset,
2805 countBuffer, countBufferOffset,
2806 maxDrawCount, stride);
2807 }
2808
2809 static void
2810 radv_flush_compute_state(struct radv_cmd_buffer *cmd_buffer)
2811 {
2812 radv_emit_compute_pipeline(cmd_buffer);
2813 radv_flush_descriptors(cmd_buffer, VK_SHADER_STAGE_COMPUTE_BIT);
2814 radv_flush_constants(cmd_buffer, cmd_buffer->state.compute_pipeline,
2815 VK_SHADER_STAGE_COMPUTE_BIT);
2816 si_emit_cache_flush(cmd_buffer);
2817 }
2818
2819 void radv_CmdDispatch(
2820 VkCommandBuffer commandBuffer,
2821 uint32_t x,
2822 uint32_t y,
2823 uint32_t z)
2824 {
2825 RADV_FROM_HANDLE(radv_cmd_buffer, cmd_buffer, commandBuffer);
2826
2827 radv_flush_compute_state(cmd_buffer);
2828
2829 MAYBE_UNUSED unsigned cdw_max = radeon_check_space(cmd_buffer->device->ws, cmd_buffer->cs, 10);
2830
2831 struct ac_userdata_info *loc = radv_lookup_user_sgpr(cmd_buffer->state.compute_pipeline,
2832 MESA_SHADER_COMPUTE, AC_UD_CS_GRID_SIZE);
2833 if (loc->sgpr_idx != -1) {
2834 assert(!loc->indirect);
2835 uint8_t grid_used = cmd_buffer->state.compute_pipeline->shaders[MESA_SHADER_COMPUTE]->info.info.cs.grid_components_used;
2836 assert(loc->num_sgprs == grid_used);
2837 radeon_set_sh_reg_seq(cmd_buffer->cs, R_00B900_COMPUTE_USER_DATA_0 + loc->sgpr_idx * 4, grid_used);
2838 radeon_emit(cmd_buffer->cs, x);
2839 if (grid_used > 1)
2840 radeon_emit(cmd_buffer->cs, y);
2841 if (grid_used > 2)
2842 radeon_emit(cmd_buffer->cs, z);
2843 }
2844
2845 radeon_emit(cmd_buffer->cs, PKT3(PKT3_DISPATCH_DIRECT, 3, 0) |
2846 PKT3_SHADER_TYPE_S(1));
2847 radeon_emit(cmd_buffer->cs, x);
2848 radeon_emit(cmd_buffer->cs, y);
2849 radeon_emit(cmd_buffer->cs, z);
2850 radeon_emit(cmd_buffer->cs, 1);
2851
2852 assert(cmd_buffer->cs->cdw <= cdw_max);
2853 radv_cmd_buffer_trace_emit(cmd_buffer);
2854 }
2855
2856 void radv_CmdDispatchIndirect(
2857 VkCommandBuffer commandBuffer,
2858 VkBuffer _buffer,
2859 VkDeviceSize offset)
2860 {
2861 RADV_FROM_HANDLE(radv_cmd_buffer, cmd_buffer, commandBuffer);
2862 RADV_FROM_HANDLE(radv_buffer, buffer, _buffer);
2863 uint64_t va = cmd_buffer->device->ws->buffer_get_va(buffer->bo);
2864 va += buffer->offset + offset;
2865
2866 cmd_buffer->device->ws->cs_add_buffer(cmd_buffer->cs, buffer->bo, 8);
2867
2868 radv_flush_compute_state(cmd_buffer);
2869
2870 MAYBE_UNUSED unsigned cdw_max = radeon_check_space(cmd_buffer->device->ws, cmd_buffer->cs, 25);
2871 struct ac_userdata_info *loc = radv_lookup_user_sgpr(cmd_buffer->state.compute_pipeline,
2872 MESA_SHADER_COMPUTE, AC_UD_CS_GRID_SIZE);
2873 if (loc->sgpr_idx != -1) {
2874 uint8_t grid_used = cmd_buffer->state.compute_pipeline->shaders[MESA_SHADER_COMPUTE]->info.info.cs.grid_components_used;
2875 for (unsigned i = 0; i < grid_used; ++i) {
2876 radeon_emit(cmd_buffer->cs, PKT3(PKT3_COPY_DATA, 4, 0));
2877 radeon_emit(cmd_buffer->cs, COPY_DATA_SRC_SEL(COPY_DATA_MEM) |
2878 COPY_DATA_DST_SEL(COPY_DATA_REG));
2879 radeon_emit(cmd_buffer->cs, (va + 4 * i));
2880 radeon_emit(cmd_buffer->cs, (va + 4 * i) >> 32);
2881 radeon_emit(cmd_buffer->cs, ((R_00B900_COMPUTE_USER_DATA_0 + loc->sgpr_idx * 4) >> 2) + i);
2882 radeon_emit(cmd_buffer->cs, 0);
2883 }
2884 }
2885
2886 if (radv_cmd_buffer_uses_mec(cmd_buffer)) {
2887 radeon_emit(cmd_buffer->cs, PKT3(PKT3_DISPATCH_INDIRECT, 2, 0) |
2888 PKT3_SHADER_TYPE_S(1));
2889 radeon_emit(cmd_buffer->cs, va);
2890 radeon_emit(cmd_buffer->cs, va >> 32);
2891 radeon_emit(cmd_buffer->cs, 1);
2892 } else {
2893 radeon_emit(cmd_buffer->cs, PKT3(PKT3_SET_BASE, 2, 0) |
2894 PKT3_SHADER_TYPE_S(1));
2895 radeon_emit(cmd_buffer->cs, 1);
2896 radeon_emit(cmd_buffer->cs, va);
2897 radeon_emit(cmd_buffer->cs, va >> 32);
2898
2899 radeon_emit(cmd_buffer->cs, PKT3(PKT3_DISPATCH_INDIRECT, 1, 0) |
2900 PKT3_SHADER_TYPE_S(1));
2901 radeon_emit(cmd_buffer->cs, 0);
2902 radeon_emit(cmd_buffer->cs, 1);
2903 }
2904
2905 assert(cmd_buffer->cs->cdw <= cdw_max);
2906 radv_cmd_buffer_trace_emit(cmd_buffer);
2907 }
2908
2909 void radv_unaligned_dispatch(
2910 struct radv_cmd_buffer *cmd_buffer,
2911 uint32_t x,
2912 uint32_t y,
2913 uint32_t z)
2914 {
2915 struct radv_pipeline *pipeline = cmd_buffer->state.compute_pipeline;
2916 struct radv_shader_variant *compute_shader = pipeline->shaders[MESA_SHADER_COMPUTE];
2917 uint32_t blocks[3], remainder[3];
2918
2919 blocks[0] = round_up_u32(x, compute_shader->info.cs.block_size[0]);
2920 blocks[1] = round_up_u32(y, compute_shader->info.cs.block_size[1]);
2921 blocks[2] = round_up_u32(z, compute_shader->info.cs.block_size[2]);
2922
2923 /* If aligned, these should be an entire block size, not 0 */
2924 remainder[0] = x + compute_shader->info.cs.block_size[0] - align_u32_npot(x, compute_shader->info.cs.block_size[0]);
2925 remainder[1] = y + compute_shader->info.cs.block_size[1] - align_u32_npot(y, compute_shader->info.cs.block_size[1]);
2926 remainder[2] = z + compute_shader->info.cs.block_size[2] - align_u32_npot(z, compute_shader->info.cs.block_size[2]);
2927
2928 radv_flush_compute_state(cmd_buffer);
2929
2930 MAYBE_UNUSED unsigned cdw_max = radeon_check_space(cmd_buffer->device->ws, cmd_buffer->cs, 15);
2931
2932 radeon_set_sh_reg_seq(cmd_buffer->cs, R_00B81C_COMPUTE_NUM_THREAD_X, 3);
2933 radeon_emit(cmd_buffer->cs,
2934 S_00B81C_NUM_THREAD_FULL(compute_shader->info.cs.block_size[0]) |
2935 S_00B81C_NUM_THREAD_PARTIAL(remainder[0]));
2936 radeon_emit(cmd_buffer->cs,
2937 S_00B81C_NUM_THREAD_FULL(compute_shader->info.cs.block_size[1]) |
2938 S_00B81C_NUM_THREAD_PARTIAL(remainder[1]));
2939 radeon_emit(cmd_buffer->cs,
2940 S_00B81C_NUM_THREAD_FULL(compute_shader->info.cs.block_size[2]) |
2941 S_00B81C_NUM_THREAD_PARTIAL(remainder[2]));
2942
2943 struct ac_userdata_info *loc = radv_lookup_user_sgpr(cmd_buffer->state.compute_pipeline,
2944 MESA_SHADER_COMPUTE, AC_UD_CS_GRID_SIZE);
2945 if (loc->sgpr_idx != -1) {
2946 uint8_t grid_used = cmd_buffer->state.compute_pipeline->shaders[MESA_SHADER_COMPUTE]->info.info.cs.grid_components_used;
2947 radeon_set_sh_reg_seq(cmd_buffer->cs, R_00B900_COMPUTE_USER_DATA_0 + loc->sgpr_idx * 4, grid_used);
2948 radeon_emit(cmd_buffer->cs, blocks[0]);
2949 if (grid_used > 1)
2950 radeon_emit(cmd_buffer->cs, blocks[1]);
2951 if (grid_used > 2)
2952 radeon_emit(cmd_buffer->cs, blocks[2]);
2953 }
2954 radeon_emit(cmd_buffer->cs, PKT3(PKT3_DISPATCH_DIRECT, 3, 0) |
2955 PKT3_SHADER_TYPE_S(1));
2956 radeon_emit(cmd_buffer->cs, blocks[0]);
2957 radeon_emit(cmd_buffer->cs, blocks[1]);
2958 radeon_emit(cmd_buffer->cs, blocks[2]);
2959 radeon_emit(cmd_buffer->cs, S_00B800_COMPUTE_SHADER_EN(1) |
2960 S_00B800_PARTIAL_TG_EN(1));
2961
2962 assert(cmd_buffer->cs->cdw <= cdw_max);
2963 radv_cmd_buffer_trace_emit(cmd_buffer);
2964 }
2965
2966 void radv_CmdEndRenderPass(
2967 VkCommandBuffer commandBuffer)
2968 {
2969 RADV_FROM_HANDLE(radv_cmd_buffer, cmd_buffer, commandBuffer);
2970
2971 radv_subpass_barrier(cmd_buffer, &cmd_buffer->state.pass->end_barrier);
2972
2973 radv_cmd_buffer_resolve_subpass(cmd_buffer);
2974
2975 for (unsigned i = 0; i < cmd_buffer->state.framebuffer->attachment_count; ++i) {
2976 VkImageLayout layout = cmd_buffer->state.pass->attachments[i].final_layout;
2977 radv_handle_subpass_image_transition(cmd_buffer,
2978 (VkAttachmentReference){i, layout});
2979 }
2980
2981 vk_free(&cmd_buffer->pool->alloc, cmd_buffer->state.attachments);
2982
2983 cmd_buffer->state.pass = NULL;
2984 cmd_buffer->state.subpass = NULL;
2985 cmd_buffer->state.attachments = NULL;
2986 cmd_buffer->state.framebuffer = NULL;
2987 }
2988
2989 /*
2990 * For HTILE we have the following interesting clear words:
2991 * 0x0000030f: Uncompressed.
2992 * 0xfffffff0: Clear depth to 1.0
2993 * 0x00000000: Clear depth to 0.0
2994 */
2995 static void radv_initialize_htile(struct radv_cmd_buffer *cmd_buffer,
2996 struct radv_image *image,
2997 const VkImageSubresourceRange *range,
2998 uint32_t clear_word)
2999 {
3000 assert(range->baseMipLevel == 0);
3001 assert(range->levelCount == 1 || range->levelCount == VK_REMAINING_ARRAY_LAYERS);
3002 unsigned layer_count = radv_get_layerCount(image, range);
3003 uint64_t size = image->surface.htile_slice_size * layer_count;
3004 uint64_t offset = image->offset + image->htile_offset +
3005 image->surface.htile_slice_size * range->baseArrayLayer;
3006
3007 cmd_buffer->state.flush_bits |= RADV_CMD_FLAG_FLUSH_AND_INV_DB |
3008 RADV_CMD_FLAG_FLUSH_AND_INV_DB_META;
3009
3010 radv_fill_buffer(cmd_buffer, image->bo, offset, size, clear_word);
3011
3012 cmd_buffer->state.flush_bits |= RADV_CMD_FLAG_FLUSH_AND_INV_DB_META |
3013 RADV_CMD_FLAG_CS_PARTIAL_FLUSH |
3014 RADV_CMD_FLAG_INV_VMEM_L1 |
3015 RADV_CMD_FLAG_WRITEBACK_GLOBAL_L2;
3016 }
3017
3018 static void radv_handle_depth_image_transition(struct radv_cmd_buffer *cmd_buffer,
3019 struct radv_image *image,
3020 VkImageLayout src_layout,
3021 VkImageLayout dst_layout,
3022 unsigned src_queue_mask,
3023 unsigned dst_queue_mask,
3024 const VkImageSubresourceRange *range,
3025 VkImageAspectFlags pending_clears)
3026 {
3027 if (dst_layout == VK_IMAGE_LAYOUT_DEPTH_STENCIL_ATTACHMENT_OPTIMAL &&
3028 (pending_clears & vk_format_aspects(image->vk_format)) == vk_format_aspects(image->vk_format) &&
3029 cmd_buffer->state.render_area.offset.x == 0 && cmd_buffer->state.render_area.offset.y == 0 &&
3030 cmd_buffer->state.render_area.extent.width == image->info.width &&
3031 cmd_buffer->state.render_area.extent.height == image->info.height) {
3032 /* The clear will initialize htile. */
3033 return;
3034 } else if (src_layout == VK_IMAGE_LAYOUT_UNDEFINED &&
3035 radv_layout_has_htile(image, dst_layout, dst_queue_mask)) {
3036 /* TODO: merge with the clear if applicable */
3037 radv_initialize_htile(cmd_buffer, image, range, 0);
3038 } else if (!radv_layout_is_htile_compressed(image, src_layout, src_queue_mask) &&
3039 radv_layout_is_htile_compressed(image, dst_layout, dst_queue_mask)) {
3040 radv_initialize_htile(cmd_buffer, image, range, 0xffffffff);
3041 } else if (radv_layout_is_htile_compressed(image, src_layout, src_queue_mask) &&
3042 !radv_layout_is_htile_compressed(image, dst_layout, dst_queue_mask)) {
3043 VkImageSubresourceRange local_range = *range;
3044 local_range.aspectMask = VK_IMAGE_ASPECT_DEPTH_BIT;
3045 local_range.baseMipLevel = 0;
3046 local_range.levelCount = 1;
3047
3048 cmd_buffer->state.flush_bits |= RADV_CMD_FLAG_FLUSH_AND_INV_DB |
3049 RADV_CMD_FLAG_FLUSH_AND_INV_DB_META;
3050
3051 radv_decompress_depth_image_inplace(cmd_buffer, image, &local_range);
3052
3053 cmd_buffer->state.flush_bits |= RADV_CMD_FLAG_FLUSH_AND_INV_DB |
3054 RADV_CMD_FLAG_FLUSH_AND_INV_DB_META;
3055 }
3056 }
3057
3058 void radv_initialise_cmask(struct radv_cmd_buffer *cmd_buffer,
3059 struct radv_image *image, uint32_t value)
3060 {
3061 cmd_buffer->state.flush_bits |= RADV_CMD_FLAG_FLUSH_AND_INV_CB |
3062 RADV_CMD_FLAG_FLUSH_AND_INV_CB_META;
3063
3064 radv_fill_buffer(cmd_buffer, image->bo, image->offset + image->cmask.offset,
3065 image->cmask.size, value);
3066
3067 cmd_buffer->state.flush_bits |= RADV_CMD_FLAG_FLUSH_AND_INV_CB_META |
3068 RADV_CMD_FLAG_CS_PARTIAL_FLUSH |
3069 RADV_CMD_FLAG_INV_VMEM_L1 |
3070 RADV_CMD_FLAG_WRITEBACK_GLOBAL_L2;
3071 }
3072
3073 static void radv_handle_cmask_image_transition(struct radv_cmd_buffer *cmd_buffer,
3074 struct radv_image *image,
3075 VkImageLayout src_layout,
3076 VkImageLayout dst_layout,
3077 unsigned src_queue_mask,
3078 unsigned dst_queue_mask,
3079 const VkImageSubresourceRange *range,
3080 VkImageAspectFlags pending_clears)
3081 {
3082 if (src_layout == VK_IMAGE_LAYOUT_UNDEFINED) {
3083 if (image->fmask.size)
3084 radv_initialise_cmask(cmd_buffer, image, 0xccccccccu);
3085 else
3086 radv_initialise_cmask(cmd_buffer, image, 0xffffffffu);
3087 } else if (radv_layout_can_fast_clear(image, src_layout, src_queue_mask) &&
3088 !radv_layout_can_fast_clear(image, dst_layout, dst_queue_mask)) {
3089 radv_fast_clear_flush_image_inplace(cmd_buffer, image, range);
3090 }
3091 }
3092
3093 void radv_initialize_dcc(struct radv_cmd_buffer *cmd_buffer,
3094 struct radv_image *image, uint32_t value)
3095 {
3096
3097 cmd_buffer->state.flush_bits |= RADV_CMD_FLAG_FLUSH_AND_INV_CB |
3098 RADV_CMD_FLAG_FLUSH_AND_INV_CB_META;
3099
3100 radv_fill_buffer(cmd_buffer, image->bo, image->offset + image->dcc_offset,
3101 image->surface.dcc_size, value);
3102
3103 cmd_buffer->state.flush_bits |= RADV_CMD_FLAG_FLUSH_AND_INV_CB |
3104 RADV_CMD_FLAG_FLUSH_AND_INV_CB_META |
3105 RADV_CMD_FLAG_CS_PARTIAL_FLUSH |
3106 RADV_CMD_FLAG_INV_VMEM_L1 |
3107 RADV_CMD_FLAG_WRITEBACK_GLOBAL_L2;
3108 }
3109
3110 static void radv_handle_dcc_image_transition(struct radv_cmd_buffer *cmd_buffer,
3111 struct radv_image *image,
3112 VkImageLayout src_layout,
3113 VkImageLayout dst_layout,
3114 unsigned src_queue_mask,
3115 unsigned dst_queue_mask,
3116 const VkImageSubresourceRange *range,
3117 VkImageAspectFlags pending_clears)
3118 {
3119 if (src_layout == VK_IMAGE_LAYOUT_UNDEFINED) {
3120 radv_initialize_dcc(cmd_buffer, image, 0x20202020u);
3121 } else if (radv_layout_can_fast_clear(image, src_layout, src_queue_mask) &&
3122 !radv_layout_can_fast_clear(image, dst_layout, dst_queue_mask)) {
3123 radv_fast_clear_flush_image_inplace(cmd_buffer, image, range);
3124 }
3125 }
3126
3127 static void radv_handle_image_transition(struct radv_cmd_buffer *cmd_buffer,
3128 struct radv_image *image,
3129 VkImageLayout src_layout,
3130 VkImageLayout dst_layout,
3131 uint32_t src_family,
3132 uint32_t dst_family,
3133 const VkImageSubresourceRange *range,
3134 VkImageAspectFlags pending_clears)
3135 {
3136 if (image->exclusive && src_family != dst_family) {
3137 /* This is an acquire or a release operation and there will be
3138 * a corresponding release/acquire. Do the transition in the
3139 * most flexible queue. */
3140
3141 assert(src_family == cmd_buffer->queue_family_index ||
3142 dst_family == cmd_buffer->queue_family_index);
3143
3144 if (cmd_buffer->queue_family_index == RADV_QUEUE_TRANSFER)
3145 return;
3146
3147 if (cmd_buffer->queue_family_index == RADV_QUEUE_COMPUTE &&
3148 (src_family == RADV_QUEUE_GENERAL ||
3149 dst_family == RADV_QUEUE_GENERAL))
3150 return;
3151 }
3152
3153 unsigned src_queue_mask = radv_image_queue_family_mask(image, src_family, cmd_buffer->queue_family_index);
3154 unsigned dst_queue_mask = radv_image_queue_family_mask(image, dst_family, cmd_buffer->queue_family_index);
3155
3156 if (image->surface.htile_size)
3157 radv_handle_depth_image_transition(cmd_buffer, image, src_layout,
3158 dst_layout, src_queue_mask,
3159 dst_queue_mask, range,
3160 pending_clears);
3161
3162 if (image->cmask.size)
3163 radv_handle_cmask_image_transition(cmd_buffer, image, src_layout,
3164 dst_layout, src_queue_mask,
3165 dst_queue_mask, range,
3166 pending_clears);
3167
3168 if (image->surface.dcc_size)
3169 radv_handle_dcc_image_transition(cmd_buffer, image, src_layout,
3170 dst_layout, src_queue_mask,
3171 dst_queue_mask, range,
3172 pending_clears);
3173 }
3174
3175 void radv_CmdPipelineBarrier(
3176 VkCommandBuffer commandBuffer,
3177 VkPipelineStageFlags srcStageMask,
3178 VkPipelineStageFlags destStageMask,
3179 VkBool32 byRegion,
3180 uint32_t memoryBarrierCount,
3181 const VkMemoryBarrier* pMemoryBarriers,
3182 uint32_t bufferMemoryBarrierCount,
3183 const VkBufferMemoryBarrier* pBufferMemoryBarriers,
3184 uint32_t imageMemoryBarrierCount,
3185 const VkImageMemoryBarrier* pImageMemoryBarriers)
3186 {
3187 RADV_FROM_HANDLE(radv_cmd_buffer, cmd_buffer, commandBuffer);
3188 enum radv_cmd_flush_bits src_flush_bits = 0;
3189 enum radv_cmd_flush_bits dst_flush_bits = 0;
3190
3191 for (uint32_t i = 0; i < memoryBarrierCount; i++) {
3192 src_flush_bits |= radv_src_access_flush(cmd_buffer, pMemoryBarriers[i].srcAccessMask);
3193 dst_flush_bits |= radv_dst_access_flush(cmd_buffer, pMemoryBarriers[i].dstAccessMask,
3194 NULL);
3195 }
3196
3197 for (uint32_t i = 0; i < bufferMemoryBarrierCount; i++) {
3198 src_flush_bits |= radv_src_access_flush(cmd_buffer, pBufferMemoryBarriers[i].srcAccessMask);
3199 dst_flush_bits |= radv_dst_access_flush(cmd_buffer, pBufferMemoryBarriers[i].dstAccessMask,
3200 NULL);
3201 }
3202
3203 for (uint32_t i = 0; i < imageMemoryBarrierCount; i++) {
3204 RADV_FROM_HANDLE(radv_image, image, pImageMemoryBarriers[i].image);
3205 src_flush_bits |= radv_src_access_flush(cmd_buffer, pImageMemoryBarriers[i].srcAccessMask);
3206 dst_flush_bits |= radv_dst_access_flush(cmd_buffer, pImageMemoryBarriers[i].dstAccessMask,
3207 image);
3208 }
3209
3210 radv_stage_flush(cmd_buffer, srcStageMask);
3211 cmd_buffer->state.flush_bits |= src_flush_bits;
3212
3213 for (uint32_t i = 0; i < imageMemoryBarrierCount; i++) {
3214 RADV_FROM_HANDLE(radv_image, image, pImageMemoryBarriers[i].image);
3215 radv_handle_image_transition(cmd_buffer, image,
3216 pImageMemoryBarriers[i].oldLayout,
3217 pImageMemoryBarriers[i].newLayout,
3218 pImageMemoryBarriers[i].srcQueueFamilyIndex,
3219 pImageMemoryBarriers[i].dstQueueFamilyIndex,
3220 &pImageMemoryBarriers[i].subresourceRange,
3221 0);
3222 }
3223
3224 cmd_buffer->state.flush_bits |= dst_flush_bits;
3225 }
3226
3227
3228 static void write_event(struct radv_cmd_buffer *cmd_buffer,
3229 struct radv_event *event,
3230 VkPipelineStageFlags stageMask,
3231 unsigned value)
3232 {
3233 struct radeon_winsys_cs *cs = cmd_buffer->cs;
3234 uint64_t va = cmd_buffer->device->ws->buffer_get_va(event->bo);
3235
3236 cmd_buffer->device->ws->cs_add_buffer(cs, event->bo, 8);
3237
3238 MAYBE_UNUSED unsigned cdw_max = radeon_check_space(cmd_buffer->device->ws, cs, 18);
3239
3240 /* TODO: this is overkill. Probably should figure something out from
3241 * the stage mask. */
3242
3243 si_cs_emit_write_event_eop(cs,
3244 cmd_buffer->device->physical_device->rad_info.chip_class == CIK,
3245 false,
3246 EVENT_TYPE_BOTTOM_OF_PIPE_TS, 0,
3247 1, va, 2, value);
3248
3249 assert(cmd_buffer->cs->cdw <= cdw_max);
3250 }
3251
3252 void radv_CmdSetEvent(VkCommandBuffer commandBuffer,
3253 VkEvent _event,
3254 VkPipelineStageFlags stageMask)
3255 {
3256 RADV_FROM_HANDLE(radv_cmd_buffer, cmd_buffer, commandBuffer);
3257 RADV_FROM_HANDLE(radv_event, event, _event);
3258
3259 write_event(cmd_buffer, event, stageMask, 1);
3260 }
3261
3262 void radv_CmdResetEvent(VkCommandBuffer commandBuffer,
3263 VkEvent _event,
3264 VkPipelineStageFlags stageMask)
3265 {
3266 RADV_FROM_HANDLE(radv_cmd_buffer, cmd_buffer, commandBuffer);
3267 RADV_FROM_HANDLE(radv_event, event, _event);
3268
3269 write_event(cmd_buffer, event, stageMask, 0);
3270 }
3271
3272 void radv_CmdWaitEvents(VkCommandBuffer commandBuffer,
3273 uint32_t eventCount,
3274 const VkEvent* pEvents,
3275 VkPipelineStageFlags srcStageMask,
3276 VkPipelineStageFlags dstStageMask,
3277 uint32_t memoryBarrierCount,
3278 const VkMemoryBarrier* pMemoryBarriers,
3279 uint32_t bufferMemoryBarrierCount,
3280 const VkBufferMemoryBarrier* pBufferMemoryBarriers,
3281 uint32_t imageMemoryBarrierCount,
3282 const VkImageMemoryBarrier* pImageMemoryBarriers)
3283 {
3284 RADV_FROM_HANDLE(radv_cmd_buffer, cmd_buffer, commandBuffer);
3285 struct radeon_winsys_cs *cs = cmd_buffer->cs;
3286
3287 for (unsigned i = 0; i < eventCount; ++i) {
3288 RADV_FROM_HANDLE(radv_event, event, pEvents[i]);
3289 uint64_t va = cmd_buffer->device->ws->buffer_get_va(event->bo);
3290
3291 cmd_buffer->device->ws->cs_add_buffer(cs, event->bo, 8);
3292
3293 MAYBE_UNUSED unsigned cdw_max = radeon_check_space(cmd_buffer->device->ws, cs, 7);
3294
3295 si_emit_wait_fence(cs, va, 1, 0xffffffff);
3296 assert(cmd_buffer->cs->cdw <= cdw_max);
3297 }
3298
3299
3300 for (uint32_t i = 0; i < imageMemoryBarrierCount; i++) {
3301 RADV_FROM_HANDLE(radv_image, image, pImageMemoryBarriers[i].image);
3302
3303 radv_handle_image_transition(cmd_buffer, image,
3304 pImageMemoryBarriers[i].oldLayout,
3305 pImageMemoryBarriers[i].newLayout,
3306 pImageMemoryBarriers[i].srcQueueFamilyIndex,
3307 pImageMemoryBarriers[i].dstQueueFamilyIndex,
3308 &pImageMemoryBarriers[i].subresourceRange,
3309 0);
3310 }
3311
3312 /* TODO: figure out how to do memory barriers without waiting */
3313 cmd_buffer->state.flush_bits |= RADV_CMD_FLUSH_AND_INV_FRAMEBUFFER |
3314 RADV_CMD_FLAG_INV_GLOBAL_L2 |
3315 RADV_CMD_FLAG_INV_VMEM_L1 |
3316 RADV_CMD_FLAG_INV_SMEM_L1;
3317 }