c23e8cf4995950c8c429f41358e1682522d4f638
[mesa.git] / src / amd / vulkan / radv_private.h
1 /*
2 * Copyright © 2016 Red Hat.
3 * Copyright © 2016 Bas Nieuwenhuizen
4 *
5 * based in part on anv driver which is:
6 * Copyright © 2015 Intel Corporation
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the "Software"),
10 * to deal in the Software without restriction, including without limitation
11 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
12 * and/or sell copies of the Software, and to permit persons to whom the
13 * Software is furnished to do so, subject to the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the next
16 * paragraph) shall be included in all copies or substantial portions of the
17 * Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
20 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
21 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
22 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
23 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
24 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
25 * IN THE SOFTWARE.
26 */
27
28 #ifndef RADV_PRIVATE_H
29 #define RADV_PRIVATE_H
30
31 #include <stdlib.h>
32 #include <stdio.h>
33 #include <stdbool.h>
34 #include <pthread.h>
35 #include <assert.h>
36 #include <stdint.h>
37 #include <string.h>
38 #ifdef HAVE_VALGRIND
39 #include <valgrind.h>
40 #include <memcheck.h>
41 #define VG(x) x
42 #else
43 #define VG(x)
44 #endif
45
46 #include <amdgpu.h>
47 #include "compiler/shader_enums.h"
48 #include "util/macros.h"
49 #include "util/list.h"
50 #include "main/macros.h"
51 #include "vk_alloc.h"
52
53 #include "radv_radeon_winsys.h"
54 #include "ac_binary.h"
55 #include "ac_nir_to_llvm.h"
56 #include "ac_gpu_info.h"
57 #include "ac_surface.h"
58 #include "radv_descriptor_set.h"
59
60 #include <llvm-c/TargetMachine.h>
61
62 /* Pre-declarations needed for WSI entrypoints */
63 struct wl_surface;
64 struct wl_display;
65 typedef struct xcb_connection_t xcb_connection_t;
66 typedef uint32_t xcb_visualid_t;
67 typedef uint32_t xcb_window_t;
68
69 #include <vulkan/vulkan.h>
70 #include <vulkan/vulkan_intel.h>
71 #include <vulkan/vk_icd.h>
72
73 #include "radv_entrypoints.h"
74
75 #include "wsi_common.h"
76
77 #define ATI_VENDOR_ID 0x1002
78
79 #define MAX_VBS 32
80 #define MAX_VERTEX_ATTRIBS 32
81 #define MAX_RTS 8
82 #define MAX_VIEWPORTS 16
83 #define MAX_SCISSORS 16
84 #define MAX_PUSH_CONSTANTS_SIZE 128
85 #define MAX_PUSH_DESCRIPTORS 32
86 #define MAX_DYNAMIC_BUFFERS 16
87 #define MAX_SAMPLES_LOG2 4
88 #define NUM_META_FS_KEYS 13
89 #define RADV_MAX_DRM_DEVICES 8
90 #define MAX_VIEWS 8
91
92 #define NUM_DEPTH_CLEAR_PIPELINES 3
93
94 enum radv_mem_heap {
95 RADV_MEM_HEAP_VRAM,
96 RADV_MEM_HEAP_VRAM_CPU_ACCESS,
97 RADV_MEM_HEAP_GTT,
98 RADV_MEM_HEAP_COUNT
99 };
100
101 enum radv_mem_type {
102 RADV_MEM_TYPE_VRAM,
103 RADV_MEM_TYPE_GTT_WRITE_COMBINE,
104 RADV_MEM_TYPE_VRAM_CPU_ACCESS,
105 RADV_MEM_TYPE_GTT_CACHED,
106 RADV_MEM_TYPE_COUNT
107 };
108
109 #define radv_printflike(a, b) __attribute__((__format__(__printf__, a, b)))
110
111 static inline uint32_t
112 align_u32(uint32_t v, uint32_t a)
113 {
114 assert(a != 0 && a == (a & -a));
115 return (v + a - 1) & ~(a - 1);
116 }
117
118 static inline uint32_t
119 align_u32_npot(uint32_t v, uint32_t a)
120 {
121 return (v + a - 1) / a * a;
122 }
123
124 static inline uint64_t
125 align_u64(uint64_t v, uint64_t a)
126 {
127 assert(a != 0 && a == (a & -a));
128 return (v + a - 1) & ~(a - 1);
129 }
130
131 static inline int32_t
132 align_i32(int32_t v, int32_t a)
133 {
134 assert(a != 0 && a == (a & -a));
135 return (v + a - 1) & ~(a - 1);
136 }
137
138 /** Alignment must be a power of 2. */
139 static inline bool
140 radv_is_aligned(uintmax_t n, uintmax_t a)
141 {
142 assert(a == (a & -a));
143 return (n & (a - 1)) == 0;
144 }
145
146 static inline uint32_t
147 round_up_u32(uint32_t v, uint32_t a)
148 {
149 return (v + a - 1) / a;
150 }
151
152 static inline uint64_t
153 round_up_u64(uint64_t v, uint64_t a)
154 {
155 return (v + a - 1) / a;
156 }
157
158 static inline uint32_t
159 radv_minify(uint32_t n, uint32_t levels)
160 {
161 if (unlikely(n == 0))
162 return 0;
163 else
164 return MAX2(n >> levels, 1);
165 }
166 static inline float
167 radv_clamp_f(float f, float min, float max)
168 {
169 assert(min < max);
170
171 if (f > max)
172 return max;
173 else if (f < min)
174 return min;
175 else
176 return f;
177 }
178
179 static inline bool
180 radv_clear_mask(uint32_t *inout_mask, uint32_t clear_mask)
181 {
182 if (*inout_mask & clear_mask) {
183 *inout_mask &= ~clear_mask;
184 return true;
185 } else {
186 return false;
187 }
188 }
189
190 #define for_each_bit(b, dword) \
191 for (uint32_t __dword = (dword); \
192 (b) = __builtin_ffs(__dword) - 1, __dword; \
193 __dword &= ~(1 << (b)))
194
195 #define typed_memcpy(dest, src, count) ({ \
196 STATIC_ASSERT(sizeof(*src) == sizeof(*dest)); \
197 memcpy((dest), (src), (count) * sizeof(*(src))); \
198 })
199
200 #define zero(x) (memset(&(x), 0, sizeof(x)))
201
202 /* Whenever we generate an error, pass it through this function. Useful for
203 * debugging, where we can break on it. Only call at error site, not when
204 * propagating errors. Might be useful to plug in a stack trace here.
205 */
206
207 VkResult __vk_errorf(VkResult error, const char *file, int line, const char *format, ...);
208
209 #ifdef DEBUG
210 #define vk_error(error) __vk_errorf(error, __FILE__, __LINE__, NULL);
211 #define vk_errorf(error, format, ...) __vk_errorf(error, __FILE__, __LINE__, format, ## __VA_ARGS__);
212 #else
213 #define vk_error(error) error
214 #define vk_errorf(error, format, ...) error
215 #endif
216
217 void __radv_finishme(const char *file, int line, const char *format, ...)
218 radv_printflike(3, 4);
219 void radv_loge(const char *format, ...) radv_printflike(1, 2);
220 void radv_loge_v(const char *format, va_list va);
221
222 /**
223 * Print a FINISHME message, including its source location.
224 */
225 #define radv_finishme(format, ...) \
226 do { \
227 static bool reported = false; \
228 if (!reported) { \
229 __radv_finishme(__FILE__, __LINE__, format, ##__VA_ARGS__); \
230 reported = true; \
231 } \
232 } while (0)
233
234 /* A non-fatal assert. Useful for debugging. */
235 #ifdef DEBUG
236 #define radv_assert(x) ({ \
237 if (unlikely(!(x))) \
238 fprintf(stderr, "%s:%d ASSERT: %s\n", __FILE__, __LINE__, #x); \
239 })
240 #else
241 #define radv_assert(x)
242 #endif
243
244 #define stub_return(v) \
245 do { \
246 radv_finishme("stub %s", __func__); \
247 return (v); \
248 } while (0)
249
250 #define stub() \
251 do { \
252 radv_finishme("stub %s", __func__); \
253 return; \
254 } while (0)
255
256 void *radv_lookup_entrypoint(const char *name);
257
258 struct radv_extensions {
259 VkExtensionProperties *ext_array;
260 uint32_t num_ext;
261 };
262
263 struct radv_physical_device {
264 VK_LOADER_DATA _loader_data;
265
266 struct radv_instance * instance;
267
268 struct radeon_winsys *ws;
269 struct radeon_info rad_info;
270 char path[20];
271 const char * name;
272 uint8_t driver_uuid[VK_UUID_SIZE];
273 uint8_t device_uuid[VK_UUID_SIZE];
274 uint8_t cache_uuid[VK_UUID_SIZE];
275
276 int local_fd;
277 struct wsi_device wsi_device;
278 struct radv_extensions extensions;
279
280 bool has_rbplus; /* if RB+ register exist */
281 bool rbplus_allowed; /* if RB+ is allowed */
282 };
283
284 struct radv_instance {
285 VK_LOADER_DATA _loader_data;
286
287 VkAllocationCallbacks alloc;
288
289 uint32_t apiVersion;
290 int physicalDeviceCount;
291 struct radv_physical_device physicalDevices[RADV_MAX_DRM_DEVICES];
292
293 uint64_t debug_flags;
294 uint64_t perftest_flags;
295 };
296
297 VkResult radv_init_wsi(struct radv_physical_device *physical_device);
298 void radv_finish_wsi(struct radv_physical_device *physical_device);
299
300 struct cache_entry;
301
302 struct radv_pipeline_cache {
303 struct radv_device * device;
304 pthread_mutex_t mutex;
305
306 uint32_t total_size;
307 uint32_t table_size;
308 uint32_t kernel_count;
309 struct cache_entry ** hash_table;
310 bool modified;
311
312 VkAllocationCallbacks alloc;
313 };
314
315 void
316 radv_pipeline_cache_init(struct radv_pipeline_cache *cache,
317 struct radv_device *device);
318 void
319 radv_pipeline_cache_finish(struct radv_pipeline_cache *cache);
320 void
321 radv_pipeline_cache_load(struct radv_pipeline_cache *cache,
322 const void *data, size_t size);
323
324 struct radv_shader_variant *
325 radv_create_shader_variant_from_pipeline_cache(struct radv_device *device,
326 struct radv_pipeline_cache *cache,
327 const unsigned char *sha1);
328
329 struct radv_shader_variant *
330 radv_pipeline_cache_insert_shader(struct radv_device *device,
331 struct radv_pipeline_cache *cache,
332 const unsigned char *sha1,
333 struct radv_shader_variant *variant,
334 const void *code, unsigned code_size);
335
336 struct radv_meta_state {
337 VkAllocationCallbacks alloc;
338
339 struct radv_pipeline_cache cache;
340
341 /**
342 * Use array element `i` for images with `2^i` samples.
343 */
344 struct {
345 VkRenderPass render_pass[NUM_META_FS_KEYS];
346 struct radv_pipeline *color_pipelines[NUM_META_FS_KEYS];
347
348 VkRenderPass depthstencil_rp;
349 struct radv_pipeline *depth_only_pipeline[NUM_DEPTH_CLEAR_PIPELINES];
350 struct radv_pipeline *stencil_only_pipeline[NUM_DEPTH_CLEAR_PIPELINES];
351 struct radv_pipeline *depthstencil_pipeline[NUM_DEPTH_CLEAR_PIPELINES];
352 } clear[1 + MAX_SAMPLES_LOG2];
353
354 VkPipelineLayout clear_color_p_layout;
355 VkPipelineLayout clear_depth_p_layout;
356 struct {
357 VkRenderPass render_pass[NUM_META_FS_KEYS];
358
359 /** Pipeline that blits from a 1D image. */
360 VkPipeline pipeline_1d_src[NUM_META_FS_KEYS];
361
362 /** Pipeline that blits from a 2D image. */
363 VkPipeline pipeline_2d_src[NUM_META_FS_KEYS];
364
365 /** Pipeline that blits from a 3D image. */
366 VkPipeline pipeline_3d_src[NUM_META_FS_KEYS];
367
368 VkRenderPass depth_only_rp;
369 VkPipeline depth_only_1d_pipeline;
370 VkPipeline depth_only_2d_pipeline;
371 VkPipeline depth_only_3d_pipeline;
372
373 VkRenderPass stencil_only_rp;
374 VkPipeline stencil_only_1d_pipeline;
375 VkPipeline stencil_only_2d_pipeline;
376 VkPipeline stencil_only_3d_pipeline;
377 VkPipelineLayout pipeline_layout;
378 VkDescriptorSetLayout ds_layout;
379 } blit;
380
381 struct {
382 VkRenderPass render_passes[NUM_META_FS_KEYS];
383
384 VkPipelineLayout p_layouts[2];
385 VkDescriptorSetLayout ds_layouts[2];
386 VkPipeline pipelines[2][NUM_META_FS_KEYS];
387
388 VkRenderPass depth_only_rp;
389 VkPipeline depth_only_pipeline[2];
390
391 VkRenderPass stencil_only_rp;
392 VkPipeline stencil_only_pipeline[2];
393 } blit2d;
394
395 struct {
396 VkPipelineLayout img_p_layout;
397 VkDescriptorSetLayout img_ds_layout;
398 VkPipeline pipeline;
399 } itob;
400 struct {
401 VkRenderPass render_pass;
402 VkPipelineLayout img_p_layout;
403 VkDescriptorSetLayout img_ds_layout;
404 VkPipeline pipeline;
405 } btoi;
406 struct {
407 VkPipelineLayout img_p_layout;
408 VkDescriptorSetLayout img_ds_layout;
409 VkPipeline pipeline;
410 } itoi;
411 struct {
412 VkPipelineLayout img_p_layout;
413 VkDescriptorSetLayout img_ds_layout;
414 VkPipeline pipeline;
415 } cleari;
416
417 struct {
418 VkPipeline pipeline;
419 VkRenderPass pass;
420 } resolve;
421
422 struct {
423 VkDescriptorSetLayout ds_layout;
424 VkPipelineLayout p_layout;
425 struct {
426 VkPipeline pipeline;
427 VkPipeline i_pipeline;
428 VkPipeline srgb_pipeline;
429 } rc[MAX_SAMPLES_LOG2];
430 } resolve_compute;
431
432 struct {
433 VkDescriptorSetLayout ds_layout;
434 VkPipelineLayout p_layout;
435
436 struct {
437 VkRenderPass render_pass[NUM_META_FS_KEYS];
438 VkPipeline pipeline[NUM_META_FS_KEYS];
439 } rc[MAX_SAMPLES_LOG2];
440 } resolve_fragment;
441
442 struct {
443 VkPipeline decompress_pipeline;
444 VkPipeline resummarize_pipeline;
445 VkRenderPass pass;
446 } depth_decomp[1 + MAX_SAMPLES_LOG2];
447
448 struct {
449 VkPipeline cmask_eliminate_pipeline;
450 VkPipeline fmask_decompress_pipeline;
451 VkRenderPass pass;
452 } fast_clear_flush;
453
454 struct {
455 VkPipelineLayout fill_p_layout;
456 VkPipelineLayout copy_p_layout;
457 VkDescriptorSetLayout fill_ds_layout;
458 VkDescriptorSetLayout copy_ds_layout;
459 VkPipeline fill_pipeline;
460 VkPipeline copy_pipeline;
461 } buffer;
462
463 struct {
464 VkDescriptorSetLayout ds_layout;
465 VkPipelineLayout p_layout;
466 VkPipeline occlusion_query_pipeline;
467 VkPipeline pipeline_statistics_query_pipeline;
468 } query;
469 };
470
471 /* queue types */
472 #define RADV_QUEUE_GENERAL 0
473 #define RADV_QUEUE_COMPUTE 1
474 #define RADV_QUEUE_TRANSFER 2
475
476 #define RADV_MAX_QUEUE_FAMILIES 3
477
478 enum ring_type radv_queue_family_to_ring(int f);
479
480 struct radv_queue {
481 VK_LOADER_DATA _loader_data;
482 struct radv_device * device;
483 struct radeon_winsys_ctx *hw_ctx;
484 int queue_family_index;
485 int queue_idx;
486
487 uint32_t scratch_size;
488 uint32_t compute_scratch_size;
489 uint32_t esgs_ring_size;
490 uint32_t gsvs_ring_size;
491 bool has_tess_rings;
492 bool has_sample_positions;
493
494 struct radeon_winsys_bo *scratch_bo;
495 struct radeon_winsys_bo *descriptor_bo;
496 struct radeon_winsys_bo *compute_scratch_bo;
497 struct radeon_winsys_bo *esgs_ring_bo;
498 struct radeon_winsys_bo *gsvs_ring_bo;
499 struct radeon_winsys_bo *tess_factor_ring_bo;
500 struct radeon_winsys_bo *tess_offchip_ring_bo;
501 struct radeon_winsys_cs *initial_preamble_cs;
502 struct radeon_winsys_cs *initial_full_flush_preamble_cs;
503 struct radeon_winsys_cs *continue_preamble_cs;
504 };
505
506 struct radv_device {
507 VK_LOADER_DATA _loader_data;
508
509 VkAllocationCallbacks alloc;
510
511 struct radv_instance * instance;
512 struct radeon_winsys *ws;
513
514 struct radv_meta_state meta_state;
515
516 struct radv_queue *queues[RADV_MAX_QUEUE_FAMILIES];
517 int queue_count[RADV_MAX_QUEUE_FAMILIES];
518 struct radeon_winsys_cs *empty_cs[RADV_MAX_QUEUE_FAMILIES];
519 uint64_t debug_flags;
520
521 bool llvm_supports_spill;
522 bool has_distributed_tess;
523 uint32_t tess_offchip_block_dw_size;
524 uint32_t scratch_waves;
525
526 uint32_t gs_table_depth;
527
528 /* MSAA sample locations.
529 * The first index is the sample index.
530 * The second index is the coordinate: X, Y. */
531 float sample_locations_1x[1][2];
532 float sample_locations_2x[2][2];
533 float sample_locations_4x[4][2];
534 float sample_locations_8x[8][2];
535 float sample_locations_16x[16][2];
536
537 /* CIK and later */
538 uint32_t gfx_init_size_dw;
539 struct radeon_winsys_bo *gfx_init;
540
541 struct radeon_winsys_bo *trace_bo;
542 uint32_t *trace_id_ptr;
543
544 struct radv_physical_device *physical_device;
545
546 /* Backup in-memory cache to be used if the app doesn't provide one */
547 struct radv_pipeline_cache * mem_cache;
548
549 /*
550 * use different counters so MSAA MRTs get consecutive surface indices,
551 * even if MASK is allocated in between.
552 */
553 uint32_t image_mrt_offset_counter;
554 uint32_t fmask_mrt_offset_counter;
555 struct list_head shader_slabs;
556 mtx_t shader_slab_mutex;
557
558 /* For detecting VM faults reported by dmesg. */
559 uint64_t dmesg_timestamp;
560 };
561
562 struct radv_device_memory {
563 struct radeon_winsys_bo *bo;
564 /* for dedicated allocations */
565 struct radv_image *image;
566 struct radv_buffer *buffer;
567 uint32_t type_index;
568 VkDeviceSize map_size;
569 void * map;
570 };
571
572
573 struct radv_descriptor_range {
574 uint64_t va;
575 uint32_t size;
576 };
577
578 struct radv_descriptor_set {
579 const struct radv_descriptor_set_layout *layout;
580 uint32_t size;
581
582 struct radeon_winsys_bo *bo;
583 uint64_t va;
584 uint32_t *mapped_ptr;
585 struct radv_descriptor_range *dynamic_descriptors;
586
587 struct list_head vram_list;
588
589 struct radeon_winsys_bo *descriptors[0];
590 };
591
592 struct radv_push_descriptor_set
593 {
594 struct radv_descriptor_set set;
595 uint32_t capacity;
596 };
597
598 struct radv_descriptor_pool {
599 struct radeon_winsys_bo *bo;
600 uint8_t *mapped_ptr;
601 uint64_t current_offset;
602 uint64_t size;
603
604 struct list_head vram_list;
605
606 uint8_t *host_memory_base;
607 uint8_t *host_memory_ptr;
608 uint8_t *host_memory_end;
609 };
610
611 struct radv_descriptor_update_template_entry {
612 VkDescriptorType descriptor_type;
613
614 /* The number of descriptors to update */
615 uint32_t descriptor_count;
616
617 /* Into mapped_ptr or dynamic_descriptors, in units of the respective array */
618 uint32_t dst_offset;
619
620 /* In dwords. Not valid/used for dynamic descriptors */
621 uint32_t dst_stride;
622
623 uint32_t buffer_offset;
624
625 /* Only valid for combined image samplers and samplers */
626 uint16_t has_sampler;
627
628 /* In bytes */
629 size_t src_offset;
630 size_t src_stride;
631
632 /* For push descriptors */
633 const uint32_t *immutable_samplers;
634 };
635
636 struct radv_descriptor_update_template {
637 uint32_t entry_count;
638 struct radv_descriptor_update_template_entry entry[0];
639 };
640
641 struct radv_buffer {
642 struct radv_device * device;
643 VkDeviceSize size;
644
645 VkBufferUsageFlags usage;
646 VkBufferCreateFlags flags;
647
648 /* Set when bound */
649 struct radeon_winsys_bo * bo;
650 VkDeviceSize offset;
651 };
652
653
654 enum radv_cmd_dirty_bits {
655 RADV_CMD_DIRTY_DYNAMIC_VIEWPORT = 1 << 0, /* VK_DYNAMIC_STATE_VIEWPORT */
656 RADV_CMD_DIRTY_DYNAMIC_SCISSOR = 1 << 1, /* VK_DYNAMIC_STATE_SCISSOR */
657 RADV_CMD_DIRTY_DYNAMIC_LINE_WIDTH = 1 << 2, /* VK_DYNAMIC_STATE_LINE_WIDTH */
658 RADV_CMD_DIRTY_DYNAMIC_DEPTH_BIAS = 1 << 3, /* VK_DYNAMIC_STATE_DEPTH_BIAS */
659 RADV_CMD_DIRTY_DYNAMIC_BLEND_CONSTANTS = 1 << 4, /* VK_DYNAMIC_STATE_BLEND_CONSTANTS */
660 RADV_CMD_DIRTY_DYNAMIC_DEPTH_BOUNDS = 1 << 5, /* VK_DYNAMIC_STATE_DEPTH_BOUNDS */
661 RADV_CMD_DIRTY_DYNAMIC_STENCIL_COMPARE_MASK = 1 << 6, /* VK_DYNAMIC_STATE_STENCIL_COMPARE_MASK */
662 RADV_CMD_DIRTY_DYNAMIC_STENCIL_WRITE_MASK = 1 << 7, /* VK_DYNAMIC_STATE_STENCIL_WRITE_MASK */
663 RADV_CMD_DIRTY_DYNAMIC_STENCIL_REFERENCE = 1 << 8, /* VK_DYNAMIC_STATE_STENCIL_REFERENCE */
664 RADV_CMD_DIRTY_DYNAMIC_ALL = (1 << 9) - 1,
665 RADV_CMD_DIRTY_PIPELINE = 1 << 9,
666 RADV_CMD_DIRTY_INDEX_BUFFER = 1 << 10,
667 RADV_CMD_DIRTY_RENDER_TARGETS = 1 << 11,
668 };
669 typedef uint32_t radv_cmd_dirty_mask_t;
670
671 enum radv_cmd_flush_bits {
672 RADV_CMD_FLAG_INV_ICACHE = 1 << 0,
673 /* SMEM L1, other names: KCACHE, constant cache, DCACHE, data cache */
674 RADV_CMD_FLAG_INV_SMEM_L1 = 1 << 1,
675 /* VMEM L1 can optionally be bypassed (GLC=1). Other names: TC L1 */
676 RADV_CMD_FLAG_INV_VMEM_L1 = 1 << 2,
677 /* Used by everything except CB/DB, can be bypassed (SLC=1). Other names: TC L2 */
678 RADV_CMD_FLAG_INV_GLOBAL_L2 = 1 << 3,
679 /* Same as above, but only writes back and doesn't invalidate */
680 RADV_CMD_FLAG_WRITEBACK_GLOBAL_L2 = 1 << 4,
681 /* Framebuffer caches */
682 RADV_CMD_FLAG_FLUSH_AND_INV_CB_META = 1 << 5,
683 RADV_CMD_FLAG_FLUSH_AND_INV_DB_META = 1 << 6,
684 RADV_CMD_FLAG_FLUSH_AND_INV_DB = 1 << 7,
685 RADV_CMD_FLAG_FLUSH_AND_INV_CB = 1 << 8,
686 /* Engine synchronization. */
687 RADV_CMD_FLAG_VS_PARTIAL_FLUSH = 1 << 9,
688 RADV_CMD_FLAG_PS_PARTIAL_FLUSH = 1 << 10,
689 RADV_CMD_FLAG_CS_PARTIAL_FLUSH = 1 << 11,
690 RADV_CMD_FLAG_VGT_FLUSH = 1 << 12,
691
692 RADV_CMD_FLUSH_AND_INV_FRAMEBUFFER = (RADV_CMD_FLAG_FLUSH_AND_INV_CB |
693 RADV_CMD_FLAG_FLUSH_AND_INV_CB_META |
694 RADV_CMD_FLAG_FLUSH_AND_INV_DB |
695 RADV_CMD_FLAG_FLUSH_AND_INV_DB_META)
696 };
697
698 struct radv_vertex_binding {
699 struct radv_buffer * buffer;
700 VkDeviceSize offset;
701 };
702
703 struct radv_viewport_state {
704 uint32_t count;
705 VkViewport viewports[MAX_VIEWPORTS];
706 };
707
708 struct radv_scissor_state {
709 uint32_t count;
710 VkRect2D scissors[MAX_SCISSORS];
711 };
712
713 struct radv_dynamic_state {
714 struct radv_viewport_state viewport;
715
716 struct radv_scissor_state scissor;
717
718 float line_width;
719
720 struct {
721 float bias;
722 float clamp;
723 float slope;
724 } depth_bias;
725
726 float blend_constants[4];
727
728 struct {
729 float min;
730 float max;
731 } depth_bounds;
732
733 struct {
734 uint32_t front;
735 uint32_t back;
736 } stencil_compare_mask;
737
738 struct {
739 uint32_t front;
740 uint32_t back;
741 } stencil_write_mask;
742
743 struct {
744 uint32_t front;
745 uint32_t back;
746 } stencil_reference;
747 };
748
749 extern const struct radv_dynamic_state default_dynamic_state;
750
751 void radv_dynamic_state_copy(struct radv_dynamic_state *dest,
752 const struct radv_dynamic_state *src,
753 uint32_t copy_mask);
754
755 const char *
756 radv_get_debug_option_name(int id);
757
758 const char *
759 radv_get_perftest_option_name(int id);
760
761 /**
762 * Attachment state when recording a renderpass instance.
763 *
764 * The clear value is valid only if there exists a pending clear.
765 */
766 struct radv_attachment_state {
767 VkImageAspectFlags pending_clear_aspects;
768 uint32_t cleared_views;
769 VkClearValue clear_value;
770 VkImageLayout current_layout;
771 };
772
773 struct radv_cmd_state {
774 bool vb_dirty;
775 radv_cmd_dirty_mask_t dirty;
776 bool push_descriptors_dirty;
777 bool predicating;
778
779 struct radv_pipeline * pipeline;
780 struct radv_pipeline * emitted_pipeline;
781 struct radv_pipeline * compute_pipeline;
782 struct radv_pipeline * emitted_compute_pipeline;
783 struct radv_framebuffer * framebuffer;
784 struct radv_render_pass * pass;
785 const struct radv_subpass * subpass;
786 struct radv_dynamic_state dynamic;
787 struct radv_vertex_binding vertex_bindings[MAX_VBS];
788 struct radv_descriptor_set * descriptors[MAX_SETS];
789 struct radv_attachment_state * attachments;
790 VkRect2D render_area;
791 uint32_t index_type;
792 uint32_t max_index_count;
793 uint64_t index_va;
794 int32_t last_primitive_reset_en;
795 uint32_t last_primitive_reset_index;
796 enum radv_cmd_flush_bits flush_bits;
797 unsigned active_occlusion_queries;
798 float offset_scale;
799 uint32_t descriptors_dirty;
800 uint32_t trace_id;
801 uint32_t last_ia_multi_vgt_param;
802 };
803
804 struct radv_cmd_pool {
805 VkAllocationCallbacks alloc;
806 struct list_head cmd_buffers;
807 struct list_head free_cmd_buffers;
808 uint32_t queue_family_index;
809 };
810
811 struct radv_cmd_buffer_upload {
812 uint8_t *map;
813 unsigned offset;
814 uint64_t size;
815 struct radeon_winsys_bo *upload_bo;
816 struct list_head list;
817 };
818
819 struct radv_cmd_buffer {
820 VK_LOADER_DATA _loader_data;
821
822 struct radv_device * device;
823
824 struct radv_cmd_pool * pool;
825 struct list_head pool_link;
826
827 VkCommandBufferUsageFlags usage_flags;
828 VkCommandBufferLevel level;
829 struct radeon_winsys_cs *cs;
830 struct radv_cmd_state state;
831 uint32_t queue_family_index;
832
833 uint8_t push_constants[MAX_PUSH_CONSTANTS_SIZE];
834 uint32_t dynamic_buffers[4 * MAX_DYNAMIC_BUFFERS];
835 VkShaderStageFlags push_constant_stages;
836 struct radv_push_descriptor_set push_descriptors;
837 struct radv_descriptor_set meta_push_descriptors;
838
839 struct radv_cmd_buffer_upload upload;
840
841 uint32_t scratch_size_needed;
842 uint32_t compute_scratch_size_needed;
843 uint32_t esgs_ring_size_needed;
844 uint32_t gsvs_ring_size_needed;
845 bool tess_rings_needed;
846 bool sample_positions_needed;
847
848 VkResult record_result;
849
850 int ring_offsets_idx; /* just used for verification */
851 uint32_t gfx9_fence_offset;
852 struct radeon_winsys_bo *gfx9_fence_bo;
853 uint32_t gfx9_fence_idx;
854 };
855
856 struct radv_image;
857
858 bool radv_cmd_buffer_uses_mec(struct radv_cmd_buffer *cmd_buffer);
859
860 void si_init_compute(struct radv_cmd_buffer *cmd_buffer);
861 void si_init_config(struct radv_cmd_buffer *cmd_buffer);
862
863 void cik_create_gfx_config(struct radv_device *device);
864
865 void si_write_viewport(struct radeon_winsys_cs *cs, int first_vp,
866 int count, const VkViewport *viewports);
867 void si_write_scissors(struct radeon_winsys_cs *cs, int first,
868 int count, const VkRect2D *scissors,
869 const VkViewport *viewports, bool can_use_guardband);
870 uint32_t si_get_ia_multi_vgt_param(struct radv_cmd_buffer *cmd_buffer,
871 bool instanced_draw, bool indirect_draw,
872 uint32_t draw_vertex_count);
873 void si_cs_emit_write_event_eop(struct radeon_winsys_cs *cs,
874 bool predicated,
875 enum chip_class chip_class,
876 bool is_mec,
877 unsigned event, unsigned event_flags,
878 unsigned data_sel,
879 uint64_t va,
880 uint32_t old_fence,
881 uint32_t new_fence);
882
883 void si_emit_wait_fence(struct radeon_winsys_cs *cs,
884 bool predicated,
885 uint64_t va, uint32_t ref,
886 uint32_t mask);
887 void si_cs_emit_cache_flush(struct radeon_winsys_cs *cs,
888 bool predicated,
889 enum chip_class chip_class,
890 uint32_t *fence_ptr, uint64_t va,
891 bool is_mec,
892 enum radv_cmd_flush_bits flush_bits);
893 void si_emit_cache_flush(struct radv_cmd_buffer *cmd_buffer);
894 void si_emit_set_predication_state(struct radv_cmd_buffer *cmd_buffer, uint64_t va);
895 void si_cp_dma_buffer_copy(struct radv_cmd_buffer *cmd_buffer,
896 uint64_t src_va, uint64_t dest_va,
897 uint64_t size);
898 void si_cp_dma_prefetch(struct radv_cmd_buffer *cmd_buffer, uint64_t va,
899 unsigned size);
900 void si_cp_dma_clear_buffer(struct radv_cmd_buffer *cmd_buffer, uint64_t va,
901 uint64_t size, unsigned value);
902 void radv_set_db_count_control(struct radv_cmd_buffer *cmd_buffer);
903 void radv_bind_descriptor_set(struct radv_cmd_buffer *cmd_buffer,
904 struct radv_descriptor_set *set,
905 unsigned idx);
906 bool
907 radv_cmd_buffer_upload_alloc(struct radv_cmd_buffer *cmd_buffer,
908 unsigned size,
909 unsigned alignment,
910 unsigned *out_offset,
911 void **ptr);
912 void
913 radv_cmd_buffer_set_subpass(struct radv_cmd_buffer *cmd_buffer,
914 const struct radv_subpass *subpass,
915 bool transitions);
916 bool
917 radv_cmd_buffer_upload_data(struct radv_cmd_buffer *cmd_buffer,
918 unsigned size, unsigned alignmnet,
919 const void *data, unsigned *out_offset);
920 void
921 radv_emit_framebuffer_state(struct radv_cmd_buffer *cmd_buffer);
922 void radv_cmd_buffer_clear_subpass(struct radv_cmd_buffer *cmd_buffer);
923 void radv_cmd_buffer_resolve_subpass(struct radv_cmd_buffer *cmd_buffer);
924 void radv_cmd_buffer_resolve_subpass_cs(struct radv_cmd_buffer *cmd_buffer);
925 void radv_cmd_buffer_resolve_subpass_fs(struct radv_cmd_buffer *cmd_buffer);
926 void radv_cayman_emit_msaa_sample_locs(struct radeon_winsys_cs *cs, int nr_samples);
927 unsigned radv_cayman_get_maxdist(int log_samples);
928 void radv_device_init_msaa(struct radv_device *device);
929 void radv_set_depth_clear_regs(struct radv_cmd_buffer *cmd_buffer,
930 struct radv_image *image,
931 VkClearDepthStencilValue ds_clear_value,
932 VkImageAspectFlags aspects);
933 void radv_set_color_clear_regs(struct radv_cmd_buffer *cmd_buffer,
934 struct radv_image *image,
935 int idx,
936 uint32_t color_values[2]);
937 void radv_set_dcc_need_cmask_elim_pred(struct radv_cmd_buffer *cmd_buffer,
938 struct radv_image *image,
939 bool value);
940 void radv_fill_buffer(struct radv_cmd_buffer *cmd_buffer,
941 struct radeon_winsys_bo *bo,
942 uint64_t offset, uint64_t size, uint32_t value);
943 void radv_cmd_buffer_trace_emit(struct radv_cmd_buffer *cmd_buffer);
944 bool radv_get_memory_fd(struct radv_device *device,
945 struct radv_device_memory *memory,
946 int *pFD);
947 /*
948 * Takes x,y,z as exact numbers of invocations, instead of blocks.
949 *
950 * Limitations: Can't call normal dispatch functions without binding or rebinding
951 * the compute pipeline.
952 */
953 void radv_unaligned_dispatch(
954 struct radv_cmd_buffer *cmd_buffer,
955 uint32_t x,
956 uint32_t y,
957 uint32_t z);
958
959 struct radv_event {
960 struct radeon_winsys_bo *bo;
961 uint64_t *map;
962 };
963
964 struct radv_shader_module;
965 struct ac_shader_variant_key;
966
967 void
968 radv_hash_shader(unsigned char *hash, struct radv_shader_module *module,
969 const char *entrypoint,
970 const VkSpecializationInfo *spec_info,
971 const struct radv_pipeline_layout *layout,
972 const struct ac_shader_variant_key *key,
973 uint32_t is_geom_copy_shader);
974
975 static inline gl_shader_stage
976 vk_to_mesa_shader_stage(VkShaderStageFlagBits vk_stage)
977 {
978 assert(__builtin_popcount(vk_stage) == 1);
979 return ffs(vk_stage) - 1;
980 }
981
982 static inline VkShaderStageFlagBits
983 mesa_to_vk_shader_stage(gl_shader_stage mesa_stage)
984 {
985 return (1 << mesa_stage);
986 }
987
988 #define RADV_STAGE_MASK ((1 << MESA_SHADER_STAGES) - 1)
989
990 #define radv_foreach_stage(stage, stage_bits) \
991 for (gl_shader_stage stage, \
992 __tmp = (gl_shader_stage)((stage_bits) & RADV_STAGE_MASK); \
993 stage = __builtin_ffs(__tmp) - 1, __tmp; \
994 __tmp &= ~(1 << (stage)))
995
996 struct radv_depth_stencil_state {
997 uint32_t db_depth_control;
998 uint32_t db_stencil_control;
999 uint32_t db_render_control;
1000 uint32_t db_render_override2;
1001 };
1002
1003 struct radv_blend_state {
1004 uint32_t cb_color_control;
1005 uint32_t cb_target_mask;
1006 uint32_t sx_mrt_blend_opt[8];
1007 uint32_t cb_blend_control[8];
1008
1009 uint32_t spi_shader_col_format;
1010 uint32_t cb_shader_mask;
1011 uint32_t db_alpha_to_mask;
1012 };
1013
1014 unsigned radv_format_meta_fs_key(VkFormat format);
1015
1016 struct radv_raster_state {
1017 uint32_t pa_cl_clip_cntl;
1018 uint32_t spi_interp_control;
1019 uint32_t pa_su_point_size;
1020 uint32_t pa_su_point_minmax;
1021 uint32_t pa_su_line_cntl;
1022 uint32_t pa_su_vtx_cntl;
1023 uint32_t pa_su_sc_mode_cntl;
1024 };
1025
1026 struct radv_multisample_state {
1027 uint32_t db_eqaa;
1028 uint32_t pa_sc_line_cntl;
1029 uint32_t pa_sc_mode_cntl_0;
1030 uint32_t pa_sc_mode_cntl_1;
1031 uint32_t pa_sc_aa_config;
1032 uint32_t pa_sc_aa_mask[2];
1033 unsigned num_samples;
1034 };
1035
1036 struct radv_prim_vertex_count {
1037 uint8_t min;
1038 uint8_t incr;
1039 };
1040
1041 struct radv_tessellation_state {
1042 uint32_t ls_hs_config;
1043 uint32_t tcs_in_layout;
1044 uint32_t tcs_out_layout;
1045 uint32_t tcs_out_offsets;
1046 uint32_t offchip_layout;
1047 unsigned num_patches;
1048 unsigned lds_size;
1049 unsigned num_tcs_input_cp;
1050 uint32_t tf_param;
1051 };
1052
1053 struct radv_vertex_elements_info {
1054 uint32_t rsrc_word3[MAX_VERTEX_ATTRIBS];
1055 uint32_t format_size[MAX_VERTEX_ATTRIBS];
1056 uint32_t binding[MAX_VERTEX_ATTRIBS];
1057 uint32_t offset[MAX_VERTEX_ATTRIBS];
1058 uint32_t count;
1059 };
1060
1061 #define SI_GS_PER_ES 128
1062
1063 struct radv_pipeline {
1064 struct radv_device * device;
1065 uint32_t dynamic_state_mask;
1066 struct radv_dynamic_state dynamic_state;
1067
1068 struct radv_pipeline_layout * layout;
1069
1070 bool needs_data_cache;
1071 bool need_indirect_descriptor_sets;
1072 struct radv_shader_variant * shaders[MESA_SHADER_STAGES];
1073 struct radv_shader_variant *gs_copy_shader;
1074 VkShaderStageFlags active_stages;
1075
1076 struct radv_vertex_elements_info vertex_elements;
1077
1078 uint32_t binding_stride[MAX_VBS];
1079
1080 union {
1081 struct {
1082 struct radv_blend_state blend;
1083 struct radv_depth_stencil_state ds;
1084 struct radv_raster_state raster;
1085 struct radv_multisample_state ms;
1086 struct radv_tessellation_state tess;
1087 uint32_t db_shader_control;
1088 uint32_t shader_z_format;
1089 unsigned prim;
1090 unsigned gs_out;
1091 uint32_t vgt_gs_mode;
1092 bool vgt_primitiveid_en;
1093 bool prim_restart_enable;
1094 bool partial_es_wave;
1095 uint8_t primgroup_size;
1096 unsigned esgs_ring_size;
1097 unsigned gsvs_ring_size;
1098 uint32_t ps_input_cntl[32];
1099 uint32_t ps_input_cntl_num;
1100 uint32_t pa_cl_vs_out_cntl;
1101 uint32_t vgt_shader_stages_en;
1102 uint32_t vtx_base_sgpr;
1103 uint32_t base_ia_multi_vgt_param;
1104 bool wd_switch_on_eop;
1105 bool ia_switch_on_eoi;
1106 bool partial_vs_wave;
1107 uint8_t vtx_emit_num;
1108 struct radv_prim_vertex_count prim_vertex_count;
1109 bool can_use_guardband;
1110 } graphics;
1111 };
1112
1113 unsigned max_waves;
1114 unsigned scratch_bytes_per_wave;
1115 };
1116
1117 static inline bool radv_pipeline_has_gs(struct radv_pipeline *pipeline)
1118 {
1119 return pipeline->shaders[MESA_SHADER_GEOMETRY] ? true : false;
1120 }
1121
1122 static inline bool radv_pipeline_has_tess(struct radv_pipeline *pipeline)
1123 {
1124 return pipeline->shaders[MESA_SHADER_TESS_EVAL] ? true : false;
1125 }
1126
1127 struct ac_userdata_info *radv_lookup_user_sgpr(struct radv_pipeline *pipeline,
1128 gl_shader_stage stage,
1129 int idx);
1130
1131 struct radv_graphics_pipeline_create_info {
1132 bool use_rectlist;
1133 bool db_depth_clear;
1134 bool db_stencil_clear;
1135 bool db_depth_disable_expclear;
1136 bool db_stencil_disable_expclear;
1137 bool db_flush_depth_inplace;
1138 bool db_flush_stencil_inplace;
1139 bool db_resummarize;
1140 uint32_t custom_blend_mode;
1141 };
1142
1143 VkResult
1144 radv_graphics_pipeline_create(VkDevice device,
1145 VkPipelineCache cache,
1146 const VkGraphicsPipelineCreateInfo *pCreateInfo,
1147 const struct radv_graphics_pipeline_create_info *extra,
1148 const VkAllocationCallbacks *alloc,
1149 VkPipeline *pPipeline);
1150
1151 struct vk_format_description;
1152 uint32_t radv_translate_buffer_dataformat(const struct vk_format_description *desc,
1153 int first_non_void);
1154 uint32_t radv_translate_buffer_numformat(const struct vk_format_description *desc,
1155 int first_non_void);
1156 uint32_t radv_translate_colorformat(VkFormat format);
1157 uint32_t radv_translate_color_numformat(VkFormat format,
1158 const struct vk_format_description *desc,
1159 int first_non_void);
1160 uint32_t radv_colorformat_endian_swap(uint32_t colorformat);
1161 unsigned radv_translate_colorswap(VkFormat format, bool do_endian_swap);
1162 uint32_t radv_translate_dbformat(VkFormat format);
1163 uint32_t radv_translate_tex_dataformat(VkFormat format,
1164 const struct vk_format_description *desc,
1165 int first_non_void);
1166 uint32_t radv_translate_tex_numformat(VkFormat format,
1167 const struct vk_format_description *desc,
1168 int first_non_void);
1169 bool radv_format_pack_clear_color(VkFormat format,
1170 uint32_t clear_vals[2],
1171 VkClearColorValue *value);
1172 bool radv_is_colorbuffer_format_supported(VkFormat format, bool *blendable);
1173 bool radv_dcc_formats_compatible(VkFormat format1,
1174 VkFormat format2);
1175
1176 struct radv_fmask_info {
1177 uint64_t offset;
1178 uint64_t size;
1179 unsigned alignment;
1180 unsigned pitch_in_pixels;
1181 unsigned bank_height;
1182 unsigned slice_tile_max;
1183 unsigned tile_mode_index;
1184 unsigned tile_swizzle;
1185 };
1186
1187 struct radv_cmask_info {
1188 uint64_t offset;
1189 uint64_t size;
1190 unsigned alignment;
1191 unsigned slice_tile_max;
1192 unsigned base_address_reg;
1193 };
1194
1195 struct r600_htile_info {
1196 uint64_t offset;
1197 uint64_t size;
1198 unsigned pitch;
1199 unsigned height;
1200 unsigned xalign;
1201 unsigned yalign;
1202 };
1203
1204 struct radv_image {
1205 VkImageType type;
1206 /* The original VkFormat provided by the client. This may not match any
1207 * of the actual surface formats.
1208 */
1209 VkFormat vk_format;
1210 VkImageAspectFlags aspects;
1211 VkImageUsageFlags usage; /**< Superset of VkImageCreateInfo::usage. */
1212 struct ac_surf_info info;
1213 VkImageTiling tiling; /** VkImageCreateInfo::tiling */
1214 VkImageCreateFlags flags; /** VkImageCreateInfo::flags */
1215
1216 VkDeviceSize size;
1217 uint32_t alignment;
1218
1219 unsigned queue_family_mask;
1220 bool exclusive;
1221 bool shareable;
1222
1223 /* Set when bound */
1224 struct radeon_winsys_bo *bo;
1225 VkDeviceSize offset;
1226 uint32_t dcc_offset;
1227 uint32_t htile_offset;
1228 struct radeon_surf surface;
1229
1230 struct radv_fmask_info fmask;
1231 struct radv_cmask_info cmask;
1232 uint32_t clear_value_offset;
1233 uint32_t dcc_pred_offset;
1234 };
1235
1236 /* Whether the image has a htile that is known consistent with the contents of
1237 * the image. */
1238 bool radv_layout_has_htile(const struct radv_image *image,
1239 VkImageLayout layout,
1240 unsigned queue_mask);
1241
1242 /* Whether the image has a htile that is known consistent with the contents of
1243 * the image and is allowed to be in compressed form.
1244 *
1245 * If this is false reads that don't use the htile should be able to return
1246 * correct results.
1247 */
1248 bool radv_layout_is_htile_compressed(const struct radv_image *image,
1249 VkImageLayout layout,
1250 unsigned queue_mask);
1251
1252 bool radv_layout_can_fast_clear(const struct radv_image *image,
1253 VkImageLayout layout,
1254 unsigned queue_mask);
1255
1256
1257 unsigned radv_image_queue_family_mask(const struct radv_image *image, uint32_t family, uint32_t queue_family);
1258
1259 static inline uint32_t
1260 radv_get_layerCount(const struct radv_image *image,
1261 const VkImageSubresourceRange *range)
1262 {
1263 return range->layerCount == VK_REMAINING_ARRAY_LAYERS ?
1264 image->info.array_size - range->baseArrayLayer : range->layerCount;
1265 }
1266
1267 static inline uint32_t
1268 radv_get_levelCount(const struct radv_image *image,
1269 const VkImageSubresourceRange *range)
1270 {
1271 return range->levelCount == VK_REMAINING_MIP_LEVELS ?
1272 image->info.levels - range->baseMipLevel : range->levelCount;
1273 }
1274
1275 struct radeon_bo_metadata;
1276 void
1277 radv_init_metadata(struct radv_device *device,
1278 struct radv_image *image,
1279 struct radeon_bo_metadata *metadata);
1280
1281 struct radv_image_view {
1282 struct radv_image *image; /**< VkImageViewCreateInfo::image */
1283 struct radeon_winsys_bo *bo;
1284
1285 VkImageViewType type;
1286 VkImageAspectFlags aspect_mask;
1287 VkFormat vk_format;
1288 uint32_t base_layer;
1289 uint32_t layer_count;
1290 uint32_t base_mip;
1291 uint32_t level_count;
1292 VkExtent3D extent; /**< Extent of VkImageViewCreateInfo::baseMipLevel. */
1293
1294 uint32_t descriptor[8];
1295 uint32_t fmask_descriptor[8];
1296
1297 /* Descriptor for use as a storage image as opposed to a sampled image.
1298 * This has a few differences for cube maps (e.g. type).
1299 */
1300 uint32_t storage_descriptor[8];
1301 uint32_t storage_fmask_descriptor[8];
1302 };
1303
1304 struct radv_image_create_info {
1305 const VkImageCreateInfo *vk_info;
1306 bool scanout;
1307 };
1308
1309 VkResult radv_image_create(VkDevice _device,
1310 const struct radv_image_create_info *info,
1311 const VkAllocationCallbacks* alloc,
1312 VkImage *pImage);
1313
1314 void radv_image_view_init(struct radv_image_view *view,
1315 struct radv_device *device,
1316 const VkImageViewCreateInfo* pCreateInfo);
1317
1318 struct radv_buffer_view {
1319 struct radeon_winsys_bo *bo;
1320 VkFormat vk_format;
1321 uint64_t range; /**< VkBufferViewCreateInfo::range */
1322 uint32_t state[4];
1323 };
1324 void radv_buffer_view_init(struct radv_buffer_view *view,
1325 struct radv_device *device,
1326 const VkBufferViewCreateInfo* pCreateInfo);
1327
1328 static inline struct VkExtent3D
1329 radv_sanitize_image_extent(const VkImageType imageType,
1330 const struct VkExtent3D imageExtent)
1331 {
1332 switch (imageType) {
1333 case VK_IMAGE_TYPE_1D:
1334 return (VkExtent3D) { imageExtent.width, 1, 1 };
1335 case VK_IMAGE_TYPE_2D:
1336 return (VkExtent3D) { imageExtent.width, imageExtent.height, 1 };
1337 case VK_IMAGE_TYPE_3D:
1338 return imageExtent;
1339 default:
1340 unreachable("invalid image type");
1341 }
1342 }
1343
1344 static inline struct VkOffset3D
1345 radv_sanitize_image_offset(const VkImageType imageType,
1346 const struct VkOffset3D imageOffset)
1347 {
1348 switch (imageType) {
1349 case VK_IMAGE_TYPE_1D:
1350 return (VkOffset3D) { imageOffset.x, 0, 0 };
1351 case VK_IMAGE_TYPE_2D:
1352 return (VkOffset3D) { imageOffset.x, imageOffset.y, 0 };
1353 case VK_IMAGE_TYPE_3D:
1354 return imageOffset;
1355 default:
1356 unreachable("invalid image type");
1357 }
1358 }
1359
1360 static inline bool
1361 radv_image_extent_compare(const struct radv_image *image,
1362 const VkExtent3D *extent)
1363 {
1364 if (extent->width != image->info.width ||
1365 extent->height != image->info.height ||
1366 extent->depth != image->info.depth)
1367 return false;
1368 return true;
1369 }
1370
1371 struct radv_sampler {
1372 uint32_t state[4];
1373 };
1374
1375 struct radv_color_buffer_info {
1376 uint64_t cb_color_base;
1377 uint64_t cb_color_cmask;
1378 uint64_t cb_color_fmask;
1379 uint64_t cb_dcc_base;
1380 uint32_t cb_color_pitch;
1381 uint32_t cb_color_slice;
1382 uint32_t cb_color_view;
1383 uint32_t cb_color_info;
1384 uint32_t cb_color_attrib;
1385 uint32_t cb_color_attrib2;
1386 uint32_t cb_dcc_control;
1387 uint32_t cb_color_cmask_slice;
1388 uint32_t cb_color_fmask_slice;
1389 uint32_t cb_clear_value0;
1390 uint32_t cb_clear_value1;
1391 uint32_t micro_tile_mode;
1392 uint32_t gfx9_epitch;
1393 };
1394
1395 struct radv_ds_buffer_info {
1396 uint64_t db_z_read_base;
1397 uint64_t db_stencil_read_base;
1398 uint64_t db_z_write_base;
1399 uint64_t db_stencil_write_base;
1400 uint64_t db_htile_data_base;
1401 uint32_t db_depth_info;
1402 uint32_t db_z_info;
1403 uint32_t db_stencil_info;
1404 uint32_t db_depth_view;
1405 uint32_t db_depth_size;
1406 uint32_t db_depth_slice;
1407 uint32_t db_htile_surface;
1408 uint32_t pa_su_poly_offset_db_fmt_cntl;
1409 uint32_t db_z_info2;
1410 uint32_t db_stencil_info2;
1411 float offset_scale;
1412 };
1413
1414 struct radv_attachment_info {
1415 union {
1416 struct radv_color_buffer_info cb;
1417 struct radv_ds_buffer_info ds;
1418 };
1419 struct radv_image_view *attachment;
1420 };
1421
1422 struct radv_framebuffer {
1423 uint32_t width;
1424 uint32_t height;
1425 uint32_t layers;
1426
1427 uint32_t attachment_count;
1428 struct radv_attachment_info attachments[0];
1429 };
1430
1431 struct radv_subpass_barrier {
1432 VkPipelineStageFlags src_stage_mask;
1433 VkAccessFlags src_access_mask;
1434 VkAccessFlags dst_access_mask;
1435 };
1436
1437 struct radv_subpass {
1438 uint32_t input_count;
1439 uint32_t color_count;
1440 VkAttachmentReference * input_attachments;
1441 VkAttachmentReference * color_attachments;
1442 VkAttachmentReference * resolve_attachments;
1443 VkAttachmentReference depth_stencil_attachment;
1444
1445 /** Subpass has at least one resolve attachment */
1446 bool has_resolve;
1447
1448 struct radv_subpass_barrier start_barrier;
1449
1450 uint32_t view_mask;
1451 };
1452
1453 struct radv_render_pass_attachment {
1454 VkFormat format;
1455 uint32_t samples;
1456 VkAttachmentLoadOp load_op;
1457 VkAttachmentLoadOp stencil_load_op;
1458 VkImageLayout initial_layout;
1459 VkImageLayout final_layout;
1460 uint32_t view_mask;
1461 };
1462
1463 struct radv_render_pass {
1464 uint32_t attachment_count;
1465 uint32_t subpass_count;
1466 VkAttachmentReference * subpass_attachments;
1467 struct radv_render_pass_attachment * attachments;
1468 struct radv_subpass_barrier end_barrier;
1469 struct radv_subpass subpasses[0];
1470 };
1471
1472 VkResult radv_device_init_meta(struct radv_device *device);
1473 void radv_device_finish_meta(struct radv_device *device);
1474
1475 struct radv_query_pool {
1476 struct radeon_winsys_bo *bo;
1477 uint32_t stride;
1478 uint32_t availability_offset;
1479 char *ptr;
1480 VkQueryType type;
1481 uint32_t pipeline_stats_mask;
1482 };
1483
1484 struct radv_semaphore {
1485 /* use a winsys sem for non-exportable */
1486 struct radeon_winsys_sem *sem;
1487 uint32_t syncobj;
1488 uint32_t temp_syncobj;
1489 };
1490
1491 VkResult radv_alloc_sem_info(struct radv_winsys_sem_info *sem_info,
1492 int num_wait_sems,
1493 const VkSemaphore *wait_sems,
1494 int num_signal_sems,
1495 const VkSemaphore *signal_sems);
1496 void radv_free_sem_info(struct radv_winsys_sem_info *sem_info);
1497
1498 void
1499 radv_update_descriptor_sets(struct radv_device *device,
1500 struct radv_cmd_buffer *cmd_buffer,
1501 VkDescriptorSet overrideSet,
1502 uint32_t descriptorWriteCount,
1503 const VkWriteDescriptorSet *pDescriptorWrites,
1504 uint32_t descriptorCopyCount,
1505 const VkCopyDescriptorSet *pDescriptorCopies);
1506
1507 void
1508 radv_update_descriptor_set_with_template(struct radv_device *device,
1509 struct radv_cmd_buffer *cmd_buffer,
1510 struct radv_descriptor_set *set,
1511 VkDescriptorUpdateTemplateKHR descriptorUpdateTemplate,
1512 const void *pData);
1513
1514 void radv_meta_push_descriptor_set(struct radv_cmd_buffer *cmd_buffer,
1515 VkPipelineBindPoint pipelineBindPoint,
1516 VkPipelineLayout _layout,
1517 uint32_t set,
1518 uint32_t descriptorWriteCount,
1519 const VkWriteDescriptorSet *pDescriptorWrites);
1520
1521 void radv_initialise_cmask(struct radv_cmd_buffer *cmd_buffer,
1522 struct radv_image *image, uint32_t value);
1523 void radv_initialize_dcc(struct radv_cmd_buffer *cmd_buffer,
1524 struct radv_image *image, uint32_t value);
1525
1526 struct radv_fence {
1527 struct radeon_winsys_fence *fence;
1528 bool submitted;
1529 bool signalled;
1530 };
1531
1532 struct radeon_winsys_sem;
1533
1534 #define RADV_DEFINE_HANDLE_CASTS(__radv_type, __VkType) \
1535 \
1536 static inline struct __radv_type * \
1537 __radv_type ## _from_handle(__VkType _handle) \
1538 { \
1539 return (struct __radv_type *) _handle; \
1540 } \
1541 \
1542 static inline __VkType \
1543 __radv_type ## _to_handle(struct __radv_type *_obj) \
1544 { \
1545 return (__VkType) _obj; \
1546 }
1547
1548 #define RADV_DEFINE_NONDISP_HANDLE_CASTS(__radv_type, __VkType) \
1549 \
1550 static inline struct __radv_type * \
1551 __radv_type ## _from_handle(__VkType _handle) \
1552 { \
1553 return (struct __radv_type *)(uintptr_t) _handle; \
1554 } \
1555 \
1556 static inline __VkType \
1557 __radv_type ## _to_handle(struct __radv_type *_obj) \
1558 { \
1559 return (__VkType)(uintptr_t) _obj; \
1560 }
1561
1562 #define RADV_FROM_HANDLE(__radv_type, __name, __handle) \
1563 struct __radv_type *__name = __radv_type ## _from_handle(__handle)
1564
1565 RADV_DEFINE_HANDLE_CASTS(radv_cmd_buffer, VkCommandBuffer)
1566 RADV_DEFINE_HANDLE_CASTS(radv_device, VkDevice)
1567 RADV_DEFINE_HANDLE_CASTS(radv_instance, VkInstance)
1568 RADV_DEFINE_HANDLE_CASTS(radv_physical_device, VkPhysicalDevice)
1569 RADV_DEFINE_HANDLE_CASTS(radv_queue, VkQueue)
1570
1571 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_cmd_pool, VkCommandPool)
1572 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_buffer, VkBuffer)
1573 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_buffer_view, VkBufferView)
1574 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_descriptor_pool, VkDescriptorPool)
1575 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_descriptor_set, VkDescriptorSet)
1576 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_descriptor_set_layout, VkDescriptorSetLayout)
1577 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_descriptor_update_template, VkDescriptorUpdateTemplateKHR)
1578 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_device_memory, VkDeviceMemory)
1579 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_fence, VkFence)
1580 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_event, VkEvent)
1581 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_framebuffer, VkFramebuffer)
1582 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_image, VkImage)
1583 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_image_view, VkImageView);
1584 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_pipeline_cache, VkPipelineCache)
1585 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_pipeline, VkPipeline)
1586 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_pipeline_layout, VkPipelineLayout)
1587 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_query_pool, VkQueryPool)
1588 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_render_pass, VkRenderPass)
1589 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_sampler, VkSampler)
1590 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_shader_module, VkShaderModule)
1591 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_semaphore, VkSemaphore)
1592
1593 #endif /* RADV_PRIVATE_H */