2 * Copyright © 2016 Red Hat.
3 * Copyright © 2016 Bas Nieuwenhuizen
5 * based in part on anv driver which is:
6 * Copyright © 2015 Intel Corporation
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the "Software"),
10 * to deal in the Software without restriction, including without limitation
11 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
12 * and/or sell copies of the Software, and to permit persons to whom the
13 * Software is furnished to do so, subject to the following conditions:
15 * The above copyright notice and this permission notice (including the next
16 * paragraph) shall be included in all copies or substantial portions of the
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
20 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
21 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
22 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
23 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
24 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
28 #ifndef RADV_PRIVATE_H
29 #define RADV_PRIVATE_H
47 #include "compiler/shader_enums.h"
48 #include "util/macros.h"
49 #include "util/list.h"
50 #include "util/vk_alloc.h"
51 #include "main/macros.h"
53 #include "radv_radeon_winsys.h"
54 #include "ac_binary.h"
55 #include "ac_nir_to_llvm.h"
56 #include "radv_descriptor_set.h"
58 #include <llvm-c/TargetMachine.h>
60 /* Pre-declarations needed for WSI entrypoints */
63 typedef struct xcb_connection_t xcb_connection_t
;
64 typedef uint32_t xcb_visualid_t
;
65 typedef uint32_t xcb_window_t
;
67 #include <vulkan/vulkan.h>
68 #include <vulkan/vulkan_intel.h>
69 #include <vulkan/vk_icd.h>
71 #include "radv_entrypoints.h"
73 #include "wsi_common.h"
76 #define MAX_VERTEX_ATTRIBS 32
78 #define MAX_VIEWPORTS 16
79 #define MAX_SCISSORS 16
80 #define MAX_PUSH_CONSTANTS_SIZE 128
81 #define MAX_DYNAMIC_BUFFERS 16
83 #define MAX_SAMPLES_LOG2 4 /* SKL supports 16 samples */
84 #define NUM_META_FS_KEYS 11
86 #define NUM_DEPTH_CLEAR_PIPELINES 3
88 #define radv_noreturn __attribute__((__noreturn__))
89 #define radv_printflike(a, b) __attribute__((__format__(__printf__, a, b)))
91 static inline uint32_t
92 align_u32(uint32_t v
, uint32_t a
)
94 assert(a
!= 0 && a
== (a
& -a
));
95 return (v
+ a
- 1) & ~(a
- 1);
98 static inline uint32_t
99 align_u32_npot(uint32_t v
, uint32_t a
)
101 return (v
+ a
- 1) / a
* a
;
104 static inline uint64_t
105 align_u64(uint64_t v
, uint64_t a
)
107 assert(a
!= 0 && a
== (a
& -a
));
108 return (v
+ a
- 1) & ~(a
- 1);
111 static inline int32_t
112 align_i32(int32_t v
, int32_t a
)
114 assert(a
!= 0 && a
== (a
& -a
));
115 return (v
+ a
- 1) & ~(a
- 1);
118 /** Alignment must be a power of 2. */
120 radv_is_aligned(uintmax_t n
, uintmax_t a
)
122 assert(a
== (a
& -a
));
123 return (n
& (a
- 1)) == 0;
126 static inline uint32_t
127 round_up_u32(uint32_t v
, uint32_t a
)
129 return (v
+ a
- 1) / a
;
132 static inline uint64_t
133 round_up_u64(uint64_t v
, uint64_t a
)
135 return (v
+ a
- 1) / a
;
138 static inline uint32_t
139 radv_minify(uint32_t n
, uint32_t levels
)
141 if (unlikely(n
== 0))
144 return MAX2(n
>> levels
, 1);
147 radv_clamp_f(float f
, float min
, float max
)
160 radv_clear_mask(uint32_t *inout_mask
, uint32_t clear_mask
)
162 if (*inout_mask
& clear_mask
) {
163 *inout_mask
&= ~clear_mask
;
170 #define for_each_bit(b, dword) \
171 for (uint32_t __dword = (dword); \
172 (b) = __builtin_ffs(__dword) - 1, __dword; \
173 __dword &= ~(1 << (b)))
175 #define typed_memcpy(dest, src, count) ({ \
176 static_assert(sizeof(*src) == sizeof(*dest), ""); \
177 memcpy((dest), (src), (count) * sizeof(*(src))); \
180 #define zero(x) (memset(&(x), 0, sizeof(x)))
182 /* Define no kernel as 1, since that's an illegal offset for a kernel */
186 VkStructureType sType
;
190 /* Whenever we generate an error, pass it through this function. Useful for
191 * debugging, where we can break on it. Only call at error site, not when
192 * propagating errors. Might be useful to plug in a stack trace here.
195 VkResult
__vk_errorf(VkResult error
, const char *file
, int line
, const char *format
, ...);
198 #define vk_error(error) __vk_errorf(error, __FILE__, __LINE__, NULL);
199 #define vk_errorf(error, format, ...) __vk_errorf(error, __FILE__, __LINE__, format, ## __VA_ARGS__);
201 #define vk_error(error) error
202 #define vk_errorf(error, format, ...) error
205 void __radv_finishme(const char *file
, int line
, const char *format
, ...)
206 radv_printflike(3, 4);
207 void radv_loge(const char *format
, ...) radv_printflike(1, 2);
208 void radv_loge_v(const char *format
, va_list va
);
211 * Print a FINISHME message, including its source location.
213 #define radv_finishme(format, ...) \
215 static bool reported = false; \
217 __radv_finishme(__FILE__, __LINE__, format, ##__VA_ARGS__); \
222 /* A non-fatal assert. Useful for debugging. */
224 #define radv_assert(x) ({ \
225 if (unlikely(!(x))) \
226 fprintf(stderr, "%s:%d ASSERT: %s\n", __FILE__, __LINE__, #x); \
229 #define radv_assert(x)
232 void radv_abortf(const char *format
, ...) radv_noreturn
radv_printflike(1, 2);
233 void radv_abortfv(const char *format
, va_list va
) radv_noreturn
;
235 #define stub_return(v) \
237 radv_finishme("stub %s", __func__); \
243 radv_finishme("stub %s", __func__); \
247 void *radv_resolve_entrypoint(uint32_t index
);
248 void *radv_lookup_entrypoint(const char *name
);
250 extern struct radv_dispatch_table dtable
;
252 struct radv_physical_device
{
253 VK_LOADER_DATA _loader_data
;
255 struct radv_instance
* instance
;
257 struct radeon_winsys
*ws
;
258 struct radeon_info rad_info
;
262 uint64_t aperture_size
;
263 int cmd_parser_version
;
264 uint32_t pci_vendor_id
;
265 uint32_t pci_device_id
;
267 uint8_t uuid
[VK_UUID_SIZE
];
269 struct wsi_device wsi_device
;
272 struct radv_instance
{
273 VK_LOADER_DATA _loader_data
;
275 VkAllocationCallbacks alloc
;
278 int physicalDeviceCount
;
279 struct radv_physical_device physicalDevice
;
282 VkResult
radv_init_wsi(struct radv_physical_device
*physical_device
);
283 void radv_finish_wsi(struct radv_physical_device
*physical_device
);
287 struct radv_pipeline_cache
{
288 struct radv_device
* device
;
289 pthread_mutex_t mutex
;
293 uint32_t kernel_count
;
294 struct cache_entry
** hash_table
;
297 VkAllocationCallbacks alloc
;
301 radv_pipeline_cache_init(struct radv_pipeline_cache
*cache
,
302 struct radv_device
*device
);
304 radv_pipeline_cache_finish(struct radv_pipeline_cache
*cache
);
306 radv_pipeline_cache_load(struct radv_pipeline_cache
*cache
,
307 const void *data
, size_t size
);
309 struct radv_shader_variant
*
310 radv_create_shader_variant_from_pipeline_cache(struct radv_device
*device
,
311 struct radv_pipeline_cache
*cache
,
312 const unsigned char *sha1
);
314 struct radv_shader_variant
*
315 radv_pipeline_cache_insert_shader(struct radv_pipeline_cache
*cache
,
316 const unsigned char *sha1
,
317 struct radv_shader_variant
*variant
,
318 const void *code
, unsigned code_size
);
320 void radv_shader_variant_destroy(struct radv_device
*device
,
321 struct radv_shader_variant
*variant
);
323 struct radv_meta_state
{
324 VkAllocationCallbacks alloc
;
326 struct radv_pipeline_cache cache
;
329 * Use array element `i` for images with `2^i` samples.
332 VkRenderPass render_pass
[NUM_META_FS_KEYS
];
333 struct radv_pipeline
*color_pipelines
[NUM_META_FS_KEYS
];
335 VkRenderPass depth_only_rp
[NUM_DEPTH_CLEAR_PIPELINES
];
336 struct radv_pipeline
*depth_only_pipeline
[NUM_DEPTH_CLEAR_PIPELINES
];
337 VkRenderPass stencil_only_rp
[NUM_DEPTH_CLEAR_PIPELINES
];
338 struct radv_pipeline
*stencil_only_pipeline
[NUM_DEPTH_CLEAR_PIPELINES
];
339 VkRenderPass depthstencil_rp
[NUM_DEPTH_CLEAR_PIPELINES
];
340 struct radv_pipeline
*depthstencil_pipeline
[NUM_DEPTH_CLEAR_PIPELINES
];
341 } clear
[1 + MAX_SAMPLES_LOG2
];
344 VkRenderPass render_pass
[NUM_META_FS_KEYS
];
346 /** Pipeline that blits from a 1D image. */
347 VkPipeline pipeline_1d_src
[NUM_META_FS_KEYS
];
349 /** Pipeline that blits from a 2D image. */
350 VkPipeline pipeline_2d_src
[NUM_META_FS_KEYS
];
352 /** Pipeline that blits from a 3D image. */
353 VkPipeline pipeline_3d_src
[NUM_META_FS_KEYS
];
355 VkRenderPass depth_only_rp
;
356 VkPipeline depth_only_1d_pipeline
;
357 VkPipeline depth_only_2d_pipeline
;
358 VkPipeline depth_only_3d_pipeline
;
360 VkRenderPass stencil_only_rp
;
361 VkPipeline stencil_only_1d_pipeline
;
362 VkPipeline stencil_only_2d_pipeline
;
363 VkPipeline stencil_only_3d_pipeline
;
364 VkPipelineLayout pipeline_layout
;
365 VkDescriptorSetLayout ds_layout
;
369 VkRenderPass render_passes
[NUM_META_FS_KEYS
];
371 VkPipelineLayout p_layouts
[2];
372 VkDescriptorSetLayout ds_layouts
[2];
373 VkPipeline pipelines
[2][NUM_META_FS_KEYS
];
375 VkRenderPass depth_only_rp
;
376 VkPipeline depth_only_pipeline
[2];
378 VkRenderPass stencil_only_rp
;
379 VkPipeline stencil_only_pipeline
[2];
383 VkPipelineLayout img_p_layout
;
384 VkDescriptorSetLayout img_ds_layout
;
388 VkRenderPass render_pass
;
389 VkPipelineLayout img_p_layout
;
390 VkDescriptorSetLayout img_ds_layout
;
400 VkDescriptorSetLayout ds_layout
;
401 VkPipelineLayout p_layout
;
404 VkPipeline i_pipeline
;
405 } rc
[MAX_SAMPLES_LOG2
];
409 VkPipeline decompress_pipeline
;
410 VkPipeline resummarize_pipeline
;
415 VkPipeline cmask_eliminate_pipeline
;
416 VkPipeline fmask_decompress_pipeline
;
421 VkPipelineLayout fill_p_layout
;
422 VkPipelineLayout copy_p_layout
;
423 VkDescriptorSetLayout fill_ds_layout
;
424 VkDescriptorSetLayout copy_ds_layout
;
425 VkPipeline fill_pipeline
;
426 VkPipeline copy_pipeline
;
431 VK_LOADER_DATA _loader_data
;
433 struct radv_device
* device
;
435 struct radv_state_pool
* pool
;
439 VK_LOADER_DATA _loader_data
;
441 VkAllocationCallbacks alloc
;
443 struct radv_instance
* instance
;
444 struct radeon_winsys
*ws
;
445 struct radeon_winsys_ctx
*hw_ctx
;
447 struct radv_meta_state meta_state
;
448 struct radv_queue queue
;
449 struct radeon_winsys_cs
*empty_cs
;
451 bool allow_fast_clears
;
453 bool shader_stats_dump
;
455 /* MSAA sample locations.
456 * The first index is the sample index.
457 * The second index is the coordinate: X, Y. */
458 float sample_locations_1x
[1][2];
459 float sample_locations_2x
[2][2];
460 float sample_locations_4x
[4][2];
461 float sample_locations_8x
[8][2];
462 float sample_locations_16x
[16][2];
465 struct radv_device_memory
{
466 struct radeon_winsys_bo
*bo
;
468 VkDeviceSize map_size
;
473 struct radv_descriptor_range
{
478 struct radv_descriptor_set
{
479 const struct radv_descriptor_set_layout
*layout
;
480 struct list_head descriptor_pool
;
483 struct radv_buffer_view
*buffer_views
;
484 struct radeon_winsys_bo
*bo
;
486 uint32_t *mapped_ptr
;
487 struct radv_descriptor_range
*dynamic_descriptors
;
488 struct radeon_winsys_bo
*descriptors
[0];
491 struct radv_descriptor_pool_free_node
{
497 struct radv_descriptor_pool
{
498 struct list_head descriptor_sets
;
500 struct radeon_winsys_bo
*bo
;
502 uint64_t current_offset
;
508 struct radv_descriptor_pool_free_node free_nodes
[];
512 struct radv_device
* device
;
515 VkBufferUsageFlags usage
;
518 struct radeon_winsys_bo
* bo
;
523 enum radv_cmd_dirty_bits
{
524 RADV_CMD_DIRTY_DYNAMIC_VIEWPORT
= 1 << 0, /* VK_DYNAMIC_STATE_VIEWPORT */
525 RADV_CMD_DIRTY_DYNAMIC_SCISSOR
= 1 << 1, /* VK_DYNAMIC_STATE_SCISSOR */
526 RADV_CMD_DIRTY_DYNAMIC_LINE_WIDTH
= 1 << 2, /* VK_DYNAMIC_STATE_LINE_WIDTH */
527 RADV_CMD_DIRTY_DYNAMIC_DEPTH_BIAS
= 1 << 3, /* VK_DYNAMIC_STATE_DEPTH_BIAS */
528 RADV_CMD_DIRTY_DYNAMIC_BLEND_CONSTANTS
= 1 << 4, /* VK_DYNAMIC_STATE_BLEND_CONSTANTS */
529 RADV_CMD_DIRTY_DYNAMIC_DEPTH_BOUNDS
= 1 << 5, /* VK_DYNAMIC_STATE_DEPTH_BOUNDS */
530 RADV_CMD_DIRTY_DYNAMIC_STENCIL_COMPARE_MASK
= 1 << 6, /* VK_DYNAMIC_STATE_STENCIL_COMPARE_MASK */
531 RADV_CMD_DIRTY_DYNAMIC_STENCIL_WRITE_MASK
= 1 << 7, /* VK_DYNAMIC_STATE_STENCIL_WRITE_MASK */
532 RADV_CMD_DIRTY_DYNAMIC_STENCIL_REFERENCE
= 1 << 8, /* VK_DYNAMIC_STATE_STENCIL_REFERENCE */
533 RADV_CMD_DIRTY_DYNAMIC_ALL
= (1 << 9) - 1,
534 RADV_CMD_DIRTY_PIPELINE
= 1 << 9,
535 RADV_CMD_DIRTY_INDEX_BUFFER
= 1 << 10,
536 RADV_CMD_DIRTY_RENDER_TARGETS
= 1 << 11,
538 typedef uint32_t radv_cmd_dirty_mask_t
;
540 enum radv_cmd_flush_bits
{
541 RADV_CMD_FLAG_INV_ICACHE
= 1 << 0,
542 /* SMEM L1, other names: KCACHE, constant cache, DCACHE, data cache */
543 RADV_CMD_FLAG_INV_SMEM_L1
= 1 << 1,
544 /* VMEM L1 can optionally be bypassed (GLC=1). Other names: TC L1 */
545 RADV_CMD_FLAG_INV_VMEM_L1
= 1 << 2,
546 /* Used by everything except CB/DB, can be bypassed (SLC=1). Other names: TC L2 */
547 RADV_CMD_FLAG_INV_GLOBAL_L2
= 1 << 3,
548 /* Framebuffer caches */
549 RADV_CMD_FLAG_FLUSH_AND_INV_CB_META
= 1 << 4,
550 RADV_CMD_FLAG_FLUSH_AND_INV_DB_META
= 1 << 5,
551 RADV_CMD_FLAG_FLUSH_AND_INV_DB
= 1 << 6,
552 RADV_CMD_FLAG_FLUSH_AND_INV_CB
= 1 << 7,
553 /* Engine synchronization. */
554 RADV_CMD_FLAG_VS_PARTIAL_FLUSH
= 1 << 8,
555 RADV_CMD_FLAG_PS_PARTIAL_FLUSH
= 1 << 9,
556 RADV_CMD_FLAG_CS_PARTIAL_FLUSH
= 1 << 10,
557 RADV_CMD_FLAG_VGT_FLUSH
= 1 << 11,
559 RADV_CMD_FLUSH_AND_INV_FRAMEBUFFER
= (RADV_CMD_FLAG_FLUSH_AND_INV_CB
|
560 RADV_CMD_FLAG_FLUSH_AND_INV_CB_META
|
561 RADV_CMD_FLAG_FLUSH_AND_INV_DB
|
562 RADV_CMD_FLAG_FLUSH_AND_INV_DB_META
)
565 struct radv_vertex_binding
{
566 struct radv_buffer
* buffer
;
570 struct radv_dynamic_state
{
573 VkViewport viewports
[MAX_VIEWPORTS
];
578 VkRect2D scissors
[MAX_SCISSORS
];
589 float blend_constants
[4];
599 } stencil_compare_mask
;
604 } stencil_write_mask
;
612 extern const struct radv_dynamic_state default_dynamic_state
;
614 void radv_dynamic_state_copy(struct radv_dynamic_state
*dest
,
615 const struct radv_dynamic_state
*src
,
618 * Attachment state when recording a renderpass instance.
620 * The clear value is valid only if there exists a pending clear.
622 struct radv_attachment_state
{
623 VkImageAspectFlags pending_clear_aspects
;
624 VkClearValue clear_value
;
625 VkImageLayout current_layout
;
628 struct radv_cmd_state
{
630 bool vertex_descriptors_dirty
;
631 radv_cmd_dirty_mask_t dirty
;
633 struct radv_pipeline
* pipeline
;
634 struct radv_pipeline
* emitted_pipeline
;
635 struct radv_pipeline
* compute_pipeline
;
636 struct radv_pipeline
* emitted_compute_pipeline
;
637 struct radv_framebuffer
* framebuffer
;
638 struct radv_render_pass
* pass
;
639 const struct radv_subpass
* subpass
;
640 struct radv_dynamic_state dynamic
;
641 struct radv_vertex_binding vertex_bindings
[MAX_VBS
];
642 struct radv_descriptor_set
* descriptors
[MAX_SETS
];
643 struct radv_attachment_state
* attachments
;
644 VkRect2D render_area
;
645 struct radv_buffer
* index_buffer
;
647 uint32_t index_offset
;
648 uint32_t last_primitive_reset_index
;
649 enum radv_cmd_flush_bits flush_bits
;
650 unsigned active_occlusion_queries
;
653 struct radv_cmd_pool
{
654 VkAllocationCallbacks alloc
;
655 struct list_head cmd_buffers
;
658 struct radv_cmd_buffer_upload
{
662 struct radeon_winsys_bo
*upload_bo
;
663 struct list_head list
;
666 struct radv_cmd_buffer
{
667 VK_LOADER_DATA _loader_data
;
669 struct radv_device
* device
;
671 struct radv_cmd_pool
* pool
;
672 struct list_head pool_link
;
674 VkCommandBufferUsageFlags usage_flags
;
675 VkCommandBufferLevel level
;
676 struct radeon_winsys_cs
*cs
;
677 struct radv_cmd_state state
;
679 uint8_t push_constants
[MAX_PUSH_CONSTANTS_SIZE
];
680 uint32_t dynamic_buffers
[16 * MAX_DYNAMIC_BUFFERS
];
681 VkShaderStageFlags push_constant_stages
;
683 struct radv_cmd_buffer_upload upload
;
690 void si_init_config(struct radv_physical_device
*physical_device
,
691 struct radv_cmd_buffer
*cmd_buffer
);
692 void si_write_viewport(struct radeon_winsys_cs
*cs
, int first_vp
,
693 int count
, const VkViewport
*viewports
);
694 void si_write_scissors(struct radeon_winsys_cs
*cs
, int first
,
695 int count
, const VkRect2D
*scissors
);
696 uint32_t si_get_ia_multi_vgt_param(struct radv_cmd_buffer
*cmd_buffer
);
697 void si_emit_cache_flush(struct radv_cmd_buffer
*cmd_buffer
);
698 void si_cp_dma_buffer_copy(struct radv_cmd_buffer
*cmd_buffer
,
699 uint64_t src_va
, uint64_t dest_va
,
701 void si_cp_dma_clear_buffer(struct radv_cmd_buffer
*cmd_buffer
, uint64_t va
,
702 uint64_t size
, unsigned value
);
703 void radv_set_db_count_control(struct radv_cmd_buffer
*cmd_buffer
);
704 void radv_bind_descriptor_set(struct radv_cmd_buffer
*cmd_buffer
,
705 struct radv_descriptor_set
*set
,
708 radv_cmd_buffer_upload_alloc(struct radv_cmd_buffer
*cmd_buffer
,
711 unsigned *out_offset
,
714 radv_cmd_buffer_set_subpass(struct radv_cmd_buffer
*cmd_buffer
,
715 const struct radv_subpass
*subpass
,
718 radv_cmd_buffer_upload_data(struct radv_cmd_buffer
*cmd_buffer
,
719 unsigned size
, unsigned alignmnet
,
720 const void *data
, unsigned *out_offset
);
722 radv_emit_framebuffer_state(struct radv_cmd_buffer
*cmd_buffer
);
723 void radv_cmd_buffer_clear_subpass(struct radv_cmd_buffer
*cmd_buffer
);
724 void radv_cmd_buffer_resolve_subpass(struct radv_cmd_buffer
*cmd_buffer
);
725 void radv_cayman_emit_msaa_sample_locs(struct radeon_winsys_cs
*cs
, int nr_samples
);
726 unsigned radv_cayman_get_maxdist(int log_samples
);
727 void radv_device_init_msaa(struct radv_device
*device
);
728 void radv_set_depth_clear_regs(struct radv_cmd_buffer
*cmd_buffer
,
729 struct radv_image
*image
,
730 VkClearDepthStencilValue ds_clear_value
,
731 VkImageAspectFlags aspects
);
732 void radv_set_color_clear_regs(struct radv_cmd_buffer
*cmd_buffer
,
733 struct radv_image
*image
,
735 uint32_t color_values
[2]);
736 void radv_fill_buffer(struct radv_cmd_buffer
*cmd_buffer
,
737 struct radeon_winsys_bo
*bo
,
738 uint64_t offset
, uint64_t size
, uint32_t value
);
741 * Takes x,y,z as exact numbers of invocations, instead of blocks.
743 * Limitations: Can't call normal dispatch functions without binding or rebinding
744 * the compute pipeline.
746 void radv_unaligned_dispatch(
747 struct radv_cmd_buffer
*cmd_buffer
,
753 struct radeon_winsys_bo
*bo
;
759 struct radv_shader_module
{
760 struct nir_shader
* nir
;
761 unsigned char sha1
[20];
766 union ac_shader_variant_key
;
769 radv_hash_shader(unsigned char *hash
, struct radv_shader_module
*module
,
770 const char *entrypoint
,
771 const VkSpecializationInfo
*spec_info
,
772 const struct radv_pipeline_layout
*layout
,
773 const union ac_shader_variant_key
*key
);
775 static inline gl_shader_stage
776 vk_to_mesa_shader_stage(VkShaderStageFlagBits vk_stage
)
778 assert(__builtin_popcount(vk_stage
) == 1);
779 return ffs(vk_stage
) - 1;
782 static inline VkShaderStageFlagBits
783 mesa_to_vk_shader_stage(gl_shader_stage mesa_stage
)
785 return (1 << mesa_stage
);
788 #define RADV_STAGE_MASK ((1 << MESA_SHADER_STAGES) - 1)
790 #define radv_foreach_stage(stage, stage_bits) \
791 for (gl_shader_stage stage, \
792 __tmp = (gl_shader_stage)((stage_bits) & RADV_STAGE_MASK); \
793 stage = __builtin_ffs(__tmp) - 1, __tmp; \
794 __tmp &= ~(1 << (stage)))
796 struct radv_shader_variant
{
799 struct radeon_winsys_bo
*bo
;
800 struct ac_shader_config config
;
801 struct ac_shader_variant_info info
;
807 struct radv_depth_stencil_state
{
808 uint32_t db_depth_control
;
809 uint32_t db_stencil_control
;
810 uint32_t db_render_control
;
811 uint32_t db_render_override2
;
814 struct radv_blend_state
{
815 uint32_t cb_color_control
;
816 uint32_t cb_target_mask
;
817 uint32_t sx_mrt0_blend_opt
[8];
818 uint32_t cb_blend_control
[8];
820 uint32_t spi_shader_col_format
;
821 uint32_t cb_shader_mask
;
822 uint32_t db_alpha_to_mask
;
825 unsigned radv_format_meta_fs_key(VkFormat format
);
827 struct radv_raster_state
{
828 uint32_t pa_cl_clip_cntl
;
829 uint32_t pa_cl_vs_out_cntl
;
830 uint32_t spi_interp_control
;
831 uint32_t pa_su_point_size
;
832 uint32_t pa_su_point_minmax
;
833 uint32_t pa_su_line_cntl
;
834 uint32_t pa_su_vtx_cntl
;
835 uint32_t pa_su_sc_mode_cntl
;
838 struct radv_multisample_state
{
840 uint32_t pa_sc_line_cntl
;
841 uint32_t pa_sc_mode_cntl_0
;
842 uint32_t pa_sc_mode_cntl_1
;
843 uint32_t pa_sc_aa_config
;
844 uint32_t pa_sc_aa_mask
[2];
845 unsigned num_samples
;
848 struct radv_pipeline
{
849 struct radv_device
* device
;
850 uint32_t dynamic_state_mask
;
851 struct radv_dynamic_state dynamic_state
;
853 struct radv_pipeline_layout
* layout
;
855 bool needs_data_cache
;
857 struct radv_shader_variant
* shaders
[MESA_SHADER_STAGES
];
858 VkShaderStageFlags active_stages
;
860 uint32_t va_rsrc_word3
[MAX_VERTEX_ATTRIBS
];
861 uint32_t va_format_size
[MAX_VERTEX_ATTRIBS
];
862 uint32_t va_binding
[MAX_VERTEX_ATTRIBS
];
863 uint32_t va_offset
[MAX_VERTEX_ATTRIBS
];
864 uint32_t num_vertex_attribs
;
865 uint32_t binding_stride
[MAX_VBS
];
869 struct radv_blend_state blend
;
870 struct radv_depth_stencil_state ds
;
871 struct radv_raster_state raster
;
872 struct radv_multisample_state ms
;
875 bool prim_restart_enable
;
880 struct radv_graphics_pipeline_create_info
{
883 bool db_stencil_clear
;
884 bool db_depth_disable_expclear
;
885 bool db_stencil_disable_expclear
;
886 bool db_flush_depth_inplace
;
887 bool db_flush_stencil_inplace
;
889 uint32_t custom_blend_mode
;
893 radv_pipeline_init(struct radv_pipeline
*pipeline
, struct radv_device
*device
,
894 struct radv_pipeline_cache
*cache
,
895 const VkGraphicsPipelineCreateInfo
*pCreateInfo
,
896 const struct radv_graphics_pipeline_create_info
*extra
,
897 const VkAllocationCallbacks
*alloc
);
900 radv_graphics_pipeline_create(VkDevice device
,
901 VkPipelineCache cache
,
902 const VkGraphicsPipelineCreateInfo
*pCreateInfo
,
903 const struct radv_graphics_pipeline_create_info
*extra
,
904 const VkAllocationCallbacks
*alloc
,
905 VkPipeline
*pPipeline
);
907 struct vk_format_description
;
908 uint32_t radv_translate_buffer_dataformat(const struct vk_format_description
*desc
,
910 uint32_t radv_translate_buffer_numformat(const struct vk_format_description
*desc
,
912 uint32_t radv_translate_colorformat(VkFormat format
);
913 uint32_t radv_translate_color_numformat(VkFormat format
,
914 const struct vk_format_description
*desc
,
916 uint32_t radv_colorformat_endian_swap(uint32_t colorformat
);
917 unsigned radv_translate_colorswap(VkFormat format
, bool do_endian_swap
);
918 uint32_t radv_translate_dbformat(VkFormat format
);
919 uint32_t radv_translate_tex_dataformat(VkFormat format
,
920 const struct vk_format_description
*desc
,
922 uint32_t radv_translate_tex_numformat(VkFormat format
,
923 const struct vk_format_description
*desc
,
925 bool radv_format_pack_clear_color(VkFormat format
,
926 uint32_t clear_vals
[2],
927 VkClearColorValue
*value
);
928 bool radv_is_colorbuffer_format_supported(VkFormat format
, bool *blendable
);
930 struct radv_fmask_info
{
934 unsigned pitch_in_pixels
;
935 unsigned bank_height
;
936 unsigned slice_tile_max
;
937 unsigned tile_mode_index
;
940 struct radv_cmask_info
{
944 unsigned slice_tile_max
;
945 unsigned base_address_reg
;
948 struct r600_htile_info
{
959 /* The original VkFormat provided by the client. This may not match any
960 * of the actual surface formats.
963 VkImageAspectFlags aspects
;
967 uint32_t samples
; /**< VkImageCreateInfo::samples */
968 VkImageUsageFlags usage
; /**< Superset of VkImageCreateInfo::usage. */
969 VkImageTiling tiling
; /** VkImageCreateInfo::tiling */
975 struct radeon_winsys_bo
*bo
;
978 struct radeon_surf surface
;
980 struct radv_fmask_info fmask
;
981 struct radv_cmask_info cmask
;
982 uint32_t clear_value_offset
;
984 /* Depth buffer compression and fast clear. */
985 struct r600_htile_info htile
;
988 bool radv_layout_has_htile(const struct radv_image
*image
,
989 VkImageLayout layout
);
990 bool radv_layout_is_htile_compressed(const struct radv_image
*image
,
991 VkImageLayout layout
);
992 bool radv_layout_can_expclear(const struct radv_image
*image
,
993 VkImageLayout layout
);
994 bool radv_layout_has_cmask(const struct radv_image
*image
,
995 VkImageLayout layout
);
996 static inline uint32_t
997 radv_get_layerCount(const struct radv_image
*image
,
998 const VkImageSubresourceRange
*range
)
1000 return range
->layerCount
== VK_REMAINING_ARRAY_LAYERS
?
1001 image
->array_size
- range
->baseArrayLayer
: range
->layerCount
;
1004 static inline uint32_t
1005 radv_get_levelCount(const struct radv_image
*image
,
1006 const VkImageSubresourceRange
*range
)
1008 return range
->levelCount
== VK_REMAINING_MIP_LEVELS
?
1009 image
->levels
- range
->baseMipLevel
: range
->levelCount
;
1012 struct radeon_bo_metadata
;
1014 radv_init_metadata(struct radv_device
*device
,
1015 struct radv_image
*image
,
1016 struct radeon_bo_metadata
*metadata
);
1018 struct radv_image_view
{
1019 struct radv_image
*image
; /**< VkImageViewCreateInfo::image */
1020 struct radeon_winsys_bo
*bo
;
1022 VkImageViewType type
;
1023 VkImageAspectFlags aspect_mask
;
1025 uint32_t base_layer
;
1026 uint32_t layer_count
;
1028 VkExtent3D extent
; /**< Extent of VkImageViewCreateInfo::baseMipLevel. */
1030 uint32_t descriptor
[8];
1031 uint32_t fmask_descriptor
[8];
1034 struct radv_image_create_info
{
1035 const VkImageCreateInfo
*vk_info
;
1040 VkResult
radv_image_create(VkDevice _device
,
1041 const struct radv_image_create_info
*info
,
1042 const VkAllocationCallbacks
* alloc
,
1045 void radv_image_view_init(struct radv_image_view
*view
,
1046 struct radv_device
*device
,
1047 const VkImageViewCreateInfo
* pCreateInfo
,
1048 struct radv_cmd_buffer
*cmd_buffer
,
1049 VkImageUsageFlags usage_mask
);
1050 void radv_image_set_optimal_micro_tile_mode(struct radv_device
*device
,
1051 struct radv_image
*image
, uint32_t micro_tile_mode
);
1052 struct radv_buffer_view
{
1053 struct radeon_winsys_bo
*bo
;
1055 uint64_t range
; /**< VkBufferViewCreateInfo::range */
1058 void radv_buffer_view_init(struct radv_buffer_view
*view
,
1059 struct radv_device
*device
,
1060 const VkBufferViewCreateInfo
* pCreateInfo
,
1061 struct radv_cmd_buffer
*cmd_buffer
);
1063 static inline struct VkExtent3D
1064 radv_sanitize_image_extent(const VkImageType imageType
,
1065 const struct VkExtent3D imageExtent
)
1067 switch (imageType
) {
1068 case VK_IMAGE_TYPE_1D
:
1069 return (VkExtent3D
) { imageExtent
.width
, 1, 1 };
1070 case VK_IMAGE_TYPE_2D
:
1071 return (VkExtent3D
) { imageExtent
.width
, imageExtent
.height
, 1 };
1072 case VK_IMAGE_TYPE_3D
:
1075 unreachable("invalid image type");
1079 static inline struct VkOffset3D
1080 radv_sanitize_image_offset(const VkImageType imageType
,
1081 const struct VkOffset3D imageOffset
)
1083 switch (imageType
) {
1084 case VK_IMAGE_TYPE_1D
:
1085 return (VkOffset3D
) { imageOffset
.x
, 0, 0 };
1086 case VK_IMAGE_TYPE_2D
:
1087 return (VkOffset3D
) { imageOffset
.x
, imageOffset
.y
, 0 };
1088 case VK_IMAGE_TYPE_3D
:
1091 unreachable("invalid image type");
1095 struct radv_sampler
{
1099 struct radv_color_buffer_info
{
1100 uint32_t cb_color_base
;
1101 uint32_t cb_color_pitch
;
1102 uint32_t cb_color_slice
;
1103 uint32_t cb_color_view
;
1104 uint32_t cb_color_info
;
1105 uint32_t cb_color_attrib
;
1106 uint32_t cb_dcc_control
;
1107 uint32_t cb_color_cmask
;
1108 uint32_t cb_color_cmask_slice
;
1109 uint32_t cb_color_fmask
;
1110 uint32_t cb_color_fmask_slice
;
1111 uint32_t cb_clear_value0
;
1112 uint32_t cb_clear_value1
;
1113 uint32_t cb_dcc_base
;
1114 uint32_t micro_tile_mode
;
1117 struct radv_ds_buffer_info
{
1118 uint32_t db_depth_info
;
1120 uint32_t db_stencil_info
;
1121 uint32_t db_z_read_base
;
1122 uint32_t db_stencil_read_base
;
1123 uint32_t db_z_write_base
;
1124 uint32_t db_stencil_write_base
;
1125 uint32_t db_depth_view
;
1126 uint32_t db_depth_size
;
1127 uint32_t db_depth_slice
;
1128 uint32_t db_htile_surface
;
1129 uint32_t db_htile_data_base
;
1130 uint32_t pa_su_poly_offset_db_fmt_cntl
;
1134 struct radv_attachment_info
{
1136 struct radv_color_buffer_info cb
;
1137 struct radv_ds_buffer_info ds
;
1139 struct radv_image_view
*attachment
;
1142 struct radv_framebuffer
{
1147 uint32_t attachment_count
;
1148 struct radv_attachment_info attachments
[0];
1151 struct radv_subpass_barrier
{
1152 VkPipelineStageFlags src_stage_mask
;
1153 VkAccessFlags src_access_mask
;
1154 VkAccessFlags dst_access_mask
;
1157 struct radv_subpass
{
1158 uint32_t input_count
;
1159 VkAttachmentReference
* input_attachments
;
1160 uint32_t color_count
;
1161 VkAttachmentReference
* color_attachments
;
1162 VkAttachmentReference
* resolve_attachments
;
1163 VkAttachmentReference depth_stencil_attachment
;
1165 /** Subpass has at least one resolve attachment */
1168 struct radv_subpass_barrier start_barrier
;
1171 struct radv_render_pass_attachment
{
1174 VkAttachmentLoadOp load_op
;
1175 VkAttachmentLoadOp stencil_load_op
;
1176 VkImageLayout initial_layout
;
1177 VkImageLayout final_layout
;
1180 struct radv_render_pass
{
1181 uint32_t attachment_count
;
1182 uint32_t subpass_count
;
1183 VkAttachmentReference
* subpass_attachments
;
1184 struct radv_render_pass_attachment
* attachments
;
1185 struct radv_subpass_barrier end_barrier
;
1186 struct radv_subpass subpasses
[0];
1189 VkResult
radv_device_init_meta(struct radv_device
*device
);
1190 void radv_device_finish_meta(struct radv_device
*device
);
1192 struct radv_query_pool
{
1193 struct radeon_winsys_bo
*bo
;
1195 uint32_t availability_offset
;
1201 radv_temp_descriptor_set_create(struct radv_device
*device
,
1202 struct radv_cmd_buffer
*cmd_buffer
,
1203 VkDescriptorSetLayout _layout
,
1204 VkDescriptorSet
*_set
);
1207 radv_temp_descriptor_set_destroy(struct radv_device
*device
,
1208 VkDescriptorSet _set
);
1209 void radv_initialise_cmask(struct radv_cmd_buffer
*cmd_buffer
,
1210 struct radv_image
*image
, uint32_t value
);
1211 void radv_initialize_dcc(struct radv_cmd_buffer
*cmd_buffer
,
1212 struct radv_image
*image
, uint32_t value
);
1215 struct radeon_winsys_fence
*fence
;
1220 #define RADV_DEFINE_HANDLE_CASTS(__radv_type, __VkType) \
1222 static inline struct __radv_type * \
1223 __radv_type ## _from_handle(__VkType _handle) \
1225 return (struct __radv_type *) _handle; \
1228 static inline __VkType \
1229 __radv_type ## _to_handle(struct __radv_type *_obj) \
1231 return (__VkType) _obj; \
1234 #define RADV_DEFINE_NONDISP_HANDLE_CASTS(__radv_type, __VkType) \
1236 static inline struct __radv_type * \
1237 __radv_type ## _from_handle(__VkType _handle) \
1239 return (struct __radv_type *)(uintptr_t) _handle; \
1242 static inline __VkType \
1243 __radv_type ## _to_handle(struct __radv_type *_obj) \
1245 return (__VkType)(uintptr_t) _obj; \
1248 #define RADV_FROM_HANDLE(__radv_type, __name, __handle) \
1249 struct __radv_type *__name = __radv_type ## _from_handle(__handle)
1251 RADV_DEFINE_HANDLE_CASTS(radv_cmd_buffer
, VkCommandBuffer
)
1252 RADV_DEFINE_HANDLE_CASTS(radv_device
, VkDevice
)
1253 RADV_DEFINE_HANDLE_CASTS(radv_instance
, VkInstance
)
1254 RADV_DEFINE_HANDLE_CASTS(radv_physical_device
, VkPhysicalDevice
)
1255 RADV_DEFINE_HANDLE_CASTS(radv_queue
, VkQueue
)
1257 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_cmd_pool
, VkCommandPool
)
1258 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_buffer
, VkBuffer
)
1259 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_buffer_view
, VkBufferView
)
1260 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_descriptor_pool
, VkDescriptorPool
)
1261 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_descriptor_set
, VkDescriptorSet
)
1262 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_descriptor_set_layout
, VkDescriptorSetLayout
)
1263 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_device_memory
, VkDeviceMemory
)
1264 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_fence
, VkFence
)
1265 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_event
, VkEvent
)
1266 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_framebuffer
, VkFramebuffer
)
1267 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_image
, VkImage
)
1268 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_image_view
, VkImageView
);
1269 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_pipeline_cache
, VkPipelineCache
)
1270 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_pipeline
, VkPipeline
)
1271 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_pipeline_layout
, VkPipelineLayout
)
1272 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_query_pool
, VkQueryPool
)
1273 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_render_pass
, VkRenderPass
)
1274 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_sampler
, VkSampler
)
1275 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_shader_module
, VkShaderModule
)
1277 #define RADV_DEFINE_STRUCT_CASTS(__radv_type, __VkType) \
1279 static inline const __VkType * \
1280 __radv_type ## _to_ ## __VkType(const struct __radv_type *__radv_obj) \
1282 return (const __VkType *) __radv_obj; \
1285 #define RADV_COMMON_TO_STRUCT(__VkType, __vk_name, __common_name) \
1286 const __VkType *__vk_name = radv_common_to_ ## __VkType(__common_name)
1288 RADV_DEFINE_STRUCT_CASTS(radv_common
, VkMemoryBarrier
)
1289 RADV_DEFINE_STRUCT_CASTS(radv_common
, VkBufferMemoryBarrier
)
1290 RADV_DEFINE_STRUCT_CASTS(radv_common
, VkImageMemoryBarrier
)
1293 #endif /* RADV_PRIVATE_H */