radv/image: bump all the offset to uint64_t.
[mesa.git] / src / amd / vulkan / radv_private.h
1 /*
2 * Copyright © 2016 Red Hat.
3 * Copyright © 2016 Bas Nieuwenhuizen
4 *
5 * based in part on anv driver which is:
6 * Copyright © 2015 Intel Corporation
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the "Software"),
10 * to deal in the Software without restriction, including without limitation
11 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
12 * and/or sell copies of the Software, and to permit persons to whom the
13 * Software is furnished to do so, subject to the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the next
16 * paragraph) shall be included in all copies or substantial portions of the
17 * Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
20 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
21 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
22 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
23 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
24 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
25 * IN THE SOFTWARE.
26 */
27
28 #ifndef RADV_PRIVATE_H
29 #define RADV_PRIVATE_H
30
31 #include <stdlib.h>
32 #include <stdio.h>
33 #include <stdbool.h>
34 #include <pthread.h>
35 #include <assert.h>
36 #include <stdint.h>
37 #include <string.h>
38 #ifdef HAVE_VALGRIND
39 #include <valgrind.h>
40 #include <memcheck.h>
41 #define VG(x) x
42 #else
43 #define VG(x)
44 #endif
45
46 #include <amdgpu.h>
47 #include "compiler/shader_enums.h"
48 #include "util/macros.h"
49 #include "util/list.h"
50 #include "main/macros.h"
51 #include "vk_alloc.h"
52
53 #include "radv_radeon_winsys.h"
54 #include "ac_binary.h"
55 #include "ac_nir_to_llvm.h"
56 #include "ac_gpu_info.h"
57 #include "ac_surface.h"
58 #include "radv_descriptor_set.h"
59
60 #include <llvm-c/TargetMachine.h>
61
62 /* Pre-declarations needed for WSI entrypoints */
63 struct wl_surface;
64 struct wl_display;
65 typedef struct xcb_connection_t xcb_connection_t;
66 typedef uint32_t xcb_visualid_t;
67 typedef uint32_t xcb_window_t;
68
69 #include <vulkan/vulkan.h>
70 #include <vulkan/vulkan_intel.h>
71 #include <vulkan/vk_icd.h>
72
73 #include "radv_entrypoints.h"
74
75 #include "wsi_common.h"
76
77 #define ATI_VENDOR_ID 0x1002
78
79 #define MAX_VBS 32
80 #define MAX_VERTEX_ATTRIBS 32
81 #define MAX_RTS 8
82 #define MAX_VIEWPORTS 16
83 #define MAX_SCISSORS 16
84 #define MAX_PUSH_CONSTANTS_SIZE 128
85 #define MAX_PUSH_DESCRIPTORS 32
86 #define MAX_DYNAMIC_BUFFERS 16
87 #define MAX_SAMPLES_LOG2 4
88 #define NUM_META_FS_KEYS 13
89 #define RADV_MAX_DRM_DEVICES 8
90 #define MAX_VIEWS 8
91
92 #define NUM_DEPTH_CLEAR_PIPELINES 3
93
94 enum radv_mem_heap {
95 RADV_MEM_HEAP_VRAM,
96 RADV_MEM_HEAP_VRAM_CPU_ACCESS,
97 RADV_MEM_HEAP_GTT,
98 RADV_MEM_HEAP_COUNT
99 };
100
101 enum radv_mem_type {
102 RADV_MEM_TYPE_VRAM,
103 RADV_MEM_TYPE_GTT_WRITE_COMBINE,
104 RADV_MEM_TYPE_VRAM_CPU_ACCESS,
105 RADV_MEM_TYPE_GTT_CACHED,
106 RADV_MEM_TYPE_COUNT
107 };
108
109 #define radv_printflike(a, b) __attribute__((__format__(__printf__, a, b)))
110
111 static inline uint32_t
112 align_u32(uint32_t v, uint32_t a)
113 {
114 assert(a != 0 && a == (a & -a));
115 return (v + a - 1) & ~(a - 1);
116 }
117
118 static inline uint32_t
119 align_u32_npot(uint32_t v, uint32_t a)
120 {
121 return (v + a - 1) / a * a;
122 }
123
124 static inline uint64_t
125 align_u64(uint64_t v, uint64_t a)
126 {
127 assert(a != 0 && a == (a & -a));
128 return (v + a - 1) & ~(a - 1);
129 }
130
131 static inline int32_t
132 align_i32(int32_t v, int32_t a)
133 {
134 assert(a != 0 && a == (a & -a));
135 return (v + a - 1) & ~(a - 1);
136 }
137
138 /** Alignment must be a power of 2. */
139 static inline bool
140 radv_is_aligned(uintmax_t n, uintmax_t a)
141 {
142 assert(a == (a & -a));
143 return (n & (a - 1)) == 0;
144 }
145
146 static inline uint32_t
147 round_up_u32(uint32_t v, uint32_t a)
148 {
149 return (v + a - 1) / a;
150 }
151
152 static inline uint64_t
153 round_up_u64(uint64_t v, uint64_t a)
154 {
155 return (v + a - 1) / a;
156 }
157
158 static inline uint32_t
159 radv_minify(uint32_t n, uint32_t levels)
160 {
161 if (unlikely(n == 0))
162 return 0;
163 else
164 return MAX2(n >> levels, 1);
165 }
166 static inline float
167 radv_clamp_f(float f, float min, float max)
168 {
169 assert(min < max);
170
171 if (f > max)
172 return max;
173 else if (f < min)
174 return min;
175 else
176 return f;
177 }
178
179 static inline bool
180 radv_clear_mask(uint32_t *inout_mask, uint32_t clear_mask)
181 {
182 if (*inout_mask & clear_mask) {
183 *inout_mask &= ~clear_mask;
184 return true;
185 } else {
186 return false;
187 }
188 }
189
190 #define for_each_bit(b, dword) \
191 for (uint32_t __dword = (dword); \
192 (b) = __builtin_ffs(__dword) - 1, __dword; \
193 __dword &= ~(1 << (b)))
194
195 #define typed_memcpy(dest, src, count) ({ \
196 STATIC_ASSERT(sizeof(*src) == sizeof(*dest)); \
197 memcpy((dest), (src), (count) * sizeof(*(src))); \
198 })
199
200 /* Whenever we generate an error, pass it through this function. Useful for
201 * debugging, where we can break on it. Only call at error site, not when
202 * propagating errors. Might be useful to plug in a stack trace here.
203 */
204
205 VkResult __vk_errorf(VkResult error, const char *file, int line, const char *format, ...);
206
207 #ifdef DEBUG
208 #define vk_error(error) __vk_errorf(error, __FILE__, __LINE__, NULL);
209 #define vk_errorf(error, format, ...) __vk_errorf(error, __FILE__, __LINE__, format, ## __VA_ARGS__);
210 #else
211 #define vk_error(error) error
212 #define vk_errorf(error, format, ...) error
213 #endif
214
215 void __radv_finishme(const char *file, int line, const char *format, ...)
216 radv_printflike(3, 4);
217 void radv_loge(const char *format, ...) radv_printflike(1, 2);
218 void radv_loge_v(const char *format, va_list va);
219
220 /**
221 * Print a FINISHME message, including its source location.
222 */
223 #define radv_finishme(format, ...) \
224 do { \
225 static bool reported = false; \
226 if (!reported) { \
227 __radv_finishme(__FILE__, __LINE__, format, ##__VA_ARGS__); \
228 reported = true; \
229 } \
230 } while (0)
231
232 /* A non-fatal assert. Useful for debugging. */
233 #ifdef DEBUG
234 #define radv_assert(x) ({ \
235 if (unlikely(!(x))) \
236 fprintf(stderr, "%s:%d ASSERT: %s\n", __FILE__, __LINE__, #x); \
237 })
238 #else
239 #define radv_assert(x)
240 #endif
241
242 #define stub_return(v) \
243 do { \
244 radv_finishme("stub %s", __func__); \
245 return (v); \
246 } while (0)
247
248 #define stub() \
249 do { \
250 radv_finishme("stub %s", __func__); \
251 return; \
252 } while (0)
253
254 void *radv_lookup_entrypoint(const char *name);
255
256 struct radv_physical_device {
257 VK_LOADER_DATA _loader_data;
258
259 struct radv_instance * instance;
260
261 struct radeon_winsys *ws;
262 struct radeon_info rad_info;
263 char path[20];
264 const char * name;
265 uint8_t driver_uuid[VK_UUID_SIZE];
266 uint8_t device_uuid[VK_UUID_SIZE];
267 uint8_t cache_uuid[VK_UUID_SIZE];
268
269 int local_fd;
270 struct wsi_device wsi_device;
271
272 bool has_rbplus; /* if RB+ register exist */
273 bool rbplus_allowed; /* if RB+ is allowed */
274 bool has_clear_state;
275
276 /* This is the drivers on-disk cache used as a fallback as opposed to
277 * the pipeline cache defined by apps.
278 */
279 struct disk_cache * disk_cache;
280 };
281
282 struct radv_instance {
283 VK_LOADER_DATA _loader_data;
284
285 VkAllocationCallbacks alloc;
286
287 uint32_t apiVersion;
288 int physicalDeviceCount;
289 struct radv_physical_device physicalDevices[RADV_MAX_DRM_DEVICES];
290
291 uint64_t debug_flags;
292 uint64_t perftest_flags;
293 };
294
295 VkResult radv_init_wsi(struct radv_physical_device *physical_device);
296 void radv_finish_wsi(struct radv_physical_device *physical_device);
297
298 bool radv_instance_extension_supported(const char *name);
299 uint32_t radv_physical_device_api_version(struct radv_physical_device *dev);
300 bool radv_physical_device_extension_supported(struct radv_physical_device *dev,
301 const char *name);
302
303 struct cache_entry;
304
305 struct radv_pipeline_cache {
306 struct radv_device * device;
307 pthread_mutex_t mutex;
308
309 uint32_t total_size;
310 uint32_t table_size;
311 uint32_t kernel_count;
312 struct cache_entry ** hash_table;
313 bool modified;
314
315 VkAllocationCallbacks alloc;
316 };
317
318 void
319 radv_pipeline_cache_init(struct radv_pipeline_cache *cache,
320 struct radv_device *device);
321 void
322 radv_pipeline_cache_finish(struct radv_pipeline_cache *cache);
323 void
324 radv_pipeline_cache_load(struct radv_pipeline_cache *cache,
325 const void *data, size_t size);
326
327 struct radv_shader_variant *
328 radv_create_shader_variant_from_pipeline_cache(struct radv_device *device,
329 struct radv_pipeline_cache *cache,
330 const unsigned char *sha1);
331
332 struct radv_shader_variant *
333 radv_pipeline_cache_insert_shader(struct radv_device *device,
334 struct radv_pipeline_cache *cache,
335 const unsigned char *sha1,
336 struct radv_shader_variant *variant,
337 const void *code, unsigned code_size);
338
339 struct radv_meta_state {
340 VkAllocationCallbacks alloc;
341
342 struct radv_pipeline_cache cache;
343
344 /**
345 * Use array element `i` for images with `2^i` samples.
346 */
347 struct {
348 VkRenderPass render_pass[NUM_META_FS_KEYS];
349 VkPipeline color_pipelines[NUM_META_FS_KEYS];
350
351 VkRenderPass depthstencil_rp;
352 VkPipeline depth_only_pipeline[NUM_DEPTH_CLEAR_PIPELINES];
353 VkPipeline stencil_only_pipeline[NUM_DEPTH_CLEAR_PIPELINES];
354 VkPipeline depthstencil_pipeline[NUM_DEPTH_CLEAR_PIPELINES];
355 } clear[1 + MAX_SAMPLES_LOG2];
356
357 VkPipelineLayout clear_color_p_layout;
358 VkPipelineLayout clear_depth_p_layout;
359 struct {
360 VkRenderPass render_pass[NUM_META_FS_KEYS];
361
362 /** Pipeline that blits from a 1D image. */
363 VkPipeline pipeline_1d_src[NUM_META_FS_KEYS];
364
365 /** Pipeline that blits from a 2D image. */
366 VkPipeline pipeline_2d_src[NUM_META_FS_KEYS];
367
368 /** Pipeline that blits from a 3D image. */
369 VkPipeline pipeline_3d_src[NUM_META_FS_KEYS];
370
371 VkRenderPass depth_only_rp;
372 VkPipeline depth_only_1d_pipeline;
373 VkPipeline depth_only_2d_pipeline;
374 VkPipeline depth_only_3d_pipeline;
375
376 VkRenderPass stencil_only_rp;
377 VkPipeline stencil_only_1d_pipeline;
378 VkPipeline stencil_only_2d_pipeline;
379 VkPipeline stencil_only_3d_pipeline;
380 VkPipelineLayout pipeline_layout;
381 VkDescriptorSetLayout ds_layout;
382 } blit;
383
384 struct {
385 VkRenderPass render_passes[NUM_META_FS_KEYS];
386
387 VkPipelineLayout p_layouts[2];
388 VkDescriptorSetLayout ds_layouts[2];
389 VkPipeline pipelines[2][NUM_META_FS_KEYS];
390
391 VkRenderPass depth_only_rp;
392 VkPipeline depth_only_pipeline[2];
393
394 VkRenderPass stencil_only_rp;
395 VkPipeline stencil_only_pipeline[2];
396 } blit2d;
397
398 struct {
399 VkPipelineLayout img_p_layout;
400 VkDescriptorSetLayout img_ds_layout;
401 VkPipeline pipeline;
402 } itob;
403 struct {
404 VkPipelineLayout img_p_layout;
405 VkDescriptorSetLayout img_ds_layout;
406 VkPipeline pipeline;
407 } btoi;
408 struct {
409 VkPipelineLayout img_p_layout;
410 VkDescriptorSetLayout img_ds_layout;
411 VkPipeline pipeline;
412 } itoi;
413 struct {
414 VkPipelineLayout img_p_layout;
415 VkDescriptorSetLayout img_ds_layout;
416 VkPipeline pipeline;
417 } cleari;
418
419 struct {
420 VkPipeline pipeline;
421 VkRenderPass pass;
422 } resolve;
423
424 struct {
425 VkDescriptorSetLayout ds_layout;
426 VkPipelineLayout p_layout;
427 struct {
428 VkPipeline pipeline;
429 VkPipeline i_pipeline;
430 VkPipeline srgb_pipeline;
431 } rc[MAX_SAMPLES_LOG2];
432 } resolve_compute;
433
434 struct {
435 VkDescriptorSetLayout ds_layout;
436 VkPipelineLayout p_layout;
437
438 struct {
439 VkRenderPass render_pass[NUM_META_FS_KEYS];
440 VkPipeline pipeline[NUM_META_FS_KEYS];
441 } rc[MAX_SAMPLES_LOG2];
442 } resolve_fragment;
443
444 struct {
445 VkPipeline decompress_pipeline;
446 VkPipeline resummarize_pipeline;
447 VkRenderPass pass;
448 } depth_decomp[1 + MAX_SAMPLES_LOG2];
449
450 struct {
451 VkPipeline cmask_eliminate_pipeline;
452 VkPipeline fmask_decompress_pipeline;
453 VkRenderPass pass;
454 } fast_clear_flush;
455
456 struct {
457 VkPipelineLayout fill_p_layout;
458 VkPipelineLayout copy_p_layout;
459 VkDescriptorSetLayout fill_ds_layout;
460 VkDescriptorSetLayout copy_ds_layout;
461 VkPipeline fill_pipeline;
462 VkPipeline copy_pipeline;
463 } buffer;
464
465 struct {
466 VkDescriptorSetLayout ds_layout;
467 VkPipelineLayout p_layout;
468 VkPipeline occlusion_query_pipeline;
469 VkPipeline pipeline_statistics_query_pipeline;
470 } query;
471 };
472
473 /* queue types */
474 #define RADV_QUEUE_GENERAL 0
475 #define RADV_QUEUE_COMPUTE 1
476 #define RADV_QUEUE_TRANSFER 2
477
478 #define RADV_MAX_QUEUE_FAMILIES 3
479
480 enum ring_type radv_queue_family_to_ring(int f);
481
482 struct radv_queue {
483 VK_LOADER_DATA _loader_data;
484 struct radv_device * device;
485 struct radeon_winsys_ctx *hw_ctx;
486 int queue_family_index;
487 int queue_idx;
488
489 uint32_t scratch_size;
490 uint32_t compute_scratch_size;
491 uint32_t esgs_ring_size;
492 uint32_t gsvs_ring_size;
493 bool has_tess_rings;
494 bool has_sample_positions;
495
496 struct radeon_winsys_bo *scratch_bo;
497 struct radeon_winsys_bo *descriptor_bo;
498 struct radeon_winsys_bo *compute_scratch_bo;
499 struct radeon_winsys_bo *esgs_ring_bo;
500 struct radeon_winsys_bo *gsvs_ring_bo;
501 struct radeon_winsys_bo *tess_factor_ring_bo;
502 struct radeon_winsys_bo *tess_offchip_ring_bo;
503 struct radeon_winsys_cs *initial_preamble_cs;
504 struct radeon_winsys_cs *initial_full_flush_preamble_cs;
505 struct radeon_winsys_cs *continue_preamble_cs;
506 };
507
508 struct radv_device {
509 VK_LOADER_DATA _loader_data;
510
511 VkAllocationCallbacks alloc;
512
513 struct radv_instance * instance;
514 struct radeon_winsys *ws;
515
516 struct radv_meta_state meta_state;
517
518 struct radv_queue *queues[RADV_MAX_QUEUE_FAMILIES];
519 int queue_count[RADV_MAX_QUEUE_FAMILIES];
520 struct radeon_winsys_cs *empty_cs[RADV_MAX_QUEUE_FAMILIES];
521
522 bool llvm_supports_spill;
523 bool has_distributed_tess;
524 uint32_t tess_offchip_block_dw_size;
525 uint32_t scratch_waves;
526
527 uint32_t gs_table_depth;
528
529 /* MSAA sample locations.
530 * The first index is the sample index.
531 * The second index is the coordinate: X, Y. */
532 float sample_locations_1x[1][2];
533 float sample_locations_2x[2][2];
534 float sample_locations_4x[4][2];
535 float sample_locations_8x[8][2];
536 float sample_locations_16x[16][2];
537
538 /* CIK and later */
539 uint32_t gfx_init_size_dw;
540 struct radeon_winsys_bo *gfx_init;
541
542 struct radeon_winsys_bo *trace_bo;
543 uint32_t *trace_id_ptr;
544
545 struct radv_physical_device *physical_device;
546
547 /* Backup in-memory cache to be used if the app doesn't provide one */
548 struct radv_pipeline_cache * mem_cache;
549
550 /*
551 * use different counters so MSAA MRTs get consecutive surface indices,
552 * even if MASK is allocated in between.
553 */
554 uint32_t image_mrt_offset_counter;
555 uint32_t fmask_mrt_offset_counter;
556 struct list_head shader_slabs;
557 mtx_t shader_slab_mutex;
558
559 /* For detecting VM faults reported by dmesg. */
560 uint64_t dmesg_timestamp;
561 };
562
563 struct radv_device_memory {
564 struct radeon_winsys_bo *bo;
565 /* for dedicated allocations */
566 struct radv_image *image;
567 struct radv_buffer *buffer;
568 uint32_t type_index;
569 VkDeviceSize map_size;
570 void * map;
571 };
572
573
574 struct radv_descriptor_range {
575 uint64_t va;
576 uint32_t size;
577 };
578
579 struct radv_descriptor_set {
580 const struct radv_descriptor_set_layout *layout;
581 uint32_t size;
582
583 struct radeon_winsys_bo *bo;
584 uint64_t va;
585 uint32_t *mapped_ptr;
586 struct radv_descriptor_range *dynamic_descriptors;
587
588 struct list_head vram_list;
589
590 struct radeon_winsys_bo *descriptors[0];
591 };
592
593 struct radv_push_descriptor_set
594 {
595 struct radv_descriptor_set set;
596 uint32_t capacity;
597 };
598
599 struct radv_descriptor_pool {
600 struct radeon_winsys_bo *bo;
601 uint8_t *mapped_ptr;
602 uint64_t current_offset;
603 uint64_t size;
604
605 struct list_head vram_list;
606
607 uint8_t *host_memory_base;
608 uint8_t *host_memory_ptr;
609 uint8_t *host_memory_end;
610 };
611
612 struct radv_descriptor_update_template_entry {
613 VkDescriptorType descriptor_type;
614
615 /* The number of descriptors to update */
616 uint32_t descriptor_count;
617
618 /* Into mapped_ptr or dynamic_descriptors, in units of the respective array */
619 uint32_t dst_offset;
620
621 /* In dwords. Not valid/used for dynamic descriptors */
622 uint32_t dst_stride;
623
624 uint32_t buffer_offset;
625
626 /* Only valid for combined image samplers and samplers */
627 uint16_t has_sampler;
628
629 /* In bytes */
630 size_t src_offset;
631 size_t src_stride;
632
633 /* For push descriptors */
634 const uint32_t *immutable_samplers;
635 };
636
637 struct radv_descriptor_update_template {
638 uint32_t entry_count;
639 struct radv_descriptor_update_template_entry entry[0];
640 };
641
642 struct radv_buffer {
643 struct radv_device * device;
644 VkDeviceSize size;
645
646 VkBufferUsageFlags usage;
647 VkBufferCreateFlags flags;
648
649 /* Set when bound */
650 struct radeon_winsys_bo * bo;
651 VkDeviceSize offset;
652 };
653
654
655 enum radv_cmd_dirty_bits {
656 RADV_CMD_DIRTY_DYNAMIC_VIEWPORT = 1 << 0, /* VK_DYNAMIC_STATE_VIEWPORT */
657 RADV_CMD_DIRTY_DYNAMIC_SCISSOR = 1 << 1, /* VK_DYNAMIC_STATE_SCISSOR */
658 RADV_CMD_DIRTY_DYNAMIC_LINE_WIDTH = 1 << 2, /* VK_DYNAMIC_STATE_LINE_WIDTH */
659 RADV_CMD_DIRTY_DYNAMIC_DEPTH_BIAS = 1 << 3, /* VK_DYNAMIC_STATE_DEPTH_BIAS */
660 RADV_CMD_DIRTY_DYNAMIC_BLEND_CONSTANTS = 1 << 4, /* VK_DYNAMIC_STATE_BLEND_CONSTANTS */
661 RADV_CMD_DIRTY_DYNAMIC_DEPTH_BOUNDS = 1 << 5, /* VK_DYNAMIC_STATE_DEPTH_BOUNDS */
662 RADV_CMD_DIRTY_DYNAMIC_STENCIL_COMPARE_MASK = 1 << 6, /* VK_DYNAMIC_STATE_STENCIL_COMPARE_MASK */
663 RADV_CMD_DIRTY_DYNAMIC_STENCIL_WRITE_MASK = 1 << 7, /* VK_DYNAMIC_STATE_STENCIL_WRITE_MASK */
664 RADV_CMD_DIRTY_DYNAMIC_STENCIL_REFERENCE = 1 << 8, /* VK_DYNAMIC_STATE_STENCIL_REFERENCE */
665 RADV_CMD_DIRTY_DYNAMIC_ALL = (1 << 9) - 1,
666 RADV_CMD_DIRTY_PIPELINE = 1 << 9,
667 RADV_CMD_DIRTY_INDEX_BUFFER = 1 << 10,
668 RADV_CMD_DIRTY_RENDER_TARGETS = 1 << 11,
669 };
670 typedef uint32_t radv_cmd_dirty_mask_t;
671
672 enum radv_cmd_flush_bits {
673 RADV_CMD_FLAG_INV_ICACHE = 1 << 0,
674 /* SMEM L1, other names: KCACHE, constant cache, DCACHE, data cache */
675 RADV_CMD_FLAG_INV_SMEM_L1 = 1 << 1,
676 /* VMEM L1 can optionally be bypassed (GLC=1). Other names: TC L1 */
677 RADV_CMD_FLAG_INV_VMEM_L1 = 1 << 2,
678 /* Used by everything except CB/DB, can be bypassed (SLC=1). Other names: TC L2 */
679 RADV_CMD_FLAG_INV_GLOBAL_L2 = 1 << 3,
680 /* Same as above, but only writes back and doesn't invalidate */
681 RADV_CMD_FLAG_WRITEBACK_GLOBAL_L2 = 1 << 4,
682 /* Framebuffer caches */
683 RADV_CMD_FLAG_FLUSH_AND_INV_CB_META = 1 << 5,
684 RADV_CMD_FLAG_FLUSH_AND_INV_DB_META = 1 << 6,
685 RADV_CMD_FLAG_FLUSH_AND_INV_DB = 1 << 7,
686 RADV_CMD_FLAG_FLUSH_AND_INV_CB = 1 << 8,
687 /* Engine synchronization. */
688 RADV_CMD_FLAG_VS_PARTIAL_FLUSH = 1 << 9,
689 RADV_CMD_FLAG_PS_PARTIAL_FLUSH = 1 << 10,
690 RADV_CMD_FLAG_CS_PARTIAL_FLUSH = 1 << 11,
691 RADV_CMD_FLAG_VGT_FLUSH = 1 << 12,
692
693 RADV_CMD_FLUSH_AND_INV_FRAMEBUFFER = (RADV_CMD_FLAG_FLUSH_AND_INV_CB |
694 RADV_CMD_FLAG_FLUSH_AND_INV_CB_META |
695 RADV_CMD_FLAG_FLUSH_AND_INV_DB |
696 RADV_CMD_FLAG_FLUSH_AND_INV_DB_META)
697 };
698
699 struct radv_vertex_binding {
700 struct radv_buffer * buffer;
701 VkDeviceSize offset;
702 };
703
704 struct radv_viewport_state {
705 uint32_t count;
706 VkViewport viewports[MAX_VIEWPORTS];
707 };
708
709 struct radv_scissor_state {
710 uint32_t count;
711 VkRect2D scissors[MAX_SCISSORS];
712 };
713
714 struct radv_dynamic_state {
715 struct radv_viewport_state viewport;
716
717 struct radv_scissor_state scissor;
718
719 float line_width;
720
721 struct {
722 float bias;
723 float clamp;
724 float slope;
725 } depth_bias;
726
727 float blend_constants[4];
728
729 struct {
730 float min;
731 float max;
732 } depth_bounds;
733
734 struct {
735 uint32_t front;
736 uint32_t back;
737 } stencil_compare_mask;
738
739 struct {
740 uint32_t front;
741 uint32_t back;
742 } stencil_write_mask;
743
744 struct {
745 uint32_t front;
746 uint32_t back;
747 } stencil_reference;
748 };
749
750 extern const struct radv_dynamic_state default_dynamic_state;
751
752 const char *
753 radv_get_debug_option_name(int id);
754
755 const char *
756 radv_get_perftest_option_name(int id);
757
758 /**
759 * Attachment state when recording a renderpass instance.
760 *
761 * The clear value is valid only if there exists a pending clear.
762 */
763 struct radv_attachment_state {
764 VkImageAspectFlags pending_clear_aspects;
765 uint32_t cleared_views;
766 VkClearValue clear_value;
767 VkImageLayout current_layout;
768 };
769
770 struct radv_cmd_state {
771 bool vb_dirty;
772 radv_cmd_dirty_mask_t dirty;
773 bool push_descriptors_dirty;
774 bool predicating;
775
776 struct radv_pipeline * pipeline;
777 struct radv_pipeline * emitted_pipeline;
778 struct radv_pipeline * compute_pipeline;
779 struct radv_pipeline * emitted_compute_pipeline;
780 struct radv_framebuffer * framebuffer;
781 struct radv_render_pass * pass;
782 const struct radv_subpass * subpass;
783 struct radv_dynamic_state dynamic;
784 struct radv_vertex_binding vertex_bindings[MAX_VBS];
785 struct radv_descriptor_set * descriptors[MAX_SETS];
786 struct radv_attachment_state * attachments;
787 VkRect2D render_area;
788 uint32_t index_type;
789 uint32_t max_index_count;
790 uint64_t index_va;
791 int32_t last_primitive_reset_en;
792 uint32_t last_primitive_reset_index;
793 enum radv_cmd_flush_bits flush_bits;
794 unsigned active_occlusion_queries;
795 float offset_scale;
796 uint32_t descriptors_dirty;
797 uint32_t trace_id;
798 uint32_t last_ia_multi_vgt_param;
799 };
800
801 struct radv_cmd_pool {
802 VkAllocationCallbacks alloc;
803 struct list_head cmd_buffers;
804 struct list_head free_cmd_buffers;
805 uint32_t queue_family_index;
806 };
807
808 struct radv_cmd_buffer_upload {
809 uint8_t *map;
810 unsigned offset;
811 uint64_t size;
812 struct radeon_winsys_bo *upload_bo;
813 struct list_head list;
814 };
815
816 struct radv_cmd_buffer {
817 VK_LOADER_DATA _loader_data;
818
819 struct radv_device * device;
820
821 struct radv_cmd_pool * pool;
822 struct list_head pool_link;
823
824 VkCommandBufferUsageFlags usage_flags;
825 VkCommandBufferLevel level;
826 struct radeon_winsys_cs *cs;
827 struct radv_cmd_state state;
828 uint32_t queue_family_index;
829
830 uint8_t push_constants[MAX_PUSH_CONSTANTS_SIZE];
831 uint32_t dynamic_buffers[4 * MAX_DYNAMIC_BUFFERS];
832 VkShaderStageFlags push_constant_stages;
833 struct radv_push_descriptor_set push_descriptors;
834 struct radv_descriptor_set meta_push_descriptors;
835
836 struct radv_cmd_buffer_upload upload;
837
838 uint32_t scratch_size_needed;
839 uint32_t compute_scratch_size_needed;
840 uint32_t esgs_ring_size_needed;
841 uint32_t gsvs_ring_size_needed;
842 bool tess_rings_needed;
843 bool sample_positions_needed;
844
845 VkResult record_result;
846
847 int ring_offsets_idx; /* just used for verification */
848 uint32_t gfx9_fence_offset;
849 struct radeon_winsys_bo *gfx9_fence_bo;
850 uint32_t gfx9_fence_idx;
851 };
852
853 struct radv_image;
854
855 bool radv_cmd_buffer_uses_mec(struct radv_cmd_buffer *cmd_buffer);
856
857 void si_init_compute(struct radv_cmd_buffer *cmd_buffer);
858 void si_init_config(struct radv_cmd_buffer *cmd_buffer);
859
860 void cik_create_gfx_config(struct radv_device *device);
861
862 void si_write_viewport(struct radeon_winsys_cs *cs, int first_vp,
863 int count, const VkViewport *viewports);
864 void si_write_scissors(struct radeon_winsys_cs *cs, int first,
865 int count, const VkRect2D *scissors,
866 const VkViewport *viewports, bool can_use_guardband);
867 uint32_t si_get_ia_multi_vgt_param(struct radv_cmd_buffer *cmd_buffer,
868 bool instanced_draw, bool indirect_draw,
869 uint32_t draw_vertex_count);
870 void si_cs_emit_write_event_eop(struct radeon_winsys_cs *cs,
871 bool predicated,
872 enum chip_class chip_class,
873 bool is_mec,
874 unsigned event, unsigned event_flags,
875 unsigned data_sel,
876 uint64_t va,
877 uint32_t old_fence,
878 uint32_t new_fence);
879
880 void si_emit_wait_fence(struct radeon_winsys_cs *cs,
881 bool predicated,
882 uint64_t va, uint32_t ref,
883 uint32_t mask);
884 void si_cs_emit_cache_flush(struct radeon_winsys_cs *cs,
885 bool predicated,
886 enum chip_class chip_class,
887 uint32_t *fence_ptr, uint64_t va,
888 bool is_mec,
889 enum radv_cmd_flush_bits flush_bits);
890 void si_emit_cache_flush(struct radv_cmd_buffer *cmd_buffer);
891 void si_emit_set_predication_state(struct radv_cmd_buffer *cmd_buffer, uint64_t va);
892 void si_cp_dma_buffer_copy(struct radv_cmd_buffer *cmd_buffer,
893 uint64_t src_va, uint64_t dest_va,
894 uint64_t size);
895 void si_cp_dma_prefetch(struct radv_cmd_buffer *cmd_buffer, uint64_t va,
896 unsigned size);
897 void si_cp_dma_clear_buffer(struct radv_cmd_buffer *cmd_buffer, uint64_t va,
898 uint64_t size, unsigned value);
899 void radv_set_db_count_control(struct radv_cmd_buffer *cmd_buffer);
900 void radv_bind_descriptor_set(struct radv_cmd_buffer *cmd_buffer,
901 struct radv_descriptor_set *set,
902 unsigned idx);
903 bool
904 radv_cmd_buffer_upload_alloc(struct radv_cmd_buffer *cmd_buffer,
905 unsigned size,
906 unsigned alignment,
907 unsigned *out_offset,
908 void **ptr);
909 void
910 radv_cmd_buffer_set_subpass(struct radv_cmd_buffer *cmd_buffer,
911 const struct radv_subpass *subpass,
912 bool transitions);
913 bool
914 radv_cmd_buffer_upload_data(struct radv_cmd_buffer *cmd_buffer,
915 unsigned size, unsigned alignmnet,
916 const void *data, unsigned *out_offset);
917 void
918 radv_emit_framebuffer_state(struct radv_cmd_buffer *cmd_buffer);
919 void radv_cmd_buffer_clear_subpass(struct radv_cmd_buffer *cmd_buffer);
920 void radv_cmd_buffer_resolve_subpass(struct radv_cmd_buffer *cmd_buffer);
921 void radv_cmd_buffer_resolve_subpass_cs(struct radv_cmd_buffer *cmd_buffer);
922 void radv_cmd_buffer_resolve_subpass_fs(struct radv_cmd_buffer *cmd_buffer);
923 void radv_cayman_emit_msaa_sample_locs(struct radeon_winsys_cs *cs, int nr_samples);
924 unsigned radv_cayman_get_maxdist(int log_samples);
925 void radv_device_init_msaa(struct radv_device *device);
926 void radv_set_depth_clear_regs(struct radv_cmd_buffer *cmd_buffer,
927 struct radv_image *image,
928 VkClearDepthStencilValue ds_clear_value,
929 VkImageAspectFlags aspects);
930 void radv_set_color_clear_regs(struct radv_cmd_buffer *cmd_buffer,
931 struct radv_image *image,
932 int idx,
933 uint32_t color_values[2]);
934 void radv_set_dcc_need_cmask_elim_pred(struct radv_cmd_buffer *cmd_buffer,
935 struct radv_image *image,
936 bool value);
937 void radv_fill_buffer(struct radv_cmd_buffer *cmd_buffer,
938 struct radeon_winsys_bo *bo,
939 uint64_t offset, uint64_t size, uint32_t value);
940 void radv_cmd_buffer_trace_emit(struct radv_cmd_buffer *cmd_buffer);
941 bool radv_get_memory_fd(struct radv_device *device,
942 struct radv_device_memory *memory,
943 int *pFD);
944 /*
945 * Takes x,y,z as exact numbers of invocations, instead of blocks.
946 *
947 * Limitations: Can't call normal dispatch functions without binding or rebinding
948 * the compute pipeline.
949 */
950 void radv_unaligned_dispatch(
951 struct radv_cmd_buffer *cmd_buffer,
952 uint32_t x,
953 uint32_t y,
954 uint32_t z);
955
956 struct radv_event {
957 struct radeon_winsys_bo *bo;
958 uint64_t *map;
959 };
960
961 struct radv_shader_module;
962 struct ac_shader_variant_key;
963
964 #define RADV_HASH_SHADER_IS_GEOM_COPY_SHADER (1 << 0)
965 #define RADV_HASH_SHADER_SISCHED (1 << 1)
966 #define RADV_HASH_SHADER_UNSAFE_MATH (1 << 2)
967 void
968 radv_hash_shader(unsigned char *hash, struct radv_shader_module *module,
969 const char *entrypoint,
970 const VkSpecializationInfo *spec_info,
971 const struct radv_pipeline_layout *layout,
972 const struct ac_shader_variant_key *key,
973 uint32_t flags);
974
975 static inline gl_shader_stage
976 vk_to_mesa_shader_stage(VkShaderStageFlagBits vk_stage)
977 {
978 assert(__builtin_popcount(vk_stage) == 1);
979 return ffs(vk_stage) - 1;
980 }
981
982 static inline VkShaderStageFlagBits
983 mesa_to_vk_shader_stage(gl_shader_stage mesa_stage)
984 {
985 return (1 << mesa_stage);
986 }
987
988 #define RADV_STAGE_MASK ((1 << MESA_SHADER_STAGES) - 1)
989
990 #define radv_foreach_stage(stage, stage_bits) \
991 for (gl_shader_stage stage, \
992 __tmp = (gl_shader_stage)((stage_bits) & RADV_STAGE_MASK); \
993 stage = __builtin_ffs(__tmp) - 1, __tmp; \
994 __tmp &= ~(1 << (stage)))
995
996 struct radv_depth_stencil_state {
997 uint32_t db_depth_control;
998 uint32_t db_stencil_control;
999 uint32_t db_render_control;
1000 uint32_t db_render_override2;
1001 };
1002
1003 struct radv_blend_state {
1004 uint32_t cb_color_control;
1005 uint32_t cb_target_mask;
1006 uint32_t sx_mrt_blend_opt[8];
1007 uint32_t cb_blend_control[8];
1008
1009 uint32_t spi_shader_col_format;
1010 uint32_t cb_shader_mask;
1011 uint32_t db_alpha_to_mask;
1012 };
1013
1014 unsigned radv_format_meta_fs_key(VkFormat format);
1015
1016 struct radv_raster_state {
1017 uint32_t pa_cl_clip_cntl;
1018 uint32_t spi_interp_control;
1019 uint32_t pa_su_vtx_cntl;
1020 uint32_t pa_su_sc_mode_cntl;
1021 };
1022
1023 struct radv_multisample_state {
1024 uint32_t db_eqaa;
1025 uint32_t pa_sc_line_cntl;
1026 uint32_t pa_sc_mode_cntl_0;
1027 uint32_t pa_sc_mode_cntl_1;
1028 uint32_t pa_sc_aa_config;
1029 uint32_t pa_sc_aa_mask[2];
1030 unsigned num_samples;
1031 };
1032
1033 struct radv_prim_vertex_count {
1034 uint8_t min;
1035 uint8_t incr;
1036 };
1037
1038 struct radv_tessellation_state {
1039 uint32_t ls_hs_config;
1040 uint32_t tcs_in_layout;
1041 uint32_t tcs_out_layout;
1042 uint32_t tcs_out_offsets;
1043 uint32_t offchip_layout;
1044 unsigned num_patches;
1045 unsigned lds_size;
1046 unsigned num_tcs_input_cp;
1047 uint32_t tf_param;
1048 };
1049
1050 struct radv_vertex_elements_info {
1051 uint32_t rsrc_word3[MAX_VERTEX_ATTRIBS];
1052 uint32_t format_size[MAX_VERTEX_ATTRIBS];
1053 uint32_t binding[MAX_VERTEX_ATTRIBS];
1054 uint32_t offset[MAX_VERTEX_ATTRIBS];
1055 uint32_t count;
1056 };
1057
1058 #define SI_GS_PER_ES 128
1059
1060 struct radv_pipeline {
1061 struct radv_device * device;
1062 uint32_t dynamic_state_mask;
1063 struct radv_dynamic_state dynamic_state;
1064
1065 struct radv_pipeline_layout * layout;
1066
1067 bool needs_data_cache;
1068 bool need_indirect_descriptor_sets;
1069 struct radv_shader_variant * shaders[MESA_SHADER_STAGES];
1070 struct radv_shader_variant *gs_copy_shader;
1071 VkShaderStageFlags active_stages;
1072
1073 struct radv_vertex_elements_info vertex_elements;
1074
1075 uint32_t binding_stride[MAX_VBS];
1076
1077 union {
1078 struct {
1079 struct radv_blend_state blend;
1080 struct radv_depth_stencil_state ds;
1081 struct radv_raster_state raster;
1082 struct radv_multisample_state ms;
1083 struct radv_tessellation_state tess;
1084 uint32_t db_shader_control;
1085 uint32_t shader_z_format;
1086 unsigned prim;
1087 unsigned gs_out;
1088 uint32_t vgt_gs_mode;
1089 bool vgt_primitiveid_en;
1090 bool prim_restart_enable;
1091 bool partial_es_wave;
1092 uint8_t primgroup_size;
1093 unsigned esgs_ring_size;
1094 unsigned gsvs_ring_size;
1095 uint32_t ps_input_cntl[32];
1096 uint32_t ps_input_cntl_num;
1097 uint32_t pa_cl_vs_out_cntl;
1098 uint32_t vgt_shader_stages_en;
1099 uint32_t vtx_base_sgpr;
1100 uint32_t base_ia_multi_vgt_param;
1101 bool wd_switch_on_eop;
1102 bool ia_switch_on_eoi;
1103 bool partial_vs_wave;
1104 uint8_t vtx_emit_num;
1105 uint32_t vtx_reuse_depth;
1106 struct radv_prim_vertex_count prim_vertex_count;
1107 bool can_use_guardband;
1108 } graphics;
1109 };
1110
1111 unsigned max_waves;
1112 unsigned scratch_bytes_per_wave;
1113 };
1114
1115 static inline bool radv_pipeline_has_gs(struct radv_pipeline *pipeline)
1116 {
1117 return pipeline->shaders[MESA_SHADER_GEOMETRY] ? true : false;
1118 }
1119
1120 static inline bool radv_pipeline_has_tess(struct radv_pipeline *pipeline)
1121 {
1122 return pipeline->shaders[MESA_SHADER_TESS_EVAL] ? true : false;
1123 }
1124
1125 struct ac_userdata_info *radv_lookup_user_sgpr(struct radv_pipeline *pipeline,
1126 gl_shader_stage stage,
1127 int idx);
1128
1129 struct radv_graphics_pipeline_create_info {
1130 bool use_rectlist;
1131 bool db_depth_clear;
1132 bool db_stencil_clear;
1133 bool db_depth_disable_expclear;
1134 bool db_stencil_disable_expclear;
1135 bool db_flush_depth_inplace;
1136 bool db_flush_stencil_inplace;
1137 bool db_resummarize;
1138 uint32_t custom_blend_mode;
1139 };
1140
1141 VkResult
1142 radv_graphics_pipeline_create(VkDevice device,
1143 VkPipelineCache cache,
1144 const VkGraphicsPipelineCreateInfo *pCreateInfo,
1145 const struct radv_graphics_pipeline_create_info *extra,
1146 const VkAllocationCallbacks *alloc,
1147 VkPipeline *pPipeline);
1148
1149 struct vk_format_description;
1150 uint32_t radv_translate_buffer_dataformat(const struct vk_format_description *desc,
1151 int first_non_void);
1152 uint32_t radv_translate_buffer_numformat(const struct vk_format_description *desc,
1153 int first_non_void);
1154 uint32_t radv_translate_colorformat(VkFormat format);
1155 uint32_t radv_translate_color_numformat(VkFormat format,
1156 const struct vk_format_description *desc,
1157 int first_non_void);
1158 uint32_t radv_colorformat_endian_swap(uint32_t colorformat);
1159 unsigned radv_translate_colorswap(VkFormat format, bool do_endian_swap);
1160 uint32_t radv_translate_dbformat(VkFormat format);
1161 uint32_t radv_translate_tex_dataformat(VkFormat format,
1162 const struct vk_format_description *desc,
1163 int first_non_void);
1164 uint32_t radv_translate_tex_numformat(VkFormat format,
1165 const struct vk_format_description *desc,
1166 int first_non_void);
1167 bool radv_format_pack_clear_color(VkFormat format,
1168 uint32_t clear_vals[2],
1169 VkClearColorValue *value);
1170 bool radv_is_colorbuffer_format_supported(VkFormat format, bool *blendable);
1171 bool radv_dcc_formats_compatible(VkFormat format1,
1172 VkFormat format2);
1173
1174 struct radv_fmask_info {
1175 uint64_t offset;
1176 uint64_t size;
1177 unsigned alignment;
1178 unsigned pitch_in_pixels;
1179 unsigned bank_height;
1180 unsigned slice_tile_max;
1181 unsigned tile_mode_index;
1182 unsigned tile_swizzle;
1183 };
1184
1185 struct radv_cmask_info {
1186 uint64_t offset;
1187 uint64_t size;
1188 unsigned alignment;
1189 unsigned slice_tile_max;
1190 unsigned base_address_reg;
1191 };
1192
1193 struct r600_htile_info {
1194 uint64_t offset;
1195 uint64_t size;
1196 unsigned pitch;
1197 unsigned height;
1198 unsigned xalign;
1199 unsigned yalign;
1200 };
1201
1202 struct radv_image {
1203 VkImageType type;
1204 /* The original VkFormat provided by the client. This may not match any
1205 * of the actual surface formats.
1206 */
1207 VkFormat vk_format;
1208 VkImageAspectFlags aspects;
1209 VkImageUsageFlags usage; /**< Superset of VkImageCreateInfo::usage. */
1210 struct ac_surf_info info;
1211 VkImageTiling tiling; /** VkImageCreateInfo::tiling */
1212 VkImageCreateFlags flags; /** VkImageCreateInfo::flags */
1213
1214 VkDeviceSize size;
1215 uint32_t alignment;
1216
1217 unsigned queue_family_mask;
1218 bool exclusive;
1219 bool shareable;
1220
1221 /* Set when bound */
1222 struct radeon_winsys_bo *bo;
1223 VkDeviceSize offset;
1224 uint64_t dcc_offset;
1225 uint64_t htile_offset;
1226 bool tc_compatible_htile;
1227 struct radeon_surf surface;
1228
1229 struct radv_fmask_info fmask;
1230 struct radv_cmask_info cmask;
1231 uint64_t clear_value_offset;
1232 uint64_t dcc_pred_offset;
1233 };
1234
1235 /* Whether the image has a htile that is known consistent with the contents of
1236 * the image. */
1237 bool radv_layout_has_htile(const struct radv_image *image,
1238 VkImageLayout layout,
1239 unsigned queue_mask);
1240
1241 /* Whether the image has a htile that is known consistent with the contents of
1242 * the image and is allowed to be in compressed form.
1243 *
1244 * If this is false reads that don't use the htile should be able to return
1245 * correct results.
1246 */
1247 bool radv_layout_is_htile_compressed(const struct radv_image *image,
1248 VkImageLayout layout,
1249 unsigned queue_mask);
1250
1251 bool radv_layout_can_fast_clear(const struct radv_image *image,
1252 VkImageLayout layout,
1253 unsigned queue_mask);
1254
1255 static inline bool
1256 radv_vi_dcc_enabled(const struct radv_image *image, unsigned level)
1257 {
1258 return image->surface.dcc_size && level < image->surface.num_dcc_levels;
1259 }
1260
1261 static inline bool
1262 radv_htile_enabled(const struct radv_image *image, unsigned level)
1263 {
1264 return image->surface.htile_size && level == 0;
1265 }
1266
1267 unsigned radv_image_queue_family_mask(const struct radv_image *image, uint32_t family, uint32_t queue_family);
1268
1269 static inline uint32_t
1270 radv_get_layerCount(const struct radv_image *image,
1271 const VkImageSubresourceRange *range)
1272 {
1273 return range->layerCount == VK_REMAINING_ARRAY_LAYERS ?
1274 image->info.array_size - range->baseArrayLayer : range->layerCount;
1275 }
1276
1277 static inline uint32_t
1278 radv_get_levelCount(const struct radv_image *image,
1279 const VkImageSubresourceRange *range)
1280 {
1281 return range->levelCount == VK_REMAINING_MIP_LEVELS ?
1282 image->info.levels - range->baseMipLevel : range->levelCount;
1283 }
1284
1285 struct radeon_bo_metadata;
1286 void
1287 radv_init_metadata(struct radv_device *device,
1288 struct radv_image *image,
1289 struct radeon_bo_metadata *metadata);
1290
1291 struct radv_image_view {
1292 struct radv_image *image; /**< VkImageViewCreateInfo::image */
1293 struct radeon_winsys_bo *bo;
1294
1295 VkImageViewType type;
1296 VkImageAspectFlags aspect_mask;
1297 VkFormat vk_format;
1298 uint32_t base_layer;
1299 uint32_t layer_count;
1300 uint32_t base_mip;
1301 uint32_t level_count;
1302 VkExtent3D extent; /**< Extent of VkImageViewCreateInfo::baseMipLevel. */
1303
1304 uint32_t descriptor[8];
1305 uint32_t fmask_descriptor[8];
1306
1307 /* Descriptor for use as a storage image as opposed to a sampled image.
1308 * This has a few differences for cube maps (e.g. type).
1309 */
1310 uint32_t storage_descriptor[8];
1311 uint32_t storage_fmask_descriptor[8];
1312 };
1313
1314 struct radv_image_create_info {
1315 const VkImageCreateInfo *vk_info;
1316 bool scanout;
1317 };
1318
1319 VkResult radv_image_create(VkDevice _device,
1320 const struct radv_image_create_info *info,
1321 const VkAllocationCallbacks* alloc,
1322 VkImage *pImage);
1323
1324 void radv_image_view_init(struct radv_image_view *view,
1325 struct radv_device *device,
1326 const VkImageViewCreateInfo* pCreateInfo);
1327
1328 struct radv_buffer_view {
1329 struct radeon_winsys_bo *bo;
1330 VkFormat vk_format;
1331 uint64_t range; /**< VkBufferViewCreateInfo::range */
1332 uint32_t state[4];
1333 };
1334 void radv_buffer_view_init(struct radv_buffer_view *view,
1335 struct radv_device *device,
1336 const VkBufferViewCreateInfo* pCreateInfo);
1337
1338 static inline struct VkExtent3D
1339 radv_sanitize_image_extent(const VkImageType imageType,
1340 const struct VkExtent3D imageExtent)
1341 {
1342 switch (imageType) {
1343 case VK_IMAGE_TYPE_1D:
1344 return (VkExtent3D) { imageExtent.width, 1, 1 };
1345 case VK_IMAGE_TYPE_2D:
1346 return (VkExtent3D) { imageExtent.width, imageExtent.height, 1 };
1347 case VK_IMAGE_TYPE_3D:
1348 return imageExtent;
1349 default:
1350 unreachable("invalid image type");
1351 }
1352 }
1353
1354 static inline struct VkOffset3D
1355 radv_sanitize_image_offset(const VkImageType imageType,
1356 const struct VkOffset3D imageOffset)
1357 {
1358 switch (imageType) {
1359 case VK_IMAGE_TYPE_1D:
1360 return (VkOffset3D) { imageOffset.x, 0, 0 };
1361 case VK_IMAGE_TYPE_2D:
1362 return (VkOffset3D) { imageOffset.x, imageOffset.y, 0 };
1363 case VK_IMAGE_TYPE_3D:
1364 return imageOffset;
1365 default:
1366 unreachable("invalid image type");
1367 }
1368 }
1369
1370 static inline bool
1371 radv_image_extent_compare(const struct radv_image *image,
1372 const VkExtent3D *extent)
1373 {
1374 if (extent->width != image->info.width ||
1375 extent->height != image->info.height ||
1376 extent->depth != image->info.depth)
1377 return false;
1378 return true;
1379 }
1380
1381 struct radv_sampler {
1382 uint32_t state[4];
1383 };
1384
1385 struct radv_color_buffer_info {
1386 uint64_t cb_color_base;
1387 uint64_t cb_color_cmask;
1388 uint64_t cb_color_fmask;
1389 uint64_t cb_dcc_base;
1390 uint32_t cb_color_pitch;
1391 uint32_t cb_color_slice;
1392 uint32_t cb_color_view;
1393 uint32_t cb_color_info;
1394 uint32_t cb_color_attrib;
1395 uint32_t cb_color_attrib2;
1396 uint32_t cb_dcc_control;
1397 uint32_t cb_color_cmask_slice;
1398 uint32_t cb_color_fmask_slice;
1399 uint32_t cb_clear_value0;
1400 uint32_t cb_clear_value1;
1401 uint32_t micro_tile_mode;
1402 uint32_t gfx9_epitch;
1403 };
1404
1405 struct radv_ds_buffer_info {
1406 uint64_t db_z_read_base;
1407 uint64_t db_stencil_read_base;
1408 uint64_t db_z_write_base;
1409 uint64_t db_stencil_write_base;
1410 uint64_t db_htile_data_base;
1411 uint32_t db_depth_info;
1412 uint32_t db_z_info;
1413 uint32_t db_stencil_info;
1414 uint32_t db_depth_view;
1415 uint32_t db_depth_size;
1416 uint32_t db_depth_slice;
1417 uint32_t db_htile_surface;
1418 uint32_t pa_su_poly_offset_db_fmt_cntl;
1419 uint32_t db_z_info2;
1420 uint32_t db_stencil_info2;
1421 float offset_scale;
1422 };
1423
1424 struct radv_attachment_info {
1425 union {
1426 struct radv_color_buffer_info cb;
1427 struct radv_ds_buffer_info ds;
1428 };
1429 struct radv_image_view *attachment;
1430 };
1431
1432 struct radv_framebuffer {
1433 uint32_t width;
1434 uint32_t height;
1435 uint32_t layers;
1436
1437 uint32_t attachment_count;
1438 struct radv_attachment_info attachments[0];
1439 };
1440
1441 struct radv_subpass_barrier {
1442 VkPipelineStageFlags src_stage_mask;
1443 VkAccessFlags src_access_mask;
1444 VkAccessFlags dst_access_mask;
1445 };
1446
1447 struct radv_subpass {
1448 uint32_t input_count;
1449 uint32_t color_count;
1450 VkAttachmentReference * input_attachments;
1451 VkAttachmentReference * color_attachments;
1452 VkAttachmentReference * resolve_attachments;
1453 VkAttachmentReference depth_stencil_attachment;
1454
1455 /** Subpass has at least one resolve attachment */
1456 bool has_resolve;
1457
1458 struct radv_subpass_barrier start_barrier;
1459
1460 uint32_t view_mask;
1461 };
1462
1463 struct radv_render_pass_attachment {
1464 VkFormat format;
1465 uint32_t samples;
1466 VkAttachmentLoadOp load_op;
1467 VkAttachmentLoadOp stencil_load_op;
1468 VkImageLayout initial_layout;
1469 VkImageLayout final_layout;
1470 uint32_t view_mask;
1471 };
1472
1473 struct radv_render_pass {
1474 uint32_t attachment_count;
1475 uint32_t subpass_count;
1476 VkAttachmentReference * subpass_attachments;
1477 struct radv_render_pass_attachment * attachments;
1478 struct radv_subpass_barrier end_barrier;
1479 struct radv_subpass subpasses[0];
1480 };
1481
1482 VkResult radv_device_init_meta(struct radv_device *device);
1483 void radv_device_finish_meta(struct radv_device *device);
1484
1485 struct radv_query_pool {
1486 struct radeon_winsys_bo *bo;
1487 uint32_t stride;
1488 uint32_t availability_offset;
1489 char *ptr;
1490 VkQueryType type;
1491 uint32_t pipeline_stats_mask;
1492 };
1493
1494 struct radv_semaphore {
1495 /* use a winsys sem for non-exportable */
1496 struct radeon_winsys_sem *sem;
1497 uint32_t syncobj;
1498 uint32_t temp_syncobj;
1499 };
1500
1501 VkResult radv_alloc_sem_info(struct radv_winsys_sem_info *sem_info,
1502 int num_wait_sems,
1503 const VkSemaphore *wait_sems,
1504 int num_signal_sems,
1505 const VkSemaphore *signal_sems);
1506 void radv_free_sem_info(struct radv_winsys_sem_info *sem_info);
1507
1508 void
1509 radv_update_descriptor_sets(struct radv_device *device,
1510 struct radv_cmd_buffer *cmd_buffer,
1511 VkDescriptorSet overrideSet,
1512 uint32_t descriptorWriteCount,
1513 const VkWriteDescriptorSet *pDescriptorWrites,
1514 uint32_t descriptorCopyCount,
1515 const VkCopyDescriptorSet *pDescriptorCopies);
1516
1517 void
1518 radv_update_descriptor_set_with_template(struct radv_device *device,
1519 struct radv_cmd_buffer *cmd_buffer,
1520 struct radv_descriptor_set *set,
1521 VkDescriptorUpdateTemplateKHR descriptorUpdateTemplate,
1522 const void *pData);
1523
1524 void radv_meta_push_descriptor_set(struct radv_cmd_buffer *cmd_buffer,
1525 VkPipelineBindPoint pipelineBindPoint,
1526 VkPipelineLayout _layout,
1527 uint32_t set,
1528 uint32_t descriptorWriteCount,
1529 const VkWriteDescriptorSet *pDescriptorWrites);
1530
1531 void radv_initialise_cmask(struct radv_cmd_buffer *cmd_buffer,
1532 struct radv_image *image, uint32_t value);
1533 void radv_initialize_dcc(struct radv_cmd_buffer *cmd_buffer,
1534 struct radv_image *image, uint32_t value);
1535
1536 struct radv_fence {
1537 struct radeon_winsys_fence *fence;
1538 bool submitted;
1539 bool signalled;
1540 };
1541
1542 struct radeon_winsys_sem;
1543
1544 #define RADV_DEFINE_HANDLE_CASTS(__radv_type, __VkType) \
1545 \
1546 static inline struct __radv_type * \
1547 __radv_type ## _from_handle(__VkType _handle) \
1548 { \
1549 return (struct __radv_type *) _handle; \
1550 } \
1551 \
1552 static inline __VkType \
1553 __radv_type ## _to_handle(struct __radv_type *_obj) \
1554 { \
1555 return (__VkType) _obj; \
1556 }
1557
1558 #define RADV_DEFINE_NONDISP_HANDLE_CASTS(__radv_type, __VkType) \
1559 \
1560 static inline struct __radv_type * \
1561 __radv_type ## _from_handle(__VkType _handle) \
1562 { \
1563 return (struct __radv_type *)(uintptr_t) _handle; \
1564 } \
1565 \
1566 static inline __VkType \
1567 __radv_type ## _to_handle(struct __radv_type *_obj) \
1568 { \
1569 return (__VkType)(uintptr_t) _obj; \
1570 }
1571
1572 #define RADV_FROM_HANDLE(__radv_type, __name, __handle) \
1573 struct __radv_type *__name = __radv_type ## _from_handle(__handle)
1574
1575 RADV_DEFINE_HANDLE_CASTS(radv_cmd_buffer, VkCommandBuffer)
1576 RADV_DEFINE_HANDLE_CASTS(radv_device, VkDevice)
1577 RADV_DEFINE_HANDLE_CASTS(radv_instance, VkInstance)
1578 RADV_DEFINE_HANDLE_CASTS(radv_physical_device, VkPhysicalDevice)
1579 RADV_DEFINE_HANDLE_CASTS(radv_queue, VkQueue)
1580
1581 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_cmd_pool, VkCommandPool)
1582 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_buffer, VkBuffer)
1583 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_buffer_view, VkBufferView)
1584 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_descriptor_pool, VkDescriptorPool)
1585 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_descriptor_set, VkDescriptorSet)
1586 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_descriptor_set_layout, VkDescriptorSetLayout)
1587 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_descriptor_update_template, VkDescriptorUpdateTemplateKHR)
1588 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_device_memory, VkDeviceMemory)
1589 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_fence, VkFence)
1590 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_event, VkEvent)
1591 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_framebuffer, VkFramebuffer)
1592 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_image, VkImage)
1593 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_image_view, VkImageView);
1594 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_pipeline_cache, VkPipelineCache)
1595 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_pipeline, VkPipeline)
1596 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_pipeline_layout, VkPipelineLayout)
1597 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_query_pool, VkQueryPool)
1598 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_render_pass, VkRenderPass)
1599 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_sampler, VkSampler)
1600 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_shader_module, VkShaderModule)
1601 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_semaphore, VkSemaphore)
1602
1603 #endif /* RADV_PRIVATE_H */