radv: reduce radv_cmd_state struct size.
[mesa.git] / src / amd / vulkan / radv_private.h
1 /*
2 * Copyright © 2016 Red Hat.
3 * Copyright © 2016 Bas Nieuwenhuizen
4 *
5 * based in part on anv driver which is:
6 * Copyright © 2015 Intel Corporation
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the "Software"),
10 * to deal in the Software without restriction, including without limitation
11 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
12 * and/or sell copies of the Software, and to permit persons to whom the
13 * Software is furnished to do so, subject to the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the next
16 * paragraph) shall be included in all copies or substantial portions of the
17 * Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
20 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
21 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
22 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
23 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
24 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
25 * IN THE SOFTWARE.
26 */
27
28 #ifndef RADV_PRIVATE_H
29 #define RADV_PRIVATE_H
30
31 #include <stdlib.h>
32 #include <stdio.h>
33 #include <stdbool.h>
34 #include <pthread.h>
35 #include <assert.h>
36 #include <stdint.h>
37 #include <string.h>
38 #ifdef HAVE_VALGRIND
39 #include <valgrind.h>
40 #include <memcheck.h>
41 #define VG(x) x
42 #else
43 #define VG(x)
44 #endif
45
46 #include <amdgpu.h>
47 #include "compiler/shader_enums.h"
48 #include "util/macros.h"
49 #include "util/list.h"
50 #include "main/macros.h"
51 #include "vk_alloc.h"
52
53 #include "radv_radeon_winsys.h"
54 #include "ac_binary.h"
55 #include "ac_nir_to_llvm.h"
56 #include "ac_gpu_info.h"
57 #include "ac_surface.h"
58 #include "radv_descriptor_set.h"
59
60 #include <llvm-c/TargetMachine.h>
61
62 /* Pre-declarations needed for WSI entrypoints */
63 struct wl_surface;
64 struct wl_display;
65 typedef struct xcb_connection_t xcb_connection_t;
66 typedef uint32_t xcb_visualid_t;
67 typedef uint32_t xcb_window_t;
68
69 #include <vulkan/vulkan.h>
70 #include <vulkan/vulkan_intel.h>
71 #include <vulkan/vk_icd.h>
72
73 #include "radv_entrypoints.h"
74
75 #include "wsi_common.h"
76
77 #define MAX_VBS 32
78 #define MAX_VERTEX_ATTRIBS 32
79 #define MAX_RTS 8
80 #define MAX_VIEWPORTS 16
81 #define MAX_SCISSORS 16
82 #define MAX_PUSH_CONSTANTS_SIZE 128
83 #define MAX_PUSH_DESCRIPTORS 32
84 #define MAX_DYNAMIC_BUFFERS 16
85 #define MAX_SAMPLES_LOG2 4
86 #define NUM_META_FS_KEYS 13
87 #define RADV_MAX_DRM_DEVICES 8
88 #define MAX_VIEWS 8
89
90 #define NUM_DEPTH_CLEAR_PIPELINES 3
91
92 enum radv_mem_heap {
93 RADV_MEM_HEAP_VRAM,
94 RADV_MEM_HEAP_VRAM_CPU_ACCESS,
95 RADV_MEM_HEAP_GTT,
96 RADV_MEM_HEAP_COUNT
97 };
98
99 enum radv_mem_type {
100 RADV_MEM_TYPE_VRAM,
101 RADV_MEM_TYPE_GTT_WRITE_COMBINE,
102 RADV_MEM_TYPE_VRAM_CPU_ACCESS,
103 RADV_MEM_TYPE_GTT_CACHED,
104 RADV_MEM_TYPE_COUNT
105 };
106
107 #define radv_printflike(a, b) __attribute__((__format__(__printf__, a, b)))
108
109 static inline uint32_t
110 align_u32(uint32_t v, uint32_t a)
111 {
112 assert(a != 0 && a == (a & -a));
113 return (v + a - 1) & ~(a - 1);
114 }
115
116 static inline uint32_t
117 align_u32_npot(uint32_t v, uint32_t a)
118 {
119 return (v + a - 1) / a * a;
120 }
121
122 static inline uint64_t
123 align_u64(uint64_t v, uint64_t a)
124 {
125 assert(a != 0 && a == (a & -a));
126 return (v + a - 1) & ~(a - 1);
127 }
128
129 static inline int32_t
130 align_i32(int32_t v, int32_t a)
131 {
132 assert(a != 0 && a == (a & -a));
133 return (v + a - 1) & ~(a - 1);
134 }
135
136 /** Alignment must be a power of 2. */
137 static inline bool
138 radv_is_aligned(uintmax_t n, uintmax_t a)
139 {
140 assert(a == (a & -a));
141 return (n & (a - 1)) == 0;
142 }
143
144 static inline uint32_t
145 round_up_u32(uint32_t v, uint32_t a)
146 {
147 return (v + a - 1) / a;
148 }
149
150 static inline uint64_t
151 round_up_u64(uint64_t v, uint64_t a)
152 {
153 return (v + a - 1) / a;
154 }
155
156 static inline uint32_t
157 radv_minify(uint32_t n, uint32_t levels)
158 {
159 if (unlikely(n == 0))
160 return 0;
161 else
162 return MAX2(n >> levels, 1);
163 }
164 static inline float
165 radv_clamp_f(float f, float min, float max)
166 {
167 assert(min < max);
168
169 if (f > max)
170 return max;
171 else if (f < min)
172 return min;
173 else
174 return f;
175 }
176
177 static inline bool
178 radv_clear_mask(uint32_t *inout_mask, uint32_t clear_mask)
179 {
180 if (*inout_mask & clear_mask) {
181 *inout_mask &= ~clear_mask;
182 return true;
183 } else {
184 return false;
185 }
186 }
187
188 #define for_each_bit(b, dword) \
189 for (uint32_t __dword = (dword); \
190 (b) = __builtin_ffs(__dword) - 1, __dword; \
191 __dword &= ~(1 << (b)))
192
193 #define typed_memcpy(dest, src, count) ({ \
194 STATIC_ASSERT(sizeof(*src) == sizeof(*dest)); \
195 memcpy((dest), (src), (count) * sizeof(*(src))); \
196 })
197
198 #define zero(x) (memset(&(x), 0, sizeof(x)))
199
200 /* Whenever we generate an error, pass it through this function. Useful for
201 * debugging, where we can break on it. Only call at error site, not when
202 * propagating errors. Might be useful to plug in a stack trace here.
203 */
204
205 VkResult __vk_errorf(VkResult error, const char *file, int line, const char *format, ...);
206
207 #ifdef DEBUG
208 #define vk_error(error) __vk_errorf(error, __FILE__, __LINE__, NULL);
209 #define vk_errorf(error, format, ...) __vk_errorf(error, __FILE__, __LINE__, format, ## __VA_ARGS__);
210 #else
211 #define vk_error(error) error
212 #define vk_errorf(error, format, ...) error
213 #endif
214
215 void __radv_finishme(const char *file, int line, const char *format, ...)
216 radv_printflike(3, 4);
217 void radv_loge(const char *format, ...) radv_printflike(1, 2);
218 void radv_loge_v(const char *format, va_list va);
219
220 /**
221 * Print a FINISHME message, including its source location.
222 */
223 #define radv_finishme(format, ...) \
224 do { \
225 static bool reported = false; \
226 if (!reported) { \
227 __radv_finishme(__FILE__, __LINE__, format, ##__VA_ARGS__); \
228 reported = true; \
229 } \
230 } while (0)
231
232 /* A non-fatal assert. Useful for debugging. */
233 #ifdef DEBUG
234 #define radv_assert(x) ({ \
235 if (unlikely(!(x))) \
236 fprintf(stderr, "%s:%d ASSERT: %s\n", __FILE__, __LINE__, #x); \
237 })
238 #else
239 #define radv_assert(x)
240 #endif
241
242 #define stub_return(v) \
243 do { \
244 radv_finishme("stub %s", __func__); \
245 return (v); \
246 } while (0)
247
248 #define stub() \
249 do { \
250 radv_finishme("stub %s", __func__); \
251 return; \
252 } while (0)
253
254 void *radv_lookup_entrypoint(const char *name);
255
256 struct radv_extensions {
257 VkExtensionProperties *ext_array;
258 uint32_t num_ext;
259 };
260
261 struct radv_physical_device {
262 VK_LOADER_DATA _loader_data;
263
264 struct radv_instance * instance;
265
266 struct radeon_winsys *ws;
267 struct radeon_info rad_info;
268 char path[20];
269 const char * name;
270 uint8_t driver_uuid[VK_UUID_SIZE];
271 uint8_t device_uuid[VK_UUID_SIZE];
272 uint8_t cache_uuid[VK_UUID_SIZE];
273
274 int local_fd;
275 struct wsi_device wsi_device;
276 struct radv_extensions extensions;
277
278 bool has_rbplus; /* if RB+ register exist */
279 bool rbplus_allowed; /* if RB+ is allowed */
280 };
281
282 struct radv_instance {
283 VK_LOADER_DATA _loader_data;
284
285 VkAllocationCallbacks alloc;
286
287 uint32_t apiVersion;
288 int physicalDeviceCount;
289 struct radv_physical_device physicalDevices[RADV_MAX_DRM_DEVICES];
290
291 uint64_t debug_flags;
292 uint64_t perftest_flags;
293 };
294
295 VkResult radv_init_wsi(struct radv_physical_device *physical_device);
296 void radv_finish_wsi(struct radv_physical_device *physical_device);
297
298 struct cache_entry;
299
300 struct radv_pipeline_cache {
301 struct radv_device * device;
302 pthread_mutex_t mutex;
303
304 uint32_t total_size;
305 uint32_t table_size;
306 uint32_t kernel_count;
307 struct cache_entry ** hash_table;
308 bool modified;
309
310 VkAllocationCallbacks alloc;
311 };
312
313 void
314 radv_pipeline_cache_init(struct radv_pipeline_cache *cache,
315 struct radv_device *device);
316 void
317 radv_pipeline_cache_finish(struct radv_pipeline_cache *cache);
318 void
319 radv_pipeline_cache_load(struct radv_pipeline_cache *cache,
320 const void *data, size_t size);
321
322 struct radv_shader_variant *
323 radv_create_shader_variant_from_pipeline_cache(struct radv_device *device,
324 struct radv_pipeline_cache *cache,
325 const unsigned char *sha1);
326
327 struct radv_shader_variant *
328 radv_pipeline_cache_insert_shader(struct radv_pipeline_cache *cache,
329 const unsigned char *sha1,
330 struct radv_shader_variant *variant,
331 const void *code, unsigned code_size);
332
333 void radv_shader_variant_destroy(struct radv_device *device,
334 struct radv_shader_variant *variant);
335
336 struct radv_meta_state {
337 VkAllocationCallbacks alloc;
338
339 struct radv_pipeline_cache cache;
340
341 /**
342 * Use array element `i` for images with `2^i` samples.
343 */
344 struct {
345 VkRenderPass render_pass[NUM_META_FS_KEYS];
346 struct radv_pipeline *color_pipelines[NUM_META_FS_KEYS];
347
348 VkRenderPass depthstencil_rp;
349 struct radv_pipeline *depth_only_pipeline[NUM_DEPTH_CLEAR_PIPELINES];
350 struct radv_pipeline *stencil_only_pipeline[NUM_DEPTH_CLEAR_PIPELINES];
351 struct radv_pipeline *depthstencil_pipeline[NUM_DEPTH_CLEAR_PIPELINES];
352 } clear[1 + MAX_SAMPLES_LOG2];
353
354 VkPipelineLayout clear_color_p_layout;
355 VkPipelineLayout clear_depth_p_layout;
356 struct {
357 VkRenderPass render_pass[NUM_META_FS_KEYS];
358
359 /** Pipeline that blits from a 1D image. */
360 VkPipeline pipeline_1d_src[NUM_META_FS_KEYS];
361
362 /** Pipeline that blits from a 2D image. */
363 VkPipeline pipeline_2d_src[NUM_META_FS_KEYS];
364
365 /** Pipeline that blits from a 3D image. */
366 VkPipeline pipeline_3d_src[NUM_META_FS_KEYS];
367
368 VkRenderPass depth_only_rp;
369 VkPipeline depth_only_1d_pipeline;
370 VkPipeline depth_only_2d_pipeline;
371 VkPipeline depth_only_3d_pipeline;
372
373 VkRenderPass stencil_only_rp;
374 VkPipeline stencil_only_1d_pipeline;
375 VkPipeline stencil_only_2d_pipeline;
376 VkPipeline stencil_only_3d_pipeline;
377 VkPipelineLayout pipeline_layout;
378 VkDescriptorSetLayout ds_layout;
379 } blit;
380
381 struct {
382 VkRenderPass render_passes[NUM_META_FS_KEYS];
383
384 VkPipelineLayout p_layouts[2];
385 VkDescriptorSetLayout ds_layouts[2];
386 VkPipeline pipelines[2][NUM_META_FS_KEYS];
387
388 VkRenderPass depth_only_rp;
389 VkPipeline depth_only_pipeline[2];
390
391 VkRenderPass stencil_only_rp;
392 VkPipeline stencil_only_pipeline[2];
393 } blit2d;
394
395 struct {
396 VkPipelineLayout img_p_layout;
397 VkDescriptorSetLayout img_ds_layout;
398 VkPipeline pipeline;
399 } itob;
400 struct {
401 VkRenderPass render_pass;
402 VkPipelineLayout img_p_layout;
403 VkDescriptorSetLayout img_ds_layout;
404 VkPipeline pipeline;
405 } btoi;
406 struct {
407 VkPipelineLayout img_p_layout;
408 VkDescriptorSetLayout img_ds_layout;
409 VkPipeline pipeline;
410 } itoi;
411 struct {
412 VkPipelineLayout img_p_layout;
413 VkDescriptorSetLayout img_ds_layout;
414 VkPipeline pipeline;
415 } cleari;
416
417 struct {
418 VkPipeline pipeline;
419 VkRenderPass pass;
420 } resolve;
421
422 struct {
423 VkDescriptorSetLayout ds_layout;
424 VkPipelineLayout p_layout;
425 struct {
426 VkPipeline pipeline;
427 VkPipeline i_pipeline;
428 VkPipeline srgb_pipeline;
429 } rc[MAX_SAMPLES_LOG2];
430 } resolve_compute;
431
432 struct {
433 VkDescriptorSetLayout ds_layout;
434 VkPipelineLayout p_layout;
435
436 struct {
437 VkRenderPass render_pass[NUM_META_FS_KEYS];
438 VkPipeline pipeline[NUM_META_FS_KEYS];
439 } rc[MAX_SAMPLES_LOG2];
440 } resolve_fragment;
441
442 struct {
443 VkPipeline decompress_pipeline;
444 VkPipeline resummarize_pipeline;
445 VkRenderPass pass;
446 } depth_decomp[1 + MAX_SAMPLES_LOG2];
447
448 struct {
449 VkPipeline cmask_eliminate_pipeline;
450 VkPipeline fmask_decompress_pipeline;
451 VkRenderPass pass;
452 } fast_clear_flush;
453
454 struct {
455 VkPipelineLayout fill_p_layout;
456 VkPipelineLayout copy_p_layout;
457 VkDescriptorSetLayout fill_ds_layout;
458 VkDescriptorSetLayout copy_ds_layout;
459 VkPipeline fill_pipeline;
460 VkPipeline copy_pipeline;
461 } buffer;
462
463 struct {
464 VkDescriptorSetLayout ds_layout;
465 VkPipelineLayout p_layout;
466 VkPipeline occlusion_query_pipeline;
467 VkPipeline pipeline_statistics_query_pipeline;
468 } query;
469 };
470
471 /* queue types */
472 #define RADV_QUEUE_GENERAL 0
473 #define RADV_QUEUE_COMPUTE 1
474 #define RADV_QUEUE_TRANSFER 2
475
476 #define RADV_MAX_QUEUE_FAMILIES 3
477
478 enum ring_type radv_queue_family_to_ring(int f);
479
480 struct radv_queue {
481 VK_LOADER_DATA _loader_data;
482 struct radv_device * device;
483 struct radeon_winsys_ctx *hw_ctx;
484 int queue_family_index;
485 int queue_idx;
486
487 uint32_t scratch_size;
488 uint32_t compute_scratch_size;
489 uint32_t esgs_ring_size;
490 uint32_t gsvs_ring_size;
491 bool has_tess_rings;
492 bool has_sample_positions;
493
494 struct radeon_winsys_bo *scratch_bo;
495 struct radeon_winsys_bo *descriptor_bo;
496 struct radeon_winsys_bo *compute_scratch_bo;
497 struct radeon_winsys_bo *esgs_ring_bo;
498 struct radeon_winsys_bo *gsvs_ring_bo;
499 struct radeon_winsys_bo *tess_factor_ring_bo;
500 struct radeon_winsys_bo *tess_offchip_ring_bo;
501 struct radeon_winsys_cs *initial_preamble_cs;
502 struct radeon_winsys_cs *initial_full_flush_preamble_cs;
503 struct radeon_winsys_cs *continue_preamble_cs;
504 };
505
506 struct radv_device {
507 VK_LOADER_DATA _loader_data;
508
509 VkAllocationCallbacks alloc;
510
511 struct radv_instance * instance;
512 struct radeon_winsys *ws;
513
514 struct radv_meta_state meta_state;
515
516 struct radv_queue *queues[RADV_MAX_QUEUE_FAMILIES];
517 int queue_count[RADV_MAX_QUEUE_FAMILIES];
518 struct radeon_winsys_cs *empty_cs[RADV_MAX_QUEUE_FAMILIES];
519 uint64_t debug_flags;
520
521 bool llvm_supports_spill;
522 bool has_distributed_tess;
523 uint32_t tess_offchip_block_dw_size;
524 uint32_t scratch_waves;
525
526 uint32_t gs_table_depth;
527
528 /* MSAA sample locations.
529 * The first index is the sample index.
530 * The second index is the coordinate: X, Y. */
531 float sample_locations_1x[1][2];
532 float sample_locations_2x[2][2];
533 float sample_locations_4x[4][2];
534 float sample_locations_8x[8][2];
535 float sample_locations_16x[16][2];
536
537 /* CIK and later */
538 uint32_t gfx_init_size_dw;
539 struct radeon_winsys_bo *gfx_init;
540
541 struct radeon_winsys_bo *trace_bo;
542 uint32_t *trace_id_ptr;
543
544 struct radv_physical_device *physical_device;
545
546 /* Backup in-memory cache to be used if the app doesn't provide one */
547 struct radv_pipeline_cache * mem_cache;
548
549 /*
550 * use different counters so MSAA MRTs get consecutive surface indices,
551 * even if MASK is allocated in between.
552 */
553 uint32_t image_mrt_offset_counter;
554 uint32_t fmask_mrt_offset_counter;
555 struct list_head shader_slabs;
556 mtx_t shader_slab_mutex;
557
558 /* For detecting VM faults reported by dmesg. */
559 uint64_t dmesg_timestamp;
560 };
561
562 struct radv_device_memory {
563 struct radeon_winsys_bo *bo;
564 /* for dedicated allocations */
565 struct radv_image *image;
566 struct radv_buffer *buffer;
567 uint32_t type_index;
568 VkDeviceSize map_size;
569 void * map;
570 };
571
572
573 struct radv_descriptor_range {
574 uint64_t va;
575 uint32_t size;
576 };
577
578 struct radv_descriptor_set {
579 const struct radv_descriptor_set_layout *layout;
580 uint32_t size;
581
582 struct radeon_winsys_bo *bo;
583 uint64_t va;
584 uint32_t *mapped_ptr;
585 struct radv_descriptor_range *dynamic_descriptors;
586
587 struct list_head vram_list;
588
589 struct radeon_winsys_bo *descriptors[0];
590 };
591
592 struct radv_push_descriptor_set
593 {
594 struct radv_descriptor_set set;
595 uint32_t capacity;
596 };
597
598 struct radv_descriptor_pool {
599 struct radeon_winsys_bo *bo;
600 uint8_t *mapped_ptr;
601 uint64_t current_offset;
602 uint64_t size;
603
604 struct list_head vram_list;
605
606 uint8_t *host_memory_base;
607 uint8_t *host_memory_ptr;
608 uint8_t *host_memory_end;
609 };
610
611 struct radv_descriptor_update_template_entry {
612 VkDescriptorType descriptor_type;
613
614 /* The number of descriptors to update */
615 uint32_t descriptor_count;
616
617 /* Into mapped_ptr or dynamic_descriptors, in units of the respective array */
618 uint32_t dst_offset;
619
620 /* In dwords. Not valid/used for dynamic descriptors */
621 uint32_t dst_stride;
622
623 uint32_t buffer_offset;
624
625 /* Only valid for combined image samplers and samplers */
626 uint16_t has_sampler;
627
628 /* In bytes */
629 size_t src_offset;
630 size_t src_stride;
631
632 /* For push descriptors */
633 const uint32_t *immutable_samplers;
634 };
635
636 struct radv_descriptor_update_template {
637 uint32_t entry_count;
638 struct radv_descriptor_update_template_entry entry[0];
639 };
640
641 struct radv_buffer {
642 struct radv_device * device;
643 VkDeviceSize size;
644
645 VkBufferUsageFlags usage;
646 VkBufferCreateFlags flags;
647
648 /* Set when bound */
649 struct radeon_winsys_bo * bo;
650 VkDeviceSize offset;
651 };
652
653
654 enum radv_cmd_dirty_bits {
655 RADV_CMD_DIRTY_DYNAMIC_VIEWPORT = 1 << 0, /* VK_DYNAMIC_STATE_VIEWPORT */
656 RADV_CMD_DIRTY_DYNAMIC_SCISSOR = 1 << 1, /* VK_DYNAMIC_STATE_SCISSOR */
657 RADV_CMD_DIRTY_DYNAMIC_LINE_WIDTH = 1 << 2, /* VK_DYNAMIC_STATE_LINE_WIDTH */
658 RADV_CMD_DIRTY_DYNAMIC_DEPTH_BIAS = 1 << 3, /* VK_DYNAMIC_STATE_DEPTH_BIAS */
659 RADV_CMD_DIRTY_DYNAMIC_BLEND_CONSTANTS = 1 << 4, /* VK_DYNAMIC_STATE_BLEND_CONSTANTS */
660 RADV_CMD_DIRTY_DYNAMIC_DEPTH_BOUNDS = 1 << 5, /* VK_DYNAMIC_STATE_DEPTH_BOUNDS */
661 RADV_CMD_DIRTY_DYNAMIC_STENCIL_COMPARE_MASK = 1 << 6, /* VK_DYNAMIC_STATE_STENCIL_COMPARE_MASK */
662 RADV_CMD_DIRTY_DYNAMIC_STENCIL_WRITE_MASK = 1 << 7, /* VK_DYNAMIC_STATE_STENCIL_WRITE_MASK */
663 RADV_CMD_DIRTY_DYNAMIC_STENCIL_REFERENCE = 1 << 8, /* VK_DYNAMIC_STATE_STENCIL_REFERENCE */
664 RADV_CMD_DIRTY_DYNAMIC_ALL = (1 << 9) - 1,
665 RADV_CMD_DIRTY_PIPELINE = 1 << 9,
666 RADV_CMD_DIRTY_INDEX_BUFFER = 1 << 10,
667 RADV_CMD_DIRTY_RENDER_TARGETS = 1 << 11,
668 };
669 typedef uint32_t radv_cmd_dirty_mask_t;
670
671 enum radv_cmd_flush_bits {
672 RADV_CMD_FLAG_INV_ICACHE = 1 << 0,
673 /* SMEM L1, other names: KCACHE, constant cache, DCACHE, data cache */
674 RADV_CMD_FLAG_INV_SMEM_L1 = 1 << 1,
675 /* VMEM L1 can optionally be bypassed (GLC=1). Other names: TC L1 */
676 RADV_CMD_FLAG_INV_VMEM_L1 = 1 << 2,
677 /* Used by everything except CB/DB, can be bypassed (SLC=1). Other names: TC L2 */
678 RADV_CMD_FLAG_INV_GLOBAL_L2 = 1 << 3,
679 /* Same as above, but only writes back and doesn't invalidate */
680 RADV_CMD_FLAG_WRITEBACK_GLOBAL_L2 = 1 << 4,
681 /* Framebuffer caches */
682 RADV_CMD_FLAG_FLUSH_AND_INV_CB_META = 1 << 5,
683 RADV_CMD_FLAG_FLUSH_AND_INV_DB_META = 1 << 6,
684 RADV_CMD_FLAG_FLUSH_AND_INV_DB = 1 << 7,
685 RADV_CMD_FLAG_FLUSH_AND_INV_CB = 1 << 8,
686 /* Engine synchronization. */
687 RADV_CMD_FLAG_VS_PARTIAL_FLUSH = 1 << 9,
688 RADV_CMD_FLAG_PS_PARTIAL_FLUSH = 1 << 10,
689 RADV_CMD_FLAG_CS_PARTIAL_FLUSH = 1 << 11,
690 RADV_CMD_FLAG_VGT_FLUSH = 1 << 12,
691
692 RADV_CMD_FLUSH_AND_INV_FRAMEBUFFER = (RADV_CMD_FLAG_FLUSH_AND_INV_CB |
693 RADV_CMD_FLAG_FLUSH_AND_INV_CB_META |
694 RADV_CMD_FLAG_FLUSH_AND_INV_DB |
695 RADV_CMD_FLAG_FLUSH_AND_INV_DB_META)
696 };
697
698 struct radv_vertex_binding {
699 struct radv_buffer * buffer;
700 VkDeviceSize offset;
701 };
702
703 struct radv_dynamic_state {
704 struct {
705 uint32_t count;
706 VkViewport viewports[MAX_VIEWPORTS];
707 } viewport;
708
709 struct {
710 uint32_t count;
711 VkRect2D scissors[MAX_SCISSORS];
712 } scissor;
713
714 float line_width;
715
716 struct {
717 float bias;
718 float clamp;
719 float slope;
720 } depth_bias;
721
722 float blend_constants[4];
723
724 struct {
725 float min;
726 float max;
727 } depth_bounds;
728
729 struct {
730 uint32_t front;
731 uint32_t back;
732 } stencil_compare_mask;
733
734 struct {
735 uint32_t front;
736 uint32_t back;
737 } stencil_write_mask;
738
739 struct {
740 uint32_t front;
741 uint32_t back;
742 } stencil_reference;
743 };
744
745 extern const struct radv_dynamic_state default_dynamic_state;
746
747 void radv_dynamic_state_copy(struct radv_dynamic_state *dest,
748 const struct radv_dynamic_state *src,
749 uint32_t copy_mask);
750 /**
751 * Attachment state when recording a renderpass instance.
752 *
753 * The clear value is valid only if there exists a pending clear.
754 */
755 struct radv_attachment_state {
756 VkImageAspectFlags pending_clear_aspects;
757 uint32_t cleared_views;
758 VkClearValue clear_value;
759 VkImageLayout current_layout;
760 };
761
762 struct radv_cmd_state {
763 uint32_t vb_dirty;
764 radv_cmd_dirty_mask_t dirty;
765 bool push_descriptors_dirty;
766 bool predicating;
767
768 struct radv_pipeline * pipeline;
769 struct radv_pipeline * emitted_pipeline;
770 struct radv_pipeline * compute_pipeline;
771 struct radv_pipeline * emitted_compute_pipeline;
772 struct radv_framebuffer * framebuffer;
773 struct radv_render_pass * pass;
774 const struct radv_subpass * subpass;
775 struct radv_dynamic_state dynamic;
776 struct radv_vertex_binding vertex_bindings[MAX_VBS];
777 struct radv_descriptor_set * descriptors[MAX_SETS];
778 struct radv_attachment_state * attachments;
779 VkRect2D render_area;
780 uint32_t index_type;
781 uint32_t max_index_count;
782 uint64_t index_va;
783 int32_t last_primitive_reset_en;
784 uint32_t last_primitive_reset_index;
785 enum radv_cmd_flush_bits flush_bits;
786 unsigned active_occlusion_queries;
787 float offset_scale;
788 uint32_t descriptors_dirty;
789 uint32_t trace_id;
790 uint32_t last_ia_multi_vgt_param;
791 };
792
793 struct radv_cmd_pool {
794 VkAllocationCallbacks alloc;
795 struct list_head cmd_buffers;
796 struct list_head free_cmd_buffers;
797 uint32_t queue_family_index;
798 };
799
800 struct radv_cmd_buffer_upload {
801 uint8_t *map;
802 unsigned offset;
803 uint64_t size;
804 struct radeon_winsys_bo *upload_bo;
805 struct list_head list;
806 };
807
808 struct radv_cmd_buffer {
809 VK_LOADER_DATA _loader_data;
810
811 struct radv_device * device;
812
813 struct radv_cmd_pool * pool;
814 struct list_head pool_link;
815
816 VkCommandBufferUsageFlags usage_flags;
817 VkCommandBufferLevel level;
818 struct radeon_winsys_cs *cs;
819 struct radv_cmd_state state;
820 uint32_t queue_family_index;
821
822 uint8_t push_constants[MAX_PUSH_CONSTANTS_SIZE];
823 uint32_t dynamic_buffers[4 * MAX_DYNAMIC_BUFFERS];
824 VkShaderStageFlags push_constant_stages;
825 struct radv_push_descriptor_set push_descriptors;
826 struct radv_descriptor_set meta_push_descriptors;
827
828 struct radv_cmd_buffer_upload upload;
829
830 uint32_t scratch_size_needed;
831 uint32_t compute_scratch_size_needed;
832 uint32_t esgs_ring_size_needed;
833 uint32_t gsvs_ring_size_needed;
834 bool tess_rings_needed;
835 bool sample_positions_needed;
836
837 VkResult record_result;
838
839 int ring_offsets_idx; /* just used for verification */
840 uint32_t gfx9_fence_offset;
841 struct radeon_winsys_bo *gfx9_fence_bo;
842 uint32_t gfx9_fence_idx;
843 };
844
845 struct radv_image;
846
847 bool radv_cmd_buffer_uses_mec(struct radv_cmd_buffer *cmd_buffer);
848
849 void si_init_compute(struct radv_cmd_buffer *cmd_buffer);
850 void si_init_config(struct radv_cmd_buffer *cmd_buffer);
851
852 void cik_create_gfx_config(struct radv_device *device);
853
854 void si_write_viewport(struct radeon_winsys_cs *cs, int first_vp,
855 int count, const VkViewport *viewports);
856 void si_write_scissors(struct radeon_winsys_cs *cs, int first,
857 int count, const VkRect2D *scissors,
858 const VkViewport *viewports, bool can_use_guardband);
859 uint32_t si_get_ia_multi_vgt_param(struct radv_cmd_buffer *cmd_buffer,
860 bool instanced_draw, bool indirect_draw,
861 uint32_t draw_vertex_count);
862 void si_cs_emit_write_event_eop(struct radeon_winsys_cs *cs,
863 bool predicated,
864 enum chip_class chip_class,
865 bool is_mec,
866 unsigned event, unsigned event_flags,
867 unsigned data_sel,
868 uint64_t va,
869 uint32_t old_fence,
870 uint32_t new_fence);
871
872 void si_emit_wait_fence(struct radeon_winsys_cs *cs,
873 bool predicated,
874 uint64_t va, uint32_t ref,
875 uint32_t mask);
876 void si_cs_emit_cache_flush(struct radeon_winsys_cs *cs,
877 bool predicated,
878 enum chip_class chip_class,
879 uint32_t *fence_ptr, uint64_t va,
880 bool is_mec,
881 enum radv_cmd_flush_bits flush_bits);
882 void si_emit_cache_flush(struct radv_cmd_buffer *cmd_buffer);
883 void si_emit_set_predication_state(struct radv_cmd_buffer *cmd_buffer, uint64_t va);
884 void si_cp_dma_buffer_copy(struct radv_cmd_buffer *cmd_buffer,
885 uint64_t src_va, uint64_t dest_va,
886 uint64_t size);
887 void si_cp_dma_prefetch(struct radv_cmd_buffer *cmd_buffer, uint64_t va,
888 unsigned size);
889 void si_cp_dma_clear_buffer(struct radv_cmd_buffer *cmd_buffer, uint64_t va,
890 uint64_t size, unsigned value);
891 void radv_set_db_count_control(struct radv_cmd_buffer *cmd_buffer);
892 void radv_bind_descriptor_set(struct radv_cmd_buffer *cmd_buffer,
893 struct radv_descriptor_set *set,
894 unsigned idx);
895 bool
896 radv_cmd_buffer_upload_alloc(struct radv_cmd_buffer *cmd_buffer,
897 unsigned size,
898 unsigned alignment,
899 unsigned *out_offset,
900 void **ptr);
901 void
902 radv_cmd_buffer_set_subpass(struct radv_cmd_buffer *cmd_buffer,
903 const struct radv_subpass *subpass,
904 bool transitions);
905 bool
906 radv_cmd_buffer_upload_data(struct radv_cmd_buffer *cmd_buffer,
907 unsigned size, unsigned alignmnet,
908 const void *data, unsigned *out_offset);
909 void
910 radv_emit_framebuffer_state(struct radv_cmd_buffer *cmd_buffer);
911 void radv_cmd_buffer_clear_subpass(struct radv_cmd_buffer *cmd_buffer);
912 void radv_cmd_buffer_resolve_subpass(struct radv_cmd_buffer *cmd_buffer);
913 void radv_cmd_buffer_resolve_subpass_cs(struct radv_cmd_buffer *cmd_buffer);
914 void radv_cmd_buffer_resolve_subpass_fs(struct radv_cmd_buffer *cmd_buffer);
915 void radv_cayman_emit_msaa_sample_locs(struct radeon_winsys_cs *cs, int nr_samples);
916 unsigned radv_cayman_get_maxdist(int log_samples);
917 void radv_device_init_msaa(struct radv_device *device);
918 void radv_set_depth_clear_regs(struct radv_cmd_buffer *cmd_buffer,
919 struct radv_image *image,
920 VkClearDepthStencilValue ds_clear_value,
921 VkImageAspectFlags aspects);
922 void radv_set_color_clear_regs(struct radv_cmd_buffer *cmd_buffer,
923 struct radv_image *image,
924 int idx,
925 uint32_t color_values[2]);
926 void radv_set_dcc_need_cmask_elim_pred(struct radv_cmd_buffer *cmd_buffer,
927 struct radv_image *image,
928 bool value);
929 void radv_fill_buffer(struct radv_cmd_buffer *cmd_buffer,
930 struct radeon_winsys_bo *bo,
931 uint64_t offset, uint64_t size, uint32_t value);
932 void radv_cmd_buffer_trace_emit(struct radv_cmd_buffer *cmd_buffer);
933 bool radv_get_memory_fd(struct radv_device *device,
934 struct radv_device_memory *memory,
935 int *pFD);
936 /*
937 * Takes x,y,z as exact numbers of invocations, instead of blocks.
938 *
939 * Limitations: Can't call normal dispatch functions without binding or rebinding
940 * the compute pipeline.
941 */
942 void radv_unaligned_dispatch(
943 struct radv_cmd_buffer *cmd_buffer,
944 uint32_t x,
945 uint32_t y,
946 uint32_t z);
947
948 struct radv_event {
949 struct radeon_winsys_bo *bo;
950 uint64_t *map;
951 };
952
953 struct nir_shader;
954
955 struct radv_shader_module {
956 struct nir_shader * nir;
957 unsigned char sha1[20];
958 uint32_t size;
959 char data[0];
960 };
961
962 struct ac_shader_variant_key;
963
964 void
965 radv_hash_shader(unsigned char *hash, struct radv_shader_module *module,
966 const char *entrypoint,
967 const VkSpecializationInfo *spec_info,
968 const struct radv_pipeline_layout *layout,
969 const struct ac_shader_variant_key *key,
970 uint32_t is_geom_copy_shader);
971
972 static inline gl_shader_stage
973 vk_to_mesa_shader_stage(VkShaderStageFlagBits vk_stage)
974 {
975 assert(__builtin_popcount(vk_stage) == 1);
976 return ffs(vk_stage) - 1;
977 }
978
979 static inline VkShaderStageFlagBits
980 mesa_to_vk_shader_stage(gl_shader_stage mesa_stage)
981 {
982 return (1 << mesa_stage);
983 }
984
985 #define RADV_STAGE_MASK ((1 << MESA_SHADER_STAGES) - 1)
986
987 #define radv_foreach_stage(stage, stage_bits) \
988 for (gl_shader_stage stage, \
989 __tmp = (gl_shader_stage)((stage_bits) & RADV_STAGE_MASK); \
990 stage = __builtin_ffs(__tmp) - 1, __tmp; \
991 __tmp &= ~(1 << (stage)))
992
993
994 struct radv_shader_slab {
995 struct list_head slabs;
996 struct list_head shaders;
997 struct radeon_winsys_bo *bo;
998 uint64_t size;
999 char *ptr;
1000 };
1001
1002 struct radv_shader_variant {
1003 uint32_t ref_count;
1004
1005 struct radeon_winsys_bo *bo;
1006 uint64_t bo_offset;
1007 struct ac_shader_config config;
1008 struct ac_shader_variant_info info;
1009 unsigned rsrc1;
1010 unsigned rsrc2;
1011 uint32_t code_size;
1012
1013 struct list_head slab_list;
1014 };
1015
1016
1017 void *radv_alloc_shader_memory(struct radv_device *device,
1018 struct radv_shader_variant *shader);
1019
1020 void radv_destroy_shader_slabs(struct radv_device *device);
1021
1022 struct radv_depth_stencil_state {
1023 uint32_t db_depth_control;
1024 uint32_t db_stencil_control;
1025 uint32_t db_render_control;
1026 uint32_t db_render_override2;
1027 };
1028
1029 struct radv_blend_state {
1030 uint32_t cb_color_control;
1031 uint32_t cb_target_mask;
1032 uint32_t sx_mrt_blend_opt[8];
1033 uint32_t cb_blend_control[8];
1034
1035 uint32_t spi_shader_col_format;
1036 uint32_t cb_shader_mask;
1037 uint32_t db_alpha_to_mask;
1038 };
1039
1040 unsigned radv_format_meta_fs_key(VkFormat format);
1041
1042 struct radv_raster_state {
1043 uint32_t pa_cl_clip_cntl;
1044 uint32_t spi_interp_control;
1045 uint32_t pa_su_point_size;
1046 uint32_t pa_su_point_minmax;
1047 uint32_t pa_su_line_cntl;
1048 uint32_t pa_su_vtx_cntl;
1049 uint32_t pa_su_sc_mode_cntl;
1050 };
1051
1052 struct radv_multisample_state {
1053 uint32_t db_eqaa;
1054 uint32_t pa_sc_line_cntl;
1055 uint32_t pa_sc_mode_cntl_0;
1056 uint32_t pa_sc_mode_cntl_1;
1057 uint32_t pa_sc_aa_config;
1058 uint32_t pa_sc_aa_mask[2];
1059 unsigned num_samples;
1060 };
1061
1062 struct radv_prim_vertex_count {
1063 uint8_t min;
1064 uint8_t incr;
1065 };
1066
1067 struct radv_tessellation_state {
1068 uint32_t ls_hs_config;
1069 uint32_t tcs_in_layout;
1070 uint32_t tcs_out_layout;
1071 uint32_t tcs_out_offsets;
1072 uint32_t offchip_layout;
1073 unsigned num_patches;
1074 unsigned lds_size;
1075 unsigned num_tcs_input_cp;
1076 uint32_t tf_param;
1077 };
1078
1079 struct radv_pipeline {
1080 struct radv_device * device;
1081 uint32_t dynamic_state_mask;
1082 struct radv_dynamic_state dynamic_state;
1083
1084 struct radv_pipeline_layout * layout;
1085
1086 bool needs_data_cache;
1087 bool need_indirect_descriptor_sets;
1088 struct radv_shader_variant * shaders[MESA_SHADER_STAGES];
1089 struct radv_shader_variant *gs_copy_shader;
1090 VkShaderStageFlags active_stages;
1091
1092 uint32_t va_rsrc_word3[MAX_VERTEX_ATTRIBS];
1093 uint32_t va_format_size[MAX_VERTEX_ATTRIBS];
1094 uint32_t va_binding[MAX_VERTEX_ATTRIBS];
1095 uint32_t va_offset[MAX_VERTEX_ATTRIBS];
1096 uint32_t num_vertex_attribs;
1097 uint32_t binding_stride[MAX_VBS];
1098
1099 union {
1100 struct {
1101 struct radv_blend_state blend;
1102 struct radv_depth_stencil_state ds;
1103 struct radv_raster_state raster;
1104 struct radv_multisample_state ms;
1105 struct radv_tessellation_state tess;
1106 uint32_t db_shader_control;
1107 uint32_t shader_z_format;
1108 unsigned prim;
1109 unsigned gs_out;
1110 uint32_t vgt_gs_mode;
1111 bool vgt_primitiveid_en;
1112 bool prim_restart_enable;
1113 unsigned esgs_ring_size;
1114 unsigned gsvs_ring_size;
1115 uint32_t ps_input_cntl[32];
1116 uint32_t ps_input_cntl_num;
1117 uint32_t pa_cl_vs_out_cntl;
1118 uint32_t vgt_shader_stages_en;
1119 uint32_t vtx_base_sgpr;
1120 uint8_t vtx_emit_num;
1121 struct radv_prim_vertex_count prim_vertex_count;
1122 bool can_use_guardband;
1123 } graphics;
1124 };
1125
1126 unsigned max_waves;
1127 unsigned scratch_bytes_per_wave;
1128 };
1129
1130 static inline bool radv_pipeline_has_gs(struct radv_pipeline *pipeline)
1131 {
1132 return pipeline->shaders[MESA_SHADER_GEOMETRY] ? true : false;
1133 }
1134
1135 static inline bool radv_pipeline_has_tess(struct radv_pipeline *pipeline)
1136 {
1137 return pipeline->shaders[MESA_SHADER_TESS_EVAL] ? true : false;
1138 }
1139
1140 uint32_t radv_shader_stage_to_user_data_0(gl_shader_stage stage, bool has_gs, bool has_tess);
1141 struct ac_userdata_info *radv_lookup_user_sgpr(struct radv_pipeline *pipeline,
1142 gl_shader_stage stage,
1143 int idx);
1144
1145 struct radv_graphics_pipeline_create_info {
1146 bool use_rectlist;
1147 bool db_depth_clear;
1148 bool db_stencil_clear;
1149 bool db_depth_disable_expclear;
1150 bool db_stencil_disable_expclear;
1151 bool db_flush_depth_inplace;
1152 bool db_flush_stencil_inplace;
1153 bool db_resummarize;
1154 uint32_t custom_blend_mode;
1155 };
1156
1157 VkResult
1158 radv_pipeline_init(struct radv_pipeline *pipeline, struct radv_device *device,
1159 struct radv_pipeline_cache *cache,
1160 const VkGraphicsPipelineCreateInfo *pCreateInfo,
1161 const struct radv_graphics_pipeline_create_info *extra,
1162 const VkAllocationCallbacks *alloc);
1163
1164 VkResult
1165 radv_graphics_pipeline_create(VkDevice device,
1166 VkPipelineCache cache,
1167 const VkGraphicsPipelineCreateInfo *pCreateInfo,
1168 const struct radv_graphics_pipeline_create_info *extra,
1169 const VkAllocationCallbacks *alloc,
1170 VkPipeline *pPipeline);
1171
1172 struct vk_format_description;
1173 uint32_t radv_translate_buffer_dataformat(const struct vk_format_description *desc,
1174 int first_non_void);
1175 uint32_t radv_translate_buffer_numformat(const struct vk_format_description *desc,
1176 int first_non_void);
1177 uint32_t radv_translate_colorformat(VkFormat format);
1178 uint32_t radv_translate_color_numformat(VkFormat format,
1179 const struct vk_format_description *desc,
1180 int first_non_void);
1181 uint32_t radv_colorformat_endian_swap(uint32_t colorformat);
1182 unsigned radv_translate_colorswap(VkFormat format, bool do_endian_swap);
1183 uint32_t radv_translate_dbformat(VkFormat format);
1184 uint32_t radv_translate_tex_dataformat(VkFormat format,
1185 const struct vk_format_description *desc,
1186 int first_non_void);
1187 uint32_t radv_translate_tex_numformat(VkFormat format,
1188 const struct vk_format_description *desc,
1189 int first_non_void);
1190 bool radv_format_pack_clear_color(VkFormat format,
1191 uint32_t clear_vals[2],
1192 VkClearColorValue *value);
1193 bool radv_is_colorbuffer_format_supported(VkFormat format, bool *blendable);
1194
1195 struct radv_fmask_info {
1196 uint64_t offset;
1197 uint64_t size;
1198 unsigned alignment;
1199 unsigned pitch_in_pixels;
1200 unsigned bank_height;
1201 unsigned slice_tile_max;
1202 unsigned tile_mode_index;
1203 unsigned tile_swizzle;
1204 };
1205
1206 struct radv_cmask_info {
1207 uint64_t offset;
1208 uint64_t size;
1209 unsigned alignment;
1210 unsigned slice_tile_max;
1211 unsigned base_address_reg;
1212 };
1213
1214 struct r600_htile_info {
1215 uint64_t offset;
1216 uint64_t size;
1217 unsigned pitch;
1218 unsigned height;
1219 unsigned xalign;
1220 unsigned yalign;
1221 };
1222
1223 struct radv_image {
1224 VkImageType type;
1225 /* The original VkFormat provided by the client. This may not match any
1226 * of the actual surface formats.
1227 */
1228 VkFormat vk_format;
1229 VkImageAspectFlags aspects;
1230 struct ac_surf_info info;
1231 VkImageUsageFlags usage; /**< Superset of VkImageCreateInfo::usage. */
1232 VkImageTiling tiling; /** VkImageCreateInfo::tiling */
1233 VkImageCreateFlags flags; /** VkImageCreateInfo::flags */
1234
1235 VkDeviceSize size;
1236 uint32_t alignment;
1237
1238 bool exclusive;
1239 unsigned queue_family_mask;
1240
1241 bool shareable;
1242
1243 /* Set when bound */
1244 struct radeon_winsys_bo *bo;
1245 VkDeviceSize offset;
1246 uint32_t dcc_offset;
1247 uint32_t htile_offset;
1248 struct radeon_surf surface;
1249
1250 struct radv_fmask_info fmask;
1251 struct radv_cmask_info cmask;
1252 uint32_t clear_value_offset;
1253 uint32_t dcc_pred_offset;
1254 };
1255
1256 /* Whether the image has a htile that is known consistent with the contents of
1257 * the image. */
1258 bool radv_layout_has_htile(const struct radv_image *image,
1259 VkImageLayout layout,
1260 unsigned queue_mask);
1261
1262 /* Whether the image has a htile that is known consistent with the contents of
1263 * the image and is allowed to be in compressed form.
1264 *
1265 * If this is false reads that don't use the htile should be able to return
1266 * correct results.
1267 */
1268 bool radv_layout_is_htile_compressed(const struct radv_image *image,
1269 VkImageLayout layout,
1270 unsigned queue_mask);
1271
1272 bool radv_layout_can_fast_clear(const struct radv_image *image,
1273 VkImageLayout layout,
1274 unsigned queue_mask);
1275
1276
1277 unsigned radv_image_queue_family_mask(const struct radv_image *image, uint32_t family, uint32_t queue_family);
1278
1279 static inline uint32_t
1280 radv_get_layerCount(const struct radv_image *image,
1281 const VkImageSubresourceRange *range)
1282 {
1283 return range->layerCount == VK_REMAINING_ARRAY_LAYERS ?
1284 image->info.array_size - range->baseArrayLayer : range->layerCount;
1285 }
1286
1287 static inline uint32_t
1288 radv_get_levelCount(const struct radv_image *image,
1289 const VkImageSubresourceRange *range)
1290 {
1291 return range->levelCount == VK_REMAINING_MIP_LEVELS ?
1292 image->info.levels - range->baseMipLevel : range->levelCount;
1293 }
1294
1295 struct radeon_bo_metadata;
1296 void
1297 radv_init_metadata(struct radv_device *device,
1298 struct radv_image *image,
1299 struct radeon_bo_metadata *metadata);
1300
1301 struct radv_image_view {
1302 struct radv_image *image; /**< VkImageViewCreateInfo::image */
1303 struct radeon_winsys_bo *bo;
1304
1305 VkImageViewType type;
1306 VkImageAspectFlags aspect_mask;
1307 VkFormat vk_format;
1308 uint32_t base_layer;
1309 uint32_t layer_count;
1310 uint32_t base_mip;
1311 uint32_t level_count;
1312 VkExtent3D extent; /**< Extent of VkImageViewCreateInfo::baseMipLevel. */
1313
1314 uint32_t descriptor[8];
1315 uint32_t fmask_descriptor[8];
1316
1317 /* Descriptor for use as a storage image as opposed to a sampled image.
1318 * This has a few differences for cube maps (e.g. type).
1319 */
1320 uint32_t storage_descriptor[8];
1321 uint32_t storage_fmask_descriptor[8];
1322 };
1323
1324 struct radv_image_create_info {
1325 const VkImageCreateInfo *vk_info;
1326 bool scanout;
1327 };
1328
1329 VkResult radv_image_create(VkDevice _device,
1330 const struct radv_image_create_info *info,
1331 const VkAllocationCallbacks* alloc,
1332 VkImage *pImage);
1333
1334 void radv_image_view_init(struct radv_image_view *view,
1335 struct radv_device *device,
1336 const VkImageViewCreateInfo* pCreateInfo);
1337
1338 struct radv_buffer_view {
1339 struct radeon_winsys_bo *bo;
1340 VkFormat vk_format;
1341 uint64_t range; /**< VkBufferViewCreateInfo::range */
1342 uint32_t state[4];
1343 };
1344 void radv_buffer_view_init(struct radv_buffer_view *view,
1345 struct radv_device *device,
1346 const VkBufferViewCreateInfo* pCreateInfo,
1347 struct radv_cmd_buffer *cmd_buffer);
1348
1349 static inline struct VkExtent3D
1350 radv_sanitize_image_extent(const VkImageType imageType,
1351 const struct VkExtent3D imageExtent)
1352 {
1353 switch (imageType) {
1354 case VK_IMAGE_TYPE_1D:
1355 return (VkExtent3D) { imageExtent.width, 1, 1 };
1356 case VK_IMAGE_TYPE_2D:
1357 return (VkExtent3D) { imageExtent.width, imageExtent.height, 1 };
1358 case VK_IMAGE_TYPE_3D:
1359 return imageExtent;
1360 default:
1361 unreachable("invalid image type");
1362 }
1363 }
1364
1365 static inline struct VkOffset3D
1366 radv_sanitize_image_offset(const VkImageType imageType,
1367 const struct VkOffset3D imageOffset)
1368 {
1369 switch (imageType) {
1370 case VK_IMAGE_TYPE_1D:
1371 return (VkOffset3D) { imageOffset.x, 0, 0 };
1372 case VK_IMAGE_TYPE_2D:
1373 return (VkOffset3D) { imageOffset.x, imageOffset.y, 0 };
1374 case VK_IMAGE_TYPE_3D:
1375 return imageOffset;
1376 default:
1377 unreachable("invalid image type");
1378 }
1379 }
1380
1381 static inline bool
1382 radv_image_extent_compare(const struct radv_image *image,
1383 const VkExtent3D *extent)
1384 {
1385 if (extent->width != image->info.width ||
1386 extent->height != image->info.height ||
1387 extent->depth != image->info.depth)
1388 return false;
1389 return true;
1390 }
1391
1392 struct radv_sampler {
1393 uint32_t state[4];
1394 };
1395
1396 struct radv_color_buffer_info {
1397 uint64_t cb_color_base;
1398 uint64_t cb_color_cmask;
1399 uint64_t cb_color_fmask;
1400 uint64_t cb_dcc_base;
1401 uint32_t cb_color_pitch;
1402 uint32_t cb_color_slice;
1403 uint32_t cb_color_view;
1404 uint32_t cb_color_info;
1405 uint32_t cb_color_attrib;
1406 uint32_t cb_color_attrib2;
1407 uint32_t cb_dcc_control;
1408 uint32_t cb_color_cmask_slice;
1409 uint32_t cb_color_fmask_slice;
1410 uint32_t cb_clear_value0;
1411 uint32_t cb_clear_value1;
1412 uint32_t micro_tile_mode;
1413 uint32_t gfx9_epitch;
1414 };
1415
1416 struct radv_ds_buffer_info {
1417 uint64_t db_z_read_base;
1418 uint64_t db_stencil_read_base;
1419 uint64_t db_z_write_base;
1420 uint64_t db_stencil_write_base;
1421 uint64_t db_htile_data_base;
1422 uint32_t db_depth_info;
1423 uint32_t db_z_info;
1424 uint32_t db_stencil_info;
1425 uint32_t db_depth_view;
1426 uint32_t db_depth_size;
1427 uint32_t db_depth_slice;
1428 uint32_t db_htile_surface;
1429 uint32_t pa_su_poly_offset_db_fmt_cntl;
1430 uint32_t db_z_info2;
1431 uint32_t db_stencil_info2;
1432 float offset_scale;
1433 };
1434
1435 struct radv_attachment_info {
1436 union {
1437 struct radv_color_buffer_info cb;
1438 struct radv_ds_buffer_info ds;
1439 };
1440 struct radv_image_view *attachment;
1441 };
1442
1443 struct radv_framebuffer {
1444 uint32_t width;
1445 uint32_t height;
1446 uint32_t layers;
1447
1448 uint32_t attachment_count;
1449 struct radv_attachment_info attachments[0];
1450 };
1451
1452 struct radv_subpass_barrier {
1453 VkPipelineStageFlags src_stage_mask;
1454 VkAccessFlags src_access_mask;
1455 VkAccessFlags dst_access_mask;
1456 };
1457
1458 struct radv_subpass {
1459 uint32_t input_count;
1460 uint32_t color_count;
1461 VkAttachmentReference * input_attachments;
1462 VkAttachmentReference * color_attachments;
1463 VkAttachmentReference * resolve_attachments;
1464 VkAttachmentReference depth_stencil_attachment;
1465
1466 /** Subpass has at least one resolve attachment */
1467 bool has_resolve;
1468
1469 struct radv_subpass_barrier start_barrier;
1470
1471 uint32_t view_mask;
1472 };
1473
1474 struct radv_render_pass_attachment {
1475 VkFormat format;
1476 uint32_t samples;
1477 VkAttachmentLoadOp load_op;
1478 VkAttachmentLoadOp stencil_load_op;
1479 VkImageLayout initial_layout;
1480 VkImageLayout final_layout;
1481 uint32_t view_mask;
1482 };
1483
1484 struct radv_render_pass {
1485 uint32_t attachment_count;
1486 uint32_t subpass_count;
1487 VkAttachmentReference * subpass_attachments;
1488 struct radv_render_pass_attachment * attachments;
1489 struct radv_subpass_barrier end_barrier;
1490 struct radv_subpass subpasses[0];
1491 };
1492
1493 VkResult radv_device_init_meta(struct radv_device *device);
1494 void radv_device_finish_meta(struct radv_device *device);
1495
1496 struct radv_query_pool {
1497 struct radeon_winsys_bo *bo;
1498 uint32_t stride;
1499 uint32_t availability_offset;
1500 char *ptr;
1501 VkQueryType type;
1502 uint32_t pipeline_stats_mask;
1503 };
1504
1505 struct radv_semaphore {
1506 /* use a winsys sem for non-exportable */
1507 struct radeon_winsys_sem *sem;
1508 uint32_t syncobj;
1509 uint32_t temp_syncobj;
1510 };
1511
1512 VkResult radv_alloc_sem_info(struct radv_winsys_sem_info *sem_info,
1513 int num_wait_sems,
1514 const VkSemaphore *wait_sems,
1515 int num_signal_sems,
1516 const VkSemaphore *signal_sems);
1517 void radv_free_sem_info(struct radv_winsys_sem_info *sem_info);
1518
1519 void
1520 radv_update_descriptor_sets(struct radv_device *device,
1521 struct radv_cmd_buffer *cmd_buffer,
1522 VkDescriptorSet overrideSet,
1523 uint32_t descriptorWriteCount,
1524 const VkWriteDescriptorSet *pDescriptorWrites,
1525 uint32_t descriptorCopyCount,
1526 const VkCopyDescriptorSet *pDescriptorCopies);
1527
1528 void
1529 radv_update_descriptor_set_with_template(struct radv_device *device,
1530 struct radv_cmd_buffer *cmd_buffer,
1531 struct radv_descriptor_set *set,
1532 VkDescriptorUpdateTemplateKHR descriptorUpdateTemplate,
1533 const void *pData);
1534
1535 void radv_meta_push_descriptor_set(struct radv_cmd_buffer *cmd_buffer,
1536 VkPipelineBindPoint pipelineBindPoint,
1537 VkPipelineLayout _layout,
1538 uint32_t set,
1539 uint32_t descriptorWriteCount,
1540 const VkWriteDescriptorSet *pDescriptorWrites);
1541
1542 void radv_initialise_cmask(struct radv_cmd_buffer *cmd_buffer,
1543 struct radv_image *image, uint32_t value);
1544 void radv_initialize_dcc(struct radv_cmd_buffer *cmd_buffer,
1545 struct radv_image *image, uint32_t value);
1546
1547 struct radv_fence {
1548 struct radeon_winsys_fence *fence;
1549 bool submitted;
1550 bool signalled;
1551 };
1552
1553 struct radeon_winsys_sem;
1554
1555 #define RADV_DEFINE_HANDLE_CASTS(__radv_type, __VkType) \
1556 \
1557 static inline struct __radv_type * \
1558 __radv_type ## _from_handle(__VkType _handle) \
1559 { \
1560 return (struct __radv_type *) _handle; \
1561 } \
1562 \
1563 static inline __VkType \
1564 __radv_type ## _to_handle(struct __radv_type *_obj) \
1565 { \
1566 return (__VkType) _obj; \
1567 }
1568
1569 #define RADV_DEFINE_NONDISP_HANDLE_CASTS(__radv_type, __VkType) \
1570 \
1571 static inline struct __radv_type * \
1572 __radv_type ## _from_handle(__VkType _handle) \
1573 { \
1574 return (struct __radv_type *)(uintptr_t) _handle; \
1575 } \
1576 \
1577 static inline __VkType \
1578 __radv_type ## _to_handle(struct __radv_type *_obj) \
1579 { \
1580 return (__VkType)(uintptr_t) _obj; \
1581 }
1582
1583 #define RADV_FROM_HANDLE(__radv_type, __name, __handle) \
1584 struct __radv_type *__name = __radv_type ## _from_handle(__handle)
1585
1586 RADV_DEFINE_HANDLE_CASTS(radv_cmd_buffer, VkCommandBuffer)
1587 RADV_DEFINE_HANDLE_CASTS(radv_device, VkDevice)
1588 RADV_DEFINE_HANDLE_CASTS(radv_instance, VkInstance)
1589 RADV_DEFINE_HANDLE_CASTS(radv_physical_device, VkPhysicalDevice)
1590 RADV_DEFINE_HANDLE_CASTS(radv_queue, VkQueue)
1591
1592 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_cmd_pool, VkCommandPool)
1593 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_buffer, VkBuffer)
1594 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_buffer_view, VkBufferView)
1595 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_descriptor_pool, VkDescriptorPool)
1596 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_descriptor_set, VkDescriptorSet)
1597 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_descriptor_set_layout, VkDescriptorSetLayout)
1598 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_descriptor_update_template, VkDescriptorUpdateTemplateKHR)
1599 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_device_memory, VkDeviceMemory)
1600 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_fence, VkFence)
1601 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_event, VkEvent)
1602 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_framebuffer, VkFramebuffer)
1603 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_image, VkImage)
1604 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_image_view, VkImageView);
1605 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_pipeline_cache, VkPipelineCache)
1606 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_pipeline, VkPipeline)
1607 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_pipeline_layout, VkPipelineLayout)
1608 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_query_pool, VkQueryPool)
1609 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_render_pass, VkRenderPass)
1610 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_sampler, VkSampler)
1611 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_shader_module, VkShaderModule)
1612 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_semaphore, VkSemaphore)
1613
1614 #endif /* RADV_PRIVATE_H */