radv: move RADV_TRACE_FILE functions to radv_debug.c
[mesa.git] / src / amd / vulkan / radv_private.h
1 /*
2 * Copyright © 2016 Red Hat.
3 * Copyright © 2016 Bas Nieuwenhuizen
4 *
5 * based in part on anv driver which is:
6 * Copyright © 2015 Intel Corporation
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the "Software"),
10 * to deal in the Software without restriction, including without limitation
11 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
12 * and/or sell copies of the Software, and to permit persons to whom the
13 * Software is furnished to do so, subject to the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the next
16 * paragraph) shall be included in all copies or substantial portions of the
17 * Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
20 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
21 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
22 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
23 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
24 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
25 * IN THE SOFTWARE.
26 */
27
28 #ifndef RADV_PRIVATE_H
29 #define RADV_PRIVATE_H
30
31 #include <stdlib.h>
32 #include <stdio.h>
33 #include <stdbool.h>
34 #include <pthread.h>
35 #include <assert.h>
36 #include <stdint.h>
37 #include <string.h>
38 #ifdef HAVE_VALGRIND
39 #include <valgrind.h>
40 #include <memcheck.h>
41 #define VG(x) x
42 #else
43 #define VG(x)
44 #endif
45
46 #include <amdgpu.h>
47 #include "compiler/shader_enums.h"
48 #include "util/macros.h"
49 #include "util/list.h"
50 #include "main/macros.h"
51 #include "vk_alloc.h"
52
53 #include "radv_radeon_winsys.h"
54 #include "ac_binary.h"
55 #include "ac_nir_to_llvm.h"
56 #include "ac_gpu_info.h"
57 #include "ac_surface.h"
58 #include "radv_descriptor_set.h"
59
60 #include <llvm-c/TargetMachine.h>
61
62 /* Pre-declarations needed for WSI entrypoints */
63 struct wl_surface;
64 struct wl_display;
65 typedef struct xcb_connection_t xcb_connection_t;
66 typedef uint32_t xcb_visualid_t;
67 typedef uint32_t xcb_window_t;
68
69 #include <vulkan/vulkan.h>
70 #include <vulkan/vulkan_intel.h>
71 #include <vulkan/vk_icd.h>
72
73 #include "radv_entrypoints.h"
74
75 #include "wsi_common.h"
76
77 #define MAX_VBS 32
78 #define MAX_VERTEX_ATTRIBS 32
79 #define MAX_RTS 8
80 #define MAX_VIEWPORTS 16
81 #define MAX_SCISSORS 16
82 #define MAX_PUSH_CONSTANTS_SIZE 128
83 #define MAX_PUSH_DESCRIPTORS 32
84 #define MAX_DYNAMIC_BUFFERS 16
85 #define MAX_SAMPLES_LOG2 4
86 #define NUM_META_FS_KEYS 13
87 #define RADV_MAX_DRM_DEVICES 8
88 #define MAX_VIEWS 8
89
90 #define NUM_DEPTH_CLEAR_PIPELINES 3
91
92 enum radv_mem_heap {
93 RADV_MEM_HEAP_VRAM,
94 RADV_MEM_HEAP_VRAM_CPU_ACCESS,
95 RADV_MEM_HEAP_GTT,
96 RADV_MEM_HEAP_COUNT
97 };
98
99 enum radv_mem_type {
100 RADV_MEM_TYPE_VRAM,
101 RADV_MEM_TYPE_GTT_WRITE_COMBINE,
102 RADV_MEM_TYPE_VRAM_CPU_ACCESS,
103 RADV_MEM_TYPE_GTT_CACHED,
104 RADV_MEM_TYPE_COUNT
105 };
106
107 #define radv_printflike(a, b) __attribute__((__format__(__printf__, a, b)))
108
109 static inline uint32_t
110 align_u32(uint32_t v, uint32_t a)
111 {
112 assert(a != 0 && a == (a & -a));
113 return (v + a - 1) & ~(a - 1);
114 }
115
116 static inline uint32_t
117 align_u32_npot(uint32_t v, uint32_t a)
118 {
119 return (v + a - 1) / a * a;
120 }
121
122 static inline uint64_t
123 align_u64(uint64_t v, uint64_t a)
124 {
125 assert(a != 0 && a == (a & -a));
126 return (v + a - 1) & ~(a - 1);
127 }
128
129 static inline int32_t
130 align_i32(int32_t v, int32_t a)
131 {
132 assert(a != 0 && a == (a & -a));
133 return (v + a - 1) & ~(a - 1);
134 }
135
136 /** Alignment must be a power of 2. */
137 static inline bool
138 radv_is_aligned(uintmax_t n, uintmax_t a)
139 {
140 assert(a == (a & -a));
141 return (n & (a - 1)) == 0;
142 }
143
144 static inline uint32_t
145 round_up_u32(uint32_t v, uint32_t a)
146 {
147 return (v + a - 1) / a;
148 }
149
150 static inline uint64_t
151 round_up_u64(uint64_t v, uint64_t a)
152 {
153 return (v + a - 1) / a;
154 }
155
156 static inline uint32_t
157 radv_minify(uint32_t n, uint32_t levels)
158 {
159 if (unlikely(n == 0))
160 return 0;
161 else
162 return MAX2(n >> levels, 1);
163 }
164 static inline float
165 radv_clamp_f(float f, float min, float max)
166 {
167 assert(min < max);
168
169 if (f > max)
170 return max;
171 else if (f < min)
172 return min;
173 else
174 return f;
175 }
176
177 static inline bool
178 radv_clear_mask(uint32_t *inout_mask, uint32_t clear_mask)
179 {
180 if (*inout_mask & clear_mask) {
181 *inout_mask &= ~clear_mask;
182 return true;
183 } else {
184 return false;
185 }
186 }
187
188 #define for_each_bit(b, dword) \
189 for (uint32_t __dword = (dword); \
190 (b) = __builtin_ffs(__dword) - 1, __dword; \
191 __dword &= ~(1 << (b)))
192
193 #define typed_memcpy(dest, src, count) ({ \
194 STATIC_ASSERT(sizeof(*src) == sizeof(*dest)); \
195 memcpy((dest), (src), (count) * sizeof(*(src))); \
196 })
197
198 #define zero(x) (memset(&(x), 0, sizeof(x)))
199
200 /* Whenever we generate an error, pass it through this function. Useful for
201 * debugging, where we can break on it. Only call at error site, not when
202 * propagating errors. Might be useful to plug in a stack trace here.
203 */
204
205 VkResult __vk_errorf(VkResult error, const char *file, int line, const char *format, ...);
206
207 #ifdef DEBUG
208 #define vk_error(error) __vk_errorf(error, __FILE__, __LINE__, NULL);
209 #define vk_errorf(error, format, ...) __vk_errorf(error, __FILE__, __LINE__, format, ## __VA_ARGS__);
210 #else
211 #define vk_error(error) error
212 #define vk_errorf(error, format, ...) error
213 #endif
214
215 void __radv_finishme(const char *file, int line, const char *format, ...)
216 radv_printflike(3, 4);
217 void radv_loge(const char *format, ...) radv_printflike(1, 2);
218 void radv_loge_v(const char *format, va_list va);
219
220 /**
221 * Print a FINISHME message, including its source location.
222 */
223 #define radv_finishme(format, ...) \
224 do { \
225 static bool reported = false; \
226 if (!reported) { \
227 __radv_finishme(__FILE__, __LINE__, format, ##__VA_ARGS__); \
228 reported = true; \
229 } \
230 } while (0)
231
232 /* A non-fatal assert. Useful for debugging. */
233 #ifdef DEBUG
234 #define radv_assert(x) ({ \
235 if (unlikely(!(x))) \
236 fprintf(stderr, "%s:%d ASSERT: %s\n", __FILE__, __LINE__, #x); \
237 })
238 #else
239 #define radv_assert(x)
240 #endif
241
242 #define stub_return(v) \
243 do { \
244 radv_finishme("stub %s", __func__); \
245 return (v); \
246 } while (0)
247
248 #define stub() \
249 do { \
250 radv_finishme("stub %s", __func__); \
251 return; \
252 } while (0)
253
254 void *radv_lookup_entrypoint(const char *name);
255
256 struct radv_extensions {
257 VkExtensionProperties *ext_array;
258 uint32_t num_ext;
259 };
260
261 struct radv_physical_device {
262 VK_LOADER_DATA _loader_data;
263
264 struct radv_instance * instance;
265
266 struct radeon_winsys *ws;
267 struct radeon_info rad_info;
268 char path[20];
269 const char * name;
270 uint8_t driver_uuid[VK_UUID_SIZE];
271 uint8_t device_uuid[VK_UUID_SIZE];
272 uint8_t cache_uuid[VK_UUID_SIZE];
273
274 int local_fd;
275 struct wsi_device wsi_device;
276 struct radv_extensions extensions;
277
278 bool has_rbplus; /* if RB+ register exist */
279 bool rbplus_allowed; /* if RB+ is allowed */
280 };
281
282 struct radv_instance {
283 VK_LOADER_DATA _loader_data;
284
285 VkAllocationCallbacks alloc;
286
287 uint32_t apiVersion;
288 int physicalDeviceCount;
289 struct radv_physical_device physicalDevices[RADV_MAX_DRM_DEVICES];
290
291 uint64_t debug_flags;
292 uint64_t perftest_flags;
293 };
294
295 VkResult radv_init_wsi(struct radv_physical_device *physical_device);
296 void radv_finish_wsi(struct radv_physical_device *physical_device);
297
298 struct cache_entry;
299
300 struct radv_pipeline_cache {
301 struct radv_device * device;
302 pthread_mutex_t mutex;
303
304 uint32_t total_size;
305 uint32_t table_size;
306 uint32_t kernel_count;
307 struct cache_entry ** hash_table;
308 bool modified;
309
310 VkAllocationCallbacks alloc;
311 };
312
313 void
314 radv_pipeline_cache_init(struct radv_pipeline_cache *cache,
315 struct radv_device *device);
316 void
317 radv_pipeline_cache_finish(struct radv_pipeline_cache *cache);
318 void
319 radv_pipeline_cache_load(struct radv_pipeline_cache *cache,
320 const void *data, size_t size);
321
322 struct radv_shader_variant *
323 radv_create_shader_variant_from_pipeline_cache(struct radv_device *device,
324 struct radv_pipeline_cache *cache,
325 const unsigned char *sha1);
326
327 struct radv_shader_variant *
328 radv_pipeline_cache_insert_shader(struct radv_pipeline_cache *cache,
329 const unsigned char *sha1,
330 struct radv_shader_variant *variant,
331 const void *code, unsigned code_size);
332
333 void radv_shader_variant_destroy(struct radv_device *device,
334 struct radv_shader_variant *variant);
335
336 struct radv_meta_state {
337 VkAllocationCallbacks alloc;
338
339 struct radv_pipeline_cache cache;
340
341 /**
342 * Use array element `i` for images with `2^i` samples.
343 */
344 struct {
345 VkRenderPass render_pass[NUM_META_FS_KEYS];
346 struct radv_pipeline *color_pipelines[NUM_META_FS_KEYS];
347
348 VkRenderPass depthstencil_rp;
349 struct radv_pipeline *depth_only_pipeline[NUM_DEPTH_CLEAR_PIPELINES];
350 struct radv_pipeline *stencil_only_pipeline[NUM_DEPTH_CLEAR_PIPELINES];
351 struct radv_pipeline *depthstencil_pipeline[NUM_DEPTH_CLEAR_PIPELINES];
352 } clear[1 + MAX_SAMPLES_LOG2];
353
354 VkPipelineLayout clear_color_p_layout;
355 VkPipelineLayout clear_depth_p_layout;
356 struct {
357 VkRenderPass render_pass[NUM_META_FS_KEYS];
358
359 /** Pipeline that blits from a 1D image. */
360 VkPipeline pipeline_1d_src[NUM_META_FS_KEYS];
361
362 /** Pipeline that blits from a 2D image. */
363 VkPipeline pipeline_2d_src[NUM_META_FS_KEYS];
364
365 /** Pipeline that blits from a 3D image. */
366 VkPipeline pipeline_3d_src[NUM_META_FS_KEYS];
367
368 VkRenderPass depth_only_rp;
369 VkPipeline depth_only_1d_pipeline;
370 VkPipeline depth_only_2d_pipeline;
371 VkPipeline depth_only_3d_pipeline;
372
373 VkRenderPass stencil_only_rp;
374 VkPipeline stencil_only_1d_pipeline;
375 VkPipeline stencil_only_2d_pipeline;
376 VkPipeline stencil_only_3d_pipeline;
377 VkPipelineLayout pipeline_layout;
378 VkDescriptorSetLayout ds_layout;
379 } blit;
380
381 struct {
382 VkRenderPass render_passes[NUM_META_FS_KEYS];
383
384 VkPipelineLayout p_layouts[2];
385 VkDescriptorSetLayout ds_layouts[2];
386 VkPipeline pipelines[2][NUM_META_FS_KEYS];
387
388 VkRenderPass depth_only_rp;
389 VkPipeline depth_only_pipeline[2];
390
391 VkRenderPass stencil_only_rp;
392 VkPipeline stencil_only_pipeline[2];
393 } blit2d;
394
395 struct {
396 VkPipelineLayout img_p_layout;
397 VkDescriptorSetLayout img_ds_layout;
398 VkPipeline pipeline;
399 } itob;
400 struct {
401 VkRenderPass render_pass;
402 VkPipelineLayout img_p_layout;
403 VkDescriptorSetLayout img_ds_layout;
404 VkPipeline pipeline;
405 } btoi;
406 struct {
407 VkPipelineLayout img_p_layout;
408 VkDescriptorSetLayout img_ds_layout;
409 VkPipeline pipeline;
410 } itoi;
411 struct {
412 VkPipelineLayout img_p_layout;
413 VkDescriptorSetLayout img_ds_layout;
414 VkPipeline pipeline;
415 } cleari;
416
417 struct {
418 VkPipeline pipeline;
419 VkRenderPass pass;
420 } resolve;
421
422 struct {
423 VkDescriptorSetLayout ds_layout;
424 VkPipelineLayout p_layout;
425 struct {
426 VkPipeline pipeline;
427 VkPipeline i_pipeline;
428 VkPipeline srgb_pipeline;
429 } rc[MAX_SAMPLES_LOG2];
430 } resolve_compute;
431
432 struct {
433 VkDescriptorSetLayout ds_layout;
434 VkPipelineLayout p_layout;
435
436 struct {
437 VkRenderPass render_pass[NUM_META_FS_KEYS];
438 VkPipeline pipeline[NUM_META_FS_KEYS];
439 } rc[MAX_SAMPLES_LOG2];
440 } resolve_fragment;
441
442 struct {
443 VkPipeline decompress_pipeline;
444 VkPipeline resummarize_pipeline;
445 VkRenderPass pass;
446 } depth_decomp[1 + MAX_SAMPLES_LOG2];
447
448 struct {
449 VkPipeline cmask_eliminate_pipeline;
450 VkPipeline fmask_decompress_pipeline;
451 VkRenderPass pass;
452 } fast_clear_flush;
453
454 struct {
455 VkPipelineLayout fill_p_layout;
456 VkPipelineLayout copy_p_layout;
457 VkDescriptorSetLayout fill_ds_layout;
458 VkDescriptorSetLayout copy_ds_layout;
459 VkPipeline fill_pipeline;
460 VkPipeline copy_pipeline;
461 } buffer;
462
463 struct {
464 VkDescriptorSetLayout ds_layout;
465 VkPipelineLayout p_layout;
466 VkPipeline occlusion_query_pipeline;
467 VkPipeline pipeline_statistics_query_pipeline;
468 } query;
469 };
470
471 /* queue types */
472 #define RADV_QUEUE_GENERAL 0
473 #define RADV_QUEUE_COMPUTE 1
474 #define RADV_QUEUE_TRANSFER 2
475
476 #define RADV_MAX_QUEUE_FAMILIES 3
477
478 enum ring_type radv_queue_family_to_ring(int f);
479
480 struct radv_queue {
481 VK_LOADER_DATA _loader_data;
482 struct radv_device * device;
483 struct radeon_winsys_ctx *hw_ctx;
484 int queue_family_index;
485 int queue_idx;
486
487 uint32_t scratch_size;
488 uint32_t compute_scratch_size;
489 uint32_t esgs_ring_size;
490 uint32_t gsvs_ring_size;
491 bool has_tess_rings;
492 bool has_sample_positions;
493
494 struct radeon_winsys_bo *scratch_bo;
495 struct radeon_winsys_bo *descriptor_bo;
496 struct radeon_winsys_bo *compute_scratch_bo;
497 struct radeon_winsys_bo *esgs_ring_bo;
498 struct radeon_winsys_bo *gsvs_ring_bo;
499 struct radeon_winsys_bo *tess_factor_ring_bo;
500 struct radeon_winsys_bo *tess_offchip_ring_bo;
501 struct radeon_winsys_cs *initial_preamble_cs;
502 struct radeon_winsys_cs *continue_preamble_cs;
503 };
504
505 struct radv_device {
506 VK_LOADER_DATA _loader_data;
507
508 VkAllocationCallbacks alloc;
509
510 struct radv_instance * instance;
511 struct radeon_winsys *ws;
512
513 struct radv_meta_state meta_state;
514
515 struct radv_queue *queues[RADV_MAX_QUEUE_FAMILIES];
516 int queue_count[RADV_MAX_QUEUE_FAMILIES];
517 struct radeon_winsys_cs *empty_cs[RADV_MAX_QUEUE_FAMILIES];
518 struct radeon_winsys_cs *flush_cs[RADV_MAX_QUEUE_FAMILIES];
519 struct radeon_winsys_cs *flush_shader_cs[RADV_MAX_QUEUE_FAMILIES];
520 uint64_t debug_flags;
521
522 bool llvm_supports_spill;
523 bool has_distributed_tess;
524 uint32_t tess_offchip_block_dw_size;
525 uint32_t scratch_waves;
526
527 uint32_t gs_table_depth;
528
529 /* MSAA sample locations.
530 * The first index is the sample index.
531 * The second index is the coordinate: X, Y. */
532 float sample_locations_1x[1][2];
533 float sample_locations_2x[2][2];
534 float sample_locations_4x[4][2];
535 float sample_locations_8x[8][2];
536 float sample_locations_16x[16][2];
537
538 /* CIK and later */
539 uint32_t gfx_init_size_dw;
540 struct radeon_winsys_bo *gfx_init;
541
542 struct radeon_winsys_bo *trace_bo;
543 uint32_t *trace_id_ptr;
544
545 struct radv_physical_device *physical_device;
546
547 /* Backup in-memory cache to be used if the app doesn't provide one */
548 struct radv_pipeline_cache * mem_cache;
549
550 /*
551 * use different counters so MSAA MRTs get consecutive surface indices,
552 * even if MASK is allocated in between.
553 */
554 uint32_t image_mrt_offset_counter;
555 uint32_t fmask_mrt_offset_counter;
556 struct list_head shader_slabs;
557 mtx_t shader_slab_mutex;
558 };
559
560 struct radv_device_memory {
561 struct radeon_winsys_bo *bo;
562 /* for dedicated allocations */
563 struct radv_image *image;
564 struct radv_buffer *buffer;
565 uint32_t type_index;
566 VkDeviceSize map_size;
567 void * map;
568 };
569
570
571 struct radv_descriptor_range {
572 uint64_t va;
573 uint32_t size;
574 };
575
576 struct radv_descriptor_set {
577 const struct radv_descriptor_set_layout *layout;
578 uint32_t size;
579
580 struct radeon_winsys_bo *bo;
581 uint64_t va;
582 uint32_t *mapped_ptr;
583 struct radv_descriptor_range *dynamic_descriptors;
584
585 struct list_head vram_list;
586
587 struct radeon_winsys_bo *descriptors[0];
588 };
589
590 struct radv_push_descriptor_set
591 {
592 struct radv_descriptor_set set;
593 uint32_t capacity;
594 };
595
596 struct radv_descriptor_pool {
597 struct radeon_winsys_bo *bo;
598 uint8_t *mapped_ptr;
599 uint64_t current_offset;
600 uint64_t size;
601
602 struct list_head vram_list;
603
604 uint8_t *host_memory_base;
605 uint8_t *host_memory_ptr;
606 uint8_t *host_memory_end;
607 };
608
609 struct radv_descriptor_update_template_entry {
610 VkDescriptorType descriptor_type;
611
612 /* The number of descriptors to update */
613 uint32_t descriptor_count;
614
615 /* Into mapped_ptr or dynamic_descriptors, in units of the respective array */
616 uint32_t dst_offset;
617
618 /* In dwords. Not valid/used for dynamic descriptors */
619 uint32_t dst_stride;
620
621 uint32_t buffer_offset;
622
623 /* Only valid for combined image samplers and samplers */
624 uint16_t has_sampler;
625
626 /* In bytes */
627 size_t src_offset;
628 size_t src_stride;
629
630 /* For push descriptors */
631 const uint32_t *immutable_samplers;
632 };
633
634 struct radv_descriptor_update_template {
635 uint32_t entry_count;
636 struct radv_descriptor_update_template_entry entry[0];
637 };
638
639 struct radv_buffer {
640 struct radv_device * device;
641 VkDeviceSize size;
642
643 VkBufferUsageFlags usage;
644 VkBufferCreateFlags flags;
645
646 /* Set when bound */
647 struct radeon_winsys_bo * bo;
648 VkDeviceSize offset;
649 };
650
651
652 enum radv_cmd_dirty_bits {
653 RADV_CMD_DIRTY_DYNAMIC_VIEWPORT = 1 << 0, /* VK_DYNAMIC_STATE_VIEWPORT */
654 RADV_CMD_DIRTY_DYNAMIC_SCISSOR = 1 << 1, /* VK_DYNAMIC_STATE_SCISSOR */
655 RADV_CMD_DIRTY_DYNAMIC_LINE_WIDTH = 1 << 2, /* VK_DYNAMIC_STATE_LINE_WIDTH */
656 RADV_CMD_DIRTY_DYNAMIC_DEPTH_BIAS = 1 << 3, /* VK_DYNAMIC_STATE_DEPTH_BIAS */
657 RADV_CMD_DIRTY_DYNAMIC_BLEND_CONSTANTS = 1 << 4, /* VK_DYNAMIC_STATE_BLEND_CONSTANTS */
658 RADV_CMD_DIRTY_DYNAMIC_DEPTH_BOUNDS = 1 << 5, /* VK_DYNAMIC_STATE_DEPTH_BOUNDS */
659 RADV_CMD_DIRTY_DYNAMIC_STENCIL_COMPARE_MASK = 1 << 6, /* VK_DYNAMIC_STATE_STENCIL_COMPARE_MASK */
660 RADV_CMD_DIRTY_DYNAMIC_STENCIL_WRITE_MASK = 1 << 7, /* VK_DYNAMIC_STATE_STENCIL_WRITE_MASK */
661 RADV_CMD_DIRTY_DYNAMIC_STENCIL_REFERENCE = 1 << 8, /* VK_DYNAMIC_STATE_STENCIL_REFERENCE */
662 RADV_CMD_DIRTY_DYNAMIC_ALL = (1 << 9) - 1,
663 RADV_CMD_DIRTY_PIPELINE = 1 << 9,
664 RADV_CMD_DIRTY_INDEX_BUFFER = 1 << 10,
665 RADV_CMD_DIRTY_RENDER_TARGETS = 1 << 11,
666 };
667 typedef uint32_t radv_cmd_dirty_mask_t;
668
669 enum radv_cmd_flush_bits {
670 RADV_CMD_FLAG_INV_ICACHE = 1 << 0,
671 /* SMEM L1, other names: KCACHE, constant cache, DCACHE, data cache */
672 RADV_CMD_FLAG_INV_SMEM_L1 = 1 << 1,
673 /* VMEM L1 can optionally be bypassed (GLC=1). Other names: TC L1 */
674 RADV_CMD_FLAG_INV_VMEM_L1 = 1 << 2,
675 /* Used by everything except CB/DB, can be bypassed (SLC=1). Other names: TC L2 */
676 RADV_CMD_FLAG_INV_GLOBAL_L2 = 1 << 3,
677 /* Same as above, but only writes back and doesn't invalidate */
678 RADV_CMD_FLAG_WRITEBACK_GLOBAL_L2 = 1 << 4,
679 /* Framebuffer caches */
680 RADV_CMD_FLAG_FLUSH_AND_INV_CB_META = 1 << 5,
681 RADV_CMD_FLAG_FLUSH_AND_INV_DB_META = 1 << 6,
682 RADV_CMD_FLAG_FLUSH_AND_INV_DB = 1 << 7,
683 RADV_CMD_FLAG_FLUSH_AND_INV_CB = 1 << 8,
684 /* Engine synchronization. */
685 RADV_CMD_FLAG_VS_PARTIAL_FLUSH = 1 << 9,
686 RADV_CMD_FLAG_PS_PARTIAL_FLUSH = 1 << 10,
687 RADV_CMD_FLAG_CS_PARTIAL_FLUSH = 1 << 11,
688 RADV_CMD_FLAG_VGT_FLUSH = 1 << 12,
689
690 RADV_CMD_FLUSH_AND_INV_FRAMEBUFFER = (RADV_CMD_FLAG_FLUSH_AND_INV_CB |
691 RADV_CMD_FLAG_FLUSH_AND_INV_CB_META |
692 RADV_CMD_FLAG_FLUSH_AND_INV_DB |
693 RADV_CMD_FLAG_FLUSH_AND_INV_DB_META)
694 };
695
696 struct radv_vertex_binding {
697 struct radv_buffer * buffer;
698 VkDeviceSize offset;
699 };
700
701 struct radv_dynamic_state {
702 struct {
703 uint32_t count;
704 VkViewport viewports[MAX_VIEWPORTS];
705 } viewport;
706
707 struct {
708 uint32_t count;
709 VkRect2D scissors[MAX_SCISSORS];
710 } scissor;
711
712 float line_width;
713
714 struct {
715 float bias;
716 float clamp;
717 float slope;
718 } depth_bias;
719
720 float blend_constants[4];
721
722 struct {
723 float min;
724 float max;
725 } depth_bounds;
726
727 struct {
728 uint32_t front;
729 uint32_t back;
730 } stencil_compare_mask;
731
732 struct {
733 uint32_t front;
734 uint32_t back;
735 } stencil_write_mask;
736
737 struct {
738 uint32_t front;
739 uint32_t back;
740 } stencil_reference;
741 };
742
743 extern const struct radv_dynamic_state default_dynamic_state;
744
745 void radv_dynamic_state_copy(struct radv_dynamic_state *dest,
746 const struct radv_dynamic_state *src,
747 uint32_t copy_mask);
748 /**
749 * Attachment state when recording a renderpass instance.
750 *
751 * The clear value is valid only if there exists a pending clear.
752 */
753 struct radv_attachment_state {
754 VkImageAspectFlags pending_clear_aspects;
755 uint32_t cleared_views;
756 VkClearValue clear_value;
757 VkImageLayout current_layout;
758 };
759
760 struct radv_cmd_state {
761 uint32_t vb_dirty;
762 radv_cmd_dirty_mask_t dirty;
763 bool push_descriptors_dirty;
764
765 struct radv_pipeline * pipeline;
766 struct radv_pipeline * emitted_pipeline;
767 struct radv_pipeline * compute_pipeline;
768 struct radv_pipeline * emitted_compute_pipeline;
769 struct radv_framebuffer * framebuffer;
770 struct radv_render_pass * pass;
771 const struct radv_subpass * subpass;
772 struct radv_dynamic_state dynamic;
773 struct radv_vertex_binding vertex_bindings[MAX_VBS];
774 struct radv_descriptor_set * descriptors[MAX_SETS];
775 struct radv_attachment_state * attachments;
776 VkRect2D render_area;
777 uint32_t index_type;
778 uint64_t index_va;
779 uint32_t max_index_count;
780 int32_t last_primitive_reset_en;
781 uint32_t last_primitive_reset_index;
782 enum radv_cmd_flush_bits flush_bits;
783 unsigned active_occlusion_queries;
784 float offset_scale;
785 uint32_t descriptors_dirty;
786 uint32_t trace_id;
787 uint32_t last_ia_multi_vgt_param;
788 bool predicating;
789 };
790
791 struct radv_cmd_pool {
792 VkAllocationCallbacks alloc;
793 struct list_head cmd_buffers;
794 struct list_head free_cmd_buffers;
795 uint32_t queue_family_index;
796 };
797
798 struct radv_cmd_buffer_upload {
799 uint8_t *map;
800 unsigned offset;
801 uint64_t size;
802 struct radeon_winsys_bo *upload_bo;
803 struct list_head list;
804 };
805
806 struct radv_cmd_buffer {
807 VK_LOADER_DATA _loader_data;
808
809 struct radv_device * device;
810
811 struct radv_cmd_pool * pool;
812 struct list_head pool_link;
813
814 VkCommandBufferUsageFlags usage_flags;
815 VkCommandBufferLevel level;
816 struct radeon_winsys_cs *cs;
817 struct radv_cmd_state state;
818 uint32_t queue_family_index;
819
820 uint8_t push_constants[MAX_PUSH_CONSTANTS_SIZE];
821 uint32_t dynamic_buffers[4 * MAX_DYNAMIC_BUFFERS];
822 VkShaderStageFlags push_constant_stages;
823 struct radv_push_descriptor_set push_descriptors;
824 struct radv_descriptor_set meta_push_descriptors;
825
826 struct radv_cmd_buffer_upload upload;
827
828 uint32_t scratch_size_needed;
829 uint32_t compute_scratch_size_needed;
830 uint32_t esgs_ring_size_needed;
831 uint32_t gsvs_ring_size_needed;
832 bool tess_rings_needed;
833 bool sample_positions_needed;
834
835 VkResult record_result;
836
837 int ring_offsets_idx; /* just used for verification */
838 uint32_t gfx9_fence_offset;
839 struct radeon_winsys_bo *gfx9_fence_bo;
840 uint32_t gfx9_fence_idx;
841 };
842
843 struct radv_image;
844
845 bool radv_cmd_buffer_uses_mec(struct radv_cmd_buffer *cmd_buffer);
846
847 void si_init_compute(struct radv_cmd_buffer *cmd_buffer);
848 void si_init_config(struct radv_cmd_buffer *cmd_buffer);
849
850 void cik_create_gfx_config(struct radv_device *device);
851
852 void si_write_viewport(struct radeon_winsys_cs *cs, int first_vp,
853 int count, const VkViewport *viewports);
854 void si_write_scissors(struct radeon_winsys_cs *cs, int first,
855 int count, const VkRect2D *scissors,
856 const VkViewport *viewports, bool can_use_guardband);
857 uint32_t si_get_ia_multi_vgt_param(struct radv_cmd_buffer *cmd_buffer,
858 bool instanced_draw, bool indirect_draw,
859 uint32_t draw_vertex_count);
860 void si_cs_emit_write_event_eop(struct radeon_winsys_cs *cs,
861 bool predicated,
862 enum chip_class chip_class,
863 bool is_mec,
864 unsigned event, unsigned event_flags,
865 unsigned data_sel,
866 uint64_t va,
867 uint32_t old_fence,
868 uint32_t new_fence);
869
870 void si_emit_wait_fence(struct radeon_winsys_cs *cs,
871 bool predicated,
872 uint64_t va, uint32_t ref,
873 uint32_t mask);
874 void si_cs_emit_cache_flush(struct radeon_winsys_cs *cs,
875 bool predicated,
876 enum chip_class chip_class,
877 uint32_t *fence_ptr, uint64_t va,
878 bool is_mec,
879 enum radv_cmd_flush_bits flush_bits);
880 void si_emit_cache_flush(struct radv_cmd_buffer *cmd_buffer);
881 void si_emit_set_predication_state(struct radv_cmd_buffer *cmd_buffer, uint64_t va);
882 void si_cp_dma_buffer_copy(struct radv_cmd_buffer *cmd_buffer,
883 uint64_t src_va, uint64_t dest_va,
884 uint64_t size);
885 void si_cp_dma_prefetch(struct radv_cmd_buffer *cmd_buffer, uint64_t va,
886 unsigned size);
887 void si_cp_dma_clear_buffer(struct radv_cmd_buffer *cmd_buffer, uint64_t va,
888 uint64_t size, unsigned value);
889 void radv_set_db_count_control(struct radv_cmd_buffer *cmd_buffer);
890 void radv_bind_descriptor_set(struct radv_cmd_buffer *cmd_buffer,
891 struct radv_descriptor_set *set,
892 unsigned idx);
893 bool
894 radv_cmd_buffer_upload_alloc(struct radv_cmd_buffer *cmd_buffer,
895 unsigned size,
896 unsigned alignment,
897 unsigned *out_offset,
898 void **ptr);
899 void
900 radv_cmd_buffer_set_subpass(struct radv_cmd_buffer *cmd_buffer,
901 const struct radv_subpass *subpass,
902 bool transitions);
903 bool
904 radv_cmd_buffer_upload_data(struct radv_cmd_buffer *cmd_buffer,
905 unsigned size, unsigned alignmnet,
906 const void *data, unsigned *out_offset);
907 void
908 radv_emit_framebuffer_state(struct radv_cmd_buffer *cmd_buffer);
909 void radv_cmd_buffer_clear_subpass(struct radv_cmd_buffer *cmd_buffer);
910 void radv_cmd_buffer_resolve_subpass(struct radv_cmd_buffer *cmd_buffer);
911 void radv_cmd_buffer_resolve_subpass_cs(struct radv_cmd_buffer *cmd_buffer);
912 void radv_cmd_buffer_resolve_subpass_fs(struct radv_cmd_buffer *cmd_buffer);
913 void radv_cayman_emit_msaa_sample_locs(struct radeon_winsys_cs *cs, int nr_samples);
914 unsigned radv_cayman_get_maxdist(int log_samples);
915 void radv_device_init_msaa(struct radv_device *device);
916 void radv_set_depth_clear_regs(struct radv_cmd_buffer *cmd_buffer,
917 struct radv_image *image,
918 VkClearDepthStencilValue ds_clear_value,
919 VkImageAspectFlags aspects);
920 void radv_set_color_clear_regs(struct radv_cmd_buffer *cmd_buffer,
921 struct radv_image *image,
922 int idx,
923 uint32_t color_values[2]);
924 void radv_set_dcc_need_cmask_elim_pred(struct radv_cmd_buffer *cmd_buffer,
925 struct radv_image *image,
926 bool value);
927 void radv_fill_buffer(struct radv_cmd_buffer *cmd_buffer,
928 struct radeon_winsys_bo *bo,
929 uint64_t offset, uint64_t size, uint32_t value);
930 void radv_cmd_buffer_trace_emit(struct radv_cmd_buffer *cmd_buffer);
931 bool radv_get_memory_fd(struct radv_device *device,
932 struct radv_device_memory *memory,
933 int *pFD);
934 /*
935 * Takes x,y,z as exact numbers of invocations, instead of blocks.
936 *
937 * Limitations: Can't call normal dispatch functions without binding or rebinding
938 * the compute pipeline.
939 */
940 void radv_unaligned_dispatch(
941 struct radv_cmd_buffer *cmd_buffer,
942 uint32_t x,
943 uint32_t y,
944 uint32_t z);
945
946 struct radv_event {
947 struct radeon_winsys_bo *bo;
948 uint64_t *map;
949 };
950
951 struct nir_shader;
952
953 struct radv_shader_module {
954 struct nir_shader * nir;
955 unsigned char sha1[20];
956 uint32_t size;
957 char data[0];
958 };
959
960 struct ac_shader_variant_key;
961
962 void
963 radv_hash_shader(unsigned char *hash, struct radv_shader_module *module,
964 const char *entrypoint,
965 const VkSpecializationInfo *spec_info,
966 const struct radv_pipeline_layout *layout,
967 const struct ac_shader_variant_key *key,
968 uint32_t is_geom_copy_shader);
969
970 static inline gl_shader_stage
971 vk_to_mesa_shader_stage(VkShaderStageFlagBits vk_stage)
972 {
973 assert(__builtin_popcount(vk_stage) == 1);
974 return ffs(vk_stage) - 1;
975 }
976
977 static inline VkShaderStageFlagBits
978 mesa_to_vk_shader_stage(gl_shader_stage mesa_stage)
979 {
980 return (1 << mesa_stage);
981 }
982
983 #define RADV_STAGE_MASK ((1 << MESA_SHADER_STAGES) - 1)
984
985 #define radv_foreach_stage(stage, stage_bits) \
986 for (gl_shader_stage stage, \
987 __tmp = (gl_shader_stage)((stage_bits) & RADV_STAGE_MASK); \
988 stage = __builtin_ffs(__tmp) - 1, __tmp; \
989 __tmp &= ~(1 << (stage)))
990
991
992 struct radv_shader_slab {
993 struct list_head slabs;
994 struct list_head shaders;
995 struct radeon_winsys_bo *bo;
996 uint64_t size;
997 char *ptr;
998 };
999
1000 struct radv_shader_variant {
1001 uint32_t ref_count;
1002
1003 struct radeon_winsys_bo *bo;
1004 uint64_t bo_offset;
1005 struct ac_shader_config config;
1006 struct ac_shader_variant_info info;
1007 unsigned rsrc1;
1008 unsigned rsrc2;
1009 uint32_t code_size;
1010
1011 struct list_head slab_list;
1012 };
1013
1014
1015 void *radv_alloc_shader_memory(struct radv_device *device,
1016 struct radv_shader_variant *shader);
1017
1018 void radv_destroy_shader_slabs(struct radv_device *device);
1019
1020 struct radv_depth_stencil_state {
1021 uint32_t db_depth_control;
1022 uint32_t db_stencil_control;
1023 uint32_t db_render_control;
1024 uint32_t db_render_override2;
1025 };
1026
1027 struct radv_blend_state {
1028 uint32_t cb_color_control;
1029 uint32_t cb_target_mask;
1030 uint32_t sx_mrt_blend_opt[8];
1031 uint32_t cb_blend_control[8];
1032
1033 uint32_t spi_shader_col_format;
1034 uint32_t cb_shader_mask;
1035 uint32_t db_alpha_to_mask;
1036 };
1037
1038 unsigned radv_format_meta_fs_key(VkFormat format);
1039
1040 struct radv_raster_state {
1041 uint32_t pa_cl_clip_cntl;
1042 uint32_t spi_interp_control;
1043 uint32_t pa_su_point_size;
1044 uint32_t pa_su_point_minmax;
1045 uint32_t pa_su_line_cntl;
1046 uint32_t pa_su_vtx_cntl;
1047 uint32_t pa_su_sc_mode_cntl;
1048 };
1049
1050 struct radv_multisample_state {
1051 uint32_t db_eqaa;
1052 uint32_t pa_sc_line_cntl;
1053 uint32_t pa_sc_mode_cntl_0;
1054 uint32_t pa_sc_mode_cntl_1;
1055 uint32_t pa_sc_aa_config;
1056 uint32_t pa_sc_aa_mask[2];
1057 unsigned num_samples;
1058 };
1059
1060 struct radv_prim_vertex_count {
1061 uint8_t min;
1062 uint8_t incr;
1063 };
1064
1065 struct radv_tessellation_state {
1066 uint32_t ls_hs_config;
1067 uint32_t tcs_in_layout;
1068 uint32_t tcs_out_layout;
1069 uint32_t tcs_out_offsets;
1070 uint32_t offchip_layout;
1071 unsigned num_patches;
1072 unsigned lds_size;
1073 unsigned num_tcs_input_cp;
1074 uint32_t tf_param;
1075 };
1076
1077 struct radv_pipeline {
1078 struct radv_device * device;
1079 uint32_t dynamic_state_mask;
1080 struct radv_dynamic_state dynamic_state;
1081
1082 struct radv_pipeline_layout * layout;
1083
1084 bool needs_data_cache;
1085 bool need_indirect_descriptor_sets;
1086 struct radv_shader_variant * shaders[MESA_SHADER_STAGES];
1087 struct radv_shader_variant *gs_copy_shader;
1088 VkShaderStageFlags active_stages;
1089
1090 uint32_t va_rsrc_word3[MAX_VERTEX_ATTRIBS];
1091 uint32_t va_format_size[MAX_VERTEX_ATTRIBS];
1092 uint32_t va_binding[MAX_VERTEX_ATTRIBS];
1093 uint32_t va_offset[MAX_VERTEX_ATTRIBS];
1094 uint32_t num_vertex_attribs;
1095 uint32_t binding_stride[MAX_VBS];
1096
1097 union {
1098 struct {
1099 struct radv_blend_state blend;
1100 struct radv_depth_stencil_state ds;
1101 struct radv_raster_state raster;
1102 struct radv_multisample_state ms;
1103 struct radv_tessellation_state tess;
1104 uint32_t db_shader_control;
1105 uint32_t shader_z_format;
1106 unsigned prim;
1107 unsigned gs_out;
1108 uint32_t vgt_gs_mode;
1109 bool vgt_primitiveid_en;
1110 bool prim_restart_enable;
1111 unsigned esgs_ring_size;
1112 unsigned gsvs_ring_size;
1113 uint32_t ps_input_cntl[32];
1114 uint32_t ps_input_cntl_num;
1115 uint32_t pa_cl_vs_out_cntl;
1116 uint32_t vgt_shader_stages_en;
1117 uint32_t vtx_base_sgpr;
1118 uint8_t vtx_emit_num;
1119 struct radv_prim_vertex_count prim_vertex_count;
1120 bool can_use_guardband;
1121 } graphics;
1122 };
1123
1124 unsigned max_waves;
1125 unsigned scratch_bytes_per_wave;
1126 };
1127
1128 static inline bool radv_pipeline_has_gs(struct radv_pipeline *pipeline)
1129 {
1130 return pipeline->shaders[MESA_SHADER_GEOMETRY] ? true : false;
1131 }
1132
1133 static inline bool radv_pipeline_has_tess(struct radv_pipeline *pipeline)
1134 {
1135 return pipeline->shaders[MESA_SHADER_TESS_EVAL] ? true : false;
1136 }
1137
1138 uint32_t radv_shader_stage_to_user_data_0(gl_shader_stage stage, bool has_gs, bool has_tess);
1139 struct ac_userdata_info *radv_lookup_user_sgpr(struct radv_pipeline *pipeline,
1140 gl_shader_stage stage,
1141 int idx);
1142
1143 struct radv_graphics_pipeline_create_info {
1144 bool use_rectlist;
1145 bool db_depth_clear;
1146 bool db_stencil_clear;
1147 bool db_depth_disable_expclear;
1148 bool db_stencil_disable_expclear;
1149 bool db_flush_depth_inplace;
1150 bool db_flush_stencil_inplace;
1151 bool db_resummarize;
1152 uint32_t custom_blend_mode;
1153 };
1154
1155 VkResult
1156 radv_pipeline_init(struct radv_pipeline *pipeline, struct radv_device *device,
1157 struct radv_pipeline_cache *cache,
1158 const VkGraphicsPipelineCreateInfo *pCreateInfo,
1159 const struct radv_graphics_pipeline_create_info *extra,
1160 const VkAllocationCallbacks *alloc);
1161
1162 VkResult
1163 radv_graphics_pipeline_create(VkDevice device,
1164 VkPipelineCache cache,
1165 const VkGraphicsPipelineCreateInfo *pCreateInfo,
1166 const struct radv_graphics_pipeline_create_info *extra,
1167 const VkAllocationCallbacks *alloc,
1168 VkPipeline *pPipeline);
1169
1170 struct vk_format_description;
1171 uint32_t radv_translate_buffer_dataformat(const struct vk_format_description *desc,
1172 int first_non_void);
1173 uint32_t radv_translate_buffer_numformat(const struct vk_format_description *desc,
1174 int first_non_void);
1175 uint32_t radv_translate_colorformat(VkFormat format);
1176 uint32_t radv_translate_color_numformat(VkFormat format,
1177 const struct vk_format_description *desc,
1178 int first_non_void);
1179 uint32_t radv_colorformat_endian_swap(uint32_t colorformat);
1180 unsigned radv_translate_colorswap(VkFormat format, bool do_endian_swap);
1181 uint32_t radv_translate_dbformat(VkFormat format);
1182 uint32_t radv_translate_tex_dataformat(VkFormat format,
1183 const struct vk_format_description *desc,
1184 int first_non_void);
1185 uint32_t radv_translate_tex_numformat(VkFormat format,
1186 const struct vk_format_description *desc,
1187 int first_non_void);
1188 bool radv_format_pack_clear_color(VkFormat format,
1189 uint32_t clear_vals[2],
1190 VkClearColorValue *value);
1191 bool radv_is_colorbuffer_format_supported(VkFormat format, bool *blendable);
1192
1193 struct radv_fmask_info {
1194 uint64_t offset;
1195 uint64_t size;
1196 unsigned alignment;
1197 unsigned pitch_in_pixels;
1198 unsigned bank_height;
1199 unsigned slice_tile_max;
1200 unsigned tile_mode_index;
1201 unsigned tile_swizzle;
1202 };
1203
1204 struct radv_cmask_info {
1205 uint64_t offset;
1206 uint64_t size;
1207 unsigned alignment;
1208 unsigned slice_tile_max;
1209 unsigned base_address_reg;
1210 };
1211
1212 struct r600_htile_info {
1213 uint64_t offset;
1214 uint64_t size;
1215 unsigned pitch;
1216 unsigned height;
1217 unsigned xalign;
1218 unsigned yalign;
1219 };
1220
1221 struct radv_image {
1222 VkImageType type;
1223 /* The original VkFormat provided by the client. This may not match any
1224 * of the actual surface formats.
1225 */
1226 VkFormat vk_format;
1227 VkImageAspectFlags aspects;
1228 struct ac_surf_info info;
1229 VkImageUsageFlags usage; /**< Superset of VkImageCreateInfo::usage. */
1230 VkImageTiling tiling; /** VkImageCreateInfo::tiling */
1231 VkImageCreateFlags flags; /** VkImageCreateInfo::flags */
1232
1233 VkDeviceSize size;
1234 uint32_t alignment;
1235
1236 bool exclusive;
1237 unsigned queue_family_mask;
1238
1239 bool shareable;
1240
1241 /* Set when bound */
1242 struct radeon_winsys_bo *bo;
1243 VkDeviceSize offset;
1244 uint32_t dcc_offset;
1245 uint32_t htile_offset;
1246 struct radeon_surf surface;
1247
1248 struct radv_fmask_info fmask;
1249 struct radv_cmask_info cmask;
1250 uint32_t clear_value_offset;
1251 uint32_t dcc_pred_offset;
1252 };
1253
1254 /* Whether the image has a htile that is known consistent with the contents of
1255 * the image. */
1256 bool radv_layout_has_htile(const struct radv_image *image,
1257 VkImageLayout layout,
1258 unsigned queue_mask);
1259
1260 /* Whether the image has a htile that is known consistent with the contents of
1261 * the image and is allowed to be in compressed form.
1262 *
1263 * If this is false reads that don't use the htile should be able to return
1264 * correct results.
1265 */
1266 bool radv_layout_is_htile_compressed(const struct radv_image *image,
1267 VkImageLayout layout,
1268 unsigned queue_mask);
1269
1270 bool radv_layout_can_fast_clear(const struct radv_image *image,
1271 VkImageLayout layout,
1272 unsigned queue_mask);
1273
1274
1275 unsigned radv_image_queue_family_mask(const struct radv_image *image, uint32_t family, uint32_t queue_family);
1276
1277 static inline uint32_t
1278 radv_get_layerCount(const struct radv_image *image,
1279 const VkImageSubresourceRange *range)
1280 {
1281 return range->layerCount == VK_REMAINING_ARRAY_LAYERS ?
1282 image->info.array_size - range->baseArrayLayer : range->layerCount;
1283 }
1284
1285 static inline uint32_t
1286 radv_get_levelCount(const struct radv_image *image,
1287 const VkImageSubresourceRange *range)
1288 {
1289 return range->levelCount == VK_REMAINING_MIP_LEVELS ?
1290 image->info.levels - range->baseMipLevel : range->levelCount;
1291 }
1292
1293 struct radeon_bo_metadata;
1294 void
1295 radv_init_metadata(struct radv_device *device,
1296 struct radv_image *image,
1297 struct radeon_bo_metadata *metadata);
1298
1299 struct radv_image_view {
1300 struct radv_image *image; /**< VkImageViewCreateInfo::image */
1301 struct radeon_winsys_bo *bo;
1302
1303 VkImageViewType type;
1304 VkImageAspectFlags aspect_mask;
1305 VkFormat vk_format;
1306 uint32_t base_layer;
1307 uint32_t layer_count;
1308 uint32_t base_mip;
1309 uint32_t level_count;
1310 VkExtent3D extent; /**< Extent of VkImageViewCreateInfo::baseMipLevel. */
1311
1312 uint32_t descriptor[8];
1313 uint32_t fmask_descriptor[8];
1314
1315 /* Descriptor for use as a storage image as opposed to a sampled image.
1316 * This has a few differences for cube maps (e.g. type).
1317 */
1318 uint32_t storage_descriptor[8];
1319 uint32_t storage_fmask_descriptor[8];
1320 };
1321
1322 struct radv_image_create_info {
1323 const VkImageCreateInfo *vk_info;
1324 bool scanout;
1325 };
1326
1327 VkResult radv_image_create(VkDevice _device,
1328 const struct radv_image_create_info *info,
1329 const VkAllocationCallbacks* alloc,
1330 VkImage *pImage);
1331
1332 void radv_image_view_init(struct radv_image_view *view,
1333 struct radv_device *device,
1334 const VkImageViewCreateInfo* pCreateInfo);
1335
1336 struct radv_buffer_view {
1337 struct radeon_winsys_bo *bo;
1338 VkFormat vk_format;
1339 uint64_t range; /**< VkBufferViewCreateInfo::range */
1340 uint32_t state[4];
1341 };
1342 void radv_buffer_view_init(struct radv_buffer_view *view,
1343 struct radv_device *device,
1344 const VkBufferViewCreateInfo* pCreateInfo,
1345 struct radv_cmd_buffer *cmd_buffer);
1346
1347 static inline struct VkExtent3D
1348 radv_sanitize_image_extent(const VkImageType imageType,
1349 const struct VkExtent3D imageExtent)
1350 {
1351 switch (imageType) {
1352 case VK_IMAGE_TYPE_1D:
1353 return (VkExtent3D) { imageExtent.width, 1, 1 };
1354 case VK_IMAGE_TYPE_2D:
1355 return (VkExtent3D) { imageExtent.width, imageExtent.height, 1 };
1356 case VK_IMAGE_TYPE_3D:
1357 return imageExtent;
1358 default:
1359 unreachable("invalid image type");
1360 }
1361 }
1362
1363 static inline struct VkOffset3D
1364 radv_sanitize_image_offset(const VkImageType imageType,
1365 const struct VkOffset3D imageOffset)
1366 {
1367 switch (imageType) {
1368 case VK_IMAGE_TYPE_1D:
1369 return (VkOffset3D) { imageOffset.x, 0, 0 };
1370 case VK_IMAGE_TYPE_2D:
1371 return (VkOffset3D) { imageOffset.x, imageOffset.y, 0 };
1372 case VK_IMAGE_TYPE_3D:
1373 return imageOffset;
1374 default:
1375 unreachable("invalid image type");
1376 }
1377 }
1378
1379 static inline bool
1380 radv_image_extent_compare(const struct radv_image *image,
1381 const VkExtent3D *extent)
1382 {
1383 if (extent->width != image->info.width ||
1384 extent->height != image->info.height ||
1385 extent->depth != image->info.depth)
1386 return false;
1387 return true;
1388 }
1389
1390 struct radv_sampler {
1391 uint32_t state[4];
1392 };
1393
1394 struct radv_color_buffer_info {
1395 uint64_t cb_color_base;
1396 uint64_t cb_color_cmask;
1397 uint64_t cb_color_fmask;
1398 uint64_t cb_dcc_base;
1399 uint32_t cb_color_pitch;
1400 uint32_t cb_color_slice;
1401 uint32_t cb_color_view;
1402 uint32_t cb_color_info;
1403 uint32_t cb_color_attrib;
1404 uint32_t cb_color_attrib2;
1405 uint32_t cb_dcc_control;
1406 uint32_t cb_color_cmask_slice;
1407 uint32_t cb_color_fmask_slice;
1408 uint32_t cb_clear_value0;
1409 uint32_t cb_clear_value1;
1410 uint32_t micro_tile_mode;
1411 uint32_t gfx9_epitch;
1412 };
1413
1414 struct radv_ds_buffer_info {
1415 uint64_t db_z_read_base;
1416 uint64_t db_stencil_read_base;
1417 uint64_t db_z_write_base;
1418 uint64_t db_stencil_write_base;
1419 uint64_t db_htile_data_base;
1420 uint32_t db_depth_info;
1421 uint32_t db_z_info;
1422 uint32_t db_stencil_info;
1423 uint32_t db_depth_view;
1424 uint32_t db_depth_size;
1425 uint32_t db_depth_slice;
1426 uint32_t db_htile_surface;
1427 uint32_t pa_su_poly_offset_db_fmt_cntl;
1428 uint32_t db_z_info2;
1429 uint32_t db_stencil_info2;
1430 float offset_scale;
1431 };
1432
1433 struct radv_attachment_info {
1434 union {
1435 struct radv_color_buffer_info cb;
1436 struct radv_ds_buffer_info ds;
1437 };
1438 struct radv_image_view *attachment;
1439 };
1440
1441 struct radv_framebuffer {
1442 uint32_t width;
1443 uint32_t height;
1444 uint32_t layers;
1445
1446 uint32_t attachment_count;
1447 struct radv_attachment_info attachments[0];
1448 };
1449
1450 struct radv_subpass_barrier {
1451 VkPipelineStageFlags src_stage_mask;
1452 VkAccessFlags src_access_mask;
1453 VkAccessFlags dst_access_mask;
1454 };
1455
1456 struct radv_subpass {
1457 uint32_t input_count;
1458 uint32_t color_count;
1459 VkAttachmentReference * input_attachments;
1460 VkAttachmentReference * color_attachments;
1461 VkAttachmentReference * resolve_attachments;
1462 VkAttachmentReference depth_stencil_attachment;
1463
1464 /** Subpass has at least one resolve attachment */
1465 bool has_resolve;
1466
1467 struct radv_subpass_barrier start_barrier;
1468
1469 uint32_t view_mask;
1470 };
1471
1472 struct radv_render_pass_attachment {
1473 VkFormat format;
1474 uint32_t samples;
1475 VkAttachmentLoadOp load_op;
1476 VkAttachmentLoadOp stencil_load_op;
1477 VkImageLayout initial_layout;
1478 VkImageLayout final_layout;
1479 uint32_t view_mask;
1480 };
1481
1482 struct radv_render_pass {
1483 uint32_t attachment_count;
1484 uint32_t subpass_count;
1485 VkAttachmentReference * subpass_attachments;
1486 struct radv_render_pass_attachment * attachments;
1487 struct radv_subpass_barrier end_barrier;
1488 struct radv_subpass subpasses[0];
1489 };
1490
1491 VkResult radv_device_init_meta(struct radv_device *device);
1492 void radv_device_finish_meta(struct radv_device *device);
1493
1494 struct radv_query_pool {
1495 struct radeon_winsys_bo *bo;
1496 uint32_t stride;
1497 uint32_t availability_offset;
1498 char *ptr;
1499 VkQueryType type;
1500 uint32_t pipeline_stats_mask;
1501 };
1502
1503 struct radv_semaphore {
1504 /* use a winsys sem for non-exportable */
1505 struct radeon_winsys_sem *sem;
1506 uint32_t syncobj;
1507 uint32_t temp_syncobj;
1508 };
1509
1510 VkResult radv_alloc_sem_info(struct radv_winsys_sem_info *sem_info,
1511 int num_wait_sems,
1512 const VkSemaphore *wait_sems,
1513 int num_signal_sems,
1514 const VkSemaphore *signal_sems);
1515 void radv_free_sem_info(struct radv_winsys_sem_info *sem_info);
1516
1517 void
1518 radv_update_descriptor_sets(struct radv_device *device,
1519 struct radv_cmd_buffer *cmd_buffer,
1520 VkDescriptorSet overrideSet,
1521 uint32_t descriptorWriteCount,
1522 const VkWriteDescriptorSet *pDescriptorWrites,
1523 uint32_t descriptorCopyCount,
1524 const VkCopyDescriptorSet *pDescriptorCopies);
1525
1526 void
1527 radv_update_descriptor_set_with_template(struct radv_device *device,
1528 struct radv_cmd_buffer *cmd_buffer,
1529 struct radv_descriptor_set *set,
1530 VkDescriptorUpdateTemplateKHR descriptorUpdateTemplate,
1531 const void *pData);
1532
1533 void radv_meta_push_descriptor_set(struct radv_cmd_buffer *cmd_buffer,
1534 VkPipelineBindPoint pipelineBindPoint,
1535 VkPipelineLayout _layout,
1536 uint32_t set,
1537 uint32_t descriptorWriteCount,
1538 const VkWriteDescriptorSet *pDescriptorWrites);
1539
1540 void radv_initialise_cmask(struct radv_cmd_buffer *cmd_buffer,
1541 struct radv_image *image, uint32_t value);
1542 void radv_initialize_dcc(struct radv_cmd_buffer *cmd_buffer,
1543 struct radv_image *image, uint32_t value);
1544
1545 struct radv_fence {
1546 struct radeon_winsys_fence *fence;
1547 bool submitted;
1548 bool signalled;
1549 };
1550
1551 struct radeon_winsys_sem;
1552
1553 #define RADV_DEFINE_HANDLE_CASTS(__radv_type, __VkType) \
1554 \
1555 static inline struct __radv_type * \
1556 __radv_type ## _from_handle(__VkType _handle) \
1557 { \
1558 return (struct __radv_type *) _handle; \
1559 } \
1560 \
1561 static inline __VkType \
1562 __radv_type ## _to_handle(struct __radv_type *_obj) \
1563 { \
1564 return (__VkType) _obj; \
1565 }
1566
1567 #define RADV_DEFINE_NONDISP_HANDLE_CASTS(__radv_type, __VkType) \
1568 \
1569 static inline struct __radv_type * \
1570 __radv_type ## _from_handle(__VkType _handle) \
1571 { \
1572 return (struct __radv_type *)(uintptr_t) _handle; \
1573 } \
1574 \
1575 static inline __VkType \
1576 __radv_type ## _to_handle(struct __radv_type *_obj) \
1577 { \
1578 return (__VkType)(uintptr_t) _obj; \
1579 }
1580
1581 #define RADV_FROM_HANDLE(__radv_type, __name, __handle) \
1582 struct __radv_type *__name = __radv_type ## _from_handle(__handle)
1583
1584 RADV_DEFINE_HANDLE_CASTS(radv_cmd_buffer, VkCommandBuffer)
1585 RADV_DEFINE_HANDLE_CASTS(radv_device, VkDevice)
1586 RADV_DEFINE_HANDLE_CASTS(radv_instance, VkInstance)
1587 RADV_DEFINE_HANDLE_CASTS(radv_physical_device, VkPhysicalDevice)
1588 RADV_DEFINE_HANDLE_CASTS(radv_queue, VkQueue)
1589
1590 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_cmd_pool, VkCommandPool)
1591 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_buffer, VkBuffer)
1592 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_buffer_view, VkBufferView)
1593 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_descriptor_pool, VkDescriptorPool)
1594 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_descriptor_set, VkDescriptorSet)
1595 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_descriptor_set_layout, VkDescriptorSetLayout)
1596 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_descriptor_update_template, VkDescriptorUpdateTemplateKHR)
1597 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_device_memory, VkDeviceMemory)
1598 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_fence, VkFence)
1599 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_event, VkEvent)
1600 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_framebuffer, VkFramebuffer)
1601 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_image, VkImage)
1602 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_image_view, VkImageView);
1603 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_pipeline_cache, VkPipelineCache)
1604 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_pipeline, VkPipeline)
1605 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_pipeline_layout, VkPipelineLayout)
1606 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_query_pool, VkQueryPool)
1607 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_render_pass, VkRenderPass)
1608 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_sampler, VkSampler)
1609 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_shader_module, VkShaderModule)
1610 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_semaphore, VkSemaphore)
1611
1612 #endif /* RADV_PRIVATE_H */