radv: move calculating primgroup_size to pipeline.
[mesa.git] / src / amd / vulkan / radv_private.h
1 /*
2 * Copyright © 2016 Red Hat.
3 * Copyright © 2016 Bas Nieuwenhuizen
4 *
5 * based in part on anv driver which is:
6 * Copyright © 2015 Intel Corporation
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the "Software"),
10 * to deal in the Software without restriction, including without limitation
11 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
12 * and/or sell copies of the Software, and to permit persons to whom the
13 * Software is furnished to do so, subject to the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the next
16 * paragraph) shall be included in all copies or substantial portions of the
17 * Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
20 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
21 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
22 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
23 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
24 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
25 * IN THE SOFTWARE.
26 */
27
28 #ifndef RADV_PRIVATE_H
29 #define RADV_PRIVATE_H
30
31 #include <stdlib.h>
32 #include <stdio.h>
33 #include <stdbool.h>
34 #include <pthread.h>
35 #include <assert.h>
36 #include <stdint.h>
37 #include <string.h>
38 #ifdef HAVE_VALGRIND
39 #include <valgrind.h>
40 #include <memcheck.h>
41 #define VG(x) x
42 #else
43 #define VG(x)
44 #endif
45
46 #include <amdgpu.h>
47 #include "compiler/shader_enums.h"
48 #include "util/macros.h"
49 #include "util/list.h"
50 #include "main/macros.h"
51 #include "vk_alloc.h"
52
53 #include "radv_radeon_winsys.h"
54 #include "ac_binary.h"
55 #include "ac_nir_to_llvm.h"
56 #include "ac_gpu_info.h"
57 #include "ac_surface.h"
58 #include "radv_descriptor_set.h"
59
60 #include <llvm-c/TargetMachine.h>
61
62 /* Pre-declarations needed for WSI entrypoints */
63 struct wl_surface;
64 struct wl_display;
65 typedef struct xcb_connection_t xcb_connection_t;
66 typedef uint32_t xcb_visualid_t;
67 typedef uint32_t xcb_window_t;
68
69 #include <vulkan/vulkan.h>
70 #include <vulkan/vulkan_intel.h>
71 #include <vulkan/vk_icd.h>
72
73 #include "radv_entrypoints.h"
74
75 #include "wsi_common.h"
76
77 #define MAX_VBS 32
78 #define MAX_VERTEX_ATTRIBS 32
79 #define MAX_RTS 8
80 #define MAX_VIEWPORTS 16
81 #define MAX_SCISSORS 16
82 #define MAX_PUSH_CONSTANTS_SIZE 128
83 #define MAX_PUSH_DESCRIPTORS 32
84 #define MAX_DYNAMIC_BUFFERS 16
85 #define MAX_SAMPLES_LOG2 4
86 #define NUM_META_FS_KEYS 13
87 #define RADV_MAX_DRM_DEVICES 8
88 #define MAX_VIEWS 8
89
90 #define NUM_DEPTH_CLEAR_PIPELINES 3
91
92 enum radv_mem_heap {
93 RADV_MEM_HEAP_VRAM,
94 RADV_MEM_HEAP_VRAM_CPU_ACCESS,
95 RADV_MEM_HEAP_GTT,
96 RADV_MEM_HEAP_COUNT
97 };
98
99 enum radv_mem_type {
100 RADV_MEM_TYPE_VRAM,
101 RADV_MEM_TYPE_GTT_WRITE_COMBINE,
102 RADV_MEM_TYPE_VRAM_CPU_ACCESS,
103 RADV_MEM_TYPE_GTT_CACHED,
104 RADV_MEM_TYPE_COUNT
105 };
106
107 #define radv_printflike(a, b) __attribute__((__format__(__printf__, a, b)))
108
109 static inline uint32_t
110 align_u32(uint32_t v, uint32_t a)
111 {
112 assert(a != 0 && a == (a & -a));
113 return (v + a - 1) & ~(a - 1);
114 }
115
116 static inline uint32_t
117 align_u32_npot(uint32_t v, uint32_t a)
118 {
119 return (v + a - 1) / a * a;
120 }
121
122 static inline uint64_t
123 align_u64(uint64_t v, uint64_t a)
124 {
125 assert(a != 0 && a == (a & -a));
126 return (v + a - 1) & ~(a - 1);
127 }
128
129 static inline int32_t
130 align_i32(int32_t v, int32_t a)
131 {
132 assert(a != 0 && a == (a & -a));
133 return (v + a - 1) & ~(a - 1);
134 }
135
136 /** Alignment must be a power of 2. */
137 static inline bool
138 radv_is_aligned(uintmax_t n, uintmax_t a)
139 {
140 assert(a == (a & -a));
141 return (n & (a - 1)) == 0;
142 }
143
144 static inline uint32_t
145 round_up_u32(uint32_t v, uint32_t a)
146 {
147 return (v + a - 1) / a;
148 }
149
150 static inline uint64_t
151 round_up_u64(uint64_t v, uint64_t a)
152 {
153 return (v + a - 1) / a;
154 }
155
156 static inline uint32_t
157 radv_minify(uint32_t n, uint32_t levels)
158 {
159 if (unlikely(n == 0))
160 return 0;
161 else
162 return MAX2(n >> levels, 1);
163 }
164 static inline float
165 radv_clamp_f(float f, float min, float max)
166 {
167 assert(min < max);
168
169 if (f > max)
170 return max;
171 else if (f < min)
172 return min;
173 else
174 return f;
175 }
176
177 static inline bool
178 radv_clear_mask(uint32_t *inout_mask, uint32_t clear_mask)
179 {
180 if (*inout_mask & clear_mask) {
181 *inout_mask &= ~clear_mask;
182 return true;
183 } else {
184 return false;
185 }
186 }
187
188 #define for_each_bit(b, dword) \
189 for (uint32_t __dword = (dword); \
190 (b) = __builtin_ffs(__dword) - 1, __dword; \
191 __dword &= ~(1 << (b)))
192
193 #define typed_memcpy(dest, src, count) ({ \
194 STATIC_ASSERT(sizeof(*src) == sizeof(*dest)); \
195 memcpy((dest), (src), (count) * sizeof(*(src))); \
196 })
197
198 #define zero(x) (memset(&(x), 0, sizeof(x)))
199
200 /* Whenever we generate an error, pass it through this function. Useful for
201 * debugging, where we can break on it. Only call at error site, not when
202 * propagating errors. Might be useful to plug in a stack trace here.
203 */
204
205 VkResult __vk_errorf(VkResult error, const char *file, int line, const char *format, ...);
206
207 #ifdef DEBUG
208 #define vk_error(error) __vk_errorf(error, __FILE__, __LINE__, NULL);
209 #define vk_errorf(error, format, ...) __vk_errorf(error, __FILE__, __LINE__, format, ## __VA_ARGS__);
210 #else
211 #define vk_error(error) error
212 #define vk_errorf(error, format, ...) error
213 #endif
214
215 void __radv_finishme(const char *file, int line, const char *format, ...)
216 radv_printflike(3, 4);
217 void radv_loge(const char *format, ...) radv_printflike(1, 2);
218 void radv_loge_v(const char *format, va_list va);
219
220 /**
221 * Print a FINISHME message, including its source location.
222 */
223 #define radv_finishme(format, ...) \
224 do { \
225 static bool reported = false; \
226 if (!reported) { \
227 __radv_finishme(__FILE__, __LINE__, format, ##__VA_ARGS__); \
228 reported = true; \
229 } \
230 } while (0)
231
232 /* A non-fatal assert. Useful for debugging. */
233 #ifdef DEBUG
234 #define radv_assert(x) ({ \
235 if (unlikely(!(x))) \
236 fprintf(stderr, "%s:%d ASSERT: %s\n", __FILE__, __LINE__, #x); \
237 })
238 #else
239 #define radv_assert(x)
240 #endif
241
242 #define stub_return(v) \
243 do { \
244 radv_finishme("stub %s", __func__); \
245 return (v); \
246 } while (0)
247
248 #define stub() \
249 do { \
250 radv_finishme("stub %s", __func__); \
251 return; \
252 } while (0)
253
254 void *radv_lookup_entrypoint(const char *name);
255
256 struct radv_extensions {
257 VkExtensionProperties *ext_array;
258 uint32_t num_ext;
259 };
260
261 struct radv_physical_device {
262 VK_LOADER_DATA _loader_data;
263
264 struct radv_instance * instance;
265
266 struct radeon_winsys *ws;
267 struct radeon_info rad_info;
268 char path[20];
269 const char * name;
270 uint8_t driver_uuid[VK_UUID_SIZE];
271 uint8_t device_uuid[VK_UUID_SIZE];
272 uint8_t cache_uuid[VK_UUID_SIZE];
273
274 int local_fd;
275 struct wsi_device wsi_device;
276 struct radv_extensions extensions;
277
278 bool has_rbplus; /* if RB+ register exist */
279 bool rbplus_allowed; /* if RB+ is allowed */
280 };
281
282 struct radv_instance {
283 VK_LOADER_DATA _loader_data;
284
285 VkAllocationCallbacks alloc;
286
287 uint32_t apiVersion;
288 int physicalDeviceCount;
289 struct radv_physical_device physicalDevices[RADV_MAX_DRM_DEVICES];
290
291 uint64_t debug_flags;
292 uint64_t perftest_flags;
293 };
294
295 VkResult radv_init_wsi(struct radv_physical_device *physical_device);
296 void radv_finish_wsi(struct radv_physical_device *physical_device);
297
298 struct cache_entry;
299
300 struct radv_pipeline_cache {
301 struct radv_device * device;
302 pthread_mutex_t mutex;
303
304 uint32_t total_size;
305 uint32_t table_size;
306 uint32_t kernel_count;
307 struct cache_entry ** hash_table;
308 bool modified;
309
310 VkAllocationCallbacks alloc;
311 };
312
313 void
314 radv_pipeline_cache_init(struct radv_pipeline_cache *cache,
315 struct radv_device *device);
316 void
317 radv_pipeline_cache_finish(struct radv_pipeline_cache *cache);
318 void
319 radv_pipeline_cache_load(struct radv_pipeline_cache *cache,
320 const void *data, size_t size);
321
322 struct radv_shader_variant *
323 radv_create_shader_variant_from_pipeline_cache(struct radv_device *device,
324 struct radv_pipeline_cache *cache,
325 const unsigned char *sha1);
326
327 struct radv_shader_variant *
328 radv_pipeline_cache_insert_shader(struct radv_pipeline_cache *cache,
329 const unsigned char *sha1,
330 struct radv_shader_variant *variant,
331 const void *code, unsigned code_size);
332
333 struct radv_meta_state {
334 VkAllocationCallbacks alloc;
335
336 struct radv_pipeline_cache cache;
337
338 /**
339 * Use array element `i` for images with `2^i` samples.
340 */
341 struct {
342 VkRenderPass render_pass[NUM_META_FS_KEYS];
343 struct radv_pipeline *color_pipelines[NUM_META_FS_KEYS];
344
345 VkRenderPass depthstencil_rp;
346 struct radv_pipeline *depth_only_pipeline[NUM_DEPTH_CLEAR_PIPELINES];
347 struct radv_pipeline *stencil_only_pipeline[NUM_DEPTH_CLEAR_PIPELINES];
348 struct radv_pipeline *depthstencil_pipeline[NUM_DEPTH_CLEAR_PIPELINES];
349 } clear[1 + MAX_SAMPLES_LOG2];
350
351 VkPipelineLayout clear_color_p_layout;
352 VkPipelineLayout clear_depth_p_layout;
353 struct {
354 VkRenderPass render_pass[NUM_META_FS_KEYS];
355
356 /** Pipeline that blits from a 1D image. */
357 VkPipeline pipeline_1d_src[NUM_META_FS_KEYS];
358
359 /** Pipeline that blits from a 2D image. */
360 VkPipeline pipeline_2d_src[NUM_META_FS_KEYS];
361
362 /** Pipeline that blits from a 3D image. */
363 VkPipeline pipeline_3d_src[NUM_META_FS_KEYS];
364
365 VkRenderPass depth_only_rp;
366 VkPipeline depth_only_1d_pipeline;
367 VkPipeline depth_only_2d_pipeline;
368 VkPipeline depth_only_3d_pipeline;
369
370 VkRenderPass stencil_only_rp;
371 VkPipeline stencil_only_1d_pipeline;
372 VkPipeline stencil_only_2d_pipeline;
373 VkPipeline stencil_only_3d_pipeline;
374 VkPipelineLayout pipeline_layout;
375 VkDescriptorSetLayout ds_layout;
376 } blit;
377
378 struct {
379 VkRenderPass render_passes[NUM_META_FS_KEYS];
380
381 VkPipelineLayout p_layouts[2];
382 VkDescriptorSetLayout ds_layouts[2];
383 VkPipeline pipelines[2][NUM_META_FS_KEYS];
384
385 VkRenderPass depth_only_rp;
386 VkPipeline depth_only_pipeline[2];
387
388 VkRenderPass stencil_only_rp;
389 VkPipeline stencil_only_pipeline[2];
390 } blit2d;
391
392 struct {
393 VkPipelineLayout img_p_layout;
394 VkDescriptorSetLayout img_ds_layout;
395 VkPipeline pipeline;
396 } itob;
397 struct {
398 VkRenderPass render_pass;
399 VkPipelineLayout img_p_layout;
400 VkDescriptorSetLayout img_ds_layout;
401 VkPipeline pipeline;
402 } btoi;
403 struct {
404 VkPipelineLayout img_p_layout;
405 VkDescriptorSetLayout img_ds_layout;
406 VkPipeline pipeline;
407 } itoi;
408 struct {
409 VkPipelineLayout img_p_layout;
410 VkDescriptorSetLayout img_ds_layout;
411 VkPipeline pipeline;
412 } cleari;
413
414 struct {
415 VkPipeline pipeline;
416 VkRenderPass pass;
417 } resolve;
418
419 struct {
420 VkDescriptorSetLayout ds_layout;
421 VkPipelineLayout p_layout;
422 struct {
423 VkPipeline pipeline;
424 VkPipeline i_pipeline;
425 VkPipeline srgb_pipeline;
426 } rc[MAX_SAMPLES_LOG2];
427 } resolve_compute;
428
429 struct {
430 VkDescriptorSetLayout ds_layout;
431 VkPipelineLayout p_layout;
432
433 struct {
434 VkRenderPass render_pass[NUM_META_FS_KEYS];
435 VkPipeline pipeline[NUM_META_FS_KEYS];
436 } rc[MAX_SAMPLES_LOG2];
437 } resolve_fragment;
438
439 struct {
440 VkPipeline decompress_pipeline;
441 VkPipeline resummarize_pipeline;
442 VkRenderPass pass;
443 } depth_decomp[1 + MAX_SAMPLES_LOG2];
444
445 struct {
446 VkPipeline cmask_eliminate_pipeline;
447 VkPipeline fmask_decompress_pipeline;
448 VkRenderPass pass;
449 } fast_clear_flush;
450
451 struct {
452 VkPipelineLayout fill_p_layout;
453 VkPipelineLayout copy_p_layout;
454 VkDescriptorSetLayout fill_ds_layout;
455 VkDescriptorSetLayout copy_ds_layout;
456 VkPipeline fill_pipeline;
457 VkPipeline copy_pipeline;
458 } buffer;
459
460 struct {
461 VkDescriptorSetLayout ds_layout;
462 VkPipelineLayout p_layout;
463 VkPipeline occlusion_query_pipeline;
464 VkPipeline pipeline_statistics_query_pipeline;
465 } query;
466 };
467
468 /* queue types */
469 #define RADV_QUEUE_GENERAL 0
470 #define RADV_QUEUE_COMPUTE 1
471 #define RADV_QUEUE_TRANSFER 2
472
473 #define RADV_MAX_QUEUE_FAMILIES 3
474
475 enum ring_type radv_queue_family_to_ring(int f);
476
477 struct radv_queue {
478 VK_LOADER_DATA _loader_data;
479 struct radv_device * device;
480 struct radeon_winsys_ctx *hw_ctx;
481 int queue_family_index;
482 int queue_idx;
483
484 uint32_t scratch_size;
485 uint32_t compute_scratch_size;
486 uint32_t esgs_ring_size;
487 uint32_t gsvs_ring_size;
488 bool has_tess_rings;
489 bool has_sample_positions;
490
491 struct radeon_winsys_bo *scratch_bo;
492 struct radeon_winsys_bo *descriptor_bo;
493 struct radeon_winsys_bo *compute_scratch_bo;
494 struct radeon_winsys_bo *esgs_ring_bo;
495 struct radeon_winsys_bo *gsvs_ring_bo;
496 struct radeon_winsys_bo *tess_factor_ring_bo;
497 struct radeon_winsys_bo *tess_offchip_ring_bo;
498 struct radeon_winsys_cs *initial_preamble_cs;
499 struct radeon_winsys_cs *initial_full_flush_preamble_cs;
500 struct radeon_winsys_cs *continue_preamble_cs;
501 };
502
503 struct radv_device {
504 VK_LOADER_DATA _loader_data;
505
506 VkAllocationCallbacks alloc;
507
508 struct radv_instance * instance;
509 struct radeon_winsys *ws;
510
511 struct radv_meta_state meta_state;
512
513 struct radv_queue *queues[RADV_MAX_QUEUE_FAMILIES];
514 int queue_count[RADV_MAX_QUEUE_FAMILIES];
515 struct radeon_winsys_cs *empty_cs[RADV_MAX_QUEUE_FAMILIES];
516 uint64_t debug_flags;
517
518 bool llvm_supports_spill;
519 bool has_distributed_tess;
520 uint32_t tess_offchip_block_dw_size;
521 uint32_t scratch_waves;
522
523 uint32_t gs_table_depth;
524
525 /* MSAA sample locations.
526 * The first index is the sample index.
527 * The second index is the coordinate: X, Y. */
528 float sample_locations_1x[1][2];
529 float sample_locations_2x[2][2];
530 float sample_locations_4x[4][2];
531 float sample_locations_8x[8][2];
532 float sample_locations_16x[16][2];
533
534 /* CIK and later */
535 uint32_t gfx_init_size_dw;
536 struct radeon_winsys_bo *gfx_init;
537
538 struct radeon_winsys_bo *trace_bo;
539 uint32_t *trace_id_ptr;
540
541 struct radv_physical_device *physical_device;
542
543 /* Backup in-memory cache to be used if the app doesn't provide one */
544 struct radv_pipeline_cache * mem_cache;
545
546 /*
547 * use different counters so MSAA MRTs get consecutive surface indices,
548 * even if MASK is allocated in between.
549 */
550 uint32_t image_mrt_offset_counter;
551 uint32_t fmask_mrt_offset_counter;
552 struct list_head shader_slabs;
553 mtx_t shader_slab_mutex;
554
555 /* For detecting VM faults reported by dmesg. */
556 uint64_t dmesg_timestamp;
557 };
558
559 struct radv_device_memory {
560 struct radeon_winsys_bo *bo;
561 /* for dedicated allocations */
562 struct radv_image *image;
563 struct radv_buffer *buffer;
564 uint32_t type_index;
565 VkDeviceSize map_size;
566 void * map;
567 };
568
569
570 struct radv_descriptor_range {
571 uint64_t va;
572 uint32_t size;
573 };
574
575 struct radv_descriptor_set {
576 const struct radv_descriptor_set_layout *layout;
577 uint32_t size;
578
579 struct radeon_winsys_bo *bo;
580 uint64_t va;
581 uint32_t *mapped_ptr;
582 struct radv_descriptor_range *dynamic_descriptors;
583
584 struct list_head vram_list;
585
586 struct radeon_winsys_bo *descriptors[0];
587 };
588
589 struct radv_push_descriptor_set
590 {
591 struct radv_descriptor_set set;
592 uint32_t capacity;
593 };
594
595 struct radv_descriptor_pool {
596 struct radeon_winsys_bo *bo;
597 uint8_t *mapped_ptr;
598 uint64_t current_offset;
599 uint64_t size;
600
601 struct list_head vram_list;
602
603 uint8_t *host_memory_base;
604 uint8_t *host_memory_ptr;
605 uint8_t *host_memory_end;
606 };
607
608 struct radv_descriptor_update_template_entry {
609 VkDescriptorType descriptor_type;
610
611 /* The number of descriptors to update */
612 uint32_t descriptor_count;
613
614 /* Into mapped_ptr or dynamic_descriptors, in units of the respective array */
615 uint32_t dst_offset;
616
617 /* In dwords. Not valid/used for dynamic descriptors */
618 uint32_t dst_stride;
619
620 uint32_t buffer_offset;
621
622 /* Only valid for combined image samplers and samplers */
623 uint16_t has_sampler;
624
625 /* In bytes */
626 size_t src_offset;
627 size_t src_stride;
628
629 /* For push descriptors */
630 const uint32_t *immutable_samplers;
631 };
632
633 struct radv_descriptor_update_template {
634 uint32_t entry_count;
635 struct radv_descriptor_update_template_entry entry[0];
636 };
637
638 struct radv_buffer {
639 struct radv_device * device;
640 VkDeviceSize size;
641
642 VkBufferUsageFlags usage;
643 VkBufferCreateFlags flags;
644
645 /* Set when bound */
646 struct radeon_winsys_bo * bo;
647 VkDeviceSize offset;
648 };
649
650
651 enum radv_cmd_dirty_bits {
652 RADV_CMD_DIRTY_DYNAMIC_VIEWPORT = 1 << 0, /* VK_DYNAMIC_STATE_VIEWPORT */
653 RADV_CMD_DIRTY_DYNAMIC_SCISSOR = 1 << 1, /* VK_DYNAMIC_STATE_SCISSOR */
654 RADV_CMD_DIRTY_DYNAMIC_LINE_WIDTH = 1 << 2, /* VK_DYNAMIC_STATE_LINE_WIDTH */
655 RADV_CMD_DIRTY_DYNAMIC_DEPTH_BIAS = 1 << 3, /* VK_DYNAMIC_STATE_DEPTH_BIAS */
656 RADV_CMD_DIRTY_DYNAMIC_BLEND_CONSTANTS = 1 << 4, /* VK_DYNAMIC_STATE_BLEND_CONSTANTS */
657 RADV_CMD_DIRTY_DYNAMIC_DEPTH_BOUNDS = 1 << 5, /* VK_DYNAMIC_STATE_DEPTH_BOUNDS */
658 RADV_CMD_DIRTY_DYNAMIC_STENCIL_COMPARE_MASK = 1 << 6, /* VK_DYNAMIC_STATE_STENCIL_COMPARE_MASK */
659 RADV_CMD_DIRTY_DYNAMIC_STENCIL_WRITE_MASK = 1 << 7, /* VK_DYNAMIC_STATE_STENCIL_WRITE_MASK */
660 RADV_CMD_DIRTY_DYNAMIC_STENCIL_REFERENCE = 1 << 8, /* VK_DYNAMIC_STATE_STENCIL_REFERENCE */
661 RADV_CMD_DIRTY_DYNAMIC_ALL = (1 << 9) - 1,
662 RADV_CMD_DIRTY_PIPELINE = 1 << 9,
663 RADV_CMD_DIRTY_INDEX_BUFFER = 1 << 10,
664 RADV_CMD_DIRTY_RENDER_TARGETS = 1 << 11,
665 };
666 typedef uint32_t radv_cmd_dirty_mask_t;
667
668 enum radv_cmd_flush_bits {
669 RADV_CMD_FLAG_INV_ICACHE = 1 << 0,
670 /* SMEM L1, other names: KCACHE, constant cache, DCACHE, data cache */
671 RADV_CMD_FLAG_INV_SMEM_L1 = 1 << 1,
672 /* VMEM L1 can optionally be bypassed (GLC=1). Other names: TC L1 */
673 RADV_CMD_FLAG_INV_VMEM_L1 = 1 << 2,
674 /* Used by everything except CB/DB, can be bypassed (SLC=1). Other names: TC L2 */
675 RADV_CMD_FLAG_INV_GLOBAL_L2 = 1 << 3,
676 /* Same as above, but only writes back and doesn't invalidate */
677 RADV_CMD_FLAG_WRITEBACK_GLOBAL_L2 = 1 << 4,
678 /* Framebuffer caches */
679 RADV_CMD_FLAG_FLUSH_AND_INV_CB_META = 1 << 5,
680 RADV_CMD_FLAG_FLUSH_AND_INV_DB_META = 1 << 6,
681 RADV_CMD_FLAG_FLUSH_AND_INV_DB = 1 << 7,
682 RADV_CMD_FLAG_FLUSH_AND_INV_CB = 1 << 8,
683 /* Engine synchronization. */
684 RADV_CMD_FLAG_VS_PARTIAL_FLUSH = 1 << 9,
685 RADV_CMD_FLAG_PS_PARTIAL_FLUSH = 1 << 10,
686 RADV_CMD_FLAG_CS_PARTIAL_FLUSH = 1 << 11,
687 RADV_CMD_FLAG_VGT_FLUSH = 1 << 12,
688
689 RADV_CMD_FLUSH_AND_INV_FRAMEBUFFER = (RADV_CMD_FLAG_FLUSH_AND_INV_CB |
690 RADV_CMD_FLAG_FLUSH_AND_INV_CB_META |
691 RADV_CMD_FLAG_FLUSH_AND_INV_DB |
692 RADV_CMD_FLAG_FLUSH_AND_INV_DB_META)
693 };
694
695 struct radv_vertex_binding {
696 struct radv_buffer * buffer;
697 VkDeviceSize offset;
698 };
699
700 struct radv_dynamic_state {
701 struct {
702 uint32_t count;
703 VkViewport viewports[MAX_VIEWPORTS];
704 } viewport;
705
706 struct {
707 uint32_t count;
708 VkRect2D scissors[MAX_SCISSORS];
709 } scissor;
710
711 float line_width;
712
713 struct {
714 float bias;
715 float clamp;
716 float slope;
717 } depth_bias;
718
719 float blend_constants[4];
720
721 struct {
722 float min;
723 float max;
724 } depth_bounds;
725
726 struct {
727 uint32_t front;
728 uint32_t back;
729 } stencil_compare_mask;
730
731 struct {
732 uint32_t front;
733 uint32_t back;
734 } stencil_write_mask;
735
736 struct {
737 uint32_t front;
738 uint32_t back;
739 } stencil_reference;
740 };
741
742 extern const struct radv_dynamic_state default_dynamic_state;
743
744 void radv_dynamic_state_copy(struct radv_dynamic_state *dest,
745 const struct radv_dynamic_state *src,
746 uint32_t copy_mask);
747 /**
748 * Attachment state when recording a renderpass instance.
749 *
750 * The clear value is valid only if there exists a pending clear.
751 */
752 struct radv_attachment_state {
753 VkImageAspectFlags pending_clear_aspects;
754 uint32_t cleared_views;
755 VkClearValue clear_value;
756 VkImageLayout current_layout;
757 };
758
759 struct radv_cmd_state {
760 bool vb_dirty;
761 radv_cmd_dirty_mask_t dirty;
762 bool push_descriptors_dirty;
763 bool predicating;
764
765 struct radv_pipeline * pipeline;
766 struct radv_pipeline * emitted_pipeline;
767 struct radv_pipeline * compute_pipeline;
768 struct radv_pipeline * emitted_compute_pipeline;
769 struct radv_framebuffer * framebuffer;
770 struct radv_render_pass * pass;
771 const struct radv_subpass * subpass;
772 struct radv_dynamic_state dynamic;
773 struct radv_vertex_binding vertex_bindings[MAX_VBS];
774 struct radv_descriptor_set * descriptors[MAX_SETS];
775 struct radv_attachment_state * attachments;
776 VkRect2D render_area;
777 uint32_t index_type;
778 uint32_t max_index_count;
779 uint64_t index_va;
780 int32_t last_primitive_reset_en;
781 uint32_t last_primitive_reset_index;
782 enum radv_cmd_flush_bits flush_bits;
783 unsigned active_occlusion_queries;
784 float offset_scale;
785 uint32_t descriptors_dirty;
786 uint32_t trace_id;
787 uint32_t last_ia_multi_vgt_param;
788 };
789
790 struct radv_cmd_pool {
791 VkAllocationCallbacks alloc;
792 struct list_head cmd_buffers;
793 struct list_head free_cmd_buffers;
794 uint32_t queue_family_index;
795 };
796
797 struct radv_cmd_buffer_upload {
798 uint8_t *map;
799 unsigned offset;
800 uint64_t size;
801 struct radeon_winsys_bo *upload_bo;
802 struct list_head list;
803 };
804
805 struct radv_cmd_buffer {
806 VK_LOADER_DATA _loader_data;
807
808 struct radv_device * device;
809
810 struct radv_cmd_pool * pool;
811 struct list_head pool_link;
812
813 VkCommandBufferUsageFlags usage_flags;
814 VkCommandBufferLevel level;
815 struct radeon_winsys_cs *cs;
816 struct radv_cmd_state state;
817 uint32_t queue_family_index;
818
819 uint8_t push_constants[MAX_PUSH_CONSTANTS_SIZE];
820 uint32_t dynamic_buffers[4 * MAX_DYNAMIC_BUFFERS];
821 VkShaderStageFlags push_constant_stages;
822 struct radv_push_descriptor_set push_descriptors;
823 struct radv_descriptor_set meta_push_descriptors;
824
825 struct radv_cmd_buffer_upload upload;
826
827 uint32_t scratch_size_needed;
828 uint32_t compute_scratch_size_needed;
829 uint32_t esgs_ring_size_needed;
830 uint32_t gsvs_ring_size_needed;
831 bool tess_rings_needed;
832 bool sample_positions_needed;
833
834 VkResult record_result;
835
836 int ring_offsets_idx; /* just used for verification */
837 uint32_t gfx9_fence_offset;
838 struct radeon_winsys_bo *gfx9_fence_bo;
839 uint32_t gfx9_fence_idx;
840 };
841
842 struct radv_image;
843
844 bool radv_cmd_buffer_uses_mec(struct radv_cmd_buffer *cmd_buffer);
845
846 void si_init_compute(struct radv_cmd_buffer *cmd_buffer);
847 void si_init_config(struct radv_cmd_buffer *cmd_buffer);
848
849 void cik_create_gfx_config(struct radv_device *device);
850
851 void si_write_viewport(struct radeon_winsys_cs *cs, int first_vp,
852 int count, const VkViewport *viewports);
853 void si_write_scissors(struct radeon_winsys_cs *cs, int first,
854 int count, const VkRect2D *scissors,
855 const VkViewport *viewports, bool can_use_guardband);
856 uint32_t si_get_ia_multi_vgt_param(struct radv_cmd_buffer *cmd_buffer,
857 bool instanced_draw, bool indirect_draw,
858 uint32_t draw_vertex_count);
859 void si_cs_emit_write_event_eop(struct radeon_winsys_cs *cs,
860 bool predicated,
861 enum chip_class chip_class,
862 bool is_mec,
863 unsigned event, unsigned event_flags,
864 unsigned data_sel,
865 uint64_t va,
866 uint32_t old_fence,
867 uint32_t new_fence);
868
869 void si_emit_wait_fence(struct radeon_winsys_cs *cs,
870 bool predicated,
871 uint64_t va, uint32_t ref,
872 uint32_t mask);
873 void si_cs_emit_cache_flush(struct radeon_winsys_cs *cs,
874 bool predicated,
875 enum chip_class chip_class,
876 uint32_t *fence_ptr, uint64_t va,
877 bool is_mec,
878 enum radv_cmd_flush_bits flush_bits);
879 void si_emit_cache_flush(struct radv_cmd_buffer *cmd_buffer);
880 void si_emit_set_predication_state(struct radv_cmd_buffer *cmd_buffer, uint64_t va);
881 void si_cp_dma_buffer_copy(struct radv_cmd_buffer *cmd_buffer,
882 uint64_t src_va, uint64_t dest_va,
883 uint64_t size);
884 void si_cp_dma_prefetch(struct radv_cmd_buffer *cmd_buffer, uint64_t va,
885 unsigned size);
886 void si_cp_dma_clear_buffer(struct radv_cmd_buffer *cmd_buffer, uint64_t va,
887 uint64_t size, unsigned value);
888 void radv_set_db_count_control(struct radv_cmd_buffer *cmd_buffer);
889 void radv_bind_descriptor_set(struct radv_cmd_buffer *cmd_buffer,
890 struct radv_descriptor_set *set,
891 unsigned idx);
892 bool
893 radv_cmd_buffer_upload_alloc(struct radv_cmd_buffer *cmd_buffer,
894 unsigned size,
895 unsigned alignment,
896 unsigned *out_offset,
897 void **ptr);
898 void
899 radv_cmd_buffer_set_subpass(struct radv_cmd_buffer *cmd_buffer,
900 const struct radv_subpass *subpass,
901 bool transitions);
902 bool
903 radv_cmd_buffer_upload_data(struct radv_cmd_buffer *cmd_buffer,
904 unsigned size, unsigned alignmnet,
905 const void *data, unsigned *out_offset);
906 void
907 radv_emit_framebuffer_state(struct radv_cmd_buffer *cmd_buffer);
908 void radv_cmd_buffer_clear_subpass(struct radv_cmd_buffer *cmd_buffer);
909 void radv_cmd_buffer_resolve_subpass(struct radv_cmd_buffer *cmd_buffer);
910 void radv_cmd_buffer_resolve_subpass_cs(struct radv_cmd_buffer *cmd_buffer);
911 void radv_cmd_buffer_resolve_subpass_fs(struct radv_cmd_buffer *cmd_buffer);
912 void radv_cayman_emit_msaa_sample_locs(struct radeon_winsys_cs *cs, int nr_samples);
913 unsigned radv_cayman_get_maxdist(int log_samples);
914 void radv_device_init_msaa(struct radv_device *device);
915 void radv_set_depth_clear_regs(struct radv_cmd_buffer *cmd_buffer,
916 struct radv_image *image,
917 VkClearDepthStencilValue ds_clear_value,
918 VkImageAspectFlags aspects);
919 void radv_set_color_clear_regs(struct radv_cmd_buffer *cmd_buffer,
920 struct radv_image *image,
921 int idx,
922 uint32_t color_values[2]);
923 void radv_set_dcc_need_cmask_elim_pred(struct radv_cmd_buffer *cmd_buffer,
924 struct radv_image *image,
925 bool value);
926 void radv_fill_buffer(struct radv_cmd_buffer *cmd_buffer,
927 struct radeon_winsys_bo *bo,
928 uint64_t offset, uint64_t size, uint32_t value);
929 void radv_cmd_buffer_trace_emit(struct radv_cmd_buffer *cmd_buffer);
930 bool radv_get_memory_fd(struct radv_device *device,
931 struct radv_device_memory *memory,
932 int *pFD);
933 /*
934 * Takes x,y,z as exact numbers of invocations, instead of blocks.
935 *
936 * Limitations: Can't call normal dispatch functions without binding or rebinding
937 * the compute pipeline.
938 */
939 void radv_unaligned_dispatch(
940 struct radv_cmd_buffer *cmd_buffer,
941 uint32_t x,
942 uint32_t y,
943 uint32_t z);
944
945 struct radv_event {
946 struct radeon_winsys_bo *bo;
947 uint64_t *map;
948 };
949
950 struct radv_shader_module;
951 struct ac_shader_variant_key;
952
953 void
954 radv_hash_shader(unsigned char *hash, struct radv_shader_module *module,
955 const char *entrypoint,
956 const VkSpecializationInfo *spec_info,
957 const struct radv_pipeline_layout *layout,
958 const struct ac_shader_variant_key *key,
959 uint32_t is_geom_copy_shader);
960
961 static inline gl_shader_stage
962 vk_to_mesa_shader_stage(VkShaderStageFlagBits vk_stage)
963 {
964 assert(__builtin_popcount(vk_stage) == 1);
965 return ffs(vk_stage) - 1;
966 }
967
968 static inline VkShaderStageFlagBits
969 mesa_to_vk_shader_stage(gl_shader_stage mesa_stage)
970 {
971 return (1 << mesa_stage);
972 }
973
974 #define RADV_STAGE_MASK ((1 << MESA_SHADER_STAGES) - 1)
975
976 #define radv_foreach_stage(stage, stage_bits) \
977 for (gl_shader_stage stage, \
978 __tmp = (gl_shader_stage)((stage_bits) & RADV_STAGE_MASK); \
979 stage = __builtin_ffs(__tmp) - 1, __tmp; \
980 __tmp &= ~(1 << (stage)))
981
982 struct radv_depth_stencil_state {
983 uint32_t db_depth_control;
984 uint32_t db_stencil_control;
985 uint32_t db_render_control;
986 uint32_t db_render_override2;
987 };
988
989 struct radv_blend_state {
990 uint32_t cb_color_control;
991 uint32_t cb_target_mask;
992 uint32_t sx_mrt_blend_opt[8];
993 uint32_t cb_blend_control[8];
994
995 uint32_t spi_shader_col_format;
996 uint32_t cb_shader_mask;
997 uint32_t db_alpha_to_mask;
998 };
999
1000 unsigned radv_format_meta_fs_key(VkFormat format);
1001
1002 struct radv_raster_state {
1003 uint32_t pa_cl_clip_cntl;
1004 uint32_t spi_interp_control;
1005 uint32_t pa_su_point_size;
1006 uint32_t pa_su_point_minmax;
1007 uint32_t pa_su_line_cntl;
1008 uint32_t pa_su_vtx_cntl;
1009 uint32_t pa_su_sc_mode_cntl;
1010 };
1011
1012 struct radv_multisample_state {
1013 uint32_t db_eqaa;
1014 uint32_t pa_sc_line_cntl;
1015 uint32_t pa_sc_mode_cntl_0;
1016 uint32_t pa_sc_mode_cntl_1;
1017 uint32_t pa_sc_aa_config;
1018 uint32_t pa_sc_aa_mask[2];
1019 unsigned num_samples;
1020 };
1021
1022 struct radv_prim_vertex_count {
1023 uint8_t min;
1024 uint8_t incr;
1025 };
1026
1027 struct radv_tessellation_state {
1028 uint32_t ls_hs_config;
1029 uint32_t tcs_in_layout;
1030 uint32_t tcs_out_layout;
1031 uint32_t tcs_out_offsets;
1032 uint32_t offchip_layout;
1033 unsigned num_patches;
1034 unsigned lds_size;
1035 unsigned num_tcs_input_cp;
1036 uint32_t tf_param;
1037 };
1038
1039 struct radv_vertex_elements_info {
1040 uint32_t rsrc_word3[MAX_VERTEX_ATTRIBS];
1041 uint32_t format_size[MAX_VERTEX_ATTRIBS];
1042 uint32_t binding[MAX_VERTEX_ATTRIBS];
1043 uint32_t offset[MAX_VERTEX_ATTRIBS];
1044 uint32_t count;
1045 };
1046
1047 struct radv_pipeline {
1048 struct radv_device * device;
1049 uint32_t dynamic_state_mask;
1050 struct radv_dynamic_state dynamic_state;
1051
1052 struct radv_pipeline_layout * layout;
1053
1054 bool needs_data_cache;
1055 bool need_indirect_descriptor_sets;
1056 struct radv_shader_variant * shaders[MESA_SHADER_STAGES];
1057 struct radv_shader_variant *gs_copy_shader;
1058 VkShaderStageFlags active_stages;
1059
1060 struct radv_vertex_elements_info vertex_elements;
1061
1062 uint32_t binding_stride[MAX_VBS];
1063
1064 union {
1065 struct {
1066 struct radv_blend_state blend;
1067 struct radv_depth_stencil_state ds;
1068 struct radv_raster_state raster;
1069 struct radv_multisample_state ms;
1070 struct radv_tessellation_state tess;
1071 uint32_t db_shader_control;
1072 uint32_t shader_z_format;
1073 unsigned prim;
1074 unsigned gs_out;
1075 uint32_t vgt_gs_mode;
1076 bool vgt_primitiveid_en;
1077 bool prim_restart_enable;
1078 uint8_t primgroup_size;
1079 unsigned esgs_ring_size;
1080 unsigned gsvs_ring_size;
1081 uint32_t ps_input_cntl[32];
1082 uint32_t ps_input_cntl_num;
1083 uint32_t pa_cl_vs_out_cntl;
1084 uint32_t vgt_shader_stages_en;
1085 uint32_t vtx_base_sgpr;
1086 uint8_t vtx_emit_num;
1087 struct radv_prim_vertex_count prim_vertex_count;
1088 bool can_use_guardband;
1089 } graphics;
1090 };
1091
1092 unsigned max_waves;
1093 unsigned scratch_bytes_per_wave;
1094 };
1095
1096 static inline bool radv_pipeline_has_gs(struct radv_pipeline *pipeline)
1097 {
1098 return pipeline->shaders[MESA_SHADER_GEOMETRY] ? true : false;
1099 }
1100
1101 static inline bool radv_pipeline_has_tess(struct radv_pipeline *pipeline)
1102 {
1103 return pipeline->shaders[MESA_SHADER_TESS_EVAL] ? true : false;
1104 }
1105
1106 struct ac_userdata_info *radv_lookup_user_sgpr(struct radv_pipeline *pipeline,
1107 gl_shader_stage stage,
1108 int idx);
1109
1110 struct radv_graphics_pipeline_create_info {
1111 bool use_rectlist;
1112 bool db_depth_clear;
1113 bool db_stencil_clear;
1114 bool db_depth_disable_expclear;
1115 bool db_stencil_disable_expclear;
1116 bool db_flush_depth_inplace;
1117 bool db_flush_stencil_inplace;
1118 bool db_resummarize;
1119 uint32_t custom_blend_mode;
1120 };
1121
1122 VkResult
1123 radv_pipeline_init(struct radv_pipeline *pipeline, struct radv_device *device,
1124 struct radv_pipeline_cache *cache,
1125 const VkGraphicsPipelineCreateInfo *pCreateInfo,
1126 const struct radv_graphics_pipeline_create_info *extra,
1127 const VkAllocationCallbacks *alloc);
1128
1129 VkResult
1130 radv_graphics_pipeline_create(VkDevice device,
1131 VkPipelineCache cache,
1132 const VkGraphicsPipelineCreateInfo *pCreateInfo,
1133 const struct radv_graphics_pipeline_create_info *extra,
1134 const VkAllocationCallbacks *alloc,
1135 VkPipeline *pPipeline);
1136
1137 struct vk_format_description;
1138 uint32_t radv_translate_buffer_dataformat(const struct vk_format_description *desc,
1139 int first_non_void);
1140 uint32_t radv_translate_buffer_numformat(const struct vk_format_description *desc,
1141 int first_non_void);
1142 uint32_t radv_translate_colorformat(VkFormat format);
1143 uint32_t radv_translate_color_numformat(VkFormat format,
1144 const struct vk_format_description *desc,
1145 int first_non_void);
1146 uint32_t radv_colorformat_endian_swap(uint32_t colorformat);
1147 unsigned radv_translate_colorswap(VkFormat format, bool do_endian_swap);
1148 uint32_t radv_translate_dbformat(VkFormat format);
1149 uint32_t radv_translate_tex_dataformat(VkFormat format,
1150 const struct vk_format_description *desc,
1151 int first_non_void);
1152 uint32_t radv_translate_tex_numformat(VkFormat format,
1153 const struct vk_format_description *desc,
1154 int first_non_void);
1155 bool radv_format_pack_clear_color(VkFormat format,
1156 uint32_t clear_vals[2],
1157 VkClearColorValue *value);
1158 bool radv_is_colorbuffer_format_supported(VkFormat format, bool *blendable);
1159
1160 struct radv_fmask_info {
1161 uint64_t offset;
1162 uint64_t size;
1163 unsigned alignment;
1164 unsigned pitch_in_pixels;
1165 unsigned bank_height;
1166 unsigned slice_tile_max;
1167 unsigned tile_mode_index;
1168 unsigned tile_swizzle;
1169 };
1170
1171 struct radv_cmask_info {
1172 uint64_t offset;
1173 uint64_t size;
1174 unsigned alignment;
1175 unsigned slice_tile_max;
1176 unsigned base_address_reg;
1177 };
1178
1179 struct r600_htile_info {
1180 uint64_t offset;
1181 uint64_t size;
1182 unsigned pitch;
1183 unsigned height;
1184 unsigned xalign;
1185 unsigned yalign;
1186 };
1187
1188 struct radv_image {
1189 VkImageType type;
1190 /* The original VkFormat provided by the client. This may not match any
1191 * of the actual surface formats.
1192 */
1193 VkFormat vk_format;
1194 VkImageAspectFlags aspects;
1195 VkImageUsageFlags usage; /**< Superset of VkImageCreateInfo::usage. */
1196 struct ac_surf_info info;
1197 VkImageTiling tiling; /** VkImageCreateInfo::tiling */
1198 VkImageCreateFlags flags; /** VkImageCreateInfo::flags */
1199
1200 VkDeviceSize size;
1201 uint32_t alignment;
1202
1203 unsigned queue_family_mask;
1204 bool exclusive;
1205 bool shareable;
1206
1207 /* Set when bound */
1208 struct radeon_winsys_bo *bo;
1209 VkDeviceSize offset;
1210 uint32_t dcc_offset;
1211 uint32_t htile_offset;
1212 struct radeon_surf surface;
1213
1214 struct radv_fmask_info fmask;
1215 struct radv_cmask_info cmask;
1216 uint32_t clear_value_offset;
1217 uint32_t dcc_pred_offset;
1218 };
1219
1220 /* Whether the image has a htile that is known consistent with the contents of
1221 * the image. */
1222 bool radv_layout_has_htile(const struct radv_image *image,
1223 VkImageLayout layout,
1224 unsigned queue_mask);
1225
1226 /* Whether the image has a htile that is known consistent with the contents of
1227 * the image and is allowed to be in compressed form.
1228 *
1229 * If this is false reads that don't use the htile should be able to return
1230 * correct results.
1231 */
1232 bool radv_layout_is_htile_compressed(const struct radv_image *image,
1233 VkImageLayout layout,
1234 unsigned queue_mask);
1235
1236 bool radv_layout_can_fast_clear(const struct radv_image *image,
1237 VkImageLayout layout,
1238 unsigned queue_mask);
1239
1240
1241 unsigned radv_image_queue_family_mask(const struct radv_image *image, uint32_t family, uint32_t queue_family);
1242
1243 static inline uint32_t
1244 radv_get_layerCount(const struct radv_image *image,
1245 const VkImageSubresourceRange *range)
1246 {
1247 return range->layerCount == VK_REMAINING_ARRAY_LAYERS ?
1248 image->info.array_size - range->baseArrayLayer : range->layerCount;
1249 }
1250
1251 static inline uint32_t
1252 radv_get_levelCount(const struct radv_image *image,
1253 const VkImageSubresourceRange *range)
1254 {
1255 return range->levelCount == VK_REMAINING_MIP_LEVELS ?
1256 image->info.levels - range->baseMipLevel : range->levelCount;
1257 }
1258
1259 struct radeon_bo_metadata;
1260 void
1261 radv_init_metadata(struct radv_device *device,
1262 struct radv_image *image,
1263 struct radeon_bo_metadata *metadata);
1264
1265 struct radv_image_view {
1266 struct radv_image *image; /**< VkImageViewCreateInfo::image */
1267 struct radeon_winsys_bo *bo;
1268
1269 VkImageViewType type;
1270 VkImageAspectFlags aspect_mask;
1271 VkFormat vk_format;
1272 uint32_t base_layer;
1273 uint32_t layer_count;
1274 uint32_t base_mip;
1275 uint32_t level_count;
1276 VkExtent3D extent; /**< Extent of VkImageViewCreateInfo::baseMipLevel. */
1277
1278 uint32_t descriptor[8];
1279 uint32_t fmask_descriptor[8];
1280
1281 /* Descriptor for use as a storage image as opposed to a sampled image.
1282 * This has a few differences for cube maps (e.g. type).
1283 */
1284 uint32_t storage_descriptor[8];
1285 uint32_t storage_fmask_descriptor[8];
1286 };
1287
1288 struct radv_image_create_info {
1289 const VkImageCreateInfo *vk_info;
1290 bool scanout;
1291 };
1292
1293 VkResult radv_image_create(VkDevice _device,
1294 const struct radv_image_create_info *info,
1295 const VkAllocationCallbacks* alloc,
1296 VkImage *pImage);
1297
1298 void radv_image_view_init(struct radv_image_view *view,
1299 struct radv_device *device,
1300 const VkImageViewCreateInfo* pCreateInfo);
1301
1302 struct radv_buffer_view {
1303 struct radeon_winsys_bo *bo;
1304 VkFormat vk_format;
1305 uint64_t range; /**< VkBufferViewCreateInfo::range */
1306 uint32_t state[4];
1307 };
1308 void radv_buffer_view_init(struct radv_buffer_view *view,
1309 struct radv_device *device,
1310 const VkBufferViewCreateInfo* pCreateInfo,
1311 struct radv_cmd_buffer *cmd_buffer);
1312
1313 static inline struct VkExtent3D
1314 radv_sanitize_image_extent(const VkImageType imageType,
1315 const struct VkExtent3D imageExtent)
1316 {
1317 switch (imageType) {
1318 case VK_IMAGE_TYPE_1D:
1319 return (VkExtent3D) { imageExtent.width, 1, 1 };
1320 case VK_IMAGE_TYPE_2D:
1321 return (VkExtent3D) { imageExtent.width, imageExtent.height, 1 };
1322 case VK_IMAGE_TYPE_3D:
1323 return imageExtent;
1324 default:
1325 unreachable("invalid image type");
1326 }
1327 }
1328
1329 static inline struct VkOffset3D
1330 radv_sanitize_image_offset(const VkImageType imageType,
1331 const struct VkOffset3D imageOffset)
1332 {
1333 switch (imageType) {
1334 case VK_IMAGE_TYPE_1D:
1335 return (VkOffset3D) { imageOffset.x, 0, 0 };
1336 case VK_IMAGE_TYPE_2D:
1337 return (VkOffset3D) { imageOffset.x, imageOffset.y, 0 };
1338 case VK_IMAGE_TYPE_3D:
1339 return imageOffset;
1340 default:
1341 unreachable("invalid image type");
1342 }
1343 }
1344
1345 static inline bool
1346 radv_image_extent_compare(const struct radv_image *image,
1347 const VkExtent3D *extent)
1348 {
1349 if (extent->width != image->info.width ||
1350 extent->height != image->info.height ||
1351 extent->depth != image->info.depth)
1352 return false;
1353 return true;
1354 }
1355
1356 struct radv_sampler {
1357 uint32_t state[4];
1358 };
1359
1360 struct radv_color_buffer_info {
1361 uint64_t cb_color_base;
1362 uint64_t cb_color_cmask;
1363 uint64_t cb_color_fmask;
1364 uint64_t cb_dcc_base;
1365 uint32_t cb_color_pitch;
1366 uint32_t cb_color_slice;
1367 uint32_t cb_color_view;
1368 uint32_t cb_color_info;
1369 uint32_t cb_color_attrib;
1370 uint32_t cb_color_attrib2;
1371 uint32_t cb_dcc_control;
1372 uint32_t cb_color_cmask_slice;
1373 uint32_t cb_color_fmask_slice;
1374 uint32_t cb_clear_value0;
1375 uint32_t cb_clear_value1;
1376 uint32_t micro_tile_mode;
1377 uint32_t gfx9_epitch;
1378 };
1379
1380 struct radv_ds_buffer_info {
1381 uint64_t db_z_read_base;
1382 uint64_t db_stencil_read_base;
1383 uint64_t db_z_write_base;
1384 uint64_t db_stencil_write_base;
1385 uint64_t db_htile_data_base;
1386 uint32_t db_depth_info;
1387 uint32_t db_z_info;
1388 uint32_t db_stencil_info;
1389 uint32_t db_depth_view;
1390 uint32_t db_depth_size;
1391 uint32_t db_depth_slice;
1392 uint32_t db_htile_surface;
1393 uint32_t pa_su_poly_offset_db_fmt_cntl;
1394 uint32_t db_z_info2;
1395 uint32_t db_stencil_info2;
1396 float offset_scale;
1397 };
1398
1399 struct radv_attachment_info {
1400 union {
1401 struct radv_color_buffer_info cb;
1402 struct radv_ds_buffer_info ds;
1403 };
1404 struct radv_image_view *attachment;
1405 };
1406
1407 struct radv_framebuffer {
1408 uint32_t width;
1409 uint32_t height;
1410 uint32_t layers;
1411
1412 uint32_t attachment_count;
1413 struct radv_attachment_info attachments[0];
1414 };
1415
1416 struct radv_subpass_barrier {
1417 VkPipelineStageFlags src_stage_mask;
1418 VkAccessFlags src_access_mask;
1419 VkAccessFlags dst_access_mask;
1420 };
1421
1422 struct radv_subpass {
1423 uint32_t input_count;
1424 uint32_t color_count;
1425 VkAttachmentReference * input_attachments;
1426 VkAttachmentReference * color_attachments;
1427 VkAttachmentReference * resolve_attachments;
1428 VkAttachmentReference depth_stencil_attachment;
1429
1430 /** Subpass has at least one resolve attachment */
1431 bool has_resolve;
1432
1433 struct radv_subpass_barrier start_barrier;
1434
1435 uint32_t view_mask;
1436 };
1437
1438 struct radv_render_pass_attachment {
1439 VkFormat format;
1440 uint32_t samples;
1441 VkAttachmentLoadOp load_op;
1442 VkAttachmentLoadOp stencil_load_op;
1443 VkImageLayout initial_layout;
1444 VkImageLayout final_layout;
1445 uint32_t view_mask;
1446 };
1447
1448 struct radv_render_pass {
1449 uint32_t attachment_count;
1450 uint32_t subpass_count;
1451 VkAttachmentReference * subpass_attachments;
1452 struct radv_render_pass_attachment * attachments;
1453 struct radv_subpass_barrier end_barrier;
1454 struct radv_subpass subpasses[0];
1455 };
1456
1457 VkResult radv_device_init_meta(struct radv_device *device);
1458 void radv_device_finish_meta(struct radv_device *device);
1459
1460 struct radv_query_pool {
1461 struct radeon_winsys_bo *bo;
1462 uint32_t stride;
1463 uint32_t availability_offset;
1464 char *ptr;
1465 VkQueryType type;
1466 uint32_t pipeline_stats_mask;
1467 };
1468
1469 struct radv_semaphore {
1470 /* use a winsys sem for non-exportable */
1471 struct radeon_winsys_sem *sem;
1472 uint32_t syncobj;
1473 uint32_t temp_syncobj;
1474 };
1475
1476 VkResult radv_alloc_sem_info(struct radv_winsys_sem_info *sem_info,
1477 int num_wait_sems,
1478 const VkSemaphore *wait_sems,
1479 int num_signal_sems,
1480 const VkSemaphore *signal_sems);
1481 void radv_free_sem_info(struct radv_winsys_sem_info *sem_info);
1482
1483 void
1484 radv_update_descriptor_sets(struct radv_device *device,
1485 struct radv_cmd_buffer *cmd_buffer,
1486 VkDescriptorSet overrideSet,
1487 uint32_t descriptorWriteCount,
1488 const VkWriteDescriptorSet *pDescriptorWrites,
1489 uint32_t descriptorCopyCount,
1490 const VkCopyDescriptorSet *pDescriptorCopies);
1491
1492 void
1493 radv_update_descriptor_set_with_template(struct radv_device *device,
1494 struct radv_cmd_buffer *cmd_buffer,
1495 struct radv_descriptor_set *set,
1496 VkDescriptorUpdateTemplateKHR descriptorUpdateTemplate,
1497 const void *pData);
1498
1499 void radv_meta_push_descriptor_set(struct radv_cmd_buffer *cmd_buffer,
1500 VkPipelineBindPoint pipelineBindPoint,
1501 VkPipelineLayout _layout,
1502 uint32_t set,
1503 uint32_t descriptorWriteCount,
1504 const VkWriteDescriptorSet *pDescriptorWrites);
1505
1506 void radv_initialise_cmask(struct radv_cmd_buffer *cmd_buffer,
1507 struct radv_image *image, uint32_t value);
1508 void radv_initialize_dcc(struct radv_cmd_buffer *cmd_buffer,
1509 struct radv_image *image, uint32_t value);
1510
1511 struct radv_fence {
1512 struct radeon_winsys_fence *fence;
1513 bool submitted;
1514 bool signalled;
1515 };
1516
1517 struct radeon_winsys_sem;
1518
1519 #define RADV_DEFINE_HANDLE_CASTS(__radv_type, __VkType) \
1520 \
1521 static inline struct __radv_type * \
1522 __radv_type ## _from_handle(__VkType _handle) \
1523 { \
1524 return (struct __radv_type *) _handle; \
1525 } \
1526 \
1527 static inline __VkType \
1528 __radv_type ## _to_handle(struct __radv_type *_obj) \
1529 { \
1530 return (__VkType) _obj; \
1531 }
1532
1533 #define RADV_DEFINE_NONDISP_HANDLE_CASTS(__radv_type, __VkType) \
1534 \
1535 static inline struct __radv_type * \
1536 __radv_type ## _from_handle(__VkType _handle) \
1537 { \
1538 return (struct __radv_type *)(uintptr_t) _handle; \
1539 } \
1540 \
1541 static inline __VkType \
1542 __radv_type ## _to_handle(struct __radv_type *_obj) \
1543 { \
1544 return (__VkType)(uintptr_t) _obj; \
1545 }
1546
1547 #define RADV_FROM_HANDLE(__radv_type, __name, __handle) \
1548 struct __radv_type *__name = __radv_type ## _from_handle(__handle)
1549
1550 RADV_DEFINE_HANDLE_CASTS(radv_cmd_buffer, VkCommandBuffer)
1551 RADV_DEFINE_HANDLE_CASTS(radv_device, VkDevice)
1552 RADV_DEFINE_HANDLE_CASTS(radv_instance, VkInstance)
1553 RADV_DEFINE_HANDLE_CASTS(radv_physical_device, VkPhysicalDevice)
1554 RADV_DEFINE_HANDLE_CASTS(radv_queue, VkQueue)
1555
1556 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_cmd_pool, VkCommandPool)
1557 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_buffer, VkBuffer)
1558 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_buffer_view, VkBufferView)
1559 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_descriptor_pool, VkDescriptorPool)
1560 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_descriptor_set, VkDescriptorSet)
1561 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_descriptor_set_layout, VkDescriptorSetLayout)
1562 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_descriptor_update_template, VkDescriptorUpdateTemplateKHR)
1563 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_device_memory, VkDeviceMemory)
1564 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_fence, VkFence)
1565 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_event, VkEvent)
1566 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_framebuffer, VkFramebuffer)
1567 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_image, VkImage)
1568 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_image_view, VkImageView);
1569 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_pipeline_cache, VkPipelineCache)
1570 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_pipeline, VkPipeline)
1571 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_pipeline_layout, VkPipelineLayout)
1572 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_query_pool, VkQueryPool)
1573 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_render_pass, VkRenderPass)
1574 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_sampler, VkSampler)
1575 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_shader_module, VkShaderModule)
1576 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_semaphore, VkSemaphore)
1577
1578 #endif /* RADV_PRIVATE_H */