2 * Copyright © 2016 Red Hat.
3 * Copyright © 2016 Bas Nieuwenhuizen
5 * based in part on anv driver which is:
6 * Copyright © 2015 Intel Corporation
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the "Software"),
10 * to deal in the Software without restriction, including without limitation
11 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
12 * and/or sell copies of the Software, and to permit persons to whom the
13 * Software is furnished to do so, subject to the following conditions:
15 * The above copyright notice and this permission notice (including the next
16 * paragraph) shall be included in all copies or substantial portions of the
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
20 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
21 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
22 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
23 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
24 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
28 #include "util/mesa-sha1.h"
29 #include "util/u_atomic.h"
30 #include "radv_debug.h"
31 #include "radv_private.h"
32 #include "radv_shader.h"
33 #include "radv_shader_helper.h"
35 #include "nir/nir_builder.h"
36 #include "spirv/nir_spirv.h"
38 #include <llvm-c/Core.h>
39 #include <llvm-c/TargetMachine.h>
40 #include <llvm-c/Support.h>
44 #include "ac_binary.h"
45 #include "ac_llvm_util.h"
46 #include "ac_nir_to_llvm.h"
47 #include "vk_format.h"
48 #include "util/debug.h"
49 #include "ac_exp_param.h"
51 #include "util/string_buffer.h"
53 static const struct nir_shader_compiler_options nir_options
= {
54 .vertex_id_zero_based
= true,
58 .lower_device_index_to_zero
= true,
62 .lower_pack_snorm_2x16
= true,
63 .lower_pack_snorm_4x8
= true,
64 .lower_pack_unorm_2x16
= true,
65 .lower_pack_unorm_4x8
= true,
66 .lower_unpack_snorm_2x16
= true,
67 .lower_unpack_snorm_4x8
= true,
68 .lower_unpack_unorm_2x16
= true,
69 .lower_unpack_unorm_4x8
= true,
70 .lower_extract_byte
= true,
71 .lower_extract_word
= true,
74 .vs_inputs_dual_locations
= true,
75 .max_unroll_iterations
= 32
78 VkResult
radv_CreateShaderModule(
80 const VkShaderModuleCreateInfo
* pCreateInfo
,
81 const VkAllocationCallbacks
* pAllocator
,
82 VkShaderModule
* pShaderModule
)
84 RADV_FROM_HANDLE(radv_device
, device
, _device
);
85 struct radv_shader_module
*module
;
87 assert(pCreateInfo
->sType
== VK_STRUCTURE_TYPE_SHADER_MODULE_CREATE_INFO
);
88 assert(pCreateInfo
->flags
== 0);
90 module
= vk_alloc2(&device
->alloc
, pAllocator
,
91 sizeof(*module
) + pCreateInfo
->codeSize
, 8,
92 VK_SYSTEM_ALLOCATION_SCOPE_OBJECT
);
94 return vk_error(device
->instance
, VK_ERROR_OUT_OF_HOST_MEMORY
);
97 module
->size
= pCreateInfo
->codeSize
;
98 memcpy(module
->data
, pCreateInfo
->pCode
, module
->size
);
100 _mesa_sha1_compute(module
->data
, module
->size
, module
->sha1
);
102 *pShaderModule
= radv_shader_module_to_handle(module
);
107 void radv_DestroyShaderModule(
109 VkShaderModule _module
,
110 const VkAllocationCallbacks
* pAllocator
)
112 RADV_FROM_HANDLE(radv_device
, device
, _device
);
113 RADV_FROM_HANDLE(radv_shader_module
, module
, _module
);
118 vk_free2(&device
->alloc
, pAllocator
, module
);
122 radv_optimize_nir(struct nir_shader
*shader
, bool optimize_conservatively
)
129 NIR_PASS_V(shader
, nir_lower_vars_to_ssa
);
130 NIR_PASS_V(shader
, nir_lower_pack
);
131 NIR_PASS_V(shader
, nir_lower_alu_to_scalar
);
132 NIR_PASS_V(shader
, nir_lower_phis_to_scalar
);
134 NIR_PASS(progress
, shader
, nir_copy_prop
);
135 NIR_PASS(progress
, shader
, nir_opt_remove_phis
);
136 NIR_PASS(progress
, shader
, nir_opt_dce
);
137 if (nir_opt_trivial_continues(shader
)) {
139 NIR_PASS(progress
, shader
, nir_copy_prop
);
140 NIR_PASS(progress
, shader
, nir_opt_remove_phis
);
141 NIR_PASS(progress
, shader
, nir_opt_dce
);
143 NIR_PASS(progress
, shader
, nir_opt_if
);
144 NIR_PASS(progress
, shader
, nir_opt_dead_cf
);
145 NIR_PASS(progress
, shader
, nir_opt_cse
);
146 NIR_PASS(progress
, shader
, nir_opt_peephole_select
, 8);
147 NIR_PASS(progress
, shader
, nir_opt_algebraic
);
148 NIR_PASS(progress
, shader
, nir_opt_constant_folding
);
149 NIR_PASS(progress
, shader
, nir_opt_undef
);
150 NIR_PASS(progress
, shader
, nir_opt_conditional_discard
);
151 if (shader
->options
->max_unroll_iterations
) {
152 NIR_PASS(progress
, shader
, nir_opt_loop_unroll
, 0);
154 } while (progress
&& !optimize_conservatively
);
156 NIR_PASS(progress
, shader
, nir_opt_shrink_load
);
157 NIR_PASS(progress
, shader
, nir_opt_move_load_ubo
);
161 radv_shader_compile_to_nir(struct radv_device
*device
,
162 struct radv_shader_module
*module
,
163 const char *entrypoint_name
,
164 gl_shader_stage stage
,
165 const VkSpecializationInfo
*spec_info
,
166 const VkPipelineCreateFlags flags
)
169 nir_function
*entry_point
;
171 /* Some things such as our meta clear/blit code will give us a NIR
172 * shader directly. In that case, we just ignore the SPIR-V entirely
173 * and just use the NIR shader */
175 nir
->options
= &nir_options
;
176 nir_validate_shader(nir
);
178 assert(exec_list_length(&nir
->functions
) == 1);
179 struct exec_node
*node
= exec_list_get_head(&nir
->functions
);
180 entry_point
= exec_node_data(nir_function
, node
, node
);
182 uint32_t *spirv
= (uint32_t *) module
->data
;
183 assert(module
->size
% 4 == 0);
185 if (device
->instance
->debug_flags
& RADV_DEBUG_DUMP_SPIRV
)
186 radv_print_spirv(spirv
, module
->size
, stderr
);
188 uint32_t num_spec_entries
= 0;
189 struct nir_spirv_specialization
*spec_entries
= NULL
;
190 if (spec_info
&& spec_info
->mapEntryCount
> 0) {
191 num_spec_entries
= spec_info
->mapEntryCount
;
192 spec_entries
= malloc(num_spec_entries
* sizeof(*spec_entries
));
193 for (uint32_t i
= 0; i
< num_spec_entries
; i
++) {
194 VkSpecializationMapEntry entry
= spec_info
->pMapEntries
[i
];
195 const void *data
= spec_info
->pData
+ entry
.offset
;
196 assert(data
+ entry
.size
<= spec_info
->pData
+ spec_info
->dataSize
);
198 spec_entries
[i
].id
= spec_info
->pMapEntries
[i
].constantID
;
199 if (spec_info
->dataSize
== 8)
200 spec_entries
[i
].data64
= *(const uint64_t *)data
;
202 spec_entries
[i
].data32
= *(const uint32_t *)data
;
205 const struct spirv_to_nir_options spirv_options
= {
207 .device_group
= true,
208 .draw_parameters
= true,
210 .image_read_without_format
= true,
211 .image_write_without_format
= true,
212 .tessellation
= true,
215 .subgroup_ballot
= true,
216 .subgroup_basic
= true,
217 .subgroup_quad
= true,
218 .subgroup_shuffle
= true,
219 .subgroup_vote
= true,
220 .variable_pointers
= true,
222 .trinary_minmax
= true,
223 .shader_viewport_index_layer
= true,
224 .descriptor_array_dynamic_indexing
= true,
225 .runtime_descriptor_array
= true,
226 .stencil_export
= true,
229 entry_point
= spirv_to_nir(spirv
, module
->size
/ 4,
230 spec_entries
, num_spec_entries
,
231 stage
, entrypoint_name
,
232 &spirv_options
, &nir_options
);
233 nir
= entry_point
->shader
;
234 assert(nir
->info
.stage
== stage
);
235 nir_validate_shader(nir
);
239 /* We have to lower away local constant initializers right before we
240 * inline functions. That way they get properly initialized at the top
241 * of the function and not at the top of its caller.
243 NIR_PASS_V(nir
, nir_lower_constant_initializers
, nir_var_local
);
244 NIR_PASS_V(nir
, nir_lower_returns
);
245 NIR_PASS_V(nir
, nir_inline_functions
);
246 NIR_PASS_V(nir
, nir_copy_prop
);
248 /* Pick off the single entrypoint that we want */
249 foreach_list_typed_safe(nir_function
, func
, node
, &nir
->functions
) {
250 if (func
!= entry_point
)
251 exec_node_remove(&func
->node
);
253 assert(exec_list_length(&nir
->functions
) == 1);
254 entry_point
->name
= ralloc_strdup(entry_point
, "main");
256 /* Make sure we lower constant initializers on output variables so that
257 * nir_remove_dead_variables below sees the corresponding stores
259 NIR_PASS_V(nir
, nir_lower_constant_initializers
, nir_var_shader_out
);
261 NIR_PASS_V(nir
, nir_remove_dead_variables
,
262 nir_var_shader_in
| nir_var_shader_out
| nir_var_system_value
);
264 /* Now that we've deleted all but the main function, we can go ahead and
265 * lower the rest of the constant initializers.
267 NIR_PASS_V(nir
, nir_lower_constant_initializers
, ~0);
269 /* Split member structs. We do this before lower_io_to_temporaries so that
270 * it doesn't lower system values to temporaries by accident.
272 NIR_PASS_V(nir
, nir_split_var_copies
);
273 NIR_PASS_V(nir
, nir_split_per_member_structs
);
275 NIR_PASS_V(nir
, nir_lower_system_values
);
276 NIR_PASS_V(nir
, nir_lower_clip_cull_distance_arrays
);
279 /* Vulkan uses the separate-shader linking model */
280 nir
->info
.separate_shader
= true;
282 nir_shader_gather_info(nir
, entry_point
->impl
);
284 static const nir_lower_tex_options tex_options
= {
288 nir_lower_tex(nir
, &tex_options
);
290 nir_lower_vars_to_ssa(nir
);
292 if (nir
->info
.stage
== MESA_SHADER_VERTEX
||
293 nir
->info
.stage
== MESA_SHADER_GEOMETRY
) {
294 NIR_PASS_V(nir
, nir_lower_io_to_temporaries
,
295 nir_shader_get_entrypoint(nir
), true, true);
296 } else if (nir
->info
.stage
== MESA_SHADER_TESS_EVAL
||
297 nir
->info
.stage
== MESA_SHADER_FRAGMENT
) {
298 NIR_PASS_V(nir
, nir_lower_io_to_temporaries
,
299 nir_shader_get_entrypoint(nir
), true, false);
302 nir_split_var_copies(nir
);
303 nir_lower_var_copies(nir
);
305 nir_lower_global_vars_to_local(nir
);
306 nir_remove_dead_variables(nir
, nir_var_local
);
307 nir_lower_subgroups(nir
, &(struct nir_lower_subgroups_options
) {
309 .ballot_bit_size
= 64,
310 .lower_to_scalar
= 1,
311 .lower_subgroup_masks
= 1,
313 .lower_shuffle_to_32bit
= 1,
314 .lower_vote_eq_to_ballot
= 1,
317 if (!(flags
& VK_PIPELINE_CREATE_DISABLE_OPTIMIZATION_BIT
))
318 radv_optimize_nir(nir
, false);
320 /* Indirect lowering must be called after the radv_optimize_nir() loop
321 * has been called at least once. Otherwise indirect lowering can
322 * bloat the instruction count of the loop and cause it to be
323 * considered too large for unrolling.
325 ac_lower_indirect_derefs(nir
, device
->physical_device
->rad_info
.chip_class
);
326 radv_optimize_nir(nir
, flags
& VK_PIPELINE_CREATE_DISABLE_OPTIMIZATION_BIT
);
332 radv_alloc_shader_memory(struct radv_device
*device
,
333 struct radv_shader_variant
*shader
)
335 mtx_lock(&device
->shader_slab_mutex
);
336 list_for_each_entry(struct radv_shader_slab
, slab
, &device
->shader_slabs
, slabs
) {
338 list_for_each_entry(struct radv_shader_variant
, s
, &slab
->shaders
, slab_list
) {
339 if (s
->bo_offset
- offset
>= shader
->code_size
) {
340 shader
->bo
= slab
->bo
;
341 shader
->bo_offset
= offset
;
342 list_addtail(&shader
->slab_list
, &s
->slab_list
);
343 mtx_unlock(&device
->shader_slab_mutex
);
344 return slab
->ptr
+ offset
;
346 offset
= align_u64(s
->bo_offset
+ s
->code_size
, 256);
348 if (slab
->size
- offset
>= shader
->code_size
) {
349 shader
->bo
= slab
->bo
;
350 shader
->bo_offset
= offset
;
351 list_addtail(&shader
->slab_list
, &slab
->shaders
);
352 mtx_unlock(&device
->shader_slab_mutex
);
353 return slab
->ptr
+ offset
;
357 mtx_unlock(&device
->shader_slab_mutex
);
358 struct radv_shader_slab
*slab
= calloc(1, sizeof(struct radv_shader_slab
));
360 slab
->size
= 256 * 1024;
361 slab
->bo
= device
->ws
->buffer_create(device
->ws
, slab
->size
, 256,
363 RADEON_FLAG_NO_INTERPROCESS_SHARING
|
364 device
->physical_device
->cpdma_prefetch_writes_memory
?
365 0 : RADEON_FLAG_READ_ONLY
);
366 slab
->ptr
= (char*)device
->ws
->buffer_map(slab
->bo
);
367 list_inithead(&slab
->shaders
);
369 mtx_lock(&device
->shader_slab_mutex
);
370 list_add(&slab
->slabs
, &device
->shader_slabs
);
372 shader
->bo
= slab
->bo
;
373 shader
->bo_offset
= 0;
374 list_add(&shader
->slab_list
, &slab
->shaders
);
375 mtx_unlock(&device
->shader_slab_mutex
);
380 radv_destroy_shader_slabs(struct radv_device
*device
)
382 list_for_each_entry_safe(struct radv_shader_slab
, slab
, &device
->shader_slabs
, slabs
) {
383 device
->ws
->buffer_destroy(slab
->bo
);
386 mtx_destroy(&device
->shader_slab_mutex
);
389 /* For the UMR disassembler. */
390 #define DEBUGGER_END_OF_CODE_MARKER 0xbf9f0000 /* invalid instruction */
391 #define DEBUGGER_NUM_MARKERS 5
394 radv_get_shader_binary_size(struct ac_shader_binary
*binary
)
396 return binary
->code_size
+ DEBUGGER_NUM_MARKERS
* 4;
400 radv_fill_shader_variant(struct radv_device
*device
,
401 struct radv_shader_variant
*variant
,
402 struct ac_shader_binary
*binary
,
403 gl_shader_stage stage
)
405 bool scratch_enabled
= variant
->config
.scratch_bytes_per_wave
> 0;
406 struct radv_shader_info
*info
= &variant
->info
.info
;
407 unsigned vgpr_comp_cnt
= 0;
409 variant
->code_size
= radv_get_shader_binary_size(binary
);
410 variant
->rsrc2
= S_00B12C_USER_SGPR(variant
->info
.num_user_sgprs
) |
411 S_00B12C_SCRATCH_EN(scratch_enabled
);
413 variant
->rsrc1
= S_00B848_VGPRS((variant
->config
.num_vgprs
- 1) / 4) |
414 S_00B848_SGPRS((variant
->config
.num_sgprs
- 1) / 8) |
415 S_00B848_DX10_CLAMP(1) |
416 S_00B848_FLOAT_MODE(variant
->config
.float_mode
);
419 case MESA_SHADER_TESS_EVAL
:
421 variant
->rsrc2
|= S_00B12C_OC_LDS_EN(1);
423 case MESA_SHADER_TESS_CTRL
:
424 if (device
->physical_device
->rad_info
.chip_class
>= GFX9
) {
425 vgpr_comp_cnt
= variant
->info
.vs
.vgpr_comp_cnt
;
427 variant
->rsrc2
|= S_00B12C_OC_LDS_EN(1);
430 case MESA_SHADER_VERTEX
:
431 case MESA_SHADER_GEOMETRY
:
432 vgpr_comp_cnt
= variant
->info
.vs
.vgpr_comp_cnt
;
434 case MESA_SHADER_FRAGMENT
:
436 case MESA_SHADER_COMPUTE
:
438 S_00B84C_TGID_X_EN(info
->cs
.uses_block_id
[0]) |
439 S_00B84C_TGID_Y_EN(info
->cs
.uses_block_id
[1]) |
440 S_00B84C_TGID_Z_EN(info
->cs
.uses_block_id
[2]) |
441 S_00B84C_TIDIG_COMP_CNT(info
->cs
.uses_thread_id
[2] ? 2 :
442 info
->cs
.uses_thread_id
[1] ? 1 : 0) |
443 S_00B84C_TG_SIZE_EN(info
->cs
.uses_local_invocation_idx
) |
444 S_00B84C_LDS_SIZE(variant
->config
.lds_size
);
447 unreachable("unsupported shader type");
451 if (device
->physical_device
->rad_info
.chip_class
>= GFX9
&&
452 stage
== MESA_SHADER_GEOMETRY
) {
453 unsigned es_type
= variant
->info
.gs
.es_type
;
454 unsigned gs_vgpr_comp_cnt
, es_vgpr_comp_cnt
;
456 if (es_type
== MESA_SHADER_VERTEX
) {
457 es_vgpr_comp_cnt
= variant
->info
.vs
.vgpr_comp_cnt
;
458 } else if (es_type
== MESA_SHADER_TESS_EVAL
) {
459 es_vgpr_comp_cnt
= 3;
461 unreachable("invalid shader ES type");
464 /* If offsets 4, 5 are used, GS_VGPR_COMP_CNT is ignored and
465 * VGPR[0:4] are always loaded.
467 if (info
->uses_invocation_id
) {
468 gs_vgpr_comp_cnt
= 3; /* VGPR3 contains InvocationID. */
469 } else if (info
->uses_prim_id
) {
470 gs_vgpr_comp_cnt
= 2; /* VGPR2 contains PrimitiveID. */
471 } else if (variant
->info
.gs
.vertices_in
>= 3) {
472 gs_vgpr_comp_cnt
= 1; /* VGPR1 contains offsets 2, 3 */
474 gs_vgpr_comp_cnt
= 0; /* VGPR0 contains offsets 0, 1 */
477 variant
->rsrc1
|= S_00B228_GS_VGPR_COMP_CNT(gs_vgpr_comp_cnt
);
478 variant
->rsrc2
|= S_00B22C_ES_VGPR_COMP_CNT(es_vgpr_comp_cnt
) |
479 S_00B22C_OC_LDS_EN(es_type
== MESA_SHADER_TESS_EVAL
);
480 } else if (device
->physical_device
->rad_info
.chip_class
>= GFX9
&&
481 stage
== MESA_SHADER_TESS_CTRL
) {
482 variant
->rsrc1
|= S_00B428_LS_VGPR_COMP_CNT(vgpr_comp_cnt
);
484 variant
->rsrc1
|= S_00B128_VGPR_COMP_CNT(vgpr_comp_cnt
);
487 void *ptr
= radv_alloc_shader_memory(device
, variant
);
488 memcpy(ptr
, binary
->code
, binary
->code_size
);
490 /* Add end-of-code markers for the UMR disassembler. */
491 uint32_t *ptr32
= (uint32_t *)ptr
+ binary
->code_size
/ 4;
492 for (unsigned i
= 0; i
< DEBUGGER_NUM_MARKERS
; i
++)
493 ptr32
[i
] = DEBUGGER_END_OF_CODE_MARKER
;
497 static void radv_init_llvm_target()
499 LLVMInitializeAMDGPUTargetInfo();
500 LLVMInitializeAMDGPUTarget();
501 LLVMInitializeAMDGPUTargetMC();
502 LLVMInitializeAMDGPUAsmPrinter();
504 /* For inline assembly. */
505 LLVMInitializeAMDGPUAsmParser();
507 /* Workaround for bug in llvm 4.0 that causes image intrinsics
509 * https://reviews.llvm.org/D26348
511 * Workaround for bug in llvm that causes the GPU to hang in presence
512 * of nested loops because there is an exec mask issue. The proper
513 * solution is to fix LLVM but this might require a bunch of work.
514 * https://bugs.llvm.org/show_bug.cgi?id=37744
516 * "mesa" is the prefix for error messages.
518 const char *argv
[3] = { "mesa", "-simplifycfg-sink-common=false",
519 "-amdgpu-skip-threshold=1" };
520 LLVMParseCommandLineOptions(3, argv
, NULL
);
523 static once_flag radv_init_llvm_target_once_flag
= ONCE_FLAG_INIT
;
525 static void radv_init_llvm_once(void)
527 call_once(&radv_init_llvm_target_once_flag
, radv_init_llvm_target
);
530 static struct radv_shader_variant
*
531 shader_variant_create(struct radv_device
*device
,
532 struct radv_shader_module
*module
,
533 struct nir_shader
* const *shaders
,
535 gl_shader_stage stage
,
536 struct radv_nir_compiler_options
*options
,
539 unsigned *code_size_out
)
541 enum radeon_family chip_family
= device
->physical_device
->rad_info
.family
;
542 enum ac_target_machine_options tm_options
= 0;
543 struct radv_shader_variant
*variant
;
544 struct ac_shader_binary binary
;
545 struct ac_llvm_compiler ac_llvm
;
546 bool thread_compiler
;
547 variant
= calloc(1, sizeof(struct radv_shader_variant
));
551 options
->family
= chip_family
;
552 options
->chip_class
= device
->physical_device
->rad_info
.chip_class
;
553 options
->dump_shader
= radv_can_dump_shader(device
, module
, gs_copy_shader
);
554 options
->dump_preoptir
= options
->dump_shader
&&
555 device
->instance
->debug_flags
& RADV_DEBUG_PREOPTIR
;
556 options
->record_llvm_ir
= device
->keep_shader_info
;
557 options
->check_ir
= device
->instance
->debug_flags
& RADV_DEBUG_CHECKIR
;
558 options
->tess_offchip_block_dw_size
= device
->tess_offchip_block_dw_size
;
559 options
->address32_hi
= device
->physical_device
->rad_info
.address32_hi
;
561 if (options
->supports_spill
)
562 tm_options
|= AC_TM_SUPPORTS_SPILL
;
563 if (device
->instance
->perftest_flags
& RADV_PERFTEST_SISCHED
)
564 tm_options
|= AC_TM_SISCHED
;
565 if (options
->check_ir
)
566 tm_options
|= AC_TM_CHECK_IR
;
568 thread_compiler
= !(device
->instance
->debug_flags
& RADV_DEBUG_NOTHREADLLVM
);
569 radv_init_llvm_once();
570 radv_init_llvm_compiler(&ac_llvm
, false,
572 chip_family
, tm_options
);
573 if (gs_copy_shader
) {
574 assert(shader_count
== 1);
575 radv_compile_gs_copy_shader(&ac_llvm
, *shaders
, &binary
,
576 &variant
->config
, &variant
->info
,
579 radv_compile_nir_shader(&ac_llvm
, &binary
, &variant
->config
,
580 &variant
->info
, shaders
, shader_count
,
584 radv_destroy_llvm_compiler(&ac_llvm
, thread_compiler
);
586 radv_fill_shader_variant(device
, variant
, &binary
, stage
);
589 *code_out
= binary
.code
;
590 *code_size_out
= variant
->code_size
;
595 free(binary
.global_symbol_offsets
);
597 variant
->ref_count
= 1;
599 if (device
->keep_shader_info
) {
600 variant
->disasm_string
= binary
.disasm_string
;
601 variant
->llvm_ir_string
= binary
.llvm_ir_string
;
602 if (!gs_copy_shader
&& !module
->nir
) {
603 variant
->nir
= *shaders
;
604 variant
->spirv
= (uint32_t *)module
->data
;
605 variant
->spirv_size
= module
->size
;
608 free(binary
.disasm_string
);
614 struct radv_shader_variant
*
615 radv_shader_variant_create(struct radv_device
*device
,
616 struct radv_shader_module
*module
,
617 struct nir_shader
*const *shaders
,
619 struct radv_pipeline_layout
*layout
,
620 const struct radv_shader_variant_key
*key
,
622 unsigned *code_size_out
)
624 struct radv_nir_compiler_options options
= {0};
626 options
.layout
= layout
;
630 options
.unsafe_math
= !!(device
->instance
->debug_flags
& RADV_DEBUG_UNSAFE_MATH
);
631 options
.supports_spill
= true;
633 return shader_variant_create(device
, module
, shaders
, shader_count
, shaders
[shader_count
- 1]->info
.stage
,
634 &options
, false, code_out
, code_size_out
);
637 struct radv_shader_variant
*
638 radv_create_gs_copy_shader(struct radv_device
*device
,
639 struct nir_shader
*shader
,
641 unsigned *code_size_out
,
644 struct radv_nir_compiler_options options
= {0};
646 options
.key
.has_multiview_view_index
= multiview
;
648 return shader_variant_create(device
, NULL
, &shader
, 1, MESA_SHADER_VERTEX
,
649 &options
, true, code_out
, code_size_out
);
653 radv_shader_variant_destroy(struct radv_device
*device
,
654 struct radv_shader_variant
*variant
)
656 if (!p_atomic_dec_zero(&variant
->ref_count
))
659 mtx_lock(&device
->shader_slab_mutex
);
660 list_del(&variant
->slab_list
);
661 mtx_unlock(&device
->shader_slab_mutex
);
663 ralloc_free(variant
->nir
);
664 free(variant
->disasm_string
);
665 free(variant
->llvm_ir_string
);
670 radv_get_shader_name(struct radv_shader_variant
*var
, gl_shader_stage stage
)
673 case MESA_SHADER_VERTEX
: return var
->info
.vs
.as_ls
? "Vertex Shader as LS" : var
->info
.vs
.as_es
? "Vertex Shader as ES" : "Vertex Shader as VS";
674 case MESA_SHADER_GEOMETRY
: return "Geometry Shader";
675 case MESA_SHADER_FRAGMENT
: return "Pixel Shader";
676 case MESA_SHADER_COMPUTE
: return "Compute Shader";
677 case MESA_SHADER_TESS_CTRL
: return "Tessellation Control Shader";
678 case MESA_SHADER_TESS_EVAL
: return var
->info
.tes
.as_es
? "Tessellation Evaluation Shader as ES" : "Tessellation Evaluation Shader as VS";
680 return "Unknown shader";
685 generate_shader_stats(struct radv_device
*device
,
686 struct radv_shader_variant
*variant
,
687 gl_shader_stage stage
,
688 struct _mesa_string_buffer
*buf
)
690 unsigned lds_increment
= device
->physical_device
->rad_info
.chip_class
>= CIK
? 512 : 256;
691 struct ac_shader_config
*conf
;
692 unsigned max_simd_waves
;
693 unsigned lds_per_wave
= 0;
695 max_simd_waves
= ac_get_max_simd_waves(device
->physical_device
->rad_info
.family
);
697 conf
= &variant
->config
;
699 if (stage
== MESA_SHADER_FRAGMENT
) {
700 lds_per_wave
= conf
->lds_size
* lds_increment
+
701 align(variant
->info
.fs
.num_interp
* 48,
708 radv_get_num_physical_sgprs(device
->physical_device
) / conf
->num_sgprs
);
713 RADV_NUM_PHYSICAL_VGPRS
/ conf
->num_vgprs
);
715 /* LDS is 64KB per CU (4 SIMDs), divided into 16KB blocks per SIMD
719 max_simd_waves
= MIN2(max_simd_waves
, 16384 / lds_per_wave
);
721 if (stage
== MESA_SHADER_FRAGMENT
) {
722 _mesa_string_buffer_printf(buf
, "*** SHADER CONFIG ***\n"
723 "SPI_PS_INPUT_ADDR = 0x%04x\n"
724 "SPI_PS_INPUT_ENA = 0x%04x\n",
725 conf
->spi_ps_input_addr
, conf
->spi_ps_input_ena
);
728 _mesa_string_buffer_printf(buf
, "*** SHADER STATS ***\n"
731 "Spilled SGPRs: %d\n"
732 "Spilled VGPRs: %d\n"
733 "PrivMem VGPRS: %d\n"
734 "Code Size: %d bytes\n"
736 "Scratch: %d bytes per wave\n"
738 "********************\n\n\n",
739 conf
->num_sgprs
, conf
->num_vgprs
,
740 conf
->spilled_sgprs
, conf
->spilled_vgprs
,
741 variant
->info
.private_mem_vgprs
, variant
->code_size
,
742 conf
->lds_size
, conf
->scratch_bytes_per_wave
,
747 radv_shader_dump_stats(struct radv_device
*device
,
748 struct radv_shader_variant
*variant
,
749 gl_shader_stage stage
,
752 struct _mesa_string_buffer
*buf
= _mesa_string_buffer_create(NULL
, 256);
754 generate_shader_stats(device
, variant
, stage
, buf
);
756 fprintf(file
, "\n%s:\n", radv_get_shader_name(variant
, stage
));
757 fprintf(file
, "%s", buf
->buf
);
759 _mesa_string_buffer_destroy(buf
);
763 radv_GetShaderInfoAMD(VkDevice _device
,
764 VkPipeline _pipeline
,
765 VkShaderStageFlagBits shaderStage
,
766 VkShaderInfoTypeAMD infoType
,
770 RADV_FROM_HANDLE(radv_device
, device
, _device
);
771 RADV_FROM_HANDLE(radv_pipeline
, pipeline
, _pipeline
);
772 gl_shader_stage stage
= vk_to_mesa_shader_stage(shaderStage
);
773 struct radv_shader_variant
*variant
= pipeline
->shaders
[stage
];
774 struct _mesa_string_buffer
*buf
;
775 VkResult result
= VK_SUCCESS
;
777 /* Spec doesn't indicate what to do if the stage is invalid, so just
778 * return no info for this. */
780 return vk_error(device
->instance
, VK_ERROR_FEATURE_NOT_PRESENT
);
783 case VK_SHADER_INFO_TYPE_STATISTICS_AMD
:
785 *pInfoSize
= sizeof(VkShaderStatisticsInfoAMD
);
787 unsigned lds_multiplier
= device
->physical_device
->rad_info
.chip_class
>= CIK
? 512 : 256;
788 struct ac_shader_config
*conf
= &variant
->config
;
790 VkShaderStatisticsInfoAMD statistics
= {};
791 statistics
.shaderStageMask
= shaderStage
;
792 statistics
.numPhysicalVgprs
= RADV_NUM_PHYSICAL_VGPRS
;
793 statistics
.numPhysicalSgprs
= radv_get_num_physical_sgprs(device
->physical_device
);
794 statistics
.numAvailableSgprs
= statistics
.numPhysicalSgprs
;
796 if (stage
== MESA_SHADER_COMPUTE
) {
797 unsigned *local_size
= variant
->nir
->info
.cs
.local_size
;
798 unsigned workgroup_size
= local_size
[0] * local_size
[1] * local_size
[2];
800 statistics
.numAvailableVgprs
= statistics
.numPhysicalVgprs
/
801 ceil((double)workgroup_size
/ statistics
.numPhysicalVgprs
);
803 statistics
.computeWorkGroupSize
[0] = local_size
[0];
804 statistics
.computeWorkGroupSize
[1] = local_size
[1];
805 statistics
.computeWorkGroupSize
[2] = local_size
[2];
807 statistics
.numAvailableVgprs
= statistics
.numPhysicalVgprs
;
810 statistics
.resourceUsage
.numUsedVgprs
= conf
->num_vgprs
;
811 statistics
.resourceUsage
.numUsedSgprs
= conf
->num_sgprs
;
812 statistics
.resourceUsage
.ldsSizePerLocalWorkGroup
= 32768;
813 statistics
.resourceUsage
.ldsUsageSizeInBytes
= conf
->lds_size
* lds_multiplier
;
814 statistics
.resourceUsage
.scratchMemUsageInBytes
= conf
->scratch_bytes_per_wave
;
816 size_t size
= *pInfoSize
;
817 *pInfoSize
= sizeof(statistics
);
819 memcpy(pInfo
, &statistics
, MIN2(size
, *pInfoSize
));
821 if (size
< *pInfoSize
)
822 result
= VK_INCOMPLETE
;
826 case VK_SHADER_INFO_TYPE_DISASSEMBLY_AMD
:
827 buf
= _mesa_string_buffer_create(NULL
, 1024);
829 _mesa_string_buffer_printf(buf
, "%s:\n", radv_get_shader_name(variant
, stage
));
830 _mesa_string_buffer_printf(buf
, "%s\n\n", variant
->disasm_string
);
831 generate_shader_stats(device
, variant
, stage
, buf
);
833 /* Need to include the null terminator. */
834 size_t length
= buf
->length
+ 1;
839 size_t size
= *pInfoSize
;
842 memcpy(pInfo
, buf
->buf
, MIN2(size
, length
));
845 result
= VK_INCOMPLETE
;
848 _mesa_string_buffer_destroy(buf
);
851 /* VK_SHADER_INFO_TYPE_BINARY_AMD unimplemented for now. */
852 result
= VK_ERROR_FEATURE_NOT_PRESENT
;