46af1217ee5e60de2807df716d9f88f7c4074ee4
[gem5.git] / src / arch / alpha / utility.hh
1 /*
2 * Copyright (c) 2003-2005 The Regents of The University of Michigan
3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions are
7 * met: redistributions of source code must retain the above copyright
8 * notice, this list of conditions and the following disclaimer;
9 * redistributions in binary form must reproduce the above copyright
10 * notice, this list of conditions and the following disclaimer in the
11 * documentation and/or other materials provided with the distribution;
12 * neither the name of the copyright holders nor the names of its
13 * contributors may be used to endorse or promote products derived from
14 * this software without specific prior written permission.
15 *
16 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
17 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
18 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
19 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
20 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
21 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
22 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
26 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 *
28 * Authors: Nathan Binkert
29 * Steve Reinhardt
30 */
31
32 #ifndef __ARCH_ALPHA_UTILITY_HH__
33 #define __ARCH_ALPHA_UTILITY_HH__
34
35 #include "arch/alpha/isa_traits.hh"
36 #include "arch/alpha/registers.hh"
37 #include "arch/alpha/types.hh"
38 #include "base/logging.hh"
39 #include "cpu/static_inst.hh"
40 #include "cpu/thread_context.hh"
41 #include "arch/alpha/ev5.hh"
42
43 namespace AlphaISA {
44
45 inline PCState
46 buildRetPC(const PCState &curPC, const PCState &callPC)
47 {
48 PCState retPC = callPC;
49 retPC.advance();
50 return retPC;
51 }
52
53 uint64_t getArgument(ThreadContext *tc, int &number, uint16_t size, bool fp);
54
55 inline bool
56 inUserMode(ThreadContext *tc)
57 {
58 return (tc->readMiscRegNoEffect(IPR_DTB_CM) & 0x18) != 0;
59 }
60
61 // Alpha IPR register accessors
62 inline bool PcPAL(Addr addr) { return addr & 0x3; }
63 inline void startupCPU(ThreadContext *tc, int cpuId)
64 { tc->activate(); }
65
66 ////////////////////////////////////////////////////////////////////////
67 //
68 // Translation stuff
69 //
70
71 inline Addr PteAddr(Addr a) { return (a & PteMask) << PteShift; }
72
73 // User Virtual
74 inline bool IsUSeg(Addr a) { assert(USegBase == 0); return a <= USegEnd; }
75
76 // Kernel Direct Mapped
77 inline bool IsK0Seg(Addr a) { return K0SegBase <= a && a <= K0SegEnd; }
78 inline Addr K0Seg2Phys(Addr addr) { return addr & ~K0SegBase; }
79
80 // Kernel Virtual
81 inline bool IsK1Seg(Addr a) { return K1SegBase <= a && a <= K1SegEnd; }
82
83 inline Addr
84 TruncPage(Addr addr)
85 { return addr & ~(PageBytes - 1); }
86
87 inline Addr
88 RoundPage(Addr addr)
89 { return (addr + PageBytes - 1) & ~(PageBytes - 1); }
90
91 void initIPRs(ThreadContext *tc, int cpuId);
92 void initCPU(ThreadContext *tc, int cpuId);
93
94 void copyRegs(ThreadContext *src, ThreadContext *dest);
95
96 void copyMiscRegs(ThreadContext *src, ThreadContext *dest);
97
98 void skipFunction(ThreadContext *tc);
99
100 inline void
101 advancePC(PCState &pc, const StaticInstPtr &inst)
102 {
103 pc.advance();
104 }
105
106 inline uint64_t
107 getExecutingAsid(ThreadContext *tc)
108 {
109 return DTB_ASN_ASN(tc->readMiscRegNoEffect(IPR_DTB_ASN));
110 }
111
112 } // namespace AlphaISA
113
114 #endif // __ARCH_ALPHA_UTILITY_HH__