2 * Copyright (c) 2003-2005 The Regents of The University of Michigan
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions are
7 * met: redistributions of source code must retain the above copyright
8 * notice, this list of conditions and the following disclaimer;
9 * redistributions in binary form must reproduce the above copyright
10 * notice, this list of conditions and the following disclaimer in the
11 * documentation and/or other materials provided with the distribution;
12 * neither the name of the copyright holders nor the names of its
13 * contributors may be used to endorse or promote products derived from
14 * this software without specific prior written permission.
16 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
17 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
18 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
19 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
20 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
21 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
22 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
26 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
28 * Authors: Nathan Binkert
32 #ifndef __ARCH_ALPHA_UTILITY_HH__
33 #define __ARCH_ALPHA_UTILITY_HH__
35 #include "config/full_system.hh"
36 #include "arch/alpha/types.hh"
37 #include "arch/alpha/isa_traits.hh"
38 #include "arch/alpha/regfile.hh"
39 #include "base/misc.hh"
40 #include "cpu/thread_context.hh"
46 inUserMode(ThreadContext *tc)
48 return (tc->readMiscRegNoEffect(AlphaISA::IPR_DTB_CM) & 0x18) != 0;
51 inline bool isCallerSaveIntegerRegister(unsigned int reg) {
52 panic("register classification not implemented");
53 return (reg >= 1 && reg <= 8 || reg >= 22 && reg <= 25 || reg == 27);
56 inline bool isCalleeSaveIntegerRegister(unsigned int reg) {
57 panic("register classification not implemented");
58 return (reg >= 9 && reg <= 15);
61 inline bool isCallerSaveFloatRegister(unsigned int reg) {
62 panic("register classification not implemented");
66 inline bool isCalleeSaveFloatRegister(unsigned int reg) {
67 panic("register classification not implemented");
71 inline Addr alignAddress(const Addr &addr,
72 unsigned int nbytes) {
73 return (addr & ~(nbytes - 1));
76 // Instruction address compression hooks
77 inline Addr realPCToFetchPC(const Addr &addr) {
81 inline Addr fetchPCToRealPC(const Addr &addr) {
85 // the size of "fetched" instructions (not necessarily the size
86 // of real instructions for PISA)
87 inline size_t fetchInstSize() {
88 return sizeof(MachInst);
91 inline MachInst makeRegisterCopy(int dest, int src) {
92 panic("makeRegisterCopy not implemented");
98 void saveMachineReg(AnyReg &savereg, const RegFile ®_file,
101 void restoreMachineReg(RegFile ®s, const AnyReg ®,
105 * Function to insure ISA semantics about 0 registers.
106 * @param tc The thread context.
109 void zeroRegisters(TC *tc);
111 // Alpha IPR register accessors
112 inline bool PcPAL(Addr addr) { return addr & 0x3; }
113 inline void startupCPU(ThreadContext *tc, int cpuId) {
118 ////////////////////////////////////////////////////////////////////////
123 inline Addr PteAddr(Addr a) { return (a & PteMask) << PteShift; }
126 inline bool IsUSeg(Addr a) { return USegBase <= a && a <= USegEnd; }
128 // Kernel Direct Mapped
129 inline bool IsK0Seg(Addr a) { return K0SegBase <= a && a <= K0SegEnd; }
130 inline Addr K0Seg2Phys(Addr addr) { return addr & ~K0SegBase; }
133 inline bool IsK1Seg(Addr a) { return K1SegBase <= a && a <= K1SegEnd; }
137 { return addr & ~(PageBytes - 1); }
141 { return (addr + PageBytes - 1) & ~(PageBytes - 1); }
143 void initCPU(ThreadContext *tc, int cpuId);
144 void initIPRs(ThreadContext *tc, int cpuId);
147 * Function to check for and process any interrupts.
148 * @param tc The thread context.
151 void processInterrupts(TC *tc);
154 } // namespace AlphaISA