scons: Add warning for missing field initializers
[gem5.git] / src / arch / arm / registers.hh
1 /*
2 * Copyright (c) 2010 ARM Limited
3 * All rights reserved
4 *
5 * The license below extends only to copyright in the software and shall
6 * not be construed as granting a license to any other intellectual
7 * property including but not limited to intellectual property relating
8 * to a hardware implementation of the functionality of the software
9 * licensed hereunder. You may use the software subject to the license
10 * terms below provided that you ensure that this notice is replicated
11 * unmodified and in its entirety in all distributions of the software,
12 * modified or unmodified, in source code or in binary form.
13 *
14 * Copyright (c) 2007-2008 The Florida State University
15 * All rights reserved.
16 *
17 * Redistribution and use in source and binary forms, with or without
18 * modification, are permitted provided that the following conditions are
19 * met: redistributions of source code must retain the above copyright
20 * notice, this list of conditions and the following disclaimer;
21 * redistributions in binary form must reproduce the above copyright
22 * notice, this list of conditions and the following disclaimer in the
23 * documentation and/or other materials provided with the distribution;
24 * neither the name of the copyright holders nor the names of its
25 * contributors may be used to endorse or promote products derived from
26 * this software without specific prior written permission.
27 *
28 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
29 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
30 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
31 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
32 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
33 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
34 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
35 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
36 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
37 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
38 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
39 *
40 * Authors: Stephen Hines
41 */
42
43 #ifndef __ARCH_ARM_REGISTERS_HH__
44 #define __ARCH_ARM_REGISTERS_HH__
45
46 #include "arch/arm/generated/max_inst_regs.hh"
47 #include "arch/arm/intregs.hh"
48 #include "arch/arm/miscregs.hh"
49
50 namespace ArmISA {
51
52
53 // For a predicated instruction, we need all the
54 // destination registers to also be sources
55 const int MaxInstSrcRegs = ArmISAInst::MaxInstDestRegs +
56 ArmISAInst::MaxInstSrcRegs;
57 using ArmISAInst::MaxInstDestRegs;
58 using ArmISAInst::MaxMiscDestRegs;
59
60 typedef uint16_t RegIndex;
61
62 typedef uint64_t IntReg;
63
64 // floating point register file entry type
65 typedef uint32_t FloatRegBits;
66 typedef float FloatReg;
67
68 // cop-0/cop-1 system control register
69 typedef uint64_t MiscReg;
70
71 // Constants Related to the number of registers
72 const int NumIntArchRegs = NUM_ARCH_INTREGS;
73 // The number of single precision floating point registers
74 const int NumFloatArchRegs = 64;
75 const int NumFloatSpecialRegs = 8;
76
77 const int NumIntRegs = NUM_INTREGS;
78 const int NumFloatRegs = NumFloatArchRegs + NumFloatSpecialRegs;
79 const int NumMiscRegs = NUM_MISCREGS;
80
81 const int TotalNumRegs = NumIntRegs + NumFloatRegs + NumMiscRegs;
82
83 // semantically meaningful register indices
84 const int ReturnValueReg = 0;
85 const int ReturnValueReg1 = 1;
86 const int ReturnValueReg2 = 2;
87 const int NumArgumentRegs = 4;
88 const int ArgumentReg0 = 0;
89 const int ArgumentReg1 = 1;
90 const int ArgumentReg2 = 2;
91 const int ArgumentReg3 = 3;
92 const int FramePointerReg = 11;
93 const int StackPointerReg = INTREG_SP;
94 const int ReturnAddressReg = INTREG_LR;
95 const int PCReg = INTREG_PC;
96
97 const int ZeroReg = INTREG_ZERO;
98
99 const int SyscallNumReg = ReturnValueReg;
100 const int SyscallPseudoReturnReg = ReturnValueReg;
101 const int SyscallSuccessReg = ReturnValueReg;
102
103 // These help enumerate all the registers for dependence tracking.
104 const int FP_Base_DepTag = NumIntRegs * (MODE_MAXMODE + 1);
105 const int Ctrl_Base_DepTag = FP_Base_DepTag + NumFloatRegs;
106 const int Max_DepTag = Ctrl_Base_DepTag + NumMiscRegs;
107
108 typedef union {
109 IntReg intreg;
110 FloatReg fpreg;
111 MiscReg ctrlreg;
112 } AnyReg;
113
114 } // namespace ArmISA
115
116 #endif