2 * Copyright (c) 2007 MIPS Technologies, Inc.
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions are
7 * met: redistributions of source code must retain the above copyright
8 * notice, this list of conditions and the following disclaimer;
9 * redistributions in binary form must reproduce the above copyright
10 * notice, this list of conditions and the following disclaimer in the
11 * documentation and/or other materials provided with the distribution;
12 * neither the name of the copyright holders nor the names of its
13 * contributors may be used to endorse or promote products derived from
14 * this software without specific prior written permission.
16 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
17 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
18 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
19 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
20 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
21 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
22 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
26 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
28 * Authors: Korey Sewell
31 #include "arch/mips/isa_traits.hh"
32 #include "arch/mips/utility.hh"
33 #include "config/full_system.hh"
34 #include "cpu/thread_context.hh"
35 #include "cpu/static_inst.hh"
36 #include "sim/serialize.hh"
37 #include "base/bitfield.hh"
38 #include "base/misc.hh"
41 #include "arch/mips/registers.hh"
42 #include "arch/mips/vtophys.hh"
43 #include "mem/vport.hh"
47 using namespace MipsISA
;
53 getArgument(ThreadContext
*tc
, int number
, bool fp
)
58 return tc
->readFloatRegBits(FirstArgumentReg
+ number
);
60 return tc
->readIntReg(FirstArgumentReg
+ number
);
62 Addr sp
= tc
->readIntReg(StackPointerReg
);
63 VirtualPort
*vp
= tc
->getVirtPort();
64 uint64_t arg
= vp
->read
<uint64_t>(sp
+
65 (number
- 4) * sizeof(uint64_t));
69 panic("getArgument() is Full system only\n");
75 fpConvert(ConvertType cvt_type
, double fp_val
)
80 case SINGLE_TO_DOUBLE
:
82 double sdouble_val
= fp_val
;
83 void *sdouble_ptr
= &sdouble_val
;
84 uint64_t sdp_bits
= *(uint64_t *) sdouble_ptr
;
90 int32_t sword_val
= (int32_t) fp_val
;
91 void *sword_ptr
= &sword_val
;
92 uint64_t sword_bits
= *(uint32_t *) sword_ptr
;
98 float wfloat_val
= fp_val
;
99 void *wfloat_ptr
= &wfloat_val
;
100 uint64_t wfloat_bits
= *(uint32_t *) wfloat_ptr
;
106 double wdouble_val
= fp_val
;
107 void *wdouble_ptr
= &wdouble_val
;
108 uint64_t wdp_bits
= *(uint64_t *) wdouble_ptr
;
113 panic("Invalid Floating Point Conversion Type (%d). See \"types.hh\" for List of Conversions\n",cvt_type
);
119 roundFP(double val
, int digits
)
121 double digit_offset
= pow(10.0,digits
);
122 val
= val
* digit_offset
;
125 val
= val
/ digit_offset
;
132 int trunc_val
= (int) val
;
133 return (double) trunc_val
;
137 getCondCode(uint32_t fcsr
, int cc_idx
)
139 int shift
= (cc_idx
== 0) ? 23 : cc_idx
+ 24;
140 bool cc_val
= (fcsr
>> shift
) & 0x00000001;
145 genCCVector(uint32_t fcsr
, int cc_num
, uint32_t cc_val
)
147 int cc_idx
= (cc_num
== 0) ? 23 : cc_num
+ 24;
149 fcsr
= bits(fcsr
, 31, cc_idx
+ 1) << (cc_idx
+ 1) |
151 bits(fcsr
, cc_idx
- 1, 0);
157 genInvalidVector(uint32_t fcsr_bits
)
159 //Set FCSR invalid in "flag" field
160 int invalid_offset
= Invalid
+ Flag_Field
;
161 fcsr_bits
= fcsr_bits
| (1 << invalid_offset
);
163 //Set FCSR invalid in "cause" flag
164 int cause_offset
= Invalid
+ Cause_Field
;
165 fcsr_bits
= fcsr_bits
| (1 << cause_offset
);
171 isNan(void *val_ptr
, int size
)
177 uint32_t val_bits
= *(uint32_t *) val_ptr
;
178 return (bits(val_bits
, 30, 23) == 0xFF);
183 uint64_t val_bits
= *(uint64_t *) val_ptr
;
184 return (bits(val_bits
, 62, 52) == 0x7FF);
188 panic("Type unsupported. Size mismatch\n");
194 isQnan(void *val_ptr
, int size
)
200 uint32_t val_bits
= *(uint32_t *) val_ptr
;
201 return (bits(val_bits
, 30, 22) == 0x1FE);
206 uint64_t val_bits
= *(uint64_t *) val_ptr
;
207 return (bits(val_bits
, 62, 51) == 0xFFE);
211 panic("Type unsupported. Size mismatch\n");
216 isSnan(void *val_ptr
, int size
)
222 uint32_t val_bits
= *(uint32_t *) val_ptr
;
223 return (bits(val_bits
, 30, 22) == 0x1FF);
228 uint64_t val_bits
= *(uint64_t *) val_ptr
;
229 return (bits(val_bits
, 62, 51) == 0xFFF);
233 panic("Type unsupported. Size mismatch\n");
239 zeroRegisters(CPU
*cpu
)
241 // Insure ISA semantics
242 // (no longer very clean due to the change in setIntReg() in the
243 // cpu model. Consider changing later.)
244 cpu
->thread
->setIntReg(ZeroReg
, 0);
245 cpu
->thread
->setFloatReg(ZeroReg
, 0.0);
249 startupCPU(ThreadContext
*tc
, int cpuId
)
251 tc
->activate(0/*tc->threadId()*/);
255 copyRegs(ThreadContext
*src
, ThreadContext
*dest
)
257 panic("Copy Regs Not Implemented Yet\n");
261 copyMiscRegs(ThreadContext
*src
, ThreadContext
*dest
)
263 panic("Copy Misc. Regs Not Implemented Yet\n");
266 } // namespace MipsISA