2 * Copyright (c) 2003-2005 The Regents of The University of Michigan
3 * Copyright (c) 2007 MIPS Technologies, Inc.
6 * Redistribution and use in source and binary forms, with or without
7 * modification, are permitted provided that the following conditions are
8 * met: redistributions of source code must retain the above copyright
9 * notice, this list of conditions and the following disclaimer;
10 * redistributions in binary form must reproduce the above copyright
11 * notice, this list of conditions and the following disclaimer in the
12 * documentation and/or other materials provided with the distribution;
13 * neither the name of the copyright holders nor the names of its
14 * contributors may be used to endorse or promote products derived from
15 * this software without specific prior written permission.
17 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
18 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
19 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
20 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
21 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
22 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
23 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
24 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
25 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
26 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
27 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
29 * Authors: Nathan Binkert
34 #ifndef __ARCH_MIPS_UTILITY_HH__
35 #define __ARCH_MIPS_UTILITY_HH__
36 #include "config/full_system.hh"
37 #include "arch/mips/types.hh"
38 #include "arch/mips/isa_traits.hh"
39 #include "base/misc.hh"
40 #include "base/types.hh"
41 #include "config/full_system.hh"
42 #include "cpu/thread_context.hh"
48 uint64_t getArgument(ThreadContext *tc, int number, bool fp);
50 ////////////////////////////////////////////////////////////////////////
52 // Floating Point Utility Functions
54 uint64_t fpConvert(ConvertType cvt_type, double fp_val);
55 double roundFP(double val, int digits);
56 double truncFP(double val);
58 bool getCondCode(uint32_t fcsr, int cc);
59 uint32_t genCCVector(uint32_t fcsr, int num, uint32_t cc_val);
60 uint32_t genInvalidVector(uint32_t fcsr);
62 bool isNan(void *val_ptr, int size);
63 bool isQnan(void *val_ptr, int size);
64 bool isSnan(void *val_ptr, int size);
67 inUserMode(ThreadContext *tc)
69 MiscReg Stat = tc->readMiscReg(MISCREG_STATUS);
70 MiscReg Dbg = tc->readMiscReg(MISCREG_DEBUG);
72 if ((Stat & 0x10000006) == 0 && // EXL, ERL or CU0 set, CP0 accessible
73 (Dbg & 0x40000000) == 0 && // DM bit set, CP0 accessible
74 (Stat & 0x00000018) != 0) { // KSU = 0, kernel mode is base mode
75 // Unable to use Status_CU0, etc directly, using bitfields & masks
82 // Instruction address compression hooks
83 static inline Addr realPCToFetchPC(const Addr &addr) {
87 static inline Addr fetchPCToRealPC(const Addr &addr) {
91 // the size of "fetched" instructions (not necessarily the size
92 // of real instructions for PISA)
93 static inline size_t fetchInstSize() {
94 return sizeof(MachInst);
97 ////////////////////////////////////////////////////////////////////////
99 // Register File Utility Functions
101 static inline MachInst makeRegisterCopy(int dest, int src) {
102 panic("makeRegisterCopy not implemented");
107 void zeroRegisters(CPU *cpu);
109 ////////////////////////////////////////////////////////////////////////
115 { return addr & ~(PageBytes - 1); }
119 { return (addr + PageBytes - 1) & ~(PageBytes - 1); }
121 ////////////////////////////////////////////////////////////////////////
125 void startupCPU(ThreadContext *tc, int cpuId);
127 void copyRegs(ThreadContext *src, ThreadContext *dest);
128 void copyMiscRegs(ThreadContext *src, ThreadContext *dest);