some small general fixes to make everythign work nicely with other ISAs, now we can...
[gem5.git] / src / arch / sparc / miscregfile.cc
1 /*
2 * Copyright (c) 2003-2005 The Regents of The University of Michigan
3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions are
7 * met: redistributions of source code must retain the above copyright
8 * notice, this list of conditions and the following disclaimer;
9 * redistributions in binary form must reproduce the above copyright
10 * notice, this list of conditions and the following disclaimer in the
11 * documentation and/or other materials provided with the distribution;
12 * neither the name of the copyright holders nor the names of its
13 * contributors may be used to endorse or promote products derived from
14 * this software without specific prior written permission.
15 *
16 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
17 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
18 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
19 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
20 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
21 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
22 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
26 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 *
28 * Authors: Gabe Black
29 * Ali Saidi
30 */
31
32 #include "arch/sparc/asi.hh"
33 #include "arch/sparc/miscregfile.hh"
34 #include "base/bitfield.hh"
35 #include "base/trace.hh"
36 #include "config/full_system.hh"
37 #include "cpu/base.hh"
38 #include "cpu/thread_context.hh"
39
40 using namespace SparcISA;
41 using namespace std;
42
43 class Checkpoint;
44
45 //These functions map register indices to names
46 string SparcISA::getMiscRegName(RegIndex index)
47 {
48 static::string miscRegName[NumMiscRegs] =
49 {"y", "ccr", "asi", "tick", "fprs", "pcr", "pic",
50 "gsr", "softint_set", "softint_clr", "softint", "tick_cmpr",
51 "stick", "stick_cmpr",
52 "tpc", "tnpc", "tstate", "tt", "privtick", "tba", "pstate", "tl",
53 "pil", "cwp", "cansave", "canrestore", "cleanwin", "otherwin",
54 "wstate", "gl",
55 "hpstate", "htstate", "hintp", "htba", "hver", "strand_sts_reg",
56 "hstick_cmpr",
57 "fsr"};
58 return miscRegName[index];
59 }
60
61 enum RegMask
62 {
63 PSTATE_MASK = (((1 << 4) - 1) << 1) | (((1 << 4) - 1) << 6) | (1 << 12)
64 };
65
66 void MiscRegFile::clear()
67 {
68 y = 0;
69 ccr = 0;
70 asi = 0;
71 tick = ULL(1) << 63;
72 fprs = 0;
73 gsr = 0;
74 softint = 0;
75 tick_cmpr = 0;
76 stick = 0;
77 stick_cmpr = 0;
78 memset(tpc, 0, sizeof(tpc));
79 memset(tnpc, 0, sizeof(tnpc));
80 memset(tstate, 0, sizeof(tstate));
81 memset(tt, 0, sizeof(tt));
82 pstate = 0;
83 tl = 0;
84 pil = 0;
85 cwp = 0;
86 cansave = 0;
87 canrestore = 0;
88 cleanwin = 0;
89 otherwin = 0;
90 wstate = 0;
91 gl = 0;
92 //In a T1, bit 11 is apparently always 1
93 hpstate = (1 << 11);
94 memset(htstate, 0, sizeof(htstate));
95 hintp = 0;
96 htba = 0;
97 hstick_cmpr = 0;
98 //This is set this way in Legion for some reason
99 strandStatusReg = 0x50000;
100 fsr = 0;
101
102 priContext = 0;
103 secContext = 0;
104 partId = 0;
105 lsuCtrlReg = 0;
106
107 iTlbC0TsbPs0 = 0;
108 iTlbC0TsbPs1 = 0;
109 iTlbC0Config = 0;
110 iTlbCXTsbPs0 = 0;
111 iTlbCXTsbPs1 = 0;
112 iTlbCXConfig = 0;
113 iTlbSfsr = 0;
114 iTlbTagAccess = 0;
115
116 dTlbC0TsbPs0 = 0;
117 dTlbC0TsbPs1 = 0;
118 dTlbC0Config = 0;
119 dTlbCXTsbPs0 = 0;
120 dTlbCXTsbPs1 = 0;
121 dTlbCXConfig = 0;
122 dTlbSfsr = 0;
123 dTlbSfar = 0;
124 dTlbTagAccess = 0;
125
126 memset(scratchPad, 0, sizeof(scratchPad));
127 }
128
129 MiscReg MiscRegFile::readReg(int miscReg)
130 {
131 switch (miscReg) {
132 case MISCREG_TLB_DATA:
133 /* Package up all the data for the tlb:
134 * 6666555555555544444444443333333333222222222211111111110000000000
135 * 3210987654321098765432109876543210987654321098765432109876543210
136 * secContext | priContext | |tl|partid| |||||^hpriv
137 * ||||^red
138 * |||^priv
139 * ||^am
140 * |^lsuim
141 * ^lsudm
142 */
143 return bits((uint64_t)hpstate,2,2) |
144 bits((uint64_t)hpstate,5,5) << 1 |
145 bits((uint64_t)pstate,3,2) << 2 |
146 bits((uint64_t)lsuCtrlReg,3,2) << 4 |
147 bits((uint64_t)partId,7,0) << 8 |
148 bits((uint64_t)tl,2,0) << 16 |
149 (uint64_t)priContext << 32 |
150 (uint64_t)secContext << 48;
151
152 case MISCREG_Y:
153 return y;
154 case MISCREG_CCR:
155 return ccr;
156 case MISCREG_ASI:
157 return asi;
158 case MISCREG_FPRS:
159 return fprs;
160 case MISCREG_TICK:
161 return tick;
162 case MISCREG_PCR:
163 panic("PCR not implemented\n");
164 case MISCREG_PIC:
165 panic("PIC not implemented\n");
166 case MISCREG_GSR:
167 return gsr;
168 case MISCREG_SOFTINT:
169 return softint;
170 case MISCREG_TICK_CMPR:
171 return tick_cmpr;
172 case MISCREG_STICK:
173 return stick;
174 case MISCREG_STICK_CMPR:
175 return stick_cmpr;
176
177 /** Privilged Registers */
178 case MISCREG_TPC:
179 return tpc[tl-1];
180 case MISCREG_TNPC:
181 return tnpc[tl-1];
182 case MISCREG_TSTATE:
183 return tstate[tl-1];
184 case MISCREG_TT:
185 return tt[tl-1];
186 case MISCREG_PRIVTICK:
187 panic("Priviliged access to tick registers not implemented\n");
188 case MISCREG_TBA:
189 return tba;
190 case MISCREG_PSTATE:
191 return pstate;
192 case MISCREG_TL:
193 return tl;
194 case MISCREG_PIL:
195 return pil;
196 case MISCREG_CWP:
197 return cwp;
198 case MISCREG_CANSAVE:
199 return cansave;
200 case MISCREG_CANRESTORE:
201 return canrestore;
202 case MISCREG_CLEANWIN:
203 return cleanwin;
204 case MISCREG_OTHERWIN:
205 return otherwin;
206 case MISCREG_WSTATE:
207 return wstate;
208 case MISCREG_GL:
209 return gl;
210
211 /** Hyper privileged registers */
212 case MISCREG_HPSTATE:
213 return hpstate;
214 case MISCREG_HTSTATE:
215 return htstate[tl-1];
216 case MISCREG_HINTP:
217 panic("HINTP not implemented\n");
218 case MISCREG_HTBA:
219 return htba;
220 case MISCREG_HVER:
221 return NWindows | MaxTL << 8 | MaxGL << 16;
222 case MISCREG_STRAND_STS_REG:
223 return strandStatusReg;
224 case MISCREG_HSTICK_CMPR:
225 return hstick_cmpr;
226
227 /** Floating Point Status Register */
228 case MISCREG_FSR:
229 return fsr;
230
231 case MISCREG_MMU_P_CONTEXT:
232 return priContext;
233 case MISCREG_MMU_S_CONTEXT:
234 return secContext;
235 case MISCREG_MMU_PART_ID:
236 return partId;
237 case MISCREG_MMU_LSU_CTRL:
238 return lsuCtrlReg;
239
240 case MISCREG_MMU_ITLB_C0_TSB_PS0:
241 return iTlbC0TsbPs0;
242 case MISCREG_MMU_ITLB_C0_TSB_PS1:
243 return iTlbC0TsbPs1;
244 case MISCREG_MMU_ITLB_C0_CONFIG:
245 return iTlbC0Config;
246 case MISCREG_MMU_ITLB_CX_TSB_PS0:
247 return iTlbCXTsbPs0;
248 case MISCREG_MMU_ITLB_CX_TSB_PS1:
249 return iTlbCXTsbPs1;
250 case MISCREG_MMU_ITLB_CX_CONFIG:
251 return iTlbCXConfig;
252 case MISCREG_MMU_ITLB_SFSR:
253 return iTlbSfsr;
254 case MISCREG_MMU_ITLB_TAG_ACCESS:
255 return iTlbTagAccess;
256
257 case MISCREG_MMU_DTLB_C0_TSB_PS0:
258 return dTlbC0TsbPs0;
259 case MISCREG_MMU_DTLB_C0_TSB_PS1:
260 return dTlbC0TsbPs1;
261 case MISCREG_MMU_DTLB_C0_CONFIG:
262 return dTlbC0Config;
263 case MISCREG_MMU_DTLB_CX_TSB_PS0:
264 return dTlbCXTsbPs0;
265 case MISCREG_MMU_DTLB_CX_TSB_PS1:
266 return dTlbCXTsbPs1;
267 case MISCREG_MMU_DTLB_CX_CONFIG:
268 return dTlbCXConfig;
269 case MISCREG_MMU_DTLB_SFSR:
270 return dTlbSfsr;
271 case MISCREG_MMU_DTLB_SFAR:
272 return dTlbSfar;
273 case MISCREG_MMU_DTLB_TAG_ACCESS:
274 return dTlbTagAccess;
275
276 case MISCREG_SCRATCHPAD_R0:
277 return scratchPad[0];
278 case MISCREG_SCRATCHPAD_R1:
279 return scratchPad[1];
280 case MISCREG_SCRATCHPAD_R2:
281 return scratchPad[2];
282 case MISCREG_SCRATCHPAD_R3:
283 return scratchPad[3];
284 case MISCREG_SCRATCHPAD_R4:
285 return scratchPad[4];
286 case MISCREG_SCRATCHPAD_R5:
287 return scratchPad[5];
288 case MISCREG_SCRATCHPAD_R6:
289 return scratchPad[6];
290 case MISCREG_SCRATCHPAD_R7:
291 return scratchPad[7];
292 case MISCREG_QUEUE_CPU_MONDO_HEAD:
293 return cpu_mondo_head;
294 case MISCREG_QUEUE_CPU_MONDO_TAIL:
295 return cpu_mondo_tail;
296 case MISCREG_QUEUE_DEV_MONDO_HEAD:
297 return dev_mondo_head;
298 case MISCREG_QUEUE_DEV_MONDO_TAIL:
299 return dev_mondo_tail;
300 case MISCREG_QUEUE_RES_ERROR_HEAD:
301 return res_error_head;
302 case MISCREG_QUEUE_RES_ERROR_TAIL:
303 return res_error_tail;
304 case MISCREG_QUEUE_NRES_ERROR_HEAD:
305 return nres_error_head;
306 case MISCREG_QUEUE_NRES_ERROR_TAIL:
307 return nres_error_tail;
308 default:
309 panic("Miscellaneous register %d not implemented\n", miscReg);
310 }
311 }
312
313 MiscReg MiscRegFile::readRegWithEffect(int miscReg, ThreadContext * tc)
314 {
315 switch (miscReg) {
316 // tick and stick are aliased to each other in niagra
317 // well store the tick data in stick and the interrupt bit in tick
318 case MISCREG_STICK:
319 case MISCREG_TICK:
320 case MISCREG_PRIVTICK:
321 // I'm not sure why legion ignores the lowest two bits, but we'll go
322 // with it
323 // change from curCycle() to instCount() until we're done with legion
324 DPRINTFN("Instruction Count when TICK read: %#X stick=%#X\n",
325 tc->getCpuPtr()->instCount(), stick);
326 return mbits(tc->getCpuPtr()->instCount() + (int32_t)stick,62,2) |
327 mbits(tick,63,63);
328 case MISCREG_FPRS:
329 warn("FPRS register read and FPU stuff not really implemented\n");
330 return fprs;
331 case MISCREG_PCR:
332 case MISCREG_PIC:
333 panic("Performance Instrumentation not impl\n");
334 /** Floating Point Status Register */
335 case MISCREG_FSR:
336 warn("Reading FSR Floating Point not implemented\n");
337 break;
338 case MISCREG_SOFTINT_CLR:
339 case MISCREG_SOFTINT_SET:
340 panic("Can read from softint clr/set\n");
341 case MISCREG_SOFTINT:
342 case MISCREG_TICK_CMPR:
343 case MISCREG_STICK_CMPR:
344 case MISCREG_HINTP:
345 case MISCREG_HTSTATE:
346 case MISCREG_HTBA:
347 case MISCREG_HVER:
348 case MISCREG_STRAND_STS_REG:
349 case MISCREG_HSTICK_CMPR:
350 case MISCREG_QUEUE_CPU_MONDO_HEAD:
351 case MISCREG_QUEUE_CPU_MONDO_TAIL:
352 case MISCREG_QUEUE_DEV_MONDO_HEAD:
353 case MISCREG_QUEUE_DEV_MONDO_TAIL:
354 case MISCREG_QUEUE_RES_ERROR_HEAD:
355 case MISCREG_QUEUE_RES_ERROR_TAIL:
356 case MISCREG_QUEUE_NRES_ERROR_HEAD:
357 case MISCREG_QUEUE_NRES_ERROR_TAIL:
358 #if FULL_SYSTEM
359 case MISCREG_HPSTATE:
360 return readFSRegWithEffect(miscReg, tc);
361 #else
362 case MISCREG_HPSTATE:
363 //HPSTATE is special because because sometimes in privilege checks for instructions
364 //it will read HPSTATE to make sure the priv. level is ok
365 //So, we'll just have to tell it it isn't, instead of panicing.
366 return 0;
367
368 panic("Accessing Fullsystem register %s in SE mode\n",getMiscRegName(miscReg));
369 #endif
370
371 }
372 return readReg(miscReg);
373 }
374
375 void MiscRegFile::setReg(int miscReg, const MiscReg &val)
376 {
377 switch (miscReg) {
378 case MISCREG_Y:
379 y = val;
380 break;
381 case MISCREG_CCR:
382 ccr = val;
383 break;
384 case MISCREG_ASI:
385 asi = val;
386 break;
387 case MISCREG_FPRS:
388 warn("FPU not really implemented writing %#X to FPRS\n", val);
389 fprs = val;
390 break;
391 case MISCREG_TICK:
392 tick = val;
393 break;
394 case MISCREG_PCR:
395 panic("PCR not implemented\n");
396 case MISCREG_PIC:
397 panic("PIC not implemented\n");
398 case MISCREG_GSR:
399 gsr = val;
400 break;
401 case MISCREG_SOFTINT:
402 softint |= val;
403 break;
404 case MISCREG_TICK_CMPR:
405 tick_cmpr = val;
406 break;
407 case MISCREG_STICK:
408 stick = val;
409 break;
410 case MISCREG_STICK_CMPR:
411 stick_cmpr = val;
412 break;
413
414 /** Privilged Registers */
415 case MISCREG_TPC:
416 tpc[tl-1] = val;
417 break;
418 case MISCREG_TNPC:
419 tnpc[tl-1] = val;
420 break;
421 case MISCREG_TSTATE:
422 tstate[tl-1] = val;
423 break;
424 case MISCREG_TT:
425 tt[tl-1] = val;
426 break;
427 case MISCREG_PRIVTICK:
428 panic("Priviliged access to tick regesiters not implemented\n");
429 case MISCREG_TBA:
430 // clear lower 7 bits on writes.
431 tba = val & ULL(~0x7FFF);
432 break;
433 case MISCREG_PSTATE:
434 pstate = (val & PSTATE_MASK);
435 break;
436 case MISCREG_TL:
437 tl = val;
438 break;
439 case MISCREG_PIL:
440 pil = val;
441 break;
442 case MISCREG_CWP:
443 cwp = val;
444 break;
445 case MISCREG_CANSAVE:
446 cansave = val;
447 break;
448 case MISCREG_CANRESTORE:
449 canrestore = val;
450 break;
451 case MISCREG_CLEANWIN:
452 cleanwin = val;
453 break;
454 case MISCREG_OTHERWIN:
455 otherwin = val;
456 break;
457 case MISCREG_WSTATE:
458 wstate = val;
459 break;
460 case MISCREG_GL:
461 gl = val;
462 break;
463
464 /** Hyper privileged registers */
465 case MISCREG_HPSTATE:
466 hpstate = val;
467 break;
468 case MISCREG_HTSTATE:
469 htstate[tl-1] = val;
470 break;
471 case MISCREG_HINTP:
472 panic("HINTP not implemented\n");
473 case MISCREG_HTBA:
474 htba = val;
475 break;
476 case MISCREG_STRAND_STS_REG:
477 strandStatusReg = val;
478 break;
479 case MISCREG_HSTICK_CMPR:
480 hstick_cmpr = val;
481 break;
482
483 /** Floating Point Status Register */
484 case MISCREG_FSR:
485 fsr = val;
486 break;
487
488 case MISCREG_MMU_P_CONTEXT:
489 priContext = val;
490 break;
491 case MISCREG_MMU_S_CONTEXT:
492 secContext = val;
493 break;
494 case MISCREG_MMU_PART_ID:
495 partId = val;
496 break;
497 case MISCREG_MMU_LSU_CTRL:
498 lsuCtrlReg = val;
499 break;
500
501 case MISCREG_MMU_ITLB_C0_TSB_PS0:
502 iTlbC0TsbPs0 = val;
503 break;
504 case MISCREG_MMU_ITLB_C0_TSB_PS1:
505 iTlbC0TsbPs1 = val;
506 break;
507 case MISCREG_MMU_ITLB_C0_CONFIG:
508 iTlbC0Config = val;
509 break;
510 case MISCREG_MMU_ITLB_CX_TSB_PS0:
511 iTlbCXTsbPs0 = val;
512 break;
513 case MISCREG_MMU_ITLB_CX_TSB_PS1:
514 iTlbCXTsbPs1 = val;
515 break;
516 case MISCREG_MMU_ITLB_CX_CONFIG:
517 iTlbCXConfig = val;
518 break;
519 case MISCREG_MMU_ITLB_SFSR:
520 iTlbSfsr = val;
521 break;
522 case MISCREG_MMU_ITLB_TAG_ACCESS:
523 iTlbTagAccess = val;
524 break;
525
526 case MISCREG_MMU_DTLB_C0_TSB_PS0:
527 dTlbC0TsbPs0 = val;
528 break;
529 case MISCREG_MMU_DTLB_C0_TSB_PS1:
530 dTlbC0TsbPs1 = val;
531 break;
532 case MISCREG_MMU_DTLB_C0_CONFIG:
533 dTlbC0Config = val;
534 break;
535 case MISCREG_MMU_DTLB_CX_TSB_PS0:
536 dTlbCXTsbPs0 = val;
537 break;
538 case MISCREG_MMU_DTLB_CX_TSB_PS1:
539 dTlbCXTsbPs1 = val;
540 break;
541 case MISCREG_MMU_DTLB_CX_CONFIG:
542 dTlbCXConfig = val;
543 break;
544 case MISCREG_MMU_DTLB_SFSR:
545 dTlbSfsr = val;
546 break;
547 case MISCREG_MMU_DTLB_SFAR:
548 dTlbSfar = val;
549 break;
550 case MISCREG_MMU_DTLB_TAG_ACCESS:
551 dTlbTagAccess = val;
552 break;
553
554 case MISCREG_SCRATCHPAD_R0:
555 scratchPad[0] = val;
556 break;
557 case MISCREG_SCRATCHPAD_R1:
558 scratchPad[1] = val;
559 break;
560 case MISCREG_SCRATCHPAD_R2:
561 scratchPad[2] = val;
562 break;
563 case MISCREG_SCRATCHPAD_R3:
564 scratchPad[3] = val;
565 break;
566 case MISCREG_SCRATCHPAD_R4:
567 scratchPad[4] = val;
568 break;
569 case MISCREG_SCRATCHPAD_R5:
570 scratchPad[5] = val;
571 break;
572 case MISCREG_SCRATCHPAD_R6:
573 scratchPad[6] = val;
574 break;
575 case MISCREG_SCRATCHPAD_R7:
576 scratchPad[7] = val;
577 break;
578 case MISCREG_QUEUE_CPU_MONDO_HEAD:
579 cpu_mondo_head = val;
580 break;
581 case MISCREG_QUEUE_CPU_MONDO_TAIL:
582 cpu_mondo_tail = val;
583 break;
584 case MISCREG_QUEUE_DEV_MONDO_HEAD:
585 dev_mondo_head = val;
586 break;
587 case MISCREG_QUEUE_DEV_MONDO_TAIL:
588 dev_mondo_tail = val;
589 break;
590 case MISCREG_QUEUE_RES_ERROR_HEAD:
591 res_error_head = val;
592 break;
593 case MISCREG_QUEUE_RES_ERROR_TAIL:
594 res_error_tail = val;
595 break;
596 case MISCREG_QUEUE_NRES_ERROR_HEAD:
597 nres_error_head = val;
598 break;
599 case MISCREG_QUEUE_NRES_ERROR_TAIL:
600 nres_error_tail = val;
601 break;
602
603 default:
604 panic("Miscellaneous register %d not implemented\n", miscReg);
605 }
606 }
607
608 void MiscRegFile::setRegWithEffect(int miscReg,
609 const MiscReg &val, ThreadContext * tc)
610 {
611 switch (miscReg) {
612 case MISCREG_STICK:
613 case MISCREG_TICK:
614 // stick and tick are same thing on niagra
615 // use stick for offset and tick for holding intrrupt bit
616 stick = mbits(val,62,0) - tc->getCpuPtr()->instCount();
617 tick = mbits(val,63,63);
618 DPRINTFN("Writing TICK=%#X\n", val);
619 break;
620 case MISCREG_FPRS:
621 //Configure the fpu based on the fprs
622 break;
623 case MISCREG_PCR:
624 //Set up performance counting based on pcr value
625 break;
626 case MISCREG_PSTATE:
627 pstate = val & PSTATE_MASK;
628 return;
629 case MISCREG_TL:
630 tl = val;
631 return;
632 case MISCREG_CWP:
633 tc->changeRegFileContext(CONTEXT_CWP, val);
634 break;
635 case MISCREG_GL:
636 tc->changeRegFileContext(CONTEXT_GLOBALS, val);
637 break;
638 case MISCREG_PIL:
639 case MISCREG_SOFTINT:
640 case MISCREG_TICK_CMPR:
641 case MISCREG_STICK_CMPR:
642 case MISCREG_HINTP:
643 case MISCREG_HTSTATE:
644 case MISCREG_HTBA:
645 case MISCREG_HVER:
646 case MISCREG_STRAND_STS_REG:
647 case MISCREG_HSTICK_CMPR:
648 case MISCREG_QUEUE_CPU_MONDO_HEAD:
649 case MISCREG_QUEUE_CPU_MONDO_TAIL:
650 case MISCREG_QUEUE_DEV_MONDO_HEAD:
651 case MISCREG_QUEUE_DEV_MONDO_TAIL:
652 case MISCREG_QUEUE_RES_ERROR_HEAD:
653 case MISCREG_QUEUE_RES_ERROR_TAIL:
654 case MISCREG_QUEUE_NRES_ERROR_HEAD:
655 case MISCREG_QUEUE_NRES_ERROR_TAIL:
656 #if FULL_SYSTEM
657 case MISCREG_HPSTATE:
658 setFSRegWithEffect(miscReg, val, tc);
659 return;
660 #else
661 case MISCREG_HPSTATE:
662 //HPSTATE is special because normal trap processing saves HPSTATE when
663 //it goes into a trap, and restores it when it returns.
664 return;
665 panic("Accessing Fullsystem register %s to %#x in SE mode\n", getMiscRegName(miscReg), val);
666 #endif
667 }
668 setReg(miscReg, val);
669 }
670
671 void MiscRegFile::serialize(std::ostream & os)
672 {
673 SERIALIZE_SCALAR(pstate);
674 SERIALIZE_SCALAR(tba);
675 SERIALIZE_SCALAR(y);
676 SERIALIZE_SCALAR(pil);
677 SERIALIZE_SCALAR(gl);
678 SERIALIZE_SCALAR(cwp);
679 SERIALIZE_ARRAY(tt, MaxTL);
680 SERIALIZE_SCALAR(ccr);
681 SERIALIZE_SCALAR(asi);
682 SERIALIZE_SCALAR(tl);
683 SERIALIZE_ARRAY(tpc, MaxTL);
684 SERIALIZE_ARRAY(tnpc, MaxTL);
685 SERIALIZE_ARRAY(tstate, MaxTL);
686 SERIALIZE_SCALAR(tick);
687 SERIALIZE_SCALAR(cansave);
688 SERIALIZE_SCALAR(canrestore);
689 SERIALIZE_SCALAR(otherwin);
690 SERIALIZE_SCALAR(cleanwin);
691 SERIALIZE_SCALAR(wstate);
692 SERIALIZE_SCALAR(fsr);
693 SERIALIZE_SCALAR(fprs);
694 SERIALIZE_SCALAR(hpstate);
695 SERIALIZE_ARRAY(htstate, MaxTL);
696 SERIALIZE_SCALAR(htba);
697 SERIALIZE_SCALAR(hstick_cmpr);
698 SERIALIZE_SCALAR(strandStatusReg);
699 SERIALIZE_SCALAR(priContext);
700 SERIALIZE_SCALAR(secContext);
701 SERIALIZE_SCALAR(partId);
702 SERIALIZE_SCALAR(lsuCtrlReg);
703 SERIALIZE_SCALAR(iTlbC0TsbPs0);
704 SERIALIZE_SCALAR(iTlbC0TsbPs1);
705 SERIALIZE_SCALAR(iTlbC0Config);
706 SERIALIZE_SCALAR(iTlbCXTsbPs0);
707 SERIALIZE_SCALAR(iTlbCXTsbPs1);
708 SERIALIZE_SCALAR(iTlbCXConfig);
709 SERIALIZE_SCALAR(iTlbSfsr);
710 SERIALIZE_SCALAR(iTlbTagAccess);
711 SERIALIZE_SCALAR(dTlbC0TsbPs0);
712 SERIALIZE_SCALAR(dTlbC0TsbPs1);
713 SERIALIZE_SCALAR(dTlbC0Config);
714 SERIALIZE_SCALAR(dTlbCXTsbPs0);
715 SERIALIZE_SCALAR(dTlbCXTsbPs1);
716 SERIALIZE_SCALAR(dTlbSfsr);
717 SERIALIZE_SCALAR(dTlbSfar);
718 SERIALIZE_SCALAR(dTlbTagAccess);
719 SERIALIZE_ARRAY(scratchPad,8);
720 SERIALIZE_SCALAR(cpu_mondo_head);
721 SERIALIZE_SCALAR(cpu_mondo_tail);
722 SERIALIZE_SCALAR(dev_mondo_head);
723 SERIALIZE_SCALAR(dev_mondo_tail);
724 SERIALIZE_SCALAR(res_error_head);
725 SERIALIZE_SCALAR(res_error_tail);
726 SERIALIZE_SCALAR(nres_error_head);
727 SERIALIZE_SCALAR(nres_error_tail);
728 }
729
730 void MiscRegFile::unserialize(Checkpoint * cp, const std::string & section)
731 {
732 UNSERIALIZE_SCALAR(pstate);
733 UNSERIALIZE_SCALAR(tba);
734 UNSERIALIZE_SCALAR(y);
735 UNSERIALIZE_SCALAR(pil);
736 UNSERIALIZE_SCALAR(gl);
737 UNSERIALIZE_SCALAR(cwp);
738 UNSERIALIZE_ARRAY(tt, MaxTL);
739 UNSERIALIZE_SCALAR(ccr);
740 UNSERIALIZE_SCALAR(asi);
741 UNSERIALIZE_SCALAR(tl);
742 UNSERIALIZE_ARRAY(tpc, MaxTL);
743 UNSERIALIZE_ARRAY(tnpc, MaxTL);
744 UNSERIALIZE_ARRAY(tstate, MaxTL);
745 UNSERIALIZE_SCALAR(tick);
746 UNSERIALIZE_SCALAR(cansave);
747 UNSERIALIZE_SCALAR(canrestore);
748 UNSERIALIZE_SCALAR(otherwin);
749 UNSERIALIZE_SCALAR(cleanwin);
750 UNSERIALIZE_SCALAR(wstate);
751 UNSERIALIZE_SCALAR(fsr);
752 UNSERIALIZE_SCALAR(fprs);
753 UNSERIALIZE_SCALAR(hpstate);
754 UNSERIALIZE_ARRAY(htstate, MaxTL);
755 UNSERIALIZE_SCALAR(htba);
756 UNSERIALIZE_SCALAR(hstick_cmpr);
757 UNSERIALIZE_SCALAR(strandStatusReg);
758 UNSERIALIZE_SCALAR(priContext);
759 UNSERIALIZE_SCALAR(secContext);
760 UNSERIALIZE_SCALAR(partId);
761 UNSERIALIZE_SCALAR(lsuCtrlReg);
762 UNSERIALIZE_SCALAR(iTlbC0TsbPs0);
763 UNSERIALIZE_SCALAR(iTlbC0TsbPs1);
764 UNSERIALIZE_SCALAR(iTlbC0Config);
765 UNSERIALIZE_SCALAR(iTlbCXTsbPs0);
766 UNSERIALIZE_SCALAR(iTlbCXTsbPs1);
767 UNSERIALIZE_SCALAR(iTlbCXConfig);
768 UNSERIALIZE_SCALAR(iTlbSfsr);
769 UNSERIALIZE_SCALAR(iTlbTagAccess);
770 UNSERIALIZE_SCALAR(dTlbC0TsbPs0);
771 UNSERIALIZE_SCALAR(dTlbC0TsbPs1);
772 UNSERIALIZE_SCALAR(dTlbC0Config);
773 UNSERIALIZE_SCALAR(dTlbCXTsbPs0);
774 UNSERIALIZE_SCALAR(dTlbCXTsbPs1);
775 UNSERIALIZE_SCALAR(dTlbSfsr);
776 UNSERIALIZE_SCALAR(dTlbSfar);
777 UNSERIALIZE_SCALAR(dTlbTagAccess);
778 UNSERIALIZE_ARRAY(scratchPad,8);
779 UNSERIALIZE_SCALAR(cpu_mondo_head);
780 UNSERIALIZE_SCALAR(cpu_mondo_tail);
781 UNSERIALIZE_SCALAR(dev_mondo_head);
782 UNSERIALIZE_SCALAR(dev_mondo_tail);
783 UNSERIALIZE_SCALAR(res_error_head);
784 UNSERIALIZE_SCALAR(res_error_tail);
785 UNSERIALIZE_SCALAR(nres_error_head);
786 UNSERIALIZE_SCALAR(nres_error_tail);}