arch,cpu: Add vector predicate registers
[gem5.git] / src / arch / sparc / registers.hh
1 /*
2 * Copyright (c) 2003-2005 The Regents of The University of Michigan
3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions are
7 * met: redistributions of source code must retain the above copyright
8 * notice, this list of conditions and the following disclaimer;
9 * redistributions in binary form must reproduce the above copyright
10 * notice, this list of conditions and the following disclaimer in the
11 * documentation and/or other materials provided with the distribution;
12 * neither the name of the copyright holders nor the names of its
13 * contributors may be used to endorse or promote products derived from
14 * this software without specific prior written permission.
15 *
16 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
17 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
18 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
19 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
20 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
21 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
22 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
26 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 *
28 * Authors: Gabe Black
29 * Ali Saidi
30 */
31
32 #ifndef __ARCH_SPARC_REGISTERS_HH__
33 #define __ARCH_SPARC_REGISTERS_HH__
34
35 #include "arch/generic/vec_pred_reg.hh"
36 #include "arch/generic/vec_reg.hh"
37 #include "arch/sparc/generated/max_inst_regs.hh"
38 #include "arch/sparc/miscregs.hh"
39 #include "arch/sparc/sparc_traits.hh"
40 #include "base/types.hh"
41
42 namespace SparcISA
43 {
44
45 using SparcISAInst::MaxInstSrcRegs;
46 using SparcISAInst::MaxInstDestRegs;
47 using SparcISAInst::MaxMiscDestRegs;
48
49 // dummy typedef since we don't have CC regs
50 typedef uint8_t CCReg;
51
52 // Not applicable to SPARC
53 using VecElem = ::DummyVecElem;
54 using VecReg = ::DummyVecReg;
55 using ConstVecReg = ::DummyConstVecReg;
56 using VecRegContainer = ::DummyVecRegContainer;
57 constexpr unsigned NumVecElemPerVecReg = ::DummyNumVecElemPerVecReg;
58 constexpr size_t VecRegSizeBytes = ::DummyVecRegSizeBytes;
59
60 // Not applicable to SPARC
61 using VecPredReg = ::DummyVecPredReg;
62 using ConstVecPredReg = ::DummyConstVecPredReg;
63 using VecPredRegContainer = ::DummyVecPredRegContainer;
64 constexpr size_t VecPredRegSizeBits = ::DummyVecPredRegSizeBits;
65 constexpr bool VecPredRegHasPackedRepr = ::DummyVecPredRegHasPackedRepr;
66
67 // semantically meaningful register indices
68 const int ZeroReg = 0; // architecturally meaningful
69 // the rest of these depend on the ABI
70 const int ReturnAddressReg = 31; // post call, precall is 15
71 const int ReturnValueReg = 8; // Post return, 24 is pre-return.
72 const int StackPointerReg = 14;
73 const int FramePointerReg = 30;
74
75 // Some OS syscall use a second register (o1) to return a second value
76 const int SyscallPseudoReturnReg = 9;
77
78 const int NumIntArchRegs = 32;
79 const int NumIntRegs = (MaxGL + 1) * 8 + NWindows * 16 + NumMicroIntRegs;
80 const int NumVecRegs = 1; // Not applicable to SPARC
81 // (1 to prevent warnings)
82 const int NumVecPredRegs = 1; // Not applicable to SPARC
83 // (1 to prevent warnings)
84 const int NumCCRegs = 0;
85
86 const int TotalNumRegs = NumIntRegs + NumFloatRegs + NumMiscRegs;
87
88 } // namespace SparcISA
89
90 #endif