Port: Stricter port bind/unbind semantics
[gem5.git] / src / cpu / o3 / SConscript
1 # -*- mode:python -*-
2
3 # Copyright (c) 2006 The Regents of The University of Michigan
4 # All rights reserved.
5 #
6 # Redistribution and use in source and binary forms, with or without
7 # modification, are permitted provided that the following conditions are
8 # met: redistributions of source code must retain the above copyright
9 # notice, this list of conditions and the following disclaimer;
10 # redistributions in binary form must reproduce the above copyright
11 # notice, this list of conditions and the following disclaimer in the
12 # documentation and/or other materials provided with the distribution;
13 # neither the name of the copyright holders nor the names of its
14 # contributors may be used to endorse or promote products derived from
15 # this software without specific prior written permission.
16 #
17 # THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
18 # "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
19 # LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
20 # A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
21 # OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
22 # SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
23 # LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
24 # DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
25 # THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
26 # (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
27 # OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
28 #
29 # Authors: Nathan Binkert
30
31 import sys
32
33 Import('*')
34
35 if 'O3CPU' in env['CPU_MODELS'] or 'OzoneCPU' in env['CPU_MODELS']:
36 DebugFlag('CommitRate')
37 DebugFlag('IEW')
38 DebugFlag('IQ')
39
40 if 'O3CPU' in env['CPU_MODELS']:
41 SimObject('FUPool.py')
42 SimObject('FuncUnitConfig.py')
43 SimObject('O3CPU.py')
44
45 Source('base_dyn_inst.cc')
46 Source('bpred_unit.cc')
47 Source('commit.cc')
48 Source('cpu.cc')
49 Source('cpu_builder.cc')
50 Source('decode.cc')
51 Source('dyn_inst.cc')
52 Source('fetch.cc')
53 Source('free_list.cc')
54 Source('fu_pool.cc')
55 Source('iew.cc')
56 Source('inst_queue.cc')
57 Source('lsq.cc')
58 Source('lsq_unit.cc')
59 Source('mem_dep_unit.cc')
60 Source('rename.cc')
61 Source('rename_map.cc')
62 Source('rob.cc')
63 Source('scoreboard.cc')
64 Source('store_set.cc')
65 Source('thread_context.cc')
66
67 DebugFlag('LSQ')
68 DebugFlag('LSQUnit')
69 DebugFlag('MemDepUnit')
70 DebugFlag('O3CPU')
71 DebugFlag('ROB')
72 DebugFlag('Rename')
73 DebugFlag('Scoreboard')
74 DebugFlag('StoreSet')
75 DebugFlag('Writeback')
76
77 CompoundFlag('O3CPUAll', [ 'Fetch', 'Decode', 'Rename', 'IEW', 'Commit',
78 'IQ', 'ROB', 'FreeList', 'LSQ', 'LSQUnit', 'StoreSet', 'MemDepUnit',
79 'DynInst', 'O3CPU', 'Activity', 'Scoreboard', 'Writeback' ])
80
81 SimObject('O3Checker.py')
82 Source('checker_builder.cc')