2 * Copyright (c) 2004-2006 The Regents of The University of Michigan
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions are
7 * met: redistributions of source code must retain the above copyright
8 * notice, this list of conditions and the following disclaimer;
9 * redistributions in binary form must reproduce the above copyright
10 * notice, this list of conditions and the following disclaimer in the
11 * documentation and/or other materials provided with the distribution;
12 * neither the name of the copyright holders nor the names of its
13 * contributors may be used to endorse or promote products derived from
14 * this software without specific prior written permission.
16 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
17 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
18 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
19 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
20 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
21 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
22 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
26 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
31 #ifndef __CPU_O3_INST_QUEUE_HH__
32 #define __CPU_O3_INST_QUEUE_HH__
39 #include "base/statistics.hh"
40 #include "base/timebuf.hh"
41 #include "cpu/inst_seq.hh"
42 #include "cpu/o3/dep_graph.hh"
43 #include "cpu/op_class.hh"
44 #include "sim/host.hh"
50 * A standard instruction queue class. It holds ready instructions, in
51 * order, in seperate priority queues to facilitate the scheduling of
52 * instructions. The IQ uses a separate linked list to track dependencies.
53 * Similar to the rename map and the free list, it expects that
54 * floating point registers have their indices start after the integer
55 * registers (ie with 96 int and 96 fp registers, regs 0-95 are integer
56 * and 96-191 are fp). This remains true even for both logical and
57 * physical register indices. The IQ depends on the memory dependence unit to
58 * track when memory operations are ready in terms of ordering; register
59 * dependencies are tracked normally. Right now the IQ also handles the
60 * execution timing; this is mainly to allow back-to-back scheduling without
61 * requiring IEW to be able to peek into the IQ. At the end of the execution
62 * latency, the instruction is put into the queue to execute, where it will
63 * have the execute() function called on it.
64 * @todo: Make IQ able to handle multiple FU pools.
67 class InstructionQueue
70 //Typedefs from the Impl.
71 typedef typename Impl::O3CPU O3CPU;
72 typedef typename Impl::DynInstPtr DynInstPtr;
73 typedef typename Impl::Params Params;
75 typedef typename Impl::CPUPol::IEW IEW;
76 typedef typename Impl::CPUPol::MemDepUnit MemDepUnit;
77 typedef typename Impl::CPUPol::IssueStruct IssueStruct;
78 typedef typename Impl::CPUPol::TimeStruct TimeStruct;
80 // Typedef of iterator through the list of instructions.
81 typedef typename std::list<DynInstPtr>::iterator ListIt;
83 friend class Impl::O3CPU;
85 /** FU completion event class. */
86 class FUCompletion : public Event {
88 /** Executing instruction. */
91 /** Index of the FU used for executing. */
94 /** Pointer back to the instruction queue. */
95 InstructionQueue<Impl> *iqPtr;
97 /** Should the FU be added to the list to be freed upon
98 * completing this event.
103 /** Construct a FU completion event. */
104 FUCompletion(DynInstPtr &_inst, int fu_idx,
105 InstructionQueue<Impl> *iq_ptr);
107 virtual void process();
108 virtual const char *description();
109 void setFreeFU() { freeFU = true; }
112 /** Constructs an IQ. */
113 InstructionQueue(O3CPU *cpu_ptr, IEW *iew_ptr, Params *params);
115 /** Destructs the IQ. */
118 /** Returns the name of the IQ. */
119 std::string name() const;
121 /** Registers statistics. */
124 /** Resets all instruction queue state. */
127 /** Sets active threads list. */
128 void setActiveThreads(std::list<unsigned> *at_ptr);
130 /** Sets the timer buffer between issue and execute. */
131 void setIssueToExecuteQueue(TimeBuffer<IssueStruct> *i2eQueue);
133 /** Sets the global time buffer. */
134 void setTimeBuffer(TimeBuffer<TimeStruct> *tb_ptr);
136 /** Switches out the instruction queue. */
139 /** Takes over execution from another CPU's thread. */
142 /** Returns if the IQ is switched out. */
143 bool isSwitchedOut() { return switchedOut; }
145 /** Number of entries needed for given amount of threads. */
146 int entryAmount(int num_threads);
148 /** Resets max entries for all threads. */
151 /** Returns total number of free entries. */
152 unsigned numFreeEntries();
154 /** Returns number of free entries for a thread. */
155 unsigned numFreeEntries(unsigned tid);
157 /** Returns whether or not the IQ is full. */
160 /** Returns whether or not the IQ is full for a specific thread. */
161 bool isFull(unsigned tid);
163 /** Returns if there are any ready instructions in the IQ. */
164 bool hasReadyInsts();
166 /** Inserts a new instruction into the IQ. */
167 void insert(DynInstPtr &new_inst);
169 /** Inserts a new, non-speculative instruction into the IQ. */
170 void insertNonSpec(DynInstPtr &new_inst);
172 /** Inserts a memory or write barrier into the IQ to make sure
173 * loads and stores are ordered properly.
175 void insertBarrier(DynInstPtr &barr_inst);
177 /** Returns the oldest scheduled instruction, and removes it from
178 * the list of instructions waiting to execute.
180 DynInstPtr getInstToExecute();
183 * Records the instruction as the producer of a register without
184 * adding it to the rest of the IQ.
186 void recordProducer(DynInstPtr &inst)
187 { addToProducers(inst); }
189 /** Process FU completion event. */
190 void processFUCompletion(DynInstPtr &inst, int fu_idx);
193 * Schedules ready instructions, adding the ready ones (oldest first) to
194 * the queue to execute.
196 void scheduleReadyInsts();
198 /** Schedules a single specific non-speculative instruction. */
199 void scheduleNonSpec(const InstSeqNum &inst);
202 * Commits all instructions up to and including the given sequence number,
203 * for a specific thread.
205 void commit(const InstSeqNum &inst, unsigned tid = 0);
207 /** Wakes all dependents of a completed instruction. */
208 int wakeDependents(DynInstPtr &completed_inst);
210 /** Adds a ready memory instruction to the ready list. */
211 void addReadyMemInst(DynInstPtr &ready_inst);
214 * Reschedules a memory instruction. It will be ready to issue once
215 * replayMemInst() is called.
217 void rescheduleMemInst(DynInstPtr &resched_inst);
219 /** Replays a memory instruction. It must be rescheduled first. */
220 void replayMemInst(DynInstPtr &replay_inst);
222 /** Completes a memory operation. */
223 void completeMemInst(DynInstPtr &completed_inst);
225 /** Indicates an ordering violation between a store and a load. */
226 void violation(DynInstPtr &store, DynInstPtr &faulting_load);
229 * Squashes instructions for a thread. Squashing information is obtained
230 * from the time buffer.
232 void squash(unsigned tid);
234 /** Returns the number of used entries for a thread. */
235 unsigned getCount(unsigned tid) { return count[tid]; };
237 /** Debug function to print all instructions. */
241 /** Does the actual squashing. */
242 void doSquash(unsigned tid);
244 /////////////////////////
246 /////////////////////////
248 /** Pointer to the CPU. */
251 /** Cache interface. */
252 MemInterface *dcacheInterface;
254 /** Pointer to IEW stage. */
257 /** The memory dependence unit, which tracks/predicts memory dependences
258 * between instructions.
260 MemDepUnit memDepUnit[Impl::MaxThreads];
262 /** The queue to the execute stage. Issued instructions will be written
265 TimeBuffer<IssueStruct> *issueToExecuteQueue;
267 /** The backwards time buffer. */
268 TimeBuffer<TimeStruct> *timeBuffer;
270 /** Wire to read information from timebuffer. */
271 typename TimeBuffer<TimeStruct>::wire fromCommit;
273 /** Function unit pool. */
276 //////////////////////////////////////
277 // Instruction lists, ready queues, and ordering
278 //////////////////////////////////////
280 /** List of all the instructions in the IQ (some of which may be issued). */
281 std::list<DynInstPtr> instList[Impl::MaxThreads];
283 /** List of instructions that are ready to be executed. */
284 std::list<DynInstPtr> instsToExecute;
287 * Struct for comparing entries to be added to the priority queue.
288 * This gives reverse ordering to the instructions in terms of
289 * sequence numbers: the instructions with smaller sequence
290 * numbers (and hence are older) will be at the top of the
294 bool operator() (const DynInstPtr &lhs, const DynInstPtr &rhs) const
296 return lhs->seqNum > rhs->seqNum;
300 typedef std::priority_queue<DynInstPtr, std::vector<DynInstPtr>, pqCompare>
303 /** List of ready instructions, per op class. They are separated by op
304 * class to allow for easy mapping to FUs.
306 ReadyInstQueue readyInsts[Num_OpClasses];
308 /** List of non-speculative instructions that will be scheduled
309 * once the IQ gets a signal from commit. While it's redundant to
310 * have the key be a part of the value (the sequence number is stored
311 * inside of DynInst), when these instructions are woken up only
312 * the sequence number will be available. Thus it is most efficient to be
313 * able to search by the sequence number alone.
315 std::map<InstSeqNum, DynInstPtr> nonSpecInsts;
317 typedef typename std::map<InstSeqNum, DynInstPtr>::iterator NonSpecMapIt;
319 /** Entry for the list age ordering by op class. */
320 struct ListOrderEntry {
322 InstSeqNum oldestInst;
325 /** List that contains the age order of the oldest instruction of each
326 * ready queue. Used to select the oldest instruction available
328 * @todo: Might be better to just move these entries around instead
329 * of creating new ones every time the position changes due to an
330 * instruction issuing. Not sure std::list supports this.
332 std::list<ListOrderEntry> listOrder;
334 typedef typename std::list<ListOrderEntry>::iterator ListOrderIt;
336 /** Tracks if each ready queue is on the age order list. */
337 bool queueOnList[Num_OpClasses];
339 /** Iterators of each ready queue. Points to their spot in the age order
342 ListOrderIt readyIt[Num_OpClasses];
344 /** Add an op class to the age order list. */
345 void addToOrderList(OpClass op_class);
348 * Called when the oldest instruction has been removed from a ready queue;
349 * this places that ready queue into the proper spot in the age order list.
351 void moveToYoungerInst(ListOrderIt age_order_it);
353 DependencyGraph<DynInstPtr> dependGraph;
355 //////////////////////////////////////
356 // Various parameters
357 //////////////////////////////////////
359 /** IQ Resource Sharing Policy */
366 /** IQ sharing policy for SMT. */
369 /** Number of Total Threads*/
372 /** Pointer to list of active threads. */
373 std::list<unsigned> *activeThreads;
375 /** Per Thread IQ count */
376 unsigned count[Impl::MaxThreads];
378 /** Max IQ Entries Per Thread */
379 unsigned maxEntries[Impl::MaxThreads];
381 /** Number of free IQ entries left. */
382 unsigned freeEntries;
384 /** The number of entries in the instruction queue. */
387 /** The total number of instructions that can be issued in one cycle. */
390 /** The number of physical registers in the CPU. */
391 unsigned numPhysRegs;
393 /** The number of physical integer registers in the CPU. */
394 unsigned numPhysIntRegs;
396 /** The number of floating point registers in the CPU. */
397 unsigned numPhysFloatRegs;
399 /** Delay between commit stage and the IQ.
400 * @todo: Make there be a distinction between the delays within IEW.
402 unsigned commitToIEWDelay;
404 /** Is the IQ switched out. */
407 /** The sequence number of the squashed instruction. */
408 InstSeqNum squashedSeqNum[Impl::MaxThreads];
410 /** A cache of the recently woken registers. It is 1 if the register
411 * has been woken up recently, and 0 if the register has been added
412 * to the dependency graph and has not yet received its value. It
413 * is basically a secondary scoreboard, and should pretty much mirror
414 * the scoreboard that exists in the rename map.
416 std::vector<bool> regScoreboard;
418 /** Adds an instruction to the dependency graph, as a consumer. */
419 bool addToDependents(DynInstPtr &new_inst);
421 /** Adds an instruction to the dependency graph, as a producer. */
422 void addToProducers(DynInstPtr &new_inst);
424 /** Moves an instruction to the ready queue if it is ready. */
425 void addIfReady(DynInstPtr &inst);
427 /** Debugging function to count how many entries are in the IQ. It does
428 * a linear walk through the instructions, so do not call this function
429 * during normal execution.
433 /** Debugging function to dump all the list sizes, as well as print
434 * out the list of nonspeculative instructions. Should not be used
435 * in any other capacity, but it has no harmful sideaffects.
439 /** Debugging function to dump out all instructions that are in the
444 /** Stat for number of instructions added. */
445 Stats::Scalar<> iqInstsAdded;
446 /** Stat for number of non-speculative instructions added. */
447 Stats::Scalar<> iqNonSpecInstsAdded;
449 Stats::Scalar<> iqInstsIssued;
450 /** Stat for number of integer instructions issued. */
451 Stats::Scalar<> iqIntInstsIssued;
452 /** Stat for number of floating point instructions issued. */
453 Stats::Scalar<> iqFloatInstsIssued;
454 /** Stat for number of branch instructions issued. */
455 Stats::Scalar<> iqBranchInstsIssued;
456 /** Stat for number of memory instructions issued. */
457 Stats::Scalar<> iqMemInstsIssued;
458 /** Stat for number of miscellaneous instructions issued. */
459 Stats::Scalar<> iqMiscInstsIssued;
460 /** Stat for number of squashed instructions that were ready to issue. */
461 Stats::Scalar<> iqSquashedInstsIssued;
462 /** Stat for number of squashed instructions examined when squashing. */
463 Stats::Scalar<> iqSquashedInstsExamined;
464 /** Stat for number of squashed instruction operands examined when
467 Stats::Scalar<> iqSquashedOperandsExamined;
468 /** Stat for number of non-speculative instructions removed due to a squash.
470 Stats::Scalar<> iqSquashedNonSpecRemoved;
471 // Also include number of instructions rescheduled and replayed.
473 /** Distribution of number of instructions in the queue.
474 * @todo: Need to create struct to track the entry time for each
476 // Stats::VectorDistribution<> queueResDist;
477 /** Distribution of the number of instructions issued. */
478 Stats::Distribution<> numIssuedDist;
479 /** Distribution of the cycles it takes to issue an instruction.
480 * @todo: Need to create struct to track the ready time for each
482 // Stats::VectorDistribution<> issueDelayDist;
484 /** Number of times an instruction could not be issued because a
487 Stats::Vector<> statFuBusy;
488 // Stats::Vector<> dist_unissued;
489 /** Stat for total number issued for each instruction type. */
490 Stats::Vector2d<> statIssuedInstType;
492 /** Number of instructions issued per cycle. */
493 Stats::Formula issueRate;
495 /** Number of times the FU was busy. */
496 Stats::Vector<> fuBusy;
497 /** Number of times the FU was busy per instruction issued. */
498 Stats::Formula fuBusyRate;
501 #endif //__CPU_O3_INST_QUEUE_HH__