2 * Copyright (c) 2006 The Regents of The University of Michigan
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions are
7 * met: redistributions of source code must retain the above copyright
8 * notice, this list of conditions and the following disclaimer;
9 * redistributions in binary form must reproduce the above copyright
10 * notice, this list of conditions and the following disclaimer in the
11 * documentation and/or other materials provided with the distribution;
12 * neither the name of the copyright holders nor the names of its
13 * contributors may be used to endorse or promote products derived from
14 * this software without specific prior written permission.
16 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
17 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
18 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
19 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
20 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
21 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
22 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
26 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
31 #ifndef __CPU_THREAD_CONTEXT_HH__
32 #define __CPU_THREAD_CONTEXT_HH__
37 #include "arch/registers.hh"
38 #include "arch/types.hh"
39 #include "base/types.hh"
40 #include "config/full_system.hh"
41 #include "config/the_isa.hh"
43 // @todo: Figure out a more architecture independent way to obtain the ITB and
51 class EndQuiesceEvent;
52 class TranslatingPort;
64 * ThreadContext is the external interface to all thread state for
65 * anything outside of the CPU. It provides all accessor methods to
66 * state that might be needed by external objects, ranging from
67 * register values to things such as kernel stats. It is an abstract
68 * base class; the CPU can create its own ThreadContext by either
69 * deriving from it, or using the templated ProxyThreadContext.
71 * The ThreadContext is slightly different than the ExecContext. The
72 * ThreadContext provides access to an individual thread's state; an
73 * ExecContext provides ISA access to the CPU (meaning it is
74 * implicitly multithreaded on SMT systems). Additionally the
75 * ThreadState is an abstract class that exactly defines the
76 * interface; the ExecContext is a more implicit interface that must
77 * be implemented so that the ISA can access whatever state it needs.
82 typedef TheISA::MachInst MachInst;
83 typedef TheISA::IntReg IntReg;
84 typedef TheISA::FloatReg FloatReg;
85 typedef TheISA::FloatRegBits FloatRegBits;
86 typedef TheISA::MiscReg MiscReg;
91 /// Running. Instructions should be executed only when
92 /// the context is in this state.
95 /// Temporarily inactive. Entered while waiting for
96 /// synchronization, etc.
99 /// Permanently shut down. Entered when target executes
100 /// m5exit pseudo-instruction. When all contexts enter
101 /// this state, the simulation will terminate.
105 virtual ~ThreadContext() { };
107 virtual BaseCPU *getCpuPtr() = 0;
109 virtual int cpuId() = 0;
111 virtual int threadId() = 0;
113 virtual void setThreadId(int id) = 0;
115 virtual int contextId() = 0;
117 virtual void setContextId(int id) = 0;
119 virtual TheISA::TLB *getITBPtr() = 0;
121 virtual TheISA::TLB *getDTBPtr() = 0;
123 virtual System *getSystemPtr() = 0;
126 virtual TheISA::Kernel::Statistics *getKernelStats() = 0;
128 virtual FunctionalPort *getPhysPort() = 0;
130 virtual VirtualPort *getVirtPort() = 0;
132 virtual void connectMemPorts(ThreadContext *tc) = 0;
134 virtual TranslatingPort *getMemPort() = 0;
136 virtual Process *getProcessPtr() = 0;
139 virtual Status status() const = 0;
141 virtual void setStatus(Status new_status) = 0;
143 /// Set the status to Active. Optional delay indicates number of
144 /// cycles to wait before beginning execution.
145 virtual void activate(int delay = 1) = 0;
147 /// Set the status to Suspended.
148 virtual void suspend(int delay = 0) = 0;
150 /// Set the status to Halted.
151 virtual void halt(int delay = 0) = 0;
154 virtual void dumpFuncProfile() = 0;
157 virtual void takeOverFrom(ThreadContext *old_context) = 0;
159 virtual void regStats(const std::string &name) = 0;
161 virtual void serialize(std::ostream &os) = 0;
162 virtual void unserialize(Checkpoint *cp, const std::string §ion) = 0;
165 virtual EndQuiesceEvent *getQuiesceEvent() = 0;
167 // Not necessarily the best location for these...
168 // Having an extra function just to read these is obnoxious
169 virtual Tick readLastActivate() = 0;
170 virtual Tick readLastSuspend() = 0;
172 virtual void profileClear() = 0;
173 virtual void profileSample() = 0;
176 virtual void copyArchRegs(ThreadContext *tc) = 0;
178 virtual void clearArchRegs() = 0;
181 // New accessors for new decoder.
183 virtual uint64_t readIntReg(int reg_idx) = 0;
185 virtual FloatReg readFloatReg(int reg_idx) = 0;
187 virtual FloatRegBits readFloatRegBits(int reg_idx) = 0;
189 virtual void setIntReg(int reg_idx, uint64_t val) = 0;
191 virtual void setFloatReg(int reg_idx, FloatReg val) = 0;
193 virtual void setFloatRegBits(int reg_idx, FloatRegBits val) = 0;
195 virtual TheISA::PCState pcState() = 0;
197 virtual void pcState(const TheISA::PCState &val) = 0;
199 virtual Addr instAddr() = 0;
201 virtual Addr nextInstAddr() = 0;
203 virtual MicroPC microPC() = 0;
205 virtual MiscReg readMiscRegNoEffect(int misc_reg) = 0;
207 virtual MiscReg readMiscReg(int misc_reg) = 0;
209 virtual void setMiscRegNoEffect(int misc_reg, const MiscReg &val) = 0;
211 virtual void setMiscReg(int misc_reg, const MiscReg &val) = 0;
213 virtual int flattenIntIndex(int reg) = 0;
214 virtual int flattenFloatIndex(int reg) = 0;
217 readRegOtherThread(int misc_reg, ThreadID tid)
223 setRegOtherThread(int misc_reg, const MiscReg &val, ThreadID tid)
227 // Also not necessarily the best location for these two. Hopefully will go
228 // away once we decide upon where st cond failures goes.
229 virtual unsigned readStCondFailures() = 0;
231 virtual void setStCondFailures(unsigned sc_failures) = 0;
233 // Only really makes sense for old CPU model. Still could be useful though.
234 virtual bool misspeculating() = 0;
237 // Same with st cond failures.
238 virtual Counter readFuncExeInst() = 0;
240 virtual void syscall(int64_t callnum) = 0;
242 // This function exits the thread context in the CPU and returns
243 // 1 if the CPU has no more active threads (meaning it's OK to exit);
244 // Used in syscall-emulation mode when a thread calls the exit syscall.
245 virtual int exit() { return 1; };
248 /** function to compare two thread contexts (for debugging) */
249 static void compare(ThreadContext *one, ThreadContext *two);
253 * ProxyThreadContext class that provides a way to implement a
254 * ThreadContext without having to derive from it. ThreadContext is an
255 * abstract class, so anything that derives from it and uses its
256 * interface will pay the overhead of virtual function calls. This
257 * class is created to enable a user-defined Thread object to be used
258 * wherever ThreadContexts are used, without paying the overhead of
259 * virtual function calls when it is used by itself. See
260 * simple_thread.hh for an example of this.
263 class ProxyThreadContext : public ThreadContext
266 ProxyThreadContext(TC *actual_tc)
267 { actualTC = actual_tc; }
274 BaseCPU *getCpuPtr() { return actualTC->getCpuPtr(); }
276 int cpuId() { return actualTC->cpuId(); }
278 int threadId() { return actualTC->threadId(); }
280 void setThreadId(int id) { return actualTC->setThreadId(id); }
282 int contextId() { return actualTC->contextId(); }
284 void setContextId(int id) { actualTC->setContextId(id); }
286 TheISA::TLB *getITBPtr() { return actualTC->getITBPtr(); }
288 TheISA::TLB *getDTBPtr() { return actualTC->getDTBPtr(); }
290 System *getSystemPtr() { return actualTC->getSystemPtr(); }
293 TheISA::Kernel::Statistics *getKernelStats()
294 { return actualTC->getKernelStats(); }
296 FunctionalPort *getPhysPort() { return actualTC->getPhysPort(); }
298 VirtualPort *getVirtPort() { return actualTC->getVirtPort(); }
300 void connectMemPorts(ThreadContext *tc) { actualTC->connectMemPorts(tc); }
302 TranslatingPort *getMemPort() { return actualTC->getMemPort(); }
304 Process *getProcessPtr() { return actualTC->getProcessPtr(); }
307 Status status() const { return actualTC->status(); }
309 void setStatus(Status new_status) { actualTC->setStatus(new_status); }
311 /// Set the status to Active. Optional delay indicates number of
312 /// cycles to wait before beginning execution.
313 void activate(int delay = 1) { actualTC->activate(delay); }
315 /// Set the status to Suspended.
316 void suspend(int delay = 0) { actualTC->suspend(); }
318 /// Set the status to Halted.
319 void halt(int delay = 0) { actualTC->halt(); }
322 void dumpFuncProfile() { actualTC->dumpFuncProfile(); }
325 void takeOverFrom(ThreadContext *oldContext)
326 { actualTC->takeOverFrom(oldContext); }
328 void regStats(const std::string &name) { actualTC->regStats(name); }
330 void serialize(std::ostream &os) { actualTC->serialize(os); }
331 void unserialize(Checkpoint *cp, const std::string §ion)
332 { actualTC->unserialize(cp, section); }
335 EndQuiesceEvent *getQuiesceEvent() { return actualTC->getQuiesceEvent(); }
337 Tick readLastActivate() { return actualTC->readLastActivate(); }
338 Tick readLastSuspend() { return actualTC->readLastSuspend(); }
340 void profileClear() { return actualTC->profileClear(); }
341 void profileSample() { return actualTC->profileSample(); }
344 // @todo: Do I need this?
345 void copyArchRegs(ThreadContext *tc) { actualTC->copyArchRegs(tc); }
347 void clearArchRegs() { actualTC->clearArchRegs(); }
350 // New accessors for new decoder.
352 uint64_t readIntReg(int reg_idx)
353 { return actualTC->readIntReg(reg_idx); }
355 FloatReg readFloatReg(int reg_idx)
356 { return actualTC->readFloatReg(reg_idx); }
358 FloatRegBits readFloatRegBits(int reg_idx)
359 { return actualTC->readFloatRegBits(reg_idx); }
361 void setIntReg(int reg_idx, uint64_t val)
362 { actualTC->setIntReg(reg_idx, val); }
364 void setFloatReg(int reg_idx, FloatReg val)
365 { actualTC->setFloatReg(reg_idx, val); }
367 void setFloatRegBits(int reg_idx, FloatRegBits val)
368 { actualTC->setFloatRegBits(reg_idx, val); }
370 TheISA::PCState pcState() { return actualTC->pcState(); }
372 void pcState(const TheISA::PCState &val) { actualTC->pcState(val); }
374 Addr instAddr() { return actualTC->instAddr(); }
375 Addr nextInstAddr() { return actualTC->nextInstAddr(); }
376 MicroPC microPC() { return actualTC->microPC(); }
378 bool readPredicate() { return actualTC->readPredicate(); }
380 void setPredicate(bool val)
381 { actualTC->setPredicate(val); }
383 MiscReg readMiscRegNoEffect(int misc_reg)
384 { return actualTC->readMiscRegNoEffect(misc_reg); }
386 MiscReg readMiscReg(int misc_reg)
387 { return actualTC->readMiscReg(misc_reg); }
389 void setMiscRegNoEffect(int misc_reg, const MiscReg &val)
390 { return actualTC->setMiscRegNoEffect(misc_reg, val); }
392 void setMiscReg(int misc_reg, const MiscReg &val)
393 { return actualTC->setMiscReg(misc_reg, val); }
395 int flattenIntIndex(int reg)
396 { return actualTC->flattenIntIndex(reg); }
398 int flattenFloatIndex(int reg)
399 { return actualTC->flattenFloatIndex(reg); }
401 unsigned readStCondFailures()
402 { return actualTC->readStCondFailures(); }
404 void setStCondFailures(unsigned sc_failures)
405 { actualTC->setStCondFailures(sc_failures); }
408 bool misspeculating() { return actualTC->misspeculating(); }
411 void syscall(int64_t callnum)
412 { actualTC->syscall(callnum); }
414 Counter readFuncExeInst() { return actualTC->readFuncExeInst(); }