Merge ktlim@zizzer:/bk/newmem
[gem5.git] / src / cpu / thread_context.hh
1 /*
2 * Copyright (c) 2006 The Regents of The University of Michigan
3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions are
7 * met: redistributions of source code must retain the above copyright
8 * notice, this list of conditions and the following disclaimer;
9 * redistributions in binary form must reproduce the above copyright
10 * notice, this list of conditions and the following disclaimer in the
11 * documentation and/or other materials provided with the distribution;
12 * neither the name of the copyright holders nor the names of its
13 * contributors may be used to endorse or promote products derived from
14 * this software without specific prior written permission.
15 *
16 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
17 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
18 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
19 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
20 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
21 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
22 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
26 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 *
28 * Authors: Kevin Lim
29 */
30
31 #ifndef __CPU_THREAD_CONTEXT_HH__
32 #define __CPU_THREAD_CONTEXT_HH__
33
34 #include "arch/regfile.hh"
35 #include "arch/types.hh"
36 #include "config/full_system.hh"
37 #include "mem/request.hh"
38 #include "sim/faults.hh"
39 #include "sim/host.hh"
40 #include "sim/serialize.hh"
41 #include "sim/syscallreturn.hh"
42 #include "sim/byteswap.hh"
43
44 // @todo: Figure out a more architecture independent way to obtain the ITB and
45 // DTB pointers.
46 namespace TheISA
47 {
48 class DTB;
49 class ITB;
50 }
51 class BaseCPU;
52 class EndQuiesceEvent;
53 class Event;
54 class TranslatingPort;
55 class FunctionalPort;
56 class VirtualPort;
57 class Process;
58 class System;
59 namespace TheISA {
60 namespace Kernel {
61 class Statistics;
62 };
63 };
64
65 /**
66 * ThreadContext is the external interface to all thread state for
67 * anything outside of the CPU. It provides all accessor methods to
68 * state that might be needed by external objects, ranging from
69 * register values to things such as kernel stats. It is an abstract
70 * base class; the CPU can create its own ThreadContext by either
71 * deriving from it, or using the templated ProxyThreadContext.
72 *
73 * The ThreadContext is slightly different than the ExecContext. The
74 * ThreadContext provides access to an individual thread's state; an
75 * ExecContext provides ISA access to the CPU (meaning it is
76 * implicitly multithreaded on SMT systems). Additionally the
77 * ThreadState is an abstract class that exactly defines the
78 * interface; the ExecContext is a more implicit interface that must
79 * be implemented so that the ISA can access whatever state it needs.
80 */
81 class ThreadContext
82 {
83 protected:
84 typedef TheISA::RegFile RegFile;
85 typedef TheISA::MachInst MachInst;
86 typedef TheISA::IntReg IntReg;
87 typedef TheISA::FloatReg FloatReg;
88 typedef TheISA::FloatRegBits FloatRegBits;
89 typedef TheISA::MiscRegFile MiscRegFile;
90 typedef TheISA::MiscReg MiscReg;
91 public:
92 enum Status
93 {
94 /// Initialized but not running yet. All CPUs start in
95 /// this state, but most transition to Active on cycle 1.
96 /// In MP or SMT systems, non-primary contexts will stay
97 /// in this state until a thread is assigned to them.
98 Unallocated,
99
100 /// Running. Instructions should be executed only when
101 /// the context is in this state.
102 Active,
103
104 /// Temporarily inactive. Entered while waiting for
105 /// synchronization, etc.
106 Suspended,
107
108 /// Permanently shut down. Entered when target executes
109 /// m5exit pseudo-instruction. When all contexts enter
110 /// this state, the simulation will terminate.
111 Halted
112 };
113
114 virtual ~ThreadContext() { };
115
116 virtual BaseCPU *getCpuPtr() = 0;
117
118 virtual void setCpuId(int id) = 0;
119
120 virtual int readCpuId() = 0;
121
122 #if FULL_SYSTEM
123 virtual System *getSystemPtr() = 0;
124
125 virtual TheISA::ITB *getITBPtr() = 0;
126
127 virtual TheISA::DTB *getDTBPtr() = 0;
128
129 virtual TheISA::Kernel::Statistics *getKernelStats() = 0;
130
131 virtual FunctionalPort *getPhysPort() = 0;
132
133 virtual VirtualPort *getVirtPort(ThreadContext *tc = NULL) = 0;
134
135 virtual void delVirtPort(VirtualPort *vp) = 0;
136
137 virtual void connectMemPorts() = 0;
138 #else
139 virtual TranslatingPort *getMemPort() = 0;
140
141 virtual Process *getProcessPtr() = 0;
142 #endif
143
144 virtual Status status() const = 0;
145
146 virtual void setStatus(Status new_status) = 0;
147
148 /// Set the status to Active. Optional delay indicates number of
149 /// cycles to wait before beginning execution.
150 virtual void activate(int delay = 1) = 0;
151
152 /// Set the status to Suspended.
153 virtual void suspend() = 0;
154
155 /// Set the status to Unallocated.
156 virtual void deallocate(int delay = 0) = 0;
157
158 /// Set the status to Halted.
159 virtual void halt() = 0;
160
161 #if FULL_SYSTEM
162 virtual void dumpFuncProfile() = 0;
163 #endif
164
165 virtual void takeOverFrom(ThreadContext *old_context) = 0;
166
167 virtual void regStats(const std::string &name) = 0;
168
169 virtual void serialize(std::ostream &os) = 0;
170 virtual void unserialize(Checkpoint *cp, const std::string &section) = 0;
171
172 #if FULL_SYSTEM
173 virtual EndQuiesceEvent *getQuiesceEvent() = 0;
174
175 // Not necessarily the best location for these...
176 // Having an extra function just to read these is obnoxious
177 virtual Tick readLastActivate() = 0;
178 virtual Tick readLastSuspend() = 0;
179
180 virtual void profileClear() = 0;
181 virtual void profileSample() = 0;
182 #endif
183
184 virtual int getThreadNum() = 0;
185
186 // Also somewhat obnoxious. Really only used for the TLB fault.
187 // However, may be quite useful in SPARC.
188 virtual TheISA::MachInst getInst() = 0;
189
190 virtual void copyArchRegs(ThreadContext *tc) = 0;
191
192 virtual void clearArchRegs() = 0;
193
194 //
195 // New accessors for new decoder.
196 //
197 virtual uint64_t readIntReg(int reg_idx) = 0;
198
199 virtual FloatReg readFloatReg(int reg_idx, int width) = 0;
200
201 virtual FloatReg readFloatReg(int reg_idx) = 0;
202
203 virtual FloatRegBits readFloatRegBits(int reg_idx, int width) = 0;
204
205 virtual FloatRegBits readFloatRegBits(int reg_idx) = 0;
206
207 virtual void setIntReg(int reg_idx, uint64_t val) = 0;
208
209 virtual void setFloatReg(int reg_idx, FloatReg val, int width) = 0;
210
211 virtual void setFloatReg(int reg_idx, FloatReg val) = 0;
212
213 virtual void setFloatRegBits(int reg_idx, FloatRegBits val) = 0;
214
215 virtual void setFloatRegBits(int reg_idx, FloatRegBits val, int width) = 0;
216
217 virtual uint64_t readPC() = 0;
218
219 virtual void setPC(uint64_t val) = 0;
220
221 virtual uint64_t readNextPC() = 0;
222
223 virtual void setNextPC(uint64_t val) = 0;
224
225 virtual uint64_t readNextNPC() = 0;
226
227 virtual void setNextNPC(uint64_t val) = 0;
228
229 virtual MiscReg readMiscRegNoEffect(int misc_reg) = 0;
230
231 virtual MiscReg readMiscReg(int misc_reg) = 0;
232
233 virtual void setMiscRegNoEffect(int misc_reg, const MiscReg &val) = 0;
234
235 virtual void setMiscReg(int misc_reg, const MiscReg &val) = 0;
236
237 // Also not necessarily the best location for these two. Hopefully will go
238 // away once we decide upon where st cond failures goes.
239 virtual unsigned readStCondFailures() = 0;
240
241 virtual void setStCondFailures(unsigned sc_failures) = 0;
242
243 // Only really makes sense for old CPU model. Still could be useful though.
244 virtual bool misspeculating() = 0;
245
246 #if !FULL_SYSTEM
247 virtual IntReg getSyscallArg(int i) = 0;
248
249 // used to shift args for indirect syscall
250 virtual void setSyscallArg(int i, IntReg val) = 0;
251
252 virtual void setSyscallReturn(SyscallReturn return_value) = 0;
253
254 // Same with st cond failures.
255 virtual Counter readFuncExeInst() = 0;
256
257 virtual void syscall(int64_t callnum) = 0;
258
259 // This function exits the thread context in the CPU and returns
260 // 1 if the CPU has no more active threads (meaning it's OK to exit);
261 // Used in syscall-emulation mode when a thread calls the exit syscall.
262 virtual int exit() { return 1; };
263 #endif
264
265 virtual void changeRegFileContext(TheISA::RegContextParam param,
266 TheISA::RegContextVal val) = 0;
267 };
268
269 /**
270 * ProxyThreadContext class that provides a way to implement a
271 * ThreadContext without having to derive from it. ThreadContext is an
272 * abstract class, so anything that derives from it and uses its
273 * interface will pay the overhead of virtual function calls. This
274 * class is created to enable a user-defined Thread object to be used
275 * wherever ThreadContexts are used, without paying the overhead of
276 * virtual function calls when it is used by itself. See
277 * simple_thread.hh for an example of this.
278 */
279 template <class TC>
280 class ProxyThreadContext : public ThreadContext
281 {
282 public:
283 ProxyThreadContext(TC *actual_tc)
284 { actualTC = actual_tc; }
285
286 private:
287 TC *actualTC;
288
289 public:
290
291 BaseCPU *getCpuPtr() { return actualTC->getCpuPtr(); }
292
293 void setCpuId(int id) { actualTC->setCpuId(id); }
294
295 int readCpuId() { return actualTC->readCpuId(); }
296
297 #if FULL_SYSTEM
298 System *getSystemPtr() { return actualTC->getSystemPtr(); }
299
300 TheISA::ITB *getITBPtr() { return actualTC->getITBPtr(); }
301
302 TheISA::DTB *getDTBPtr() { return actualTC->getDTBPtr(); }
303
304 TheISA::Kernel::Statistics *getKernelStats()
305 { return actualTC->getKernelStats(); }
306
307 FunctionalPort *getPhysPort() { return actualTC->getPhysPort(); }
308
309 VirtualPort *getVirtPort(ThreadContext *tc = NULL) { return actualTC->getVirtPort(tc); }
310
311 void delVirtPort(VirtualPort *vp) { return actualTC->delVirtPort(vp); }
312
313 void connectMemPorts() { actualTC->connectMemPorts(); }
314 #else
315 TranslatingPort *getMemPort() { return actualTC->getMemPort(); }
316
317 Process *getProcessPtr() { return actualTC->getProcessPtr(); }
318 #endif
319
320 Status status() const { return actualTC->status(); }
321
322 void setStatus(Status new_status) { actualTC->setStatus(new_status); }
323
324 /// Set the status to Active. Optional delay indicates number of
325 /// cycles to wait before beginning execution.
326 void activate(int delay = 1) { actualTC->activate(delay); }
327
328 /// Set the status to Suspended.
329 void suspend() { actualTC->suspend(); }
330
331 /// Set the status to Unallocated.
332 void deallocate(int delay = 0) { actualTC->deallocate(); }
333
334 /// Set the status to Halted.
335 void halt() { actualTC->halt(); }
336
337 #if FULL_SYSTEM
338 void dumpFuncProfile() { actualTC->dumpFuncProfile(); }
339 #endif
340
341 void takeOverFrom(ThreadContext *oldContext)
342 { actualTC->takeOverFrom(oldContext); }
343
344 void regStats(const std::string &name) { actualTC->regStats(name); }
345
346 void serialize(std::ostream &os) { actualTC->serialize(os); }
347 void unserialize(Checkpoint *cp, const std::string &section)
348 { actualTC->unserialize(cp, section); }
349
350 #if FULL_SYSTEM
351 EndQuiesceEvent *getQuiesceEvent() { return actualTC->getQuiesceEvent(); }
352
353 Tick readLastActivate() { return actualTC->readLastActivate(); }
354 Tick readLastSuspend() { return actualTC->readLastSuspend(); }
355
356 void profileClear() { return actualTC->profileClear(); }
357 void profileSample() { return actualTC->profileSample(); }
358 #endif
359
360 int getThreadNum() { return actualTC->getThreadNum(); }
361
362 // @todo: Do I need this?
363 MachInst getInst() { return actualTC->getInst(); }
364
365 // @todo: Do I need this?
366 void copyArchRegs(ThreadContext *tc) { actualTC->copyArchRegs(tc); }
367
368 void clearArchRegs() { actualTC->clearArchRegs(); }
369
370 //
371 // New accessors for new decoder.
372 //
373 uint64_t readIntReg(int reg_idx)
374 { return actualTC->readIntReg(reg_idx); }
375
376 FloatReg readFloatReg(int reg_idx, int width)
377 { return actualTC->readFloatReg(reg_idx, width); }
378
379 FloatReg readFloatReg(int reg_idx)
380 { return actualTC->readFloatReg(reg_idx); }
381
382 FloatRegBits readFloatRegBits(int reg_idx, int width)
383 { return actualTC->readFloatRegBits(reg_idx, width); }
384
385 FloatRegBits readFloatRegBits(int reg_idx)
386 { return actualTC->readFloatRegBits(reg_idx); }
387
388 void setIntReg(int reg_idx, uint64_t val)
389 { actualTC->setIntReg(reg_idx, val); }
390
391 void setFloatReg(int reg_idx, FloatReg val, int width)
392 { actualTC->setFloatReg(reg_idx, val, width); }
393
394 void setFloatReg(int reg_idx, FloatReg val)
395 { actualTC->setFloatReg(reg_idx, val); }
396
397 void setFloatRegBits(int reg_idx, FloatRegBits val, int width)
398 { actualTC->setFloatRegBits(reg_idx, val, width); }
399
400 void setFloatRegBits(int reg_idx, FloatRegBits val)
401 { actualTC->setFloatRegBits(reg_idx, val); }
402
403 uint64_t readPC() { return actualTC->readPC(); }
404
405 void setPC(uint64_t val) { actualTC->setPC(val); }
406
407 uint64_t readNextPC() { return actualTC->readNextPC(); }
408
409 void setNextPC(uint64_t val) { actualTC->setNextPC(val); }
410
411 uint64_t readNextNPC() { return actualTC->readNextNPC(); }
412
413 void setNextNPC(uint64_t val) { actualTC->setNextNPC(val); }
414
415 MiscReg readMiscRegNoEffect(int misc_reg)
416 { return actualTC->readMiscRegNoEffect(misc_reg); }
417
418 MiscReg readMiscReg(int misc_reg)
419 { return actualTC->readMiscReg(misc_reg); }
420
421 void setMiscRegNoEffect(int misc_reg, const MiscReg &val)
422 { return actualTC->setMiscRegNoEffect(misc_reg, val); }
423
424 void setMiscReg(int misc_reg, const MiscReg &val)
425 { return actualTC->setMiscReg(misc_reg, val); }
426
427 unsigned readStCondFailures()
428 { return actualTC->readStCondFailures(); }
429
430 void setStCondFailures(unsigned sc_failures)
431 { actualTC->setStCondFailures(sc_failures); }
432
433 // @todo: Fix this!
434 bool misspeculating() { return actualTC->misspeculating(); }
435
436 #if !FULL_SYSTEM
437 IntReg getSyscallArg(int i) { return actualTC->getSyscallArg(i); }
438
439 // used to shift args for indirect syscall
440 void setSyscallArg(int i, IntReg val)
441 { actualTC->setSyscallArg(i, val); }
442
443 void setSyscallReturn(SyscallReturn return_value)
444 { actualTC->setSyscallReturn(return_value); }
445
446 void syscall(int64_t callnum)
447 { actualTC->syscall(callnum); }
448
449 Counter readFuncExeInst() { return actualTC->readFuncExeInst(); }
450 #endif
451
452 void changeRegFileContext(TheISA::RegContextParam param,
453 TheISA::RegContextVal val)
454 {
455 actualTC->changeRegFileContext(param, val);
456 }
457 };
458
459 #endif