f00daebabf5dbf19ee7960cd99421b96bca32ca9
[mesa.git] / src / freedreno / ir3 / ir3_compiler.c
1 /*
2 * Copyright (C) 2015 Rob Clark <robclark@freedesktop.org>
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
20 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
21 * SOFTWARE.
22 *
23 * Authors:
24 * Rob Clark <robclark@freedesktop.org>
25 */
26
27 #include "util/ralloc.h"
28
29 #include "ir3_compiler.h"
30
31 static const struct debug_named_value shader_debug_options[] = {
32 {"vs", IR3_DBG_SHADER_VS, "Print shader disasm for vertex shaders"},
33 {"fs", IR3_DBG_SHADER_FS, "Print shader disasm for fragment shaders"},
34 {"cs", IR3_DBG_SHADER_CS, "Print shader disasm for compute shaders"},
35 {"disasm", IR3_DBG_DISASM, "Dump NIR and adreno shader disassembly"},
36 {"optmsgs", IR3_DBG_OPTMSGS,"Enable optimizer debug messages"},
37 DEBUG_NAMED_VALUE_END
38 };
39
40 DEBUG_GET_ONCE_FLAGS_OPTION(ir3_shader_debug, "IR3_SHADER_DEBUG", shader_debug_options, 0)
41
42 enum ir3_shader_debug ir3_shader_debug = 0;
43
44 struct ir3_compiler * ir3_compiler_create(struct fd_device *dev, uint32_t gpu_id)
45 {
46 struct ir3_compiler *compiler = rzalloc(NULL, struct ir3_compiler);
47
48 ir3_shader_debug = debug_get_option_ir3_shader_debug();
49
50 compiler->dev = dev;
51 compiler->gpu_id = gpu_id;
52 compiler->set = ir3_ra_alloc_reg_set(compiler);
53
54 if (compiler->gpu_id >= 400) {
55 /* need special handling for "flat" */
56 compiler->flat_bypass = true;
57 compiler->levels_add_one = false;
58 compiler->unminify_coords = false;
59 compiler->txf_ms_with_isaml = false;
60 compiler->array_index_add_half = true;
61 } else {
62 /* no special handling for "flat" */
63 compiler->flat_bypass = false;
64 compiler->levels_add_one = true;
65 compiler->unminify_coords = true;
66 compiler->txf_ms_with_isaml = true;
67 compiler->array_index_add_half = false;
68 }
69
70 return compiler;
71 }