freedreno/ir3: Start GS with (ss) and (sy)
[mesa.git] / src / freedreno / ir3 / ir3_compiler_nir.c
1 /*
2 * Copyright (C) 2015 Rob Clark <robclark@freedesktop.org>
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
20 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
21 * SOFTWARE.
22 *
23 * Authors:
24 * Rob Clark <robclark@freedesktop.org>
25 */
26
27 #include <stdarg.h>
28
29 #include "util/u_string.h"
30 #include "util/u_memory.h"
31 #include "util/u_math.h"
32
33 #include "ir3_compiler.h"
34 #include "ir3_image.h"
35 #include "ir3_shader.h"
36 #include "ir3_nir.h"
37
38 #include "instr-a3xx.h"
39 #include "ir3.h"
40 #include "ir3_context.h"
41
42
43 static struct ir3_instruction *
44 create_indirect_load(struct ir3_context *ctx, unsigned arrsz, int n,
45 struct ir3_instruction *address, struct ir3_instruction *collect)
46 {
47 struct ir3_block *block = ctx->block;
48 struct ir3_instruction *mov;
49 struct ir3_register *src;
50
51 mov = ir3_instr_create(block, OPC_MOV);
52 mov->cat1.src_type = TYPE_U32;
53 mov->cat1.dst_type = TYPE_U32;
54 ir3_reg_create(mov, 0, 0);
55 src = ir3_reg_create(mov, 0, IR3_REG_SSA | IR3_REG_RELATIV);
56 src->instr = collect;
57 src->size = arrsz;
58 src->array.offset = n;
59
60 ir3_instr_set_address(mov, address);
61
62 return mov;
63 }
64
65 static struct ir3_instruction *
66 create_input_compmask(struct ir3_context *ctx, unsigned n, unsigned compmask)
67 {
68 struct ir3_instruction *in;
69
70 in = ir3_instr_create(ctx->in_block, OPC_META_INPUT);
71 in->inout.block = ctx->in_block;
72 ir3_reg_create(in, n, 0);
73
74 in->regs[0]->wrmask = compmask;
75
76 return in;
77 }
78
79 static struct ir3_instruction *
80 create_input(struct ir3_context *ctx, unsigned n)
81 {
82 return create_input_compmask(ctx, n, 0x1);
83 }
84
85 static struct ir3_instruction *
86 create_frag_input(struct ir3_context *ctx, bool use_ldlv, unsigned n)
87 {
88 struct ir3_block *block = ctx->block;
89 struct ir3_instruction *instr;
90 /* packed inloc is fixed up later: */
91 struct ir3_instruction *inloc = create_immed(block, n);
92
93 if (use_ldlv) {
94 instr = ir3_LDLV(block, inloc, 0, create_immed(block, 1), 0);
95 instr->cat6.type = TYPE_U32;
96 instr->cat6.iim_val = 1;
97 } else {
98 instr = ir3_BARY_F(block, inloc, 0, ctx->ij_pixel, 0);
99 instr->regs[2]->wrmask = 0x3;
100 }
101
102 return instr;
103 }
104
105 static struct ir3_instruction *
106 create_driver_param(struct ir3_context *ctx, enum ir3_driver_param dp)
107 {
108 /* first four vec4 sysval's reserved for UBOs: */
109 /* NOTE: dp is in scalar, but there can be >4 dp components: */
110 struct ir3_const_state *const_state = &ctx->so->shader->const_state;
111 unsigned n = const_state->offsets.driver_param;
112 unsigned r = regid(n + dp / 4, dp % 4);
113 return create_uniform(ctx->block, r);
114 }
115
116 /*
117 * Adreno uses uint rather than having dedicated bool type,
118 * which (potentially) requires some conversion, in particular
119 * when using output of an bool instr to int input, or visa
120 * versa.
121 *
122 * | Adreno | NIR |
123 * -------+---------+-------+-
124 * true | 1 | ~0 |
125 * false | 0 | 0 |
126 *
127 * To convert from an adreno bool (uint) to nir, use:
128 *
129 * absneg.s dst, (neg)src
130 *
131 * To convert back in the other direction:
132 *
133 * absneg.s dst, (abs)arc
134 *
135 * The CP step can clean up the absneg.s that cancel each other
136 * out, and with a slight bit of extra cleverness (to recognize
137 * the instructions which produce either a 0 or 1) can eliminate
138 * the absneg.s's completely when an instruction that wants
139 * 0/1 consumes the result. For example, when a nir 'bcsel'
140 * consumes the result of 'feq'. So we should be able to get by
141 * without a boolean resolve step, and without incuring any
142 * extra penalty in instruction count.
143 */
144
145 /* NIR bool -> native (adreno): */
146 static struct ir3_instruction *
147 ir3_b2n(struct ir3_block *block, struct ir3_instruction *instr)
148 {
149 return ir3_ABSNEG_S(block, instr, IR3_REG_SABS);
150 }
151
152 /* native (adreno) -> NIR bool: */
153 static struct ir3_instruction *
154 ir3_n2b(struct ir3_block *block, struct ir3_instruction *instr)
155 {
156 return ir3_ABSNEG_S(block, instr, IR3_REG_SNEG);
157 }
158
159 /*
160 * alu/sfu instructions:
161 */
162
163 static struct ir3_instruction *
164 create_cov(struct ir3_context *ctx, struct ir3_instruction *src,
165 unsigned src_bitsize, nir_op op)
166 {
167 type_t src_type, dst_type;
168
169 switch (op) {
170 case nir_op_f2f32:
171 case nir_op_f2f16_rtne:
172 case nir_op_f2f16_rtz:
173 case nir_op_f2f16:
174 case nir_op_f2i32:
175 case nir_op_f2i16:
176 case nir_op_f2i8:
177 case nir_op_f2u32:
178 case nir_op_f2u16:
179 case nir_op_f2u8:
180 switch (src_bitsize) {
181 case 32:
182 src_type = TYPE_F32;
183 break;
184 case 16:
185 src_type = TYPE_F16;
186 break;
187 default:
188 ir3_context_error(ctx, "invalid src bit size: %u", src_bitsize);
189 }
190 break;
191
192 case nir_op_i2f32:
193 case nir_op_i2f16:
194 case nir_op_i2i32:
195 case nir_op_i2i16:
196 case nir_op_i2i8:
197 switch (src_bitsize) {
198 case 32:
199 src_type = TYPE_S32;
200 break;
201 case 16:
202 src_type = TYPE_S16;
203 break;
204 case 8:
205 src_type = TYPE_S8;
206 break;
207 default:
208 ir3_context_error(ctx, "invalid src bit size: %u", src_bitsize);
209 }
210 break;
211
212 case nir_op_u2f32:
213 case nir_op_u2f16:
214 case nir_op_u2u32:
215 case nir_op_u2u16:
216 case nir_op_u2u8:
217 switch (src_bitsize) {
218 case 32:
219 src_type = TYPE_U32;
220 break;
221 case 16:
222 src_type = TYPE_U16;
223 break;
224 case 8:
225 src_type = TYPE_U8;
226 break;
227 default:
228 ir3_context_error(ctx, "invalid src bit size: %u", src_bitsize);
229 }
230 break;
231
232 default:
233 ir3_context_error(ctx, "invalid conversion op: %u", op);
234 }
235
236 switch (op) {
237 case nir_op_f2f32:
238 case nir_op_i2f32:
239 case nir_op_u2f32:
240 dst_type = TYPE_F32;
241 break;
242
243 case nir_op_f2f16_rtne:
244 case nir_op_f2f16_rtz:
245 case nir_op_f2f16:
246 /* TODO how to handle rounding mode? */
247 case nir_op_i2f16:
248 case nir_op_u2f16:
249 dst_type = TYPE_F16;
250 break;
251
252 case nir_op_f2i32:
253 case nir_op_i2i32:
254 dst_type = TYPE_S32;
255 break;
256
257 case nir_op_f2i16:
258 case nir_op_i2i16:
259 dst_type = TYPE_S16;
260 break;
261
262 case nir_op_f2i8:
263 case nir_op_i2i8:
264 dst_type = TYPE_S8;
265 break;
266
267 case nir_op_f2u32:
268 case nir_op_u2u32:
269 dst_type = TYPE_U32;
270 break;
271
272 case nir_op_f2u16:
273 case nir_op_u2u16:
274 dst_type = TYPE_U16;
275 break;
276
277 case nir_op_f2u8:
278 case nir_op_u2u8:
279 dst_type = TYPE_U8;
280 break;
281
282 default:
283 ir3_context_error(ctx, "invalid conversion op: %u", op);
284 }
285
286 return ir3_COV(ctx->block, src, src_type, dst_type);
287 }
288
289 static void
290 emit_alu(struct ir3_context *ctx, nir_alu_instr *alu)
291 {
292 const nir_op_info *info = &nir_op_infos[alu->op];
293 struct ir3_instruction **dst, *src[info->num_inputs];
294 unsigned bs[info->num_inputs]; /* bit size */
295 struct ir3_block *b = ctx->block;
296 unsigned dst_sz, wrmask;
297 type_t dst_type = nir_dest_bit_size(alu->dest.dest) < 32 ?
298 TYPE_U16 : TYPE_U32;
299
300 if (alu->dest.dest.is_ssa) {
301 dst_sz = alu->dest.dest.ssa.num_components;
302 wrmask = (1 << dst_sz) - 1;
303 } else {
304 dst_sz = alu->dest.dest.reg.reg->num_components;
305 wrmask = alu->dest.write_mask;
306 }
307
308 dst = ir3_get_dst(ctx, &alu->dest.dest, dst_sz);
309
310 /* Vectors are special in that they have non-scalarized writemasks,
311 * and just take the first swizzle channel for each argument in
312 * order into each writemask channel.
313 */
314 if ((alu->op == nir_op_vec2) ||
315 (alu->op == nir_op_vec3) ||
316 (alu->op == nir_op_vec4)) {
317
318 for (int i = 0; i < info->num_inputs; i++) {
319 nir_alu_src *asrc = &alu->src[i];
320
321 compile_assert(ctx, !asrc->abs);
322 compile_assert(ctx, !asrc->negate);
323
324 src[i] = ir3_get_src(ctx, &asrc->src)[asrc->swizzle[0]];
325 if (!src[i])
326 src[i] = create_immed_typed(ctx->block, 0, dst_type);
327 dst[i] = ir3_MOV(b, src[i], dst_type);
328 }
329
330 ir3_put_dst(ctx, &alu->dest.dest);
331 return;
332 }
333
334 /* We also get mov's with more than one component for mov's so
335 * handle those specially:
336 */
337 if (alu->op == nir_op_mov) {
338 nir_alu_src *asrc = &alu->src[0];
339 struct ir3_instruction *const *src0 = ir3_get_src(ctx, &asrc->src);
340
341 for (unsigned i = 0; i < dst_sz; i++) {
342 if (wrmask & (1 << i)) {
343 dst[i] = ir3_MOV(b, src0[asrc->swizzle[i]], dst_type);
344 } else {
345 dst[i] = NULL;
346 }
347 }
348
349 ir3_put_dst(ctx, &alu->dest.dest);
350 return;
351 }
352
353 /* General case: We can just grab the one used channel per src. */
354 for (int i = 0; i < info->num_inputs; i++) {
355 unsigned chan = ffs(alu->dest.write_mask) - 1;
356 nir_alu_src *asrc = &alu->src[i];
357
358 compile_assert(ctx, !asrc->abs);
359 compile_assert(ctx, !asrc->negate);
360
361 src[i] = ir3_get_src(ctx, &asrc->src)[asrc->swizzle[chan]];
362 bs[i] = nir_src_bit_size(asrc->src);
363
364 compile_assert(ctx, src[i]);
365 }
366
367 switch (alu->op) {
368 case nir_op_f2f32:
369 case nir_op_f2f16_rtne:
370 case nir_op_f2f16_rtz:
371 case nir_op_f2f16:
372 case nir_op_f2i32:
373 case nir_op_f2i16:
374 case nir_op_f2i8:
375 case nir_op_f2u32:
376 case nir_op_f2u16:
377 case nir_op_f2u8:
378 case nir_op_i2f32:
379 case nir_op_i2f16:
380 case nir_op_i2i32:
381 case nir_op_i2i16:
382 case nir_op_i2i8:
383 case nir_op_u2f32:
384 case nir_op_u2f16:
385 case nir_op_u2u32:
386 case nir_op_u2u16:
387 case nir_op_u2u8:
388 dst[0] = create_cov(ctx, src[0], bs[0], alu->op);
389 break;
390 case nir_op_fquantize2f16:
391 dst[0] = create_cov(ctx,
392 create_cov(ctx, src[0], 32, nir_op_f2f16),
393 16, nir_op_f2f32);
394 break;
395 case nir_op_f2b32:
396 dst[0] = ir3_CMPS_F(b, src[0], 0, create_immed(b, fui(0.0)), 0);
397 dst[0]->cat2.condition = IR3_COND_NE;
398 dst[0] = ir3_n2b(b, dst[0]);
399 break;
400 case nir_op_b2f16:
401 dst[0] = ir3_COV(b, ir3_b2n(b, src[0]), TYPE_U32, TYPE_F16);
402 break;
403 case nir_op_b2f32:
404 dst[0] = ir3_COV(b, ir3_b2n(b, src[0]), TYPE_U32, TYPE_F32);
405 break;
406 case nir_op_b2i8:
407 case nir_op_b2i16:
408 case nir_op_b2i32:
409 dst[0] = ir3_b2n(b, src[0]);
410 break;
411 case nir_op_i2b32:
412 dst[0] = ir3_CMPS_S(b, src[0], 0, create_immed(b, 0), 0);
413 dst[0]->cat2.condition = IR3_COND_NE;
414 dst[0] = ir3_n2b(b, dst[0]);
415 break;
416
417 case nir_op_fneg:
418 dst[0] = ir3_ABSNEG_F(b, src[0], IR3_REG_FNEG);
419 break;
420 case nir_op_fabs:
421 dst[0] = ir3_ABSNEG_F(b, src[0], IR3_REG_FABS);
422 break;
423 case nir_op_fmax:
424 dst[0] = ir3_MAX_F(b, src[0], 0, src[1], 0);
425 break;
426 case nir_op_fmin:
427 dst[0] = ir3_MIN_F(b, src[0], 0, src[1], 0);
428 break;
429 case nir_op_fsat:
430 /* if there is just a single use of the src, and it supports
431 * (sat) bit, we can just fold the (sat) flag back to the
432 * src instruction and create a mov. This is easier for cp
433 * to eliminate.
434 *
435 * TODO probably opc_cat==4 is ok too
436 */
437 if (alu->src[0].src.is_ssa &&
438 (list_length(&alu->src[0].src.ssa->uses) == 1) &&
439 ((opc_cat(src[0]->opc) == 2) || (opc_cat(src[0]->opc) == 3))) {
440 src[0]->flags |= IR3_INSTR_SAT;
441 dst[0] = ir3_MOV(b, src[0], dst_type);
442 } else {
443 /* otherwise generate a max.f that saturates.. blob does
444 * similar (generating a cat2 mov using max.f)
445 */
446 dst[0] = ir3_MAX_F(b, src[0], 0, src[0], 0);
447 dst[0]->flags |= IR3_INSTR_SAT;
448 }
449 break;
450 case nir_op_fmul:
451 dst[0] = ir3_MUL_F(b, src[0], 0, src[1], 0);
452 break;
453 case nir_op_fadd:
454 dst[0] = ir3_ADD_F(b, src[0], 0, src[1], 0);
455 break;
456 case nir_op_fsub:
457 dst[0] = ir3_ADD_F(b, src[0], 0, src[1], IR3_REG_FNEG);
458 break;
459 case nir_op_ffma:
460 dst[0] = ir3_MAD_F32(b, src[0], 0, src[1], 0, src[2], 0);
461 break;
462 case nir_op_fddx:
463 case nir_op_fddx_coarse:
464 dst[0] = ir3_DSX(b, src[0], 0);
465 dst[0]->cat5.type = TYPE_F32;
466 break;
467 case nir_op_fddy:
468 case nir_op_fddy_coarse:
469 dst[0] = ir3_DSY(b, src[0], 0);
470 dst[0]->cat5.type = TYPE_F32;
471 break;
472 break;
473 case nir_op_flt32:
474 dst[0] = ir3_CMPS_F(b, src[0], 0, src[1], 0);
475 dst[0]->cat2.condition = IR3_COND_LT;
476 dst[0] = ir3_n2b(b, dst[0]);
477 break;
478 case nir_op_fge32:
479 dst[0] = ir3_CMPS_F(b, src[0], 0, src[1], 0);
480 dst[0]->cat2.condition = IR3_COND_GE;
481 dst[0] = ir3_n2b(b, dst[0]);
482 break;
483 case nir_op_feq32:
484 dst[0] = ir3_CMPS_F(b, src[0], 0, src[1], 0);
485 dst[0]->cat2.condition = IR3_COND_EQ;
486 dst[0] = ir3_n2b(b, dst[0]);
487 break;
488 case nir_op_fne32:
489 dst[0] = ir3_CMPS_F(b, src[0], 0, src[1], 0);
490 dst[0]->cat2.condition = IR3_COND_NE;
491 dst[0] = ir3_n2b(b, dst[0]);
492 break;
493 case nir_op_fceil:
494 dst[0] = ir3_CEIL_F(b, src[0], 0);
495 break;
496 case nir_op_ffloor:
497 dst[0] = ir3_FLOOR_F(b, src[0], 0);
498 break;
499 case nir_op_ftrunc:
500 dst[0] = ir3_TRUNC_F(b, src[0], 0);
501 break;
502 case nir_op_fround_even:
503 dst[0] = ir3_RNDNE_F(b, src[0], 0);
504 break;
505 case nir_op_fsign:
506 dst[0] = ir3_SIGN_F(b, src[0], 0);
507 break;
508
509 case nir_op_fsin:
510 dst[0] = ir3_SIN(b, src[0], 0);
511 break;
512 case nir_op_fcos:
513 dst[0] = ir3_COS(b, src[0], 0);
514 break;
515 case nir_op_frsq:
516 dst[0] = ir3_RSQ(b, src[0], 0);
517 break;
518 case nir_op_frcp:
519 dst[0] = ir3_RCP(b, src[0], 0);
520 break;
521 case nir_op_flog2:
522 dst[0] = ir3_LOG2(b, src[0], 0);
523 break;
524 case nir_op_fexp2:
525 dst[0] = ir3_EXP2(b, src[0], 0);
526 break;
527 case nir_op_fsqrt:
528 dst[0] = ir3_SQRT(b, src[0], 0);
529 break;
530
531 case nir_op_iabs:
532 dst[0] = ir3_ABSNEG_S(b, src[0], IR3_REG_SABS);
533 break;
534 case nir_op_iadd:
535 dst[0] = ir3_ADD_U(b, src[0], 0, src[1], 0);
536 break;
537 case nir_op_iand:
538 dst[0] = ir3_AND_B(b, src[0], 0, src[1], 0);
539 break;
540 case nir_op_imax:
541 dst[0] = ir3_MAX_S(b, src[0], 0, src[1], 0);
542 break;
543 case nir_op_umax:
544 dst[0] = ir3_MAX_U(b, src[0], 0, src[1], 0);
545 break;
546 case nir_op_imin:
547 dst[0] = ir3_MIN_S(b, src[0], 0, src[1], 0);
548 break;
549 case nir_op_umin:
550 dst[0] = ir3_MIN_U(b, src[0], 0, src[1], 0);
551 break;
552 case nir_op_umul_low:
553 dst[0] = ir3_MULL_U(b, src[0], 0, src[1], 0);
554 break;
555 case nir_op_imadsh_mix16:
556 dst[0] = ir3_MADSH_M16(b, src[0], 0, src[1], 0, src[2], 0);
557 break;
558 case nir_op_ineg:
559 dst[0] = ir3_ABSNEG_S(b, src[0], IR3_REG_SNEG);
560 break;
561 case nir_op_inot:
562 dst[0] = ir3_NOT_B(b, src[0], 0);
563 break;
564 case nir_op_ior:
565 dst[0] = ir3_OR_B(b, src[0], 0, src[1], 0);
566 break;
567 case nir_op_ishl:
568 dst[0] = ir3_SHL_B(b, src[0], 0, src[1], 0);
569 break;
570 case nir_op_ishr:
571 dst[0] = ir3_ASHR_B(b, src[0], 0, src[1], 0);
572 break;
573 case nir_op_isub:
574 dst[0] = ir3_SUB_U(b, src[0], 0, src[1], 0);
575 break;
576 case nir_op_ixor:
577 dst[0] = ir3_XOR_B(b, src[0], 0, src[1], 0);
578 break;
579 case nir_op_ushr:
580 dst[0] = ir3_SHR_B(b, src[0], 0, src[1], 0);
581 break;
582 case nir_op_ilt32:
583 dst[0] = ir3_CMPS_S(b, src[0], 0, src[1], 0);
584 dst[0]->cat2.condition = IR3_COND_LT;
585 dst[0] = ir3_n2b(b, dst[0]);
586 break;
587 case nir_op_ige32:
588 dst[0] = ir3_CMPS_S(b, src[0], 0, src[1], 0);
589 dst[0]->cat2.condition = IR3_COND_GE;
590 dst[0] = ir3_n2b(b, dst[0]);
591 break;
592 case nir_op_ieq32:
593 dst[0] = ir3_CMPS_S(b, src[0], 0, src[1], 0);
594 dst[0]->cat2.condition = IR3_COND_EQ;
595 dst[0] = ir3_n2b(b, dst[0]);
596 break;
597 case nir_op_ine32:
598 dst[0] = ir3_CMPS_S(b, src[0], 0, src[1], 0);
599 dst[0]->cat2.condition = IR3_COND_NE;
600 dst[0] = ir3_n2b(b, dst[0]);
601 break;
602 case nir_op_ult32:
603 dst[0] = ir3_CMPS_U(b, src[0], 0, src[1], 0);
604 dst[0]->cat2.condition = IR3_COND_LT;
605 dst[0] = ir3_n2b(b, dst[0]);
606 break;
607 case nir_op_uge32:
608 dst[0] = ir3_CMPS_U(b, src[0], 0, src[1], 0);
609 dst[0]->cat2.condition = IR3_COND_GE;
610 dst[0] = ir3_n2b(b, dst[0]);
611 break;
612
613 case nir_op_b32csel: {
614 struct ir3_instruction *cond = ir3_b2n(b, src[0]);
615 compile_assert(ctx, bs[1] == bs[2]);
616 /* the boolean condition is 32b even if src[1] and src[2] are
617 * half-precision, but sel.b16 wants all three src's to be the
618 * same type.
619 */
620 if (bs[1] < 32)
621 cond = ir3_COV(b, cond, TYPE_U32, TYPE_U16);
622 dst[0] = ir3_SEL_B32(b, src[1], 0, cond, 0, src[2], 0);
623 break;
624 }
625 case nir_op_bit_count: {
626 // TODO, we need to do this 16b at a time on a5xx+a6xx.. need to
627 // double check on earlier gen's. Once half-precision support is
628 // in place, this should probably move to a NIR lowering pass:
629 struct ir3_instruction *hi, *lo;
630
631 hi = ir3_COV(b, ir3_SHR_B(b, src[0], 0, create_immed(b, 16), 0),
632 TYPE_U32, TYPE_U16);
633 lo = ir3_COV(b, src[0], TYPE_U32, TYPE_U16);
634
635 hi = ir3_CBITS_B(b, hi, 0);
636 lo = ir3_CBITS_B(b, lo, 0);
637
638 // TODO maybe the builders should default to making dst half-precision
639 // if the src's were half precision, to make this less awkward.. otoh
640 // we should probably just do this lowering in NIR.
641 hi->regs[0]->flags |= IR3_REG_HALF;
642 lo->regs[0]->flags |= IR3_REG_HALF;
643
644 dst[0] = ir3_ADD_S(b, hi, 0, lo, 0);
645 dst[0]->regs[0]->flags |= IR3_REG_HALF;
646 dst[0] = ir3_COV(b, dst[0], TYPE_U16, TYPE_U32);
647 break;
648 }
649 case nir_op_ifind_msb: {
650 struct ir3_instruction *cmp;
651 dst[0] = ir3_CLZ_S(b, src[0], 0);
652 cmp = ir3_CMPS_S(b, dst[0], 0, create_immed(b, 0), 0);
653 cmp->cat2.condition = IR3_COND_GE;
654 dst[0] = ir3_SEL_B32(b,
655 ir3_SUB_U(b, create_immed(b, 31), 0, dst[0], 0), 0,
656 cmp, 0, dst[0], 0);
657 break;
658 }
659 case nir_op_ufind_msb:
660 dst[0] = ir3_CLZ_B(b, src[0], 0);
661 dst[0] = ir3_SEL_B32(b,
662 ir3_SUB_U(b, create_immed(b, 31), 0, dst[0], 0), 0,
663 src[0], 0, dst[0], 0);
664 break;
665 case nir_op_find_lsb:
666 dst[0] = ir3_BFREV_B(b, src[0], 0);
667 dst[0] = ir3_CLZ_B(b, dst[0], 0);
668 break;
669 case nir_op_bitfield_reverse:
670 dst[0] = ir3_BFREV_B(b, src[0], 0);
671 break;
672
673 default:
674 ir3_context_error(ctx, "Unhandled ALU op: %s\n",
675 nir_op_infos[alu->op].name);
676 break;
677 }
678
679 ir3_put_dst(ctx, &alu->dest.dest);
680 }
681
682 /* handles direct/indirect UBO reads: */
683 static void
684 emit_intrinsic_load_ubo(struct ir3_context *ctx, nir_intrinsic_instr *intr,
685 struct ir3_instruction **dst)
686 {
687 struct ir3_block *b = ctx->block;
688 struct ir3_instruction *base_lo, *base_hi, *addr, *src0, *src1;
689 /* UBO addresses are the first driver params, but subtract 2 here to
690 * account for nir_lower_uniforms_to_ubo rebasing the UBOs such that UBO 0
691 * is the uniforms: */
692 struct ir3_const_state *const_state = &ctx->so->shader->const_state;
693 unsigned ubo = regid(const_state->offsets.ubo, 0) - 2;
694 const unsigned ptrsz = ir3_pointer_size(ctx->compiler);
695
696 int off = 0;
697
698 /* First src is ubo index, which could either be an immed or not: */
699 src0 = ir3_get_src(ctx, &intr->src[0])[0];
700 if (is_same_type_mov(src0) &&
701 (src0->regs[1]->flags & IR3_REG_IMMED)) {
702 base_lo = create_uniform(b, ubo + (src0->regs[1]->iim_val * ptrsz));
703 base_hi = create_uniform(b, ubo + (src0->regs[1]->iim_val * ptrsz) + 1);
704 } else {
705 base_lo = create_uniform_indirect(b, ubo, ir3_get_addr(ctx, src0, ptrsz));
706 base_hi = create_uniform_indirect(b, ubo + 1, ir3_get_addr(ctx, src0, ptrsz));
707
708 /* NOTE: since relative addressing is used, make sure constlen is
709 * at least big enough to cover all the UBO addresses, since the
710 * assembler won't know what the max address reg is.
711 */
712 ctx->so->constlen = MAX2(ctx->so->constlen,
713 const_state->offsets.ubo + (ctx->s->info.num_ubos * ptrsz));
714 }
715
716 /* note: on 32bit gpu's base_hi is ignored and DCE'd */
717 addr = base_lo;
718
719 if (nir_src_is_const(intr->src[1])) {
720 off += nir_src_as_uint(intr->src[1]);
721 } else {
722 /* For load_ubo_indirect, second src is indirect offset: */
723 src1 = ir3_get_src(ctx, &intr->src[1])[0];
724
725 /* and add offset to addr: */
726 addr = ir3_ADD_S(b, addr, 0, src1, 0);
727 }
728
729 /* if offset is to large to encode in the ldg, split it out: */
730 if ((off + (intr->num_components * 4)) > 1024) {
731 /* split out the minimal amount to improve the odds that
732 * cp can fit the immediate in the add.s instruction:
733 */
734 unsigned off2 = off + (intr->num_components * 4) - 1024;
735 addr = ir3_ADD_S(b, addr, 0, create_immed(b, off2), 0);
736 off -= off2;
737 }
738
739 if (ptrsz == 2) {
740 struct ir3_instruction *carry;
741
742 /* handle 32b rollover, ie:
743 * if (addr < base_lo)
744 * base_hi++
745 */
746 carry = ir3_CMPS_U(b, addr, 0, base_lo, 0);
747 carry->cat2.condition = IR3_COND_LT;
748 base_hi = ir3_ADD_S(b, base_hi, 0, carry, 0);
749
750 addr = ir3_create_collect(ctx, (struct ir3_instruction*[]){ addr, base_hi }, 2);
751 }
752
753 for (int i = 0; i < intr->num_components; i++) {
754 struct ir3_instruction *load =
755 ir3_LDG(b, addr, 0, create_immed(b, 1), 0, /* num components */
756 create_immed(b, off + i * 4), 0);
757 load->cat6.type = TYPE_U32;
758 dst[i] = load;
759 }
760 }
761
762 /* src[] = { block_index } */
763 static void
764 emit_intrinsic_ssbo_size(struct ir3_context *ctx, nir_intrinsic_instr *intr,
765 struct ir3_instruction **dst)
766 {
767 /* SSBO size stored as a const starting at ssbo_sizes: */
768 struct ir3_const_state *const_state = &ctx->so->shader->const_state;
769 unsigned blk_idx = nir_src_as_uint(intr->src[0]);
770 unsigned idx = regid(const_state->offsets.ssbo_sizes, 0) +
771 const_state->ssbo_size.off[blk_idx];
772
773 debug_assert(const_state->ssbo_size.mask & (1 << blk_idx));
774
775 dst[0] = create_uniform(ctx->block, idx);
776 }
777
778 /* src[] = { offset }. const_index[] = { base } */
779 static void
780 emit_intrinsic_load_shared(struct ir3_context *ctx, nir_intrinsic_instr *intr,
781 struct ir3_instruction **dst)
782 {
783 struct ir3_block *b = ctx->block;
784 struct ir3_instruction *ldl, *offset;
785 unsigned base;
786
787 offset = ir3_get_src(ctx, &intr->src[0])[0];
788 base = nir_intrinsic_base(intr);
789
790 ldl = ir3_LDL(b, offset, 0,
791 create_immed(b, intr->num_components), 0,
792 create_immed(b, base), 0);
793
794 ldl->cat6.type = utype_dst(intr->dest);
795 ldl->regs[0]->wrmask = MASK(intr->num_components);
796
797 ldl->barrier_class = IR3_BARRIER_SHARED_R;
798 ldl->barrier_conflict = IR3_BARRIER_SHARED_W;
799
800 ir3_split_dest(b, dst, ldl, 0, intr->num_components);
801 }
802
803 /* src[] = { value, offset }. const_index[] = { base, write_mask } */
804 static void
805 emit_intrinsic_store_shared(struct ir3_context *ctx, nir_intrinsic_instr *intr)
806 {
807 struct ir3_block *b = ctx->block;
808 struct ir3_instruction *stl, *offset;
809 struct ir3_instruction * const *value;
810 unsigned base, wrmask;
811
812 value = ir3_get_src(ctx, &intr->src[0]);
813 offset = ir3_get_src(ctx, &intr->src[1])[0];
814
815 base = nir_intrinsic_base(intr);
816 wrmask = nir_intrinsic_write_mask(intr);
817
818 /* Combine groups of consecutive enabled channels in one write
819 * message. We use ffs to find the first enabled channel and then ffs on
820 * the bit-inverse, down-shifted writemask to determine the length of
821 * the block of enabled bits.
822 *
823 * (trick stolen from i965's fs_visitor::nir_emit_cs_intrinsic())
824 */
825 while (wrmask) {
826 unsigned first_component = ffs(wrmask) - 1;
827 unsigned length = ffs(~(wrmask >> first_component)) - 1;
828
829 stl = ir3_STL(b, offset, 0,
830 ir3_create_collect(ctx, &value[first_component], length), 0,
831 create_immed(b, length), 0);
832 stl->cat6.dst_offset = first_component + base;
833 stl->cat6.type = utype_src(intr->src[0]);
834 stl->barrier_class = IR3_BARRIER_SHARED_W;
835 stl->barrier_conflict = IR3_BARRIER_SHARED_R | IR3_BARRIER_SHARED_W;
836
837 array_insert(b, b->keeps, stl);
838
839 /* Clear the bits in the writemask that we just wrote, then try
840 * again to see if more channels are left.
841 */
842 wrmask &= (15 << (first_component + length));
843 }
844 }
845
846 /* src[] = { offset }. const_index[] = { base } */
847 static void
848 emit_intrinsic_load_shared_ir3(struct ir3_context *ctx, nir_intrinsic_instr *intr,
849 struct ir3_instruction **dst)
850 {
851 struct ir3_block *b = ctx->block;
852 struct ir3_instruction *load, *offset;
853 unsigned base;
854
855 offset = ir3_get_src(ctx, &intr->src[0])[0];
856 base = nir_intrinsic_base(intr);
857
858 load = ir3_LDLW(b, offset, 0,
859 create_immed(b, intr->num_components), 0,
860 create_immed(b, base), 0);
861
862 load->cat6.type = utype_dst(intr->dest);
863 load->regs[0]->wrmask = MASK(intr->num_components);
864
865 load->barrier_class = IR3_BARRIER_SHARED_R;
866 load->barrier_conflict = IR3_BARRIER_SHARED_W;
867
868 ir3_split_dest(b, dst, load, 0, intr->num_components);
869 }
870
871 /* src[] = { value, offset }. const_index[] = { base, write_mask } */
872 static void
873 emit_intrinsic_store_shared_ir3(struct ir3_context *ctx, nir_intrinsic_instr *intr)
874 {
875 struct ir3_block *b = ctx->block;
876 struct ir3_instruction *store, *offset;
877 struct ir3_instruction * const *value;
878 unsigned base, wrmask;
879
880 value = ir3_get_src(ctx, &intr->src[0]);
881 offset = ir3_get_src(ctx, &intr->src[1])[0];
882
883 base = nir_intrinsic_base(intr);
884 wrmask = nir_intrinsic_write_mask(intr);
885
886 /* Combine groups of consecutive enabled channels in one write
887 * message. We use ffs to find the first enabled channel and then ffs on
888 * the bit-inverse, down-shifted writemask to determine the length of
889 * the block of enabled bits.
890 *
891 * (trick stolen from i965's fs_visitor::nir_emit_cs_intrinsic())
892 */
893 while (wrmask) {
894 unsigned first_component = ffs(wrmask) - 1;
895 unsigned length = ffs(~(wrmask >> first_component)) - 1;
896
897 store = ir3_STLW(b, offset, 0,
898 ir3_create_collect(ctx, &value[first_component], length), 0,
899 create_immed(b, length), 0);
900
901 store->cat6.dst_offset = first_component + base;
902 store->cat6.type = utype_src(intr->src[0]);
903 store->barrier_class = IR3_BARRIER_SHARED_W;
904 store->barrier_conflict = IR3_BARRIER_SHARED_R | IR3_BARRIER_SHARED_W;
905
906 array_insert(b, b->keeps, store);
907
908 /* Clear the bits in the writemask that we just wrote, then try
909 * again to see if more channels are left.
910 */
911 wrmask &= (15 << (first_component + length));
912 }
913 }
914
915 /*
916 * CS shared variable atomic intrinsics
917 *
918 * All of the shared variable atomic memory operations read a value from
919 * memory, compute a new value using one of the operations below, write the
920 * new value to memory, and return the original value read.
921 *
922 * All operations take 2 sources except CompSwap that takes 3. These
923 * sources represent:
924 *
925 * 0: The offset into the shared variable storage region that the atomic
926 * operation will operate on.
927 * 1: The data parameter to the atomic function (i.e. the value to add
928 * in shared_atomic_add, etc).
929 * 2: For CompSwap only: the second data parameter.
930 */
931 static struct ir3_instruction *
932 emit_intrinsic_atomic_shared(struct ir3_context *ctx, nir_intrinsic_instr *intr)
933 {
934 struct ir3_block *b = ctx->block;
935 struct ir3_instruction *atomic, *src0, *src1;
936 type_t type = TYPE_U32;
937
938 src0 = ir3_get_src(ctx, &intr->src[0])[0]; /* offset */
939 src1 = ir3_get_src(ctx, &intr->src[1])[0]; /* value */
940
941 switch (intr->intrinsic) {
942 case nir_intrinsic_shared_atomic_add:
943 atomic = ir3_ATOMIC_ADD(b, src0, 0, src1, 0);
944 break;
945 case nir_intrinsic_shared_atomic_imin:
946 atomic = ir3_ATOMIC_MIN(b, src0, 0, src1, 0);
947 type = TYPE_S32;
948 break;
949 case nir_intrinsic_shared_atomic_umin:
950 atomic = ir3_ATOMIC_MIN(b, src0, 0, src1, 0);
951 break;
952 case nir_intrinsic_shared_atomic_imax:
953 atomic = ir3_ATOMIC_MAX(b, src0, 0, src1, 0);
954 type = TYPE_S32;
955 break;
956 case nir_intrinsic_shared_atomic_umax:
957 atomic = ir3_ATOMIC_MAX(b, src0, 0, src1, 0);
958 break;
959 case nir_intrinsic_shared_atomic_and:
960 atomic = ir3_ATOMIC_AND(b, src0, 0, src1, 0);
961 break;
962 case nir_intrinsic_shared_atomic_or:
963 atomic = ir3_ATOMIC_OR(b, src0, 0, src1, 0);
964 break;
965 case nir_intrinsic_shared_atomic_xor:
966 atomic = ir3_ATOMIC_XOR(b, src0, 0, src1, 0);
967 break;
968 case nir_intrinsic_shared_atomic_exchange:
969 atomic = ir3_ATOMIC_XCHG(b, src0, 0, src1, 0);
970 break;
971 case nir_intrinsic_shared_atomic_comp_swap:
972 /* for cmpxchg, src1 is [ui]vec2(data, compare): */
973 src1 = ir3_create_collect(ctx, (struct ir3_instruction*[]){
974 ir3_get_src(ctx, &intr->src[2])[0],
975 src1,
976 }, 2);
977 atomic = ir3_ATOMIC_CMPXCHG(b, src0, 0, src1, 0);
978 break;
979 default:
980 unreachable("boo");
981 }
982
983 atomic->cat6.iim_val = 1;
984 atomic->cat6.d = 1;
985 atomic->cat6.type = type;
986 atomic->barrier_class = IR3_BARRIER_SHARED_W;
987 atomic->barrier_conflict = IR3_BARRIER_SHARED_R | IR3_BARRIER_SHARED_W;
988
989 /* even if nothing consume the result, we can't DCE the instruction: */
990 array_insert(b, b->keeps, atomic);
991
992 return atomic;
993 }
994
995 /* TODO handle actual indirect/dynamic case.. which is going to be weird
996 * to handle with the image_mapping table..
997 */
998 static struct ir3_instruction *
999 get_image_samp_tex_src(struct ir3_context *ctx, nir_intrinsic_instr *intr)
1000 {
1001 unsigned slot = ir3_get_image_slot(nir_src_as_deref(intr->src[0]));
1002 unsigned tex_idx = ir3_image_to_tex(&ctx->so->image_mapping, slot);
1003 struct ir3_instruction *texture, *sampler;
1004
1005 texture = create_immed_typed(ctx->block, tex_idx, TYPE_U16);
1006 sampler = create_immed_typed(ctx->block, tex_idx, TYPE_U16);
1007
1008 return ir3_create_collect(ctx, (struct ir3_instruction*[]){
1009 sampler,
1010 texture,
1011 }, 2);
1012 }
1013
1014 /* src[] = { deref, coord, sample_index }. const_index[] = {} */
1015 static void
1016 emit_intrinsic_load_image(struct ir3_context *ctx, nir_intrinsic_instr *intr,
1017 struct ir3_instruction **dst)
1018 {
1019 struct ir3_block *b = ctx->block;
1020 const nir_variable *var = nir_intrinsic_get_var(intr, 0);
1021 struct ir3_instruction *samp_tex = get_image_samp_tex_src(ctx, intr);
1022 struct ir3_instruction *sam;
1023 struct ir3_instruction * const *src0 = ir3_get_src(ctx, &intr->src[1]);
1024 struct ir3_instruction *coords[4];
1025 unsigned flags, ncoords = ir3_get_image_coords(var, &flags);
1026 type_t type = ir3_get_image_type(var);
1027
1028 /* hmm, this seems a bit odd, but it is what blob does and (at least
1029 * a5xx) just faults on bogus addresses otherwise:
1030 */
1031 if (flags & IR3_INSTR_3D) {
1032 flags &= ~IR3_INSTR_3D;
1033 flags |= IR3_INSTR_A;
1034 }
1035
1036 for (unsigned i = 0; i < ncoords; i++)
1037 coords[i] = src0[i];
1038
1039 if (ncoords == 1)
1040 coords[ncoords++] = create_immed(b, 0);
1041
1042 sam = ir3_SAM(b, OPC_ISAM, type, 0b1111, flags,
1043 samp_tex, ir3_create_collect(ctx, coords, ncoords), NULL);
1044
1045 sam->barrier_class = IR3_BARRIER_IMAGE_R;
1046 sam->barrier_conflict = IR3_BARRIER_IMAGE_W;
1047
1048 ir3_split_dest(b, dst, sam, 0, 4);
1049 }
1050
1051 static void
1052 emit_intrinsic_image_size(struct ir3_context *ctx, nir_intrinsic_instr *intr,
1053 struct ir3_instruction **dst)
1054 {
1055 struct ir3_block *b = ctx->block;
1056 const nir_variable *var = nir_intrinsic_get_var(intr, 0);
1057 struct ir3_instruction *samp_tex = get_image_samp_tex_src(ctx, intr);
1058 struct ir3_instruction *sam, *lod;
1059 unsigned flags, ncoords = ir3_get_image_coords(var, &flags);
1060
1061 lod = create_immed(b, 0);
1062 sam = ir3_SAM(b, OPC_GETSIZE, TYPE_U32, 0b1111, flags,
1063 samp_tex, lod, NULL);
1064
1065 /* Array size actually ends up in .w rather than .z. This doesn't
1066 * matter for miplevel 0, but for higher mips the value in z is
1067 * minified whereas w stays. Also, the value in TEX_CONST_3_DEPTH is
1068 * returned, which means that we have to add 1 to it for arrays for
1069 * a3xx.
1070 *
1071 * Note use a temporary dst and then copy, since the size of the dst
1072 * array that is passed in is based on nir's understanding of the
1073 * result size, not the hardware's
1074 */
1075 struct ir3_instruction *tmp[4];
1076
1077 ir3_split_dest(b, tmp, sam, 0, 4);
1078
1079 /* get_size instruction returns size in bytes instead of texels
1080 * for imageBuffer, so we need to divide it by the pixel size
1081 * of the image format.
1082 *
1083 * TODO: This is at least true on a5xx. Check other gens.
1084 */
1085 enum glsl_sampler_dim dim =
1086 glsl_get_sampler_dim(glsl_without_array(var->type));
1087 if (dim == GLSL_SAMPLER_DIM_BUF) {
1088 /* Since all the possible values the divisor can take are
1089 * power-of-two (4, 8, or 16), the division is implemented
1090 * as a shift-right.
1091 * During shader setup, the log2 of the image format's
1092 * bytes-per-pixel should have been emitted in 2nd slot of
1093 * image_dims. See ir3_shader::emit_image_dims().
1094 */
1095 struct ir3_const_state *const_state = &ctx->so->shader->const_state;
1096 unsigned cb = regid(const_state->offsets.image_dims, 0) +
1097 const_state->image_dims.off[var->data.driver_location];
1098 struct ir3_instruction *aux = create_uniform(b, cb + 1);
1099
1100 tmp[0] = ir3_SHR_B(b, tmp[0], 0, aux, 0);
1101 }
1102
1103 for (unsigned i = 0; i < ncoords; i++)
1104 dst[i] = tmp[i];
1105
1106 if (flags & IR3_INSTR_A) {
1107 if (ctx->compiler->levels_add_one) {
1108 dst[ncoords-1] = ir3_ADD_U(b, tmp[3], 0, create_immed(b, 1), 0);
1109 } else {
1110 dst[ncoords-1] = ir3_MOV(b, tmp[3], TYPE_U32);
1111 }
1112 }
1113 }
1114
1115 static void
1116 emit_intrinsic_barrier(struct ir3_context *ctx, nir_intrinsic_instr *intr)
1117 {
1118 struct ir3_block *b = ctx->block;
1119 struct ir3_instruction *barrier;
1120
1121 switch (intr->intrinsic) {
1122 case nir_intrinsic_barrier:
1123 barrier = ir3_BAR(b);
1124 barrier->cat7.g = true;
1125 barrier->cat7.l = true;
1126 barrier->flags = IR3_INSTR_SS | IR3_INSTR_SY;
1127 barrier->barrier_class = IR3_BARRIER_EVERYTHING;
1128 break;
1129 case nir_intrinsic_memory_barrier:
1130 barrier = ir3_FENCE(b);
1131 barrier->cat7.g = true;
1132 barrier->cat7.r = true;
1133 barrier->cat7.w = true;
1134 barrier->cat7.l = true;
1135 barrier->barrier_class = IR3_BARRIER_IMAGE_W |
1136 IR3_BARRIER_BUFFER_W;
1137 barrier->barrier_conflict =
1138 IR3_BARRIER_IMAGE_R | IR3_BARRIER_IMAGE_W |
1139 IR3_BARRIER_BUFFER_R | IR3_BARRIER_BUFFER_W;
1140 break;
1141 case nir_intrinsic_memory_barrier_atomic_counter:
1142 case nir_intrinsic_memory_barrier_buffer:
1143 barrier = ir3_FENCE(b);
1144 barrier->cat7.g = true;
1145 barrier->cat7.r = true;
1146 barrier->cat7.w = true;
1147 barrier->barrier_class = IR3_BARRIER_BUFFER_W;
1148 barrier->barrier_conflict = IR3_BARRIER_BUFFER_R |
1149 IR3_BARRIER_BUFFER_W;
1150 break;
1151 case nir_intrinsic_memory_barrier_image:
1152 // TODO double check if this should have .g set
1153 barrier = ir3_FENCE(b);
1154 barrier->cat7.g = true;
1155 barrier->cat7.r = true;
1156 barrier->cat7.w = true;
1157 barrier->barrier_class = IR3_BARRIER_IMAGE_W;
1158 barrier->barrier_conflict = IR3_BARRIER_IMAGE_R |
1159 IR3_BARRIER_IMAGE_W;
1160 break;
1161 case nir_intrinsic_memory_barrier_shared:
1162 barrier = ir3_FENCE(b);
1163 barrier->cat7.g = true;
1164 barrier->cat7.l = true;
1165 barrier->cat7.r = true;
1166 barrier->cat7.w = true;
1167 barrier->barrier_class = IR3_BARRIER_SHARED_W;
1168 barrier->barrier_conflict = IR3_BARRIER_SHARED_R |
1169 IR3_BARRIER_SHARED_W;
1170 break;
1171 case nir_intrinsic_group_memory_barrier:
1172 barrier = ir3_FENCE(b);
1173 barrier->cat7.g = true;
1174 barrier->cat7.l = true;
1175 barrier->cat7.r = true;
1176 barrier->cat7.w = true;
1177 barrier->barrier_class = IR3_BARRIER_SHARED_W |
1178 IR3_BARRIER_IMAGE_W |
1179 IR3_BARRIER_BUFFER_W;
1180 barrier->barrier_conflict =
1181 IR3_BARRIER_SHARED_R | IR3_BARRIER_SHARED_W |
1182 IR3_BARRIER_IMAGE_R | IR3_BARRIER_IMAGE_W |
1183 IR3_BARRIER_BUFFER_R | IR3_BARRIER_BUFFER_W;
1184 break;
1185 default:
1186 unreachable("boo");
1187 }
1188
1189 /* make sure barrier doesn't get DCE'd */
1190 array_insert(b, b->keeps, barrier);
1191 }
1192
1193 static void add_sysval_input_compmask(struct ir3_context *ctx,
1194 gl_system_value slot, unsigned compmask,
1195 struct ir3_instruction *instr)
1196 {
1197 struct ir3_shader_variant *so = ctx->so;
1198 unsigned r = regid(so->inputs_count, 0);
1199 unsigned n = so->inputs_count++;
1200
1201 so->inputs[n].sysval = true;
1202 so->inputs[n].slot = slot;
1203 so->inputs[n].compmask = compmask;
1204 so->inputs[n].regid = r;
1205 so->inputs[n].interpolate = INTERP_MODE_FLAT;
1206 so->total_in++;
1207
1208 ctx->ir->ninputs = MAX2(ctx->ir->ninputs, r + 1);
1209 ctx->ir->inputs[r] = instr;
1210 }
1211
1212 static void add_sysval_input(struct ir3_context *ctx, gl_system_value slot,
1213 struct ir3_instruction *instr)
1214 {
1215 add_sysval_input_compmask(ctx, slot, 0x1, instr);
1216 }
1217
1218 static struct ir3_instruction *
1219 get_barycentric_centroid(struct ir3_context *ctx)
1220 {
1221 if (!ctx->ij_centroid) {
1222 struct ir3_instruction *xy[2];
1223 struct ir3_instruction *ij;
1224
1225 ij = create_input_compmask(ctx, 0, 0x3);
1226 ir3_split_dest(ctx->block, xy, ij, 0, 2);
1227
1228 ctx->ij_centroid = ir3_create_collect(ctx, xy, 2);
1229
1230 add_sysval_input_compmask(ctx,
1231 SYSTEM_VALUE_BARYCENTRIC_CENTROID,
1232 0x3, ij);
1233 }
1234
1235 return ctx->ij_centroid;
1236 }
1237
1238 static struct ir3_instruction *
1239 get_barycentric_sample(struct ir3_context *ctx)
1240 {
1241 if (!ctx->ij_sample) {
1242 struct ir3_instruction *xy[2];
1243 struct ir3_instruction *ij;
1244
1245 ij = create_input_compmask(ctx, 0, 0x3);
1246 ir3_split_dest(ctx->block, xy, ij, 0, 2);
1247
1248 ctx->ij_sample = ir3_create_collect(ctx, xy, 2);
1249
1250 add_sysval_input_compmask(ctx,
1251 SYSTEM_VALUE_BARYCENTRIC_SAMPLE,
1252 0x3, ij);
1253 }
1254
1255 return ctx->ij_sample;
1256 }
1257
1258 static struct ir3_instruction *
1259 get_barycentric_pixel(struct ir3_context *ctx)
1260 {
1261 /* TODO when tgsi_to_nir supports "new-style" FS inputs switch
1262 * this to create ij_pixel only on demand:
1263 */
1264 return ctx->ij_pixel;
1265 }
1266
1267 static struct ir3_instruction *
1268 get_frag_coord(struct ir3_context *ctx)
1269 {
1270 if (!ctx->frag_coord) {
1271 struct ir3_block *b = ctx->block;
1272 struct ir3_instruction *xyzw[4];
1273 struct ir3_instruction *hw_frag_coord;
1274
1275 hw_frag_coord = create_input_compmask(ctx, 0, 0xf);
1276 ir3_split_dest(ctx->block, xyzw, hw_frag_coord, 0, 4);
1277
1278 /* for frag_coord.xy, we get unsigned values.. we need
1279 * to subtract (integer) 8 and divide by 16 (right-
1280 * shift by 4) then convert to float:
1281 *
1282 * sub.s tmp, src, 8
1283 * shr.b tmp, tmp, 4
1284 * mov.u32f32 dst, tmp
1285 *
1286 */
1287 for (int i = 0; i < 2; i++) {
1288 xyzw[i] = ir3_SUB_S(b, xyzw[i], 0,
1289 create_immed(b, 8), 0);
1290 xyzw[i] = ir3_SHR_B(b, xyzw[i], 0,
1291 create_immed(b, 4), 0);
1292 xyzw[i] = ir3_COV(b, xyzw[i], TYPE_U32, TYPE_F32);
1293 }
1294
1295 ctx->frag_coord = ir3_create_collect(ctx, xyzw, 4);
1296
1297 add_sysval_input_compmask(ctx,
1298 SYSTEM_VALUE_FRAG_COORD,
1299 0xf, hw_frag_coord);
1300
1301 ctx->so->frag_coord = true;
1302 }
1303
1304 return ctx->frag_coord;
1305 }
1306
1307 static void
1308 emit_intrinsic(struct ir3_context *ctx, nir_intrinsic_instr *intr)
1309 {
1310 const nir_intrinsic_info *info = &nir_intrinsic_infos[intr->intrinsic];
1311 struct ir3_instruction **dst;
1312 struct ir3_instruction * const *src;
1313 struct ir3_block *b = ctx->block;
1314 int idx, comp;
1315
1316 if (info->has_dest) {
1317 unsigned n = nir_intrinsic_dest_components(intr);
1318 dst = ir3_get_dst(ctx, &intr->dest, n);
1319 } else {
1320 dst = NULL;
1321 }
1322
1323 const unsigned primitive_param = ctx->so->shader->const_state.offsets.primitive_param * 4;
1324 const unsigned primitive_map = ctx->so->shader->const_state.offsets.primitive_map * 4;
1325
1326 switch (intr->intrinsic) {
1327 case nir_intrinsic_load_uniform:
1328 idx = nir_intrinsic_base(intr);
1329 if (nir_src_is_const(intr->src[0])) {
1330 idx += nir_src_as_uint(intr->src[0]);
1331 for (int i = 0; i < intr->num_components; i++) {
1332 dst[i] = create_uniform_typed(b, idx + i,
1333 nir_dest_bit_size(intr->dest) < 32 ? TYPE_F16 : TYPE_F32);
1334 }
1335 } else {
1336 src = ir3_get_src(ctx, &intr->src[0]);
1337 for (int i = 0; i < intr->num_components; i++) {
1338 dst[i] = create_uniform_indirect(b, idx + i,
1339 ir3_get_addr(ctx, src[0], 1));
1340 }
1341 /* NOTE: if relative addressing is used, we set
1342 * constlen in the compiler (to worst-case value)
1343 * since we don't know in the assembler what the max
1344 * addr reg value can be:
1345 */
1346 ctx->so->constlen = MAX2(ctx->so->constlen,
1347 ctx->so->shader->ubo_state.size / 16);
1348 }
1349 break;
1350
1351 case nir_intrinsic_load_vs_primitive_stride_ir3:
1352 dst[0] = create_uniform(b, primitive_param + 0);
1353 break;
1354 case nir_intrinsic_load_vs_vertex_stride_ir3:
1355 dst[0] = create_uniform(b, primitive_param + 1);
1356 break;
1357 case nir_intrinsic_load_primitive_location_ir3:
1358 idx = nir_intrinsic_driver_location(intr);
1359 dst[0] = create_uniform(b, primitive_map + idx);
1360 break;
1361
1362 case nir_intrinsic_load_gs_header_ir3:
1363 dst[0] = ctx->gs_header;
1364 break;
1365
1366 case nir_intrinsic_load_primitive_id:
1367 dst[0] = ctx->primitive_id;
1368 break;
1369
1370 case nir_intrinsic_load_ubo:
1371 emit_intrinsic_load_ubo(ctx, intr, dst);
1372 break;
1373 case nir_intrinsic_load_frag_coord:
1374 ir3_split_dest(b, dst, get_frag_coord(ctx), 0, 4);
1375 break;
1376 case nir_intrinsic_load_sample_pos_from_id: {
1377 /* NOTE: blob seems to always use TYPE_F16 and then cov.f16f32,
1378 * but that doesn't seem necessary.
1379 */
1380 struct ir3_instruction *offset =
1381 ir3_RGETPOS(b, ir3_get_src(ctx, &intr->src[0])[0], 0);
1382 offset->regs[0]->wrmask = 0x3;
1383 offset->cat5.type = TYPE_F32;
1384
1385 ir3_split_dest(b, dst, offset, 0, 2);
1386
1387 break;
1388 }
1389 case nir_intrinsic_load_size_ir3:
1390 if (!ctx->ij_size) {
1391 ctx->ij_size = create_input(ctx, 0);
1392
1393 add_sysval_input(ctx, SYSTEM_VALUE_BARYCENTRIC_SIZE,
1394 ctx->ij_size);
1395 }
1396 dst[0] = ctx->ij_size;
1397 break;
1398 case nir_intrinsic_load_barycentric_centroid:
1399 ir3_split_dest(b, dst, get_barycentric_centroid(ctx), 0, 2);
1400 break;
1401 case nir_intrinsic_load_barycentric_sample:
1402 if (ctx->so->key.msaa) {
1403 ir3_split_dest(b, dst, get_barycentric_sample(ctx), 0, 2);
1404 } else {
1405 ir3_split_dest(b, dst, get_barycentric_pixel(ctx), 0, 2);
1406 }
1407 break;
1408 case nir_intrinsic_load_barycentric_pixel:
1409 ir3_split_dest(b, dst, get_barycentric_pixel(ctx), 0, 2);
1410 break;
1411 case nir_intrinsic_load_interpolated_input:
1412 idx = nir_intrinsic_base(intr);
1413 comp = nir_intrinsic_component(intr);
1414 src = ir3_get_src(ctx, &intr->src[0]);
1415 if (nir_src_is_const(intr->src[1])) {
1416 struct ir3_instruction *coord = ir3_create_collect(ctx, src, 2);
1417 idx += nir_src_as_uint(intr->src[1]);
1418 for (int i = 0; i < intr->num_components; i++) {
1419 unsigned inloc = idx * 4 + i + comp;
1420 if (ctx->so->inputs[idx].bary &&
1421 !ctx->so->inputs[idx].use_ldlv) {
1422 dst[i] = ir3_BARY_F(b, create_immed(b, inloc), 0, coord, 0);
1423 } else {
1424 /* for non-varyings use the pre-setup input, since
1425 * that is easier than mapping things back to a
1426 * nir_variable to figure out what it is.
1427 */
1428 dst[i] = ctx->ir->inputs[inloc];
1429 }
1430 }
1431 } else {
1432 ir3_context_error(ctx, "unhandled");
1433 }
1434 break;
1435 case nir_intrinsic_load_input:
1436 idx = nir_intrinsic_base(intr);
1437 comp = nir_intrinsic_component(intr);
1438 if (nir_src_is_const(intr->src[0])) {
1439 idx += nir_src_as_uint(intr->src[0]);
1440 for (int i = 0; i < intr->num_components; i++) {
1441 unsigned n = idx * 4 + i + comp;
1442 dst[i] = ctx->ir->inputs[n];
1443 compile_assert(ctx, ctx->ir->inputs[n]);
1444 }
1445 } else {
1446 src = ir3_get_src(ctx, &intr->src[0]);
1447 struct ir3_instruction *collect =
1448 ir3_create_collect(ctx, ctx->ir->inputs, ctx->ir->ninputs);
1449 struct ir3_instruction *addr = ir3_get_addr(ctx, src[0], 4);
1450 for (int i = 0; i < intr->num_components; i++) {
1451 unsigned n = idx * 4 + i + comp;
1452 dst[i] = create_indirect_load(ctx, ctx->ir->ninputs,
1453 n, addr, collect);
1454 }
1455 }
1456 break;
1457 /* All SSBO intrinsics should have been lowered by 'lower_io_offsets'
1458 * pass and replaced by an ir3-specifc version that adds the
1459 * dword-offset in the last source.
1460 */
1461 case nir_intrinsic_load_ssbo_ir3:
1462 ctx->funcs->emit_intrinsic_load_ssbo(ctx, intr, dst);
1463 break;
1464 case nir_intrinsic_store_ssbo_ir3:
1465 if ((ctx->so->type == MESA_SHADER_FRAGMENT) &&
1466 !ctx->s->info.fs.early_fragment_tests)
1467 ctx->so->no_earlyz = true;
1468 ctx->funcs->emit_intrinsic_store_ssbo(ctx, intr);
1469 break;
1470 case nir_intrinsic_get_buffer_size:
1471 emit_intrinsic_ssbo_size(ctx, intr, dst);
1472 break;
1473 case nir_intrinsic_ssbo_atomic_add_ir3:
1474 case nir_intrinsic_ssbo_atomic_imin_ir3:
1475 case nir_intrinsic_ssbo_atomic_umin_ir3:
1476 case nir_intrinsic_ssbo_atomic_imax_ir3:
1477 case nir_intrinsic_ssbo_atomic_umax_ir3:
1478 case nir_intrinsic_ssbo_atomic_and_ir3:
1479 case nir_intrinsic_ssbo_atomic_or_ir3:
1480 case nir_intrinsic_ssbo_atomic_xor_ir3:
1481 case nir_intrinsic_ssbo_atomic_exchange_ir3:
1482 case nir_intrinsic_ssbo_atomic_comp_swap_ir3:
1483 if ((ctx->so->type == MESA_SHADER_FRAGMENT) &&
1484 !ctx->s->info.fs.early_fragment_tests)
1485 ctx->so->no_earlyz = true;
1486 dst[0] = ctx->funcs->emit_intrinsic_atomic_ssbo(ctx, intr);
1487 break;
1488 case nir_intrinsic_load_shared:
1489 emit_intrinsic_load_shared(ctx, intr, dst);
1490 break;
1491 case nir_intrinsic_store_shared:
1492 emit_intrinsic_store_shared(ctx, intr);
1493 break;
1494 case nir_intrinsic_shared_atomic_add:
1495 case nir_intrinsic_shared_atomic_imin:
1496 case nir_intrinsic_shared_atomic_umin:
1497 case nir_intrinsic_shared_atomic_imax:
1498 case nir_intrinsic_shared_atomic_umax:
1499 case nir_intrinsic_shared_atomic_and:
1500 case nir_intrinsic_shared_atomic_or:
1501 case nir_intrinsic_shared_atomic_xor:
1502 case nir_intrinsic_shared_atomic_exchange:
1503 case nir_intrinsic_shared_atomic_comp_swap:
1504 dst[0] = emit_intrinsic_atomic_shared(ctx, intr);
1505 break;
1506 case nir_intrinsic_image_deref_load:
1507 emit_intrinsic_load_image(ctx, intr, dst);
1508 break;
1509 case nir_intrinsic_image_deref_store:
1510 if ((ctx->so->type == MESA_SHADER_FRAGMENT) &&
1511 !ctx->s->info.fs.early_fragment_tests)
1512 ctx->so->no_earlyz = true;
1513 ctx->funcs->emit_intrinsic_store_image(ctx, intr);
1514 break;
1515 case nir_intrinsic_image_deref_size:
1516 emit_intrinsic_image_size(ctx, intr, dst);
1517 break;
1518 case nir_intrinsic_image_deref_atomic_add:
1519 case nir_intrinsic_image_deref_atomic_imin:
1520 case nir_intrinsic_image_deref_atomic_umin:
1521 case nir_intrinsic_image_deref_atomic_imax:
1522 case nir_intrinsic_image_deref_atomic_umax:
1523 case nir_intrinsic_image_deref_atomic_and:
1524 case nir_intrinsic_image_deref_atomic_or:
1525 case nir_intrinsic_image_deref_atomic_xor:
1526 case nir_intrinsic_image_deref_atomic_exchange:
1527 case nir_intrinsic_image_deref_atomic_comp_swap:
1528 if ((ctx->so->type == MESA_SHADER_FRAGMENT) &&
1529 !ctx->s->info.fs.early_fragment_tests)
1530 ctx->so->no_earlyz = true;
1531 dst[0] = ctx->funcs->emit_intrinsic_atomic_image(ctx, intr);
1532 break;
1533 case nir_intrinsic_barrier:
1534 case nir_intrinsic_memory_barrier:
1535 case nir_intrinsic_group_memory_barrier:
1536 case nir_intrinsic_memory_barrier_atomic_counter:
1537 case nir_intrinsic_memory_barrier_buffer:
1538 case nir_intrinsic_memory_barrier_image:
1539 case nir_intrinsic_memory_barrier_shared:
1540 emit_intrinsic_barrier(ctx, intr);
1541 /* note that blk ptr no longer valid, make that obvious: */
1542 b = NULL;
1543 break;
1544 case nir_intrinsic_store_output:
1545 idx = nir_intrinsic_base(intr);
1546 comp = nir_intrinsic_component(intr);
1547 compile_assert(ctx, nir_src_is_const(intr->src[1]));
1548 idx += nir_src_as_uint(intr->src[1]);
1549
1550 src = ir3_get_src(ctx, &intr->src[0]);
1551 for (int i = 0; i < intr->num_components; i++) {
1552 unsigned n = idx * 4 + i + comp;
1553 ctx->ir->outputs[n] = src[i];
1554 }
1555 break;
1556 case nir_intrinsic_load_base_vertex:
1557 case nir_intrinsic_load_first_vertex:
1558 if (!ctx->basevertex) {
1559 ctx->basevertex = create_driver_param(ctx, IR3_DP_VTXID_BASE);
1560 add_sysval_input(ctx, SYSTEM_VALUE_FIRST_VERTEX, ctx->basevertex);
1561 }
1562 dst[0] = ctx->basevertex;
1563 break;
1564 case nir_intrinsic_load_vertex_id_zero_base:
1565 case nir_intrinsic_load_vertex_id:
1566 if (!ctx->vertex_id) {
1567 gl_system_value sv = (intr->intrinsic == nir_intrinsic_load_vertex_id) ?
1568 SYSTEM_VALUE_VERTEX_ID : SYSTEM_VALUE_VERTEX_ID_ZERO_BASE;
1569 ctx->vertex_id = create_input(ctx, 0);
1570 add_sysval_input(ctx, sv, ctx->vertex_id);
1571 }
1572 dst[0] = ctx->vertex_id;
1573 break;
1574 case nir_intrinsic_load_instance_id:
1575 if (!ctx->instance_id) {
1576 ctx->instance_id = create_input(ctx, 0);
1577 add_sysval_input(ctx, SYSTEM_VALUE_INSTANCE_ID,
1578 ctx->instance_id);
1579 }
1580 dst[0] = ctx->instance_id;
1581 break;
1582 case nir_intrinsic_load_sample_id:
1583 ctx->so->per_samp = true;
1584 /* fall-thru */
1585 case nir_intrinsic_load_sample_id_no_per_sample:
1586 if (!ctx->samp_id) {
1587 ctx->samp_id = create_input(ctx, 0);
1588 ctx->samp_id->regs[0]->flags |= IR3_REG_HALF;
1589 add_sysval_input(ctx, SYSTEM_VALUE_SAMPLE_ID,
1590 ctx->samp_id);
1591 }
1592 dst[0] = ir3_COV(b, ctx->samp_id, TYPE_U16, TYPE_U32);
1593 break;
1594 case nir_intrinsic_load_sample_mask_in:
1595 if (!ctx->samp_mask_in) {
1596 ctx->samp_mask_in = create_input(ctx, 0);
1597 add_sysval_input(ctx, SYSTEM_VALUE_SAMPLE_MASK_IN,
1598 ctx->samp_mask_in);
1599 }
1600 dst[0] = ctx->samp_mask_in;
1601 break;
1602 case nir_intrinsic_load_user_clip_plane:
1603 idx = nir_intrinsic_ucp_id(intr);
1604 for (int i = 0; i < intr->num_components; i++) {
1605 unsigned n = idx * 4 + i;
1606 dst[i] = create_driver_param(ctx, IR3_DP_UCP0_X + n);
1607 }
1608 break;
1609 case nir_intrinsic_load_front_face:
1610 if (!ctx->frag_face) {
1611 ctx->so->frag_face = true;
1612 ctx->frag_face = create_input(ctx, 0);
1613 add_sysval_input(ctx, SYSTEM_VALUE_FRONT_FACE, ctx->frag_face);
1614 ctx->frag_face->regs[0]->flags |= IR3_REG_HALF;
1615 }
1616 /* for fragface, we get -1 for back and 0 for front. However this is
1617 * the inverse of what nir expects (where ~0 is true).
1618 */
1619 dst[0] = ir3_COV(b, ctx->frag_face, TYPE_S16, TYPE_S32);
1620 dst[0] = ir3_NOT_B(b, dst[0], 0);
1621 break;
1622 case nir_intrinsic_load_local_invocation_id:
1623 if (!ctx->local_invocation_id) {
1624 ctx->local_invocation_id = create_input_compmask(ctx, 0, 0x7);
1625 add_sysval_input_compmask(ctx, SYSTEM_VALUE_LOCAL_INVOCATION_ID,
1626 0x7, ctx->local_invocation_id);
1627 }
1628 ir3_split_dest(b, dst, ctx->local_invocation_id, 0, 3);
1629 break;
1630 case nir_intrinsic_load_work_group_id:
1631 if (!ctx->work_group_id) {
1632 ctx->work_group_id = create_input_compmask(ctx, 0, 0x7);
1633 add_sysval_input_compmask(ctx, SYSTEM_VALUE_WORK_GROUP_ID,
1634 0x7, ctx->work_group_id);
1635 ctx->work_group_id->regs[0]->flags |= IR3_REG_HIGH;
1636 }
1637 ir3_split_dest(b, dst, ctx->work_group_id, 0, 3);
1638 break;
1639 case nir_intrinsic_load_num_work_groups:
1640 for (int i = 0; i < intr->num_components; i++) {
1641 dst[i] = create_driver_param(ctx, IR3_DP_NUM_WORK_GROUPS_X + i);
1642 }
1643 break;
1644 case nir_intrinsic_load_local_group_size:
1645 for (int i = 0; i < intr->num_components; i++) {
1646 dst[i] = create_driver_param(ctx, IR3_DP_LOCAL_GROUP_SIZE_X + i);
1647 }
1648 break;
1649 case nir_intrinsic_discard_if:
1650 case nir_intrinsic_discard: {
1651 struct ir3_instruction *cond, *kill;
1652
1653 if (intr->intrinsic == nir_intrinsic_discard_if) {
1654 /* conditional discard: */
1655 src = ir3_get_src(ctx, &intr->src[0]);
1656 cond = ir3_b2n(b, src[0]);
1657 } else {
1658 /* unconditional discard: */
1659 cond = create_immed(b, 1);
1660 }
1661
1662 /* NOTE: only cmps.*.* can write p0.x: */
1663 cond = ir3_CMPS_S(b, cond, 0, create_immed(b, 0), 0);
1664 cond->cat2.condition = IR3_COND_NE;
1665
1666 /* condition always goes in predicate register: */
1667 cond->regs[0]->num = regid(REG_P0, 0);
1668
1669 kill = ir3_KILL(b, cond, 0);
1670 array_insert(ctx->ir, ctx->ir->predicates, kill);
1671
1672 array_insert(b, b->keeps, kill);
1673 ctx->so->no_earlyz = true;
1674
1675 break;
1676 }
1677 case nir_intrinsic_load_shared_ir3:
1678 emit_intrinsic_load_shared_ir3(ctx, intr, dst);
1679 break;
1680 case nir_intrinsic_store_shared_ir3:
1681 emit_intrinsic_store_shared_ir3(ctx, intr);
1682 break;
1683 default:
1684 ir3_context_error(ctx, "Unhandled intrinsic type: %s\n",
1685 nir_intrinsic_infos[intr->intrinsic].name);
1686 break;
1687 }
1688
1689 if (info->has_dest)
1690 ir3_put_dst(ctx, &intr->dest);
1691 }
1692
1693 static void
1694 emit_load_const(struct ir3_context *ctx, nir_load_const_instr *instr)
1695 {
1696 struct ir3_instruction **dst = ir3_get_dst_ssa(ctx, &instr->def,
1697 instr->def.num_components);
1698
1699 if (instr->def.bit_size < 32) {
1700 for (int i = 0; i < instr->def.num_components; i++)
1701 dst[i] = create_immed_typed(ctx->block,
1702 instr->value[i].u16,
1703 TYPE_U16);
1704 } else {
1705 for (int i = 0; i < instr->def.num_components; i++)
1706 dst[i] = create_immed_typed(ctx->block,
1707 instr->value[i].u32,
1708 TYPE_U32);
1709 }
1710
1711 }
1712
1713 static void
1714 emit_undef(struct ir3_context *ctx, nir_ssa_undef_instr *undef)
1715 {
1716 struct ir3_instruction **dst = ir3_get_dst_ssa(ctx, &undef->def,
1717 undef->def.num_components);
1718 type_t type = (undef->def.bit_size < 32) ? TYPE_U16 : TYPE_U32;
1719
1720 /* backend doesn't want undefined instructions, so just plug
1721 * in 0.0..
1722 */
1723 for (int i = 0; i < undef->def.num_components; i++)
1724 dst[i] = create_immed_typed(ctx->block, fui(0.0), type);
1725 }
1726
1727 /*
1728 * texture fetch/sample instructions:
1729 */
1730
1731 static void
1732 tex_info(nir_tex_instr *tex, unsigned *flagsp, unsigned *coordsp)
1733 {
1734 unsigned coords, flags = 0;
1735
1736 /* note: would use tex->coord_components.. except txs.. also,
1737 * since array index goes after shadow ref, we don't want to
1738 * count it:
1739 */
1740 switch (tex->sampler_dim) {
1741 case GLSL_SAMPLER_DIM_1D:
1742 case GLSL_SAMPLER_DIM_BUF:
1743 coords = 1;
1744 break;
1745 case GLSL_SAMPLER_DIM_2D:
1746 case GLSL_SAMPLER_DIM_RECT:
1747 case GLSL_SAMPLER_DIM_EXTERNAL:
1748 case GLSL_SAMPLER_DIM_MS:
1749 coords = 2;
1750 break;
1751 case GLSL_SAMPLER_DIM_3D:
1752 case GLSL_SAMPLER_DIM_CUBE:
1753 coords = 3;
1754 flags |= IR3_INSTR_3D;
1755 break;
1756 default:
1757 unreachable("bad sampler_dim");
1758 }
1759
1760 if (tex->is_shadow && tex->op != nir_texop_lod)
1761 flags |= IR3_INSTR_S;
1762
1763 if (tex->is_array && tex->op != nir_texop_lod)
1764 flags |= IR3_INSTR_A;
1765
1766 *flagsp = flags;
1767 *coordsp = coords;
1768 }
1769
1770 /* Gets the sampler/texture idx as a hvec2. Which could either be dynamic
1771 * or immediate (in which case it will get lowered later to a non .s2en
1772 * version of the tex instruction which encode tex/samp as immediates:
1773 */
1774 static struct ir3_instruction *
1775 get_tex_samp_tex_src(struct ir3_context *ctx, nir_tex_instr *tex)
1776 {
1777 int texture_idx = nir_tex_instr_src_index(tex, nir_tex_src_texture_offset);
1778 int sampler_idx = nir_tex_instr_src_index(tex, nir_tex_src_sampler_offset);
1779 struct ir3_instruction *texture, *sampler;
1780
1781 if (texture_idx >= 0) {
1782 texture = ir3_get_src(ctx, &tex->src[texture_idx].src)[0];
1783 texture = ir3_COV(ctx->block, texture, TYPE_U32, TYPE_U16);
1784 } else {
1785 /* TODO what to do for dynamic case? I guess we only need the
1786 * max index for astc srgb workaround so maybe not a problem
1787 * to worry about if we don't enable indirect samplers for
1788 * a4xx?
1789 */
1790 ctx->max_texture_index = MAX2(ctx->max_texture_index, tex->texture_index);
1791 texture = create_immed_typed(ctx->block, tex->texture_index, TYPE_U16);
1792 }
1793
1794 if (sampler_idx >= 0) {
1795 sampler = ir3_get_src(ctx, &tex->src[sampler_idx].src)[0];
1796 sampler = ir3_COV(ctx->block, sampler, TYPE_U32, TYPE_U16);
1797 } else {
1798 sampler = create_immed_typed(ctx->block, tex->sampler_index, TYPE_U16);
1799 }
1800
1801 return ir3_create_collect(ctx, (struct ir3_instruction*[]){
1802 sampler,
1803 texture,
1804 }, 2);
1805 }
1806
1807 static void
1808 emit_tex(struct ir3_context *ctx, nir_tex_instr *tex)
1809 {
1810 struct ir3_block *b = ctx->block;
1811 struct ir3_instruction **dst, *sam, *src0[12], *src1[4];
1812 struct ir3_instruction * const *coord, * const *off, * const *ddx, * const *ddy;
1813 struct ir3_instruction *lod, *compare, *proj, *sample_index;
1814 bool has_bias = false, has_lod = false, has_proj = false, has_off = false;
1815 unsigned i, coords, flags, ncomp;
1816 unsigned nsrc0 = 0, nsrc1 = 0;
1817 type_t type;
1818 opc_t opc = 0;
1819
1820 ncomp = nir_dest_num_components(tex->dest);
1821
1822 coord = off = ddx = ddy = NULL;
1823 lod = proj = compare = sample_index = NULL;
1824
1825 dst = ir3_get_dst(ctx, &tex->dest, ncomp);
1826
1827 for (unsigned i = 0; i < tex->num_srcs; i++) {
1828 switch (tex->src[i].src_type) {
1829 case nir_tex_src_coord:
1830 coord = ir3_get_src(ctx, &tex->src[i].src);
1831 break;
1832 case nir_tex_src_bias:
1833 lod = ir3_get_src(ctx, &tex->src[i].src)[0];
1834 has_bias = true;
1835 break;
1836 case nir_tex_src_lod:
1837 lod = ir3_get_src(ctx, &tex->src[i].src)[0];
1838 has_lod = true;
1839 break;
1840 case nir_tex_src_comparator: /* shadow comparator */
1841 compare = ir3_get_src(ctx, &tex->src[i].src)[0];
1842 break;
1843 case nir_tex_src_projector:
1844 proj = ir3_get_src(ctx, &tex->src[i].src)[0];
1845 has_proj = true;
1846 break;
1847 case nir_tex_src_offset:
1848 off = ir3_get_src(ctx, &tex->src[i].src);
1849 has_off = true;
1850 break;
1851 case nir_tex_src_ddx:
1852 ddx = ir3_get_src(ctx, &tex->src[i].src);
1853 break;
1854 case nir_tex_src_ddy:
1855 ddy = ir3_get_src(ctx, &tex->src[i].src);
1856 break;
1857 case nir_tex_src_ms_index:
1858 sample_index = ir3_get_src(ctx, &tex->src[i].src)[0];
1859 break;
1860 case nir_tex_src_texture_offset:
1861 case nir_tex_src_sampler_offset:
1862 /* handled in get_tex_samp_src() */
1863 break;
1864 default:
1865 ir3_context_error(ctx, "Unhandled NIR tex src type: %d\n",
1866 tex->src[i].src_type);
1867 return;
1868 }
1869 }
1870
1871 switch (tex->op) {
1872 case nir_texop_tex: opc = has_lod ? OPC_SAML : OPC_SAM; break;
1873 case nir_texop_txb: opc = OPC_SAMB; break;
1874 case nir_texop_txl: opc = OPC_SAML; break;
1875 case nir_texop_txd: opc = OPC_SAMGQ; break;
1876 case nir_texop_txf: opc = OPC_ISAML; break;
1877 case nir_texop_lod: opc = OPC_GETLOD; break;
1878 case nir_texop_tg4:
1879 /* NOTE: a4xx might need to emulate gather w/ txf (this is
1880 * what blob does, seems gather is broken?), and a3xx did
1881 * not support it (but probably could also emulate).
1882 */
1883 switch (tex->component) {
1884 case 0: opc = OPC_GATHER4R; break;
1885 case 1: opc = OPC_GATHER4G; break;
1886 case 2: opc = OPC_GATHER4B; break;
1887 case 3: opc = OPC_GATHER4A; break;
1888 }
1889 break;
1890 case nir_texop_txf_ms_fb:
1891 case nir_texop_txf_ms: opc = OPC_ISAMM; break;
1892 default:
1893 ir3_context_error(ctx, "Unhandled NIR tex type: %d\n", tex->op);
1894 return;
1895 }
1896
1897 tex_info(tex, &flags, &coords);
1898
1899 /*
1900 * lay out the first argument in the proper order:
1901 * - actual coordinates first
1902 * - shadow reference
1903 * - array index
1904 * - projection w
1905 * - starting at offset 4, dpdx.xy, dpdy.xy
1906 *
1907 * bias/lod go into the second arg
1908 */
1909
1910 /* insert tex coords: */
1911 for (i = 0; i < coords; i++)
1912 src0[i] = coord[i];
1913
1914 nsrc0 = i;
1915
1916 /* scale up integer coords for TXF based on the LOD */
1917 if (ctx->compiler->unminify_coords && (opc == OPC_ISAML)) {
1918 assert(has_lod);
1919 for (i = 0; i < coords; i++)
1920 src0[i] = ir3_SHL_B(b, src0[i], 0, lod, 0);
1921 }
1922
1923 if (coords == 1) {
1924 /* hw doesn't do 1d, so we treat it as 2d with
1925 * height of 1, and patch up the y coord.
1926 */
1927 if (is_isam(opc)) {
1928 src0[nsrc0++] = create_immed(b, 0);
1929 } else {
1930 src0[nsrc0++] = create_immed(b, fui(0.5));
1931 }
1932 }
1933
1934 if (tex->is_shadow && tex->op != nir_texop_lod)
1935 src0[nsrc0++] = compare;
1936
1937 if (tex->is_array && tex->op != nir_texop_lod) {
1938 struct ir3_instruction *idx = coord[coords];
1939
1940 /* the array coord for cube arrays needs 0.5 added to it */
1941 if (ctx->compiler->array_index_add_half && !is_isam(opc))
1942 idx = ir3_ADD_F(b, idx, 0, create_immed(b, fui(0.5)), 0);
1943
1944 src0[nsrc0++] = idx;
1945 }
1946
1947 if (has_proj) {
1948 src0[nsrc0++] = proj;
1949 flags |= IR3_INSTR_P;
1950 }
1951
1952 /* pad to 4, then ddx/ddy: */
1953 if (tex->op == nir_texop_txd) {
1954 while (nsrc0 < 4)
1955 src0[nsrc0++] = create_immed(b, fui(0.0));
1956 for (i = 0; i < coords; i++)
1957 src0[nsrc0++] = ddx[i];
1958 if (coords < 2)
1959 src0[nsrc0++] = create_immed(b, fui(0.0));
1960 for (i = 0; i < coords; i++)
1961 src0[nsrc0++] = ddy[i];
1962 if (coords < 2)
1963 src0[nsrc0++] = create_immed(b, fui(0.0));
1964 }
1965
1966 /* NOTE a3xx (and possibly a4xx?) might be different, using isaml
1967 * with scaled x coord according to requested sample:
1968 */
1969 if (opc == OPC_ISAMM) {
1970 if (ctx->compiler->txf_ms_with_isaml) {
1971 /* the samples are laid out in x dimension as
1972 * 0 1 2 3
1973 * x_ms = (x << ms) + sample_index;
1974 */
1975 struct ir3_instruction *ms;
1976 ms = create_immed(b, (ctx->samples >> (2 * tex->texture_index)) & 3);
1977
1978 src0[0] = ir3_SHL_B(b, src0[0], 0, ms, 0);
1979 src0[0] = ir3_ADD_U(b, src0[0], 0, sample_index, 0);
1980
1981 opc = OPC_ISAML;
1982 } else {
1983 src0[nsrc0++] = sample_index;
1984 }
1985 }
1986
1987 /*
1988 * second argument (if applicable):
1989 * - offsets
1990 * - lod
1991 * - bias
1992 */
1993 if (has_off | has_lod | has_bias) {
1994 if (has_off) {
1995 unsigned off_coords = coords;
1996 if (tex->sampler_dim == GLSL_SAMPLER_DIM_CUBE)
1997 off_coords--;
1998 for (i = 0; i < off_coords; i++)
1999 src1[nsrc1++] = off[i];
2000 if (off_coords < 2)
2001 src1[nsrc1++] = create_immed(b, fui(0.0));
2002 flags |= IR3_INSTR_O;
2003 }
2004
2005 if (has_lod | has_bias)
2006 src1[nsrc1++] = lod;
2007 }
2008
2009 switch (tex->dest_type) {
2010 case nir_type_invalid:
2011 case nir_type_float:
2012 type = TYPE_F32;
2013 break;
2014 case nir_type_int:
2015 type = TYPE_S32;
2016 break;
2017 case nir_type_uint:
2018 case nir_type_bool:
2019 type = TYPE_U32;
2020 break;
2021 default:
2022 unreachable("bad dest_type");
2023 }
2024
2025 if (opc == OPC_GETLOD)
2026 type = TYPE_S32;
2027
2028 struct ir3_instruction *samp_tex;
2029
2030 if (tex->op == nir_texop_txf_ms_fb) {
2031 /* only expect a single txf_ms_fb per shader: */
2032 compile_assert(ctx, !ctx->so->fb_read);
2033 compile_assert(ctx, ctx->so->type == MESA_SHADER_FRAGMENT);
2034
2035 ctx->so->fb_read = true;
2036 samp_tex = ir3_create_collect(ctx, (struct ir3_instruction*[]){
2037 create_immed_typed(ctx->block, ctx->so->num_samp, TYPE_U16),
2038 create_immed_typed(ctx->block, ctx->so->num_samp, TYPE_U16),
2039 }, 2);
2040
2041 ctx->so->num_samp++;
2042 } else {
2043 samp_tex = get_tex_samp_tex_src(ctx, tex);
2044 }
2045
2046 struct ir3_instruction *col0 = ir3_create_collect(ctx, src0, nsrc0);
2047 struct ir3_instruction *col1 = ir3_create_collect(ctx, src1, nsrc1);
2048
2049 sam = ir3_SAM(b, opc, type, MASK(ncomp), flags,
2050 samp_tex, col0, col1);
2051
2052 if ((ctx->astc_srgb & (1 << tex->texture_index)) && !nir_tex_instr_is_query(tex)) {
2053 /* only need first 3 components: */
2054 sam->regs[0]->wrmask = 0x7;
2055 ir3_split_dest(b, dst, sam, 0, 3);
2056
2057 /* we need to sample the alpha separately with a non-ASTC
2058 * texture state:
2059 */
2060 sam = ir3_SAM(b, opc, type, 0b1000, flags,
2061 samp_tex, col0, col1);
2062
2063 array_insert(ctx->ir, ctx->ir->astc_srgb, sam);
2064
2065 /* fixup .w component: */
2066 ir3_split_dest(b, &dst[3], sam, 3, 1);
2067 } else {
2068 /* normal (non-workaround) case: */
2069 ir3_split_dest(b, dst, sam, 0, ncomp);
2070 }
2071
2072 /* GETLOD returns results in 4.8 fixed point */
2073 if (opc == OPC_GETLOD) {
2074 struct ir3_instruction *factor = create_immed(b, fui(1.0 / 256));
2075
2076 compile_assert(ctx, tex->dest_type == nir_type_float);
2077 for (i = 0; i < 2; i++) {
2078 dst[i] = ir3_MUL_F(b, ir3_COV(b, dst[i], TYPE_S32, TYPE_F32), 0,
2079 factor, 0);
2080 }
2081 }
2082
2083 ir3_put_dst(ctx, &tex->dest);
2084 }
2085
2086 static void
2087 emit_tex_info(struct ir3_context *ctx, nir_tex_instr *tex, unsigned idx)
2088 {
2089 struct ir3_block *b = ctx->block;
2090 struct ir3_instruction **dst, *sam;
2091
2092 dst = ir3_get_dst(ctx, &tex->dest, 1);
2093
2094 sam = ir3_SAM(b, OPC_GETINFO, TYPE_U32, 1 << idx, 0,
2095 get_tex_samp_tex_src(ctx, tex), NULL, NULL);
2096
2097 /* even though there is only one component, since it ends
2098 * up in .y/.z/.w rather than .x, we need a split_dest()
2099 */
2100 if (idx)
2101 ir3_split_dest(b, dst, sam, 0, idx + 1);
2102
2103 /* The # of levels comes from getinfo.z. We need to add 1 to it, since
2104 * the value in TEX_CONST_0 is zero-based.
2105 */
2106 if (ctx->compiler->levels_add_one)
2107 dst[0] = ir3_ADD_U(b, dst[0], 0, create_immed(b, 1), 0);
2108
2109 ir3_put_dst(ctx, &tex->dest);
2110 }
2111
2112 static void
2113 emit_tex_txs(struct ir3_context *ctx, nir_tex_instr *tex)
2114 {
2115 struct ir3_block *b = ctx->block;
2116 struct ir3_instruction **dst, *sam;
2117 struct ir3_instruction *lod;
2118 unsigned flags, coords;
2119
2120 tex_info(tex, &flags, &coords);
2121
2122 /* Actually we want the number of dimensions, not coordinates. This
2123 * distinction only matters for cubes.
2124 */
2125 if (tex->sampler_dim == GLSL_SAMPLER_DIM_CUBE)
2126 coords = 2;
2127
2128 dst = ir3_get_dst(ctx, &tex->dest, 4);
2129
2130 compile_assert(ctx, tex->num_srcs == 1);
2131 compile_assert(ctx, tex->src[0].src_type == nir_tex_src_lod);
2132
2133 lod = ir3_get_src(ctx, &tex->src[0].src)[0];
2134
2135 sam = ir3_SAM(b, OPC_GETSIZE, TYPE_U32, 0b1111, flags,
2136 get_tex_samp_tex_src(ctx, tex), lod, NULL);
2137
2138 ir3_split_dest(b, dst, sam, 0, 4);
2139
2140 /* Array size actually ends up in .w rather than .z. This doesn't
2141 * matter for miplevel 0, but for higher mips the value in z is
2142 * minified whereas w stays. Also, the value in TEX_CONST_3_DEPTH is
2143 * returned, which means that we have to add 1 to it for arrays.
2144 */
2145 if (tex->is_array) {
2146 if (ctx->compiler->levels_add_one) {
2147 dst[coords] = ir3_ADD_U(b, dst[3], 0, create_immed(b, 1), 0);
2148 } else {
2149 dst[coords] = ir3_MOV(b, dst[3], TYPE_U32);
2150 }
2151 }
2152
2153 ir3_put_dst(ctx, &tex->dest);
2154 }
2155
2156 static void
2157 emit_jump(struct ir3_context *ctx, nir_jump_instr *jump)
2158 {
2159 switch (jump->type) {
2160 case nir_jump_break:
2161 case nir_jump_continue:
2162 case nir_jump_return:
2163 /* I *think* we can simply just ignore this, and use the
2164 * successor block link to figure out where we need to
2165 * jump to for break/continue
2166 */
2167 break;
2168 default:
2169 ir3_context_error(ctx, "Unhandled NIR jump type: %d\n", jump->type);
2170 break;
2171 }
2172 }
2173
2174 static void
2175 emit_instr(struct ir3_context *ctx, nir_instr *instr)
2176 {
2177 switch (instr->type) {
2178 case nir_instr_type_alu:
2179 emit_alu(ctx, nir_instr_as_alu(instr));
2180 break;
2181 case nir_instr_type_deref:
2182 /* ignored, handled as part of the intrinsic they are src to */
2183 break;
2184 case nir_instr_type_intrinsic:
2185 emit_intrinsic(ctx, nir_instr_as_intrinsic(instr));
2186 break;
2187 case nir_instr_type_load_const:
2188 emit_load_const(ctx, nir_instr_as_load_const(instr));
2189 break;
2190 case nir_instr_type_ssa_undef:
2191 emit_undef(ctx, nir_instr_as_ssa_undef(instr));
2192 break;
2193 case nir_instr_type_tex: {
2194 nir_tex_instr *tex = nir_instr_as_tex(instr);
2195 /* couple tex instructions get special-cased:
2196 */
2197 switch (tex->op) {
2198 case nir_texop_txs:
2199 emit_tex_txs(ctx, tex);
2200 break;
2201 case nir_texop_query_levels:
2202 emit_tex_info(ctx, tex, 2);
2203 break;
2204 case nir_texop_texture_samples:
2205 emit_tex_info(ctx, tex, 3);
2206 break;
2207 default:
2208 emit_tex(ctx, tex);
2209 break;
2210 }
2211 break;
2212 }
2213 case nir_instr_type_jump:
2214 emit_jump(ctx, nir_instr_as_jump(instr));
2215 break;
2216 case nir_instr_type_phi:
2217 /* we have converted phi webs to regs in NIR by now */
2218 ir3_context_error(ctx, "Unexpected NIR instruction type: %d\n", instr->type);
2219 break;
2220 case nir_instr_type_call:
2221 case nir_instr_type_parallel_copy:
2222 ir3_context_error(ctx, "Unhandled NIR instruction type: %d\n", instr->type);
2223 break;
2224 }
2225 }
2226
2227 static struct ir3_block *
2228 get_block(struct ir3_context *ctx, const nir_block *nblock)
2229 {
2230 struct ir3_block *block;
2231 struct hash_entry *hentry;
2232
2233 hentry = _mesa_hash_table_search(ctx->block_ht, nblock);
2234 if (hentry)
2235 return hentry->data;
2236
2237 block = ir3_block_create(ctx->ir);
2238 block->nblock = nblock;
2239 _mesa_hash_table_insert(ctx->block_ht, nblock, block);
2240
2241 block->predecessors = _mesa_pointer_set_create(block);
2242 set_foreach(nblock->predecessors, sentry) {
2243 _mesa_set_add(block->predecessors, get_block(ctx, sentry->key));
2244 }
2245
2246 return block;
2247 }
2248
2249 static void
2250 emit_block(struct ir3_context *ctx, nir_block *nblock)
2251 {
2252 struct ir3_block *block = get_block(ctx, nblock);
2253
2254 for (int i = 0; i < ARRAY_SIZE(block->successors); i++) {
2255 if (nblock->successors[i]) {
2256 block->successors[i] =
2257 get_block(ctx, nblock->successors[i]);
2258 }
2259 }
2260
2261 ctx->block = block;
2262 list_addtail(&block->node, &ctx->ir->block_list);
2263
2264 /* re-emit addr register in each block if needed: */
2265 for (int i = 0; i < ARRAY_SIZE(ctx->addr_ht); i++) {
2266 _mesa_hash_table_destroy(ctx->addr_ht[i], NULL);
2267 ctx->addr_ht[i] = NULL;
2268 }
2269
2270 nir_foreach_instr(instr, nblock) {
2271 ctx->cur_instr = instr;
2272 emit_instr(ctx, instr);
2273 ctx->cur_instr = NULL;
2274 if (ctx->error)
2275 return;
2276 }
2277 }
2278
2279 static void emit_cf_list(struct ir3_context *ctx, struct exec_list *list);
2280
2281 static void
2282 emit_if(struct ir3_context *ctx, nir_if *nif)
2283 {
2284 struct ir3_instruction *condition = ir3_get_src(ctx, &nif->condition)[0];
2285
2286 ctx->block->condition =
2287 ir3_get_predicate(ctx, ir3_b2n(condition->block, condition));
2288
2289 emit_cf_list(ctx, &nif->then_list);
2290 emit_cf_list(ctx, &nif->else_list);
2291 }
2292
2293 static void
2294 emit_loop(struct ir3_context *ctx, nir_loop *nloop)
2295 {
2296 emit_cf_list(ctx, &nloop->body);
2297 ctx->so->loops++;
2298 }
2299
2300 static void
2301 stack_push(struct ir3_context *ctx)
2302 {
2303 ctx->stack++;
2304 ctx->max_stack = MAX2(ctx->max_stack, ctx->stack);
2305 }
2306
2307 static void
2308 stack_pop(struct ir3_context *ctx)
2309 {
2310 compile_assert(ctx, ctx->stack > 0);
2311 ctx->stack--;
2312 }
2313
2314 static void
2315 emit_cf_list(struct ir3_context *ctx, struct exec_list *list)
2316 {
2317 foreach_list_typed(nir_cf_node, node, node, list) {
2318 switch (node->type) {
2319 case nir_cf_node_block:
2320 emit_block(ctx, nir_cf_node_as_block(node));
2321 break;
2322 case nir_cf_node_if:
2323 stack_push(ctx);
2324 emit_if(ctx, nir_cf_node_as_if(node));
2325 stack_pop(ctx);
2326 break;
2327 case nir_cf_node_loop:
2328 stack_push(ctx);
2329 emit_loop(ctx, nir_cf_node_as_loop(node));
2330 stack_pop(ctx);
2331 break;
2332 case nir_cf_node_function:
2333 ir3_context_error(ctx, "TODO\n");
2334 break;
2335 }
2336 }
2337 }
2338
2339 /* emit stream-out code. At this point, the current block is the original
2340 * (nir) end block, and nir ensures that all flow control paths terminate
2341 * into the end block. We re-purpose the original end block to generate
2342 * the 'if (vtxcnt < maxvtxcnt)' condition, then append the conditional
2343 * block holding stream-out write instructions, followed by the new end
2344 * block:
2345 *
2346 * blockOrigEnd {
2347 * p0.x = (vtxcnt < maxvtxcnt)
2348 * // succs: blockStreamOut, blockNewEnd
2349 * }
2350 * blockStreamOut {
2351 * ... stream-out instructions ...
2352 * // succs: blockNewEnd
2353 * }
2354 * blockNewEnd {
2355 * }
2356 */
2357 static void
2358 emit_stream_out(struct ir3_context *ctx)
2359 {
2360 struct ir3 *ir = ctx->ir;
2361 struct ir3_stream_output_info *strmout =
2362 &ctx->so->shader->stream_output;
2363 struct ir3_block *orig_end_block, *stream_out_block, *new_end_block;
2364 struct ir3_instruction *vtxcnt, *maxvtxcnt, *cond;
2365 struct ir3_instruction *bases[IR3_MAX_SO_BUFFERS];
2366
2367 /* create vtxcnt input in input block at top of shader,
2368 * so that it is seen as live over the entire duration
2369 * of the shader:
2370 */
2371 vtxcnt = create_input(ctx, 0);
2372 add_sysval_input(ctx, SYSTEM_VALUE_VERTEX_CNT, vtxcnt);
2373
2374 maxvtxcnt = create_driver_param(ctx, IR3_DP_VTXCNT_MAX);
2375
2376 /* at this point, we are at the original 'end' block,
2377 * re-purpose this block to stream-out condition, then
2378 * append stream-out block and new-end block
2379 */
2380 orig_end_block = ctx->block;
2381
2382 // TODO these blocks need to update predecessors..
2383 // maybe w/ store_global intrinsic, we could do this
2384 // stuff in nir->nir pass
2385
2386 stream_out_block = ir3_block_create(ir);
2387 list_addtail(&stream_out_block->node, &ir->block_list);
2388
2389 new_end_block = ir3_block_create(ir);
2390 list_addtail(&new_end_block->node, &ir->block_list);
2391
2392 orig_end_block->successors[0] = stream_out_block;
2393 orig_end_block->successors[1] = new_end_block;
2394 stream_out_block->successors[0] = new_end_block;
2395
2396 /* setup 'if (vtxcnt < maxvtxcnt)' condition: */
2397 cond = ir3_CMPS_S(ctx->block, vtxcnt, 0, maxvtxcnt, 0);
2398 cond->regs[0]->num = regid(REG_P0, 0);
2399 cond->cat2.condition = IR3_COND_LT;
2400
2401 /* condition goes on previous block to the conditional,
2402 * since it is used to pick which of the two successor
2403 * paths to take:
2404 */
2405 orig_end_block->condition = cond;
2406
2407 /* switch to stream_out_block to generate the stream-out
2408 * instructions:
2409 */
2410 ctx->block = stream_out_block;
2411
2412 /* Calculate base addresses based on vtxcnt. Instructions
2413 * generated for bases not used in following loop will be
2414 * stripped out in the backend.
2415 */
2416 for (unsigned i = 0; i < IR3_MAX_SO_BUFFERS; i++) {
2417 struct ir3_const_state *const_state = &ctx->so->shader->const_state;
2418 unsigned stride = strmout->stride[i];
2419 struct ir3_instruction *base, *off;
2420
2421 base = create_uniform(ctx->block, regid(const_state->offsets.tfbo, i));
2422
2423 /* 24-bit should be enough: */
2424 off = ir3_MUL_U(ctx->block, vtxcnt, 0,
2425 create_immed(ctx->block, stride * 4), 0);
2426
2427 bases[i] = ir3_ADD_S(ctx->block, off, 0, base, 0);
2428 }
2429
2430 /* Generate the per-output store instructions: */
2431 for (unsigned i = 0; i < strmout->num_outputs; i++) {
2432 for (unsigned j = 0; j < strmout->output[i].num_components; j++) {
2433 unsigned c = j + strmout->output[i].start_component;
2434 struct ir3_instruction *base, *out, *stg;
2435
2436 base = bases[strmout->output[i].output_buffer];
2437 out = ctx->ir->outputs[regid(strmout->output[i].register_index, c)];
2438
2439 stg = ir3_STG(ctx->block, base, 0, out, 0,
2440 create_immed(ctx->block, 1), 0);
2441 stg->cat6.type = TYPE_U32;
2442 stg->cat6.dst_offset = (strmout->output[i].dst_offset + j) * 4;
2443
2444 array_insert(ctx->block, ctx->block->keeps, stg);
2445 }
2446 }
2447
2448 /* and finally switch to the new_end_block: */
2449 ctx->block = new_end_block;
2450 }
2451
2452 static void
2453 emit_function(struct ir3_context *ctx, nir_function_impl *impl)
2454 {
2455 nir_metadata_require(impl, nir_metadata_block_index);
2456
2457 compile_assert(ctx, ctx->stack == 0);
2458
2459 emit_cf_list(ctx, &impl->body);
2460 emit_block(ctx, impl->end_block);
2461
2462 compile_assert(ctx, ctx->stack == 0);
2463
2464 /* at this point, we should have a single empty block,
2465 * into which we emit the 'end' instruction.
2466 */
2467 compile_assert(ctx, list_empty(&ctx->block->instr_list));
2468
2469 /* If stream-out (aka transform-feedback) enabled, emit the
2470 * stream-out instructions, followed by a new empty block (into
2471 * which the 'end' instruction lands).
2472 *
2473 * NOTE: it is done in this order, rather than inserting before
2474 * we emit end_block, because NIR guarantees that all blocks
2475 * flow into end_block, and that end_block has no successors.
2476 * So by re-purposing end_block as the first block of stream-
2477 * out, we guarantee that all exit paths flow into the stream-
2478 * out instructions.
2479 */
2480 if ((ctx->compiler->gpu_id < 500) &&
2481 (ctx->so->shader->stream_output.num_outputs > 0) &&
2482 !ctx->so->binning_pass) {
2483 debug_assert(ctx->so->type == MESA_SHADER_VERTEX);
2484 emit_stream_out(ctx);
2485 }
2486
2487 ir3_END(ctx->block);
2488 }
2489
2490 static void
2491 setup_input(struct ir3_context *ctx, nir_variable *in)
2492 {
2493 struct ir3_shader_variant *so = ctx->so;
2494 unsigned ncomp = glsl_get_components(in->type);
2495 unsigned n = in->data.driver_location;
2496 unsigned frac = in->data.location_frac;
2497 unsigned slot = in->data.location;
2498
2499 /* Inputs are loaded using ldlw or ldg for these stages. */
2500 if (ctx->so->type == MESA_SHADER_TESS_CTRL ||
2501 ctx->so->type == MESA_SHADER_TESS_EVAL ||
2502 ctx->so->type == MESA_SHADER_GEOMETRY)
2503 return;
2504
2505 /* skip unread inputs, we could end up with (for example), unsplit
2506 * matrix/etc inputs in the case they are not read, so just silently
2507 * skip these.
2508 */
2509 if (ncomp > 4)
2510 return;
2511
2512 so->inputs[n].slot = slot;
2513 so->inputs[n].compmask = (1 << (ncomp + frac)) - 1;
2514 so->inputs_count = MAX2(so->inputs_count, n + 1);
2515 so->inputs[n].interpolate = in->data.interpolation;
2516
2517 if (ctx->so->type == MESA_SHADER_FRAGMENT) {
2518
2519 /* if any varyings have 'sample' qualifer, that triggers us
2520 * to run in per-sample mode:
2521 */
2522 so->per_samp |= in->data.sample;
2523
2524 for (int i = 0; i < ncomp; i++) {
2525 struct ir3_instruction *instr = NULL;
2526 unsigned idx = (n * 4) + i + frac;
2527
2528 if (slot == VARYING_SLOT_POS) {
2529 ir3_context_error(ctx, "fragcoord should be a sysval!\n");
2530 } else if (slot == VARYING_SLOT_PNTC) {
2531 /* see for example st_nir_fixup_varying_slots().. this is
2532 * maybe a bit mesa/st specific. But we need things to line
2533 * up for this in fdN_program:
2534 * unsigned texmask = 1 << (slot - VARYING_SLOT_VAR0);
2535 * if (emit->sprite_coord_enable & texmask) {
2536 * ...
2537 * }
2538 */
2539 so->inputs[n].slot = VARYING_SLOT_VAR8;
2540 so->inputs[n].bary = true;
2541 instr = create_frag_input(ctx, false, idx);
2542 } else {
2543 /* detect the special case for front/back colors where
2544 * we need to do flat vs smooth shading depending on
2545 * rast state:
2546 */
2547 if (in->data.interpolation == INTERP_MODE_NONE) {
2548 switch (slot) {
2549 case VARYING_SLOT_COL0:
2550 case VARYING_SLOT_COL1:
2551 case VARYING_SLOT_BFC0:
2552 case VARYING_SLOT_BFC1:
2553 so->inputs[n].rasterflat = true;
2554 break;
2555 default:
2556 break;
2557 }
2558 }
2559
2560 if (ctx->compiler->flat_bypass) {
2561 if ((so->inputs[n].interpolate == INTERP_MODE_FLAT) ||
2562 (so->inputs[n].rasterflat && ctx->so->key.rasterflat))
2563 so->inputs[n].use_ldlv = true;
2564 }
2565
2566 so->inputs[n].bary = true;
2567
2568 instr = create_frag_input(ctx, so->inputs[n].use_ldlv, idx);
2569 }
2570
2571 compile_assert(ctx, idx < ctx->ir->ninputs);
2572
2573 ctx->ir->inputs[idx] = instr;
2574 }
2575 } else if (ctx->so->type == MESA_SHADER_VERTEX) {
2576 for (int i = 0; i < ncomp; i++) {
2577 unsigned idx = (n * 4) + i + frac;
2578 compile_assert(ctx, idx < ctx->ir->ninputs);
2579 ctx->ir->inputs[idx] = create_input(ctx, idx);
2580 }
2581 } else {
2582 ir3_context_error(ctx, "unknown shader type: %d\n", ctx->so->type);
2583 }
2584
2585 if (so->inputs[n].bary || (ctx->so->type == MESA_SHADER_VERTEX)) {
2586 so->total_in += ncomp;
2587 }
2588 }
2589
2590 /* Initially we assign non-packed inloc's for varyings, as we don't really
2591 * know up-front which components will be unused. After all the compilation
2592 * stages we scan the shader to see which components are actually used, and
2593 * re-pack the inlocs to eliminate unneeded varyings.
2594 */
2595 static void
2596 pack_inlocs(struct ir3_context *ctx)
2597 {
2598 struct ir3_shader_variant *so = ctx->so;
2599 uint8_t used_components[so->inputs_count];
2600
2601 memset(used_components, 0, sizeof(used_components));
2602
2603 /*
2604 * First Step: scan shader to find which bary.f/ldlv remain:
2605 */
2606
2607 list_for_each_entry (struct ir3_block, block, &ctx->ir->block_list, node) {
2608 list_for_each_entry (struct ir3_instruction, instr, &block->instr_list, node) {
2609 if (is_input(instr)) {
2610 unsigned inloc = instr->regs[1]->iim_val;
2611 unsigned i = inloc / 4;
2612 unsigned j = inloc % 4;
2613
2614 compile_assert(ctx, instr->regs[1]->flags & IR3_REG_IMMED);
2615 compile_assert(ctx, i < so->inputs_count);
2616
2617 used_components[i] |= 1 << j;
2618 }
2619 }
2620 }
2621
2622 /*
2623 * Second Step: reassign varying inloc/slots:
2624 */
2625
2626 unsigned actual_in = 0;
2627 unsigned inloc = 0;
2628
2629 for (unsigned i = 0; i < so->inputs_count; i++) {
2630 unsigned compmask = 0, maxcomp = 0;
2631
2632 so->inputs[i].inloc = inloc;
2633 so->inputs[i].bary = false;
2634
2635 for (unsigned j = 0; j < 4; j++) {
2636 if (!(used_components[i] & (1 << j)))
2637 continue;
2638
2639 compmask |= (1 << j);
2640 actual_in++;
2641 maxcomp = j + 1;
2642
2643 /* at this point, since used_components[i] mask is only
2644 * considering varyings (ie. not sysvals) we know this
2645 * is a varying:
2646 */
2647 so->inputs[i].bary = true;
2648 }
2649
2650 if (so->inputs[i].bary) {
2651 so->varying_in++;
2652 so->inputs[i].compmask = (1 << maxcomp) - 1;
2653 inloc += maxcomp;
2654 }
2655 }
2656
2657 /*
2658 * Third Step: reassign packed inloc's:
2659 */
2660
2661 list_for_each_entry (struct ir3_block, block, &ctx->ir->block_list, node) {
2662 list_for_each_entry (struct ir3_instruction, instr, &block->instr_list, node) {
2663 if (is_input(instr)) {
2664 unsigned inloc = instr->regs[1]->iim_val;
2665 unsigned i = inloc / 4;
2666 unsigned j = inloc % 4;
2667
2668 instr->regs[1]->iim_val = so->inputs[i].inloc + j;
2669 }
2670 }
2671 }
2672 }
2673
2674 static void
2675 setup_output(struct ir3_context *ctx, nir_variable *out)
2676 {
2677 struct ir3_shader_variant *so = ctx->so;
2678 unsigned ncomp = glsl_get_components(out->type);
2679 unsigned n = out->data.driver_location;
2680 unsigned frac = out->data.location_frac;
2681 unsigned slot = out->data.location;
2682 unsigned comp = 0;
2683
2684 if (ctx->so->type == MESA_SHADER_FRAGMENT) {
2685 switch (slot) {
2686 case FRAG_RESULT_DEPTH:
2687 comp = 2; /* tgsi will write to .z component */
2688 so->writes_pos = true;
2689 break;
2690 case FRAG_RESULT_COLOR:
2691 so->color0_mrt = 1;
2692 break;
2693 case FRAG_RESULT_SAMPLE_MASK:
2694 so->writes_smask = true;
2695 break;
2696 default:
2697 if (slot >= FRAG_RESULT_DATA0)
2698 break;
2699 ir3_context_error(ctx, "unknown FS output name: %s\n",
2700 gl_frag_result_name(slot));
2701 }
2702 } else if (ctx->so->type == MESA_SHADER_VERTEX ||
2703 ctx->so->type == MESA_SHADER_GEOMETRY) {
2704 switch (slot) {
2705 case VARYING_SLOT_POS:
2706 so->writes_pos = true;
2707 break;
2708 case VARYING_SLOT_PSIZ:
2709 so->writes_psize = true;
2710 break;
2711 case VARYING_SLOT_PRIMITIVE_ID:
2712 case VARYING_SLOT_LAYER:
2713 case VARYING_SLOT_GS_VERTEX_FLAGS_IR3:
2714 debug_assert(ctx->so->type == MESA_SHADER_GEOMETRY);
2715 /* fall through */
2716 case VARYING_SLOT_COL0:
2717 case VARYING_SLOT_COL1:
2718 case VARYING_SLOT_BFC0:
2719 case VARYING_SLOT_BFC1:
2720 case VARYING_SLOT_FOGC:
2721 case VARYING_SLOT_CLIP_DIST0:
2722 case VARYING_SLOT_CLIP_DIST1:
2723 case VARYING_SLOT_CLIP_VERTEX:
2724 break;
2725 default:
2726 if (slot >= VARYING_SLOT_VAR0)
2727 break;
2728 if ((VARYING_SLOT_TEX0 <= slot) && (slot <= VARYING_SLOT_TEX7))
2729 break;
2730 ir3_context_error(ctx, "unknown %s shader output name: %s\n",
2731 _mesa_shader_stage_to_string(ctx->so->type),
2732 gl_varying_slot_name(slot));
2733 }
2734 } else {
2735 ir3_context_error(ctx, "unknown shader type: %d\n", ctx->so->type);
2736 }
2737
2738 compile_assert(ctx, n < ARRAY_SIZE(so->outputs));
2739
2740 so->outputs[n].slot = slot;
2741 so->outputs[n].regid = regid(n, comp);
2742 so->outputs_count = MAX2(so->outputs_count, n + 1);
2743
2744 for (int i = 0; i < ncomp; i++) {
2745 unsigned idx = (n * 4) + i + frac;
2746 compile_assert(ctx, idx < ctx->ir->noutputs);
2747 ctx->ir->outputs[idx] = create_immed(ctx->block, fui(0.0));
2748 }
2749
2750 /* if varying packing doesn't happen, we could end up in a situation
2751 * with "holes" in the output, and since the per-generation code that
2752 * sets up varying linkage registers doesn't expect to have more than
2753 * one varying per vec4 slot, pad the holes.
2754 *
2755 * Note that this should probably generate a performance warning of
2756 * some sort.
2757 */
2758 for (int i = 0; i < frac; i++) {
2759 unsigned idx = (n * 4) + i;
2760 if (!ctx->ir->outputs[idx]) {
2761 ctx->ir->outputs[idx] = create_immed(ctx->block, fui(0.0));
2762 }
2763 }
2764 }
2765
2766 static int
2767 max_drvloc(struct exec_list *vars)
2768 {
2769 int drvloc = -1;
2770 nir_foreach_variable(var, vars) {
2771 drvloc = MAX2(drvloc, (int)var->data.driver_location);
2772 }
2773 return drvloc;
2774 }
2775
2776 static const unsigned max_sysvals[] = {
2777 [MESA_SHADER_VERTEX] = 16,
2778 [MESA_SHADER_GEOMETRY] = 16,
2779 [MESA_SHADER_FRAGMENT] = 24, // TODO
2780 [MESA_SHADER_COMPUTE] = 16, // TODO how many do we actually need?
2781 [MESA_SHADER_KERNEL] = 16, // TODO how many do we actually need?
2782 };
2783
2784 static void
2785 emit_instructions(struct ir3_context *ctx)
2786 {
2787 unsigned ninputs, noutputs;
2788 nir_function_impl *fxn = nir_shader_get_entrypoint(ctx->s);
2789
2790 ninputs = (max_drvloc(&ctx->s->inputs) + 1) * 4;
2791 noutputs = (max_drvloc(&ctx->s->outputs) + 1) * 4;
2792
2793 /* we need to leave room for sysvals:
2794 */
2795 ninputs += max_sysvals[ctx->so->type];
2796 if (ctx->so->type == MESA_SHADER_VERTEX)
2797 noutputs += 8; /* gs or tess header + primitive_id */
2798
2799 ctx->ir = ir3_create(ctx->compiler, ctx->so->type, ninputs, noutputs);
2800
2801 /* Create inputs in first block: */
2802 ctx->block = get_block(ctx, nir_start_block(fxn));
2803 ctx->in_block = ctx->block;
2804 list_addtail(&ctx->block->node, &ctx->ir->block_list);
2805
2806 ninputs -= max_sysvals[ctx->so->type];
2807
2808 if (ctx->so->key.has_gs) {
2809 if (ctx->so->type == MESA_SHADER_VERTEX ||
2810 ctx->so->type == MESA_SHADER_GEOMETRY) {
2811 ctx->gs_header = create_input(ctx, 0);
2812 ctx->primitive_id = create_input(ctx, 0);
2813 }
2814 }
2815
2816 /* for fragment shader, the vcoord input register is used as the
2817 * base for bary.f varying fetch instrs:
2818 *
2819 * TODO defer creating ctx->ij_pixel and corresponding sysvals
2820 * until emit_intrinsic when we know they are actually needed.
2821 * For now, we defer creating ctx->ij_centroid, etc, since we
2822 * only need ij_pixel for "old style" varying inputs (ie.
2823 * tgsi_to_nir)
2824 */
2825 struct ir3_instruction *vcoord = NULL;
2826 if (ctx->so->type == MESA_SHADER_FRAGMENT) {
2827 struct ir3_instruction *xy[2];
2828
2829 vcoord = create_input_compmask(ctx, 0, 0x3);
2830 ir3_split_dest(ctx->block, xy, vcoord, 0, 2);
2831
2832 ctx->ij_pixel = ir3_create_collect(ctx, xy, 2);
2833 }
2834
2835 /* Setup inputs: */
2836 nir_foreach_variable(var, &ctx->s->inputs) {
2837 setup_input(ctx, var);
2838 }
2839
2840 /* Defer add_sysval_input() stuff until after setup_inputs(),
2841 * because sysvals need to be appended after varyings:
2842 */
2843 if (vcoord) {
2844 add_sysval_input_compmask(ctx, SYSTEM_VALUE_BARYCENTRIC_PIXEL,
2845 0x3, vcoord);
2846 }
2847
2848 if (ctx->primitive_id)
2849 add_sysval_input(ctx, SYSTEM_VALUE_PRIMITIVE_ID, ctx->primitive_id);
2850 if (ctx->gs_header)
2851 add_sysval_input(ctx, SYSTEM_VALUE_GS_HEADER_IR3, ctx->gs_header);
2852
2853 /* Setup outputs: */
2854 nir_foreach_variable(var, &ctx->s->outputs) {
2855 setup_output(ctx, var);
2856 }
2857
2858 /* Set up the gs header as an output for the vertex shader so it won't
2859 * clobber it for the tess ctrl shader. */
2860 if (ctx->so->type == MESA_SHADER_VERTEX) {
2861 struct ir3_shader_variant *so = ctx->so;
2862 if (ctx->primitive_id) {
2863 unsigned n = so->outputs_count++;
2864 so->outputs[n].slot = VARYING_SLOT_PRIMITIVE_ID;
2865 so->outputs[n].regid = regid(n, 0);
2866 ctx->ir->outputs[n * 4] = ctx->primitive_id;
2867
2868 compile_assert(ctx, n * 4 < ctx->ir->noutputs);
2869 }
2870
2871 if (ctx->gs_header) {
2872 unsigned n = so->outputs_count++;
2873 so->outputs[n].slot = VARYING_SLOT_GS_HEADER_IR3;
2874 so->outputs[n].regid = regid(n, 0);
2875 ctx->ir->outputs[n * 4] = ctx->gs_header;
2876
2877 compile_assert(ctx, n * 4 < ctx->ir->noutputs);
2878 }
2879
2880 }
2881
2882 /* Find # of samplers: */
2883 nir_foreach_variable(var, &ctx->s->uniforms) {
2884 ctx->so->num_samp += glsl_type_get_sampler_count(var->type);
2885 /* just assume that we'll be reading from images.. if it
2886 * is write-only we don't have to count it, but not sure
2887 * if there is a good way to know?
2888 */
2889 ctx->so->num_samp += glsl_type_get_image_count(var->type);
2890 }
2891
2892 /* NOTE: need to do something more clever when we support >1 fxn */
2893 nir_foreach_register(reg, &fxn->registers) {
2894 ir3_declare_array(ctx, reg);
2895 }
2896 /* And emit the body: */
2897 ctx->impl = fxn;
2898 emit_function(ctx, fxn);
2899 }
2900
2901 /* from NIR perspective, we actually have varying inputs. But the varying
2902 * inputs, from an IR standpoint, are just bary.f/ldlv instructions. The
2903 * only actual inputs are the sysvals.
2904 */
2905 static void
2906 fixup_frag_inputs(struct ir3_context *ctx)
2907 {
2908 struct ir3_shader_variant *so = ctx->so;
2909 struct ir3 *ir = ctx->ir;
2910 unsigned i = 0;
2911
2912 /* sysvals should appear at the end of the inputs, drop everything else: */
2913 while ((i < so->inputs_count) && !so->inputs[i].sysval)
2914 i++;
2915
2916 /* at IR level, inputs are always blocks of 4 scalars: */
2917 i *= 4;
2918
2919 ir->inputs = &ir->inputs[i];
2920 ir->ninputs -= i;
2921 }
2922
2923 /* Fixup tex sampler state for astc/srgb workaround instructions. We
2924 * need to assign the tex state indexes for these after we know the
2925 * max tex index.
2926 */
2927 static void
2928 fixup_astc_srgb(struct ir3_context *ctx)
2929 {
2930 struct ir3_shader_variant *so = ctx->so;
2931 /* indexed by original tex idx, value is newly assigned alpha sampler
2932 * state tex idx. Zero is invalid since there is at least one sampler
2933 * if we get here.
2934 */
2935 unsigned alt_tex_state[16] = {0};
2936 unsigned tex_idx = ctx->max_texture_index + 1;
2937 unsigned idx = 0;
2938
2939 so->astc_srgb.base = tex_idx;
2940
2941 for (unsigned i = 0; i < ctx->ir->astc_srgb_count; i++) {
2942 struct ir3_instruction *sam = ctx->ir->astc_srgb[i];
2943
2944 compile_assert(ctx, sam->cat5.tex < ARRAY_SIZE(alt_tex_state));
2945
2946 if (alt_tex_state[sam->cat5.tex] == 0) {
2947 /* assign new alternate/alpha tex state slot: */
2948 alt_tex_state[sam->cat5.tex] = tex_idx++;
2949 so->astc_srgb.orig_idx[idx++] = sam->cat5.tex;
2950 so->astc_srgb.count++;
2951 }
2952
2953 sam->cat5.tex = alt_tex_state[sam->cat5.tex];
2954 }
2955 }
2956
2957 static void
2958 fixup_binning_pass(struct ir3_context *ctx)
2959 {
2960 struct ir3_shader_variant *so = ctx->so;
2961 struct ir3 *ir = ctx->ir;
2962 unsigned i, j;
2963
2964 for (i = 0, j = 0; i < so->outputs_count; i++) {
2965 unsigned slot = so->outputs[i].slot;
2966
2967 /* throw away everything but first position/psize */
2968 if ((slot == VARYING_SLOT_POS) || (slot == VARYING_SLOT_PSIZ)) {
2969 if (i != j) {
2970 so->outputs[j] = so->outputs[i];
2971 ir->outputs[(j*4)+0] = ir->outputs[(i*4)+0];
2972 ir->outputs[(j*4)+1] = ir->outputs[(i*4)+1];
2973 ir->outputs[(j*4)+2] = ir->outputs[(i*4)+2];
2974 ir->outputs[(j*4)+3] = ir->outputs[(i*4)+3];
2975 }
2976 j++;
2977 }
2978 }
2979 so->outputs_count = j;
2980 ir->noutputs = j * 4;
2981 }
2982
2983 int
2984 ir3_compile_shader_nir(struct ir3_compiler *compiler,
2985 struct ir3_shader_variant *so)
2986 {
2987 struct ir3_context *ctx;
2988 struct ir3 *ir;
2989 struct ir3_instruction **inputs;
2990 unsigned i;
2991 int ret = 0, max_bary;
2992
2993 assert(!so->ir);
2994
2995 ctx = ir3_context_init(compiler, so);
2996 if (!ctx) {
2997 DBG("INIT failed!");
2998 ret = -1;
2999 goto out;
3000 }
3001
3002 emit_instructions(ctx);
3003
3004 if (ctx->error) {
3005 DBG("EMIT failed!");
3006 ret = -1;
3007 goto out;
3008 }
3009
3010 ir = so->ir = ctx->ir;
3011
3012 /* keep track of the inputs from TGSI perspective.. */
3013 inputs = ir->inputs;
3014
3015 /* but fixup actual inputs for frag shader: */
3016 if (so->type == MESA_SHADER_FRAGMENT)
3017 fixup_frag_inputs(ctx);
3018
3019 /* at this point, for binning pass, throw away unneeded outputs: */
3020 if (so->binning_pass && (ctx->compiler->gpu_id < 600))
3021 fixup_binning_pass(ctx);
3022
3023 /* if we want half-precision outputs, mark the output registers
3024 * as half:
3025 */
3026 if (so->key.half_precision) {
3027 for (i = 0; i < ir->noutputs; i++) {
3028 struct ir3_instruction *out = ir->outputs[i];
3029
3030 if (!out)
3031 continue;
3032
3033 /* if frag shader writes z, that needs to be full precision: */
3034 if (so->outputs[i/4].slot == FRAG_RESULT_DEPTH)
3035 continue;
3036
3037 out->regs[0]->flags |= IR3_REG_HALF;
3038 /* output could be a fanout (ie. texture fetch output)
3039 * in which case we need to propagate the half-reg flag
3040 * up to the definer so that RA sees it:
3041 */
3042 if (out->opc == OPC_META_FO) {
3043 out = out->regs[1]->instr;
3044 out->regs[0]->flags |= IR3_REG_HALF;
3045 }
3046
3047 if (out->opc == OPC_MOV) {
3048 out->cat1.dst_type = half_type(out->cat1.dst_type);
3049 }
3050 }
3051 }
3052
3053 if (ir3_shader_debug & IR3_DBG_OPTMSGS) {
3054 printf("BEFORE CP:\n");
3055 ir3_print(ir);
3056 }
3057
3058 ir3_cp(ir, so);
3059
3060 /* at this point, for binning pass, throw away unneeded outputs:
3061 * Note that for a6xx and later, we do this after ir3_cp to ensure
3062 * that the uniform/constant layout for BS and VS matches, so that
3063 * we can re-use same VS_CONST state group.
3064 */
3065 if (so->binning_pass && (ctx->compiler->gpu_id >= 600))
3066 fixup_binning_pass(ctx);
3067
3068 /* for a6xx+, binning and draw pass VS use same VBO state, so we
3069 * need to make sure not to remove any inputs that are used by
3070 * the nonbinning VS.
3071 */
3072 if (ctx->compiler->gpu_id >= 600 && so->binning_pass) {
3073 debug_assert(so->type == MESA_SHADER_VERTEX);
3074 for (int i = 0; i < ir->ninputs; i++) {
3075 struct ir3_instruction *in = ir->inputs[i];
3076
3077 if (!in)
3078 continue;
3079
3080 unsigned n = i / 4;
3081 unsigned c = i % 4;
3082
3083 debug_assert(n < so->nonbinning->inputs_count);
3084
3085 if (so->nonbinning->inputs[n].sysval)
3086 continue;
3087
3088 /* be sure to keep inputs, even if only used in VS */
3089 if (so->nonbinning->inputs[n].compmask & (1 << c))
3090 array_insert(in->block, in->block->keeps, in);
3091 }
3092 }
3093
3094 /* Insert mov if there's same instruction for each output.
3095 * eg. dEQP-GLES31.functional.shaders.opaque_type_indexing.sampler.const_expression.vertex.sampler2dshadow
3096 */
3097 for (int i = ir->noutputs - 1; i >= 0; i--) {
3098 if (!ir->outputs[i])
3099 continue;
3100 for (unsigned j = 0; j < i; j++) {
3101 if (ir->outputs[i] == ir->outputs[j]) {
3102 ir->outputs[i] =
3103 ir3_MOV(ir->outputs[i]->block, ir->outputs[i], TYPE_F32);
3104 }
3105 }
3106 }
3107
3108 if (ir3_shader_debug & IR3_DBG_OPTMSGS) {
3109 printf("BEFORE GROUPING:\n");
3110 ir3_print(ir);
3111 }
3112
3113 ir3_sched_add_deps(ir);
3114
3115 /* Group left/right neighbors, inserting mov's where needed to
3116 * solve conflicts:
3117 */
3118 ir3_group(ir);
3119
3120 if (ir3_shader_debug & IR3_DBG_OPTMSGS) {
3121 printf("AFTER GROUPING:\n");
3122 ir3_print(ir);
3123 }
3124
3125 ir3_depth(ir);
3126
3127 if (ir3_shader_debug & IR3_DBG_OPTMSGS) {
3128 printf("AFTER DEPTH:\n");
3129 ir3_print(ir);
3130 }
3131
3132 /* do Sethi–Ullman numbering before scheduling: */
3133 ir3_sun(ir);
3134
3135 ret = ir3_sched(ir);
3136 if (ret) {
3137 DBG("SCHED failed!");
3138 goto out;
3139 }
3140
3141 if (compiler->gpu_id >= 600) {
3142 ir3_a6xx_fixup_atomic_dests(ir, so);
3143 }
3144
3145 if (ir3_shader_debug & IR3_DBG_OPTMSGS) {
3146 printf("AFTER SCHED:\n");
3147 ir3_print(ir);
3148 }
3149
3150 /* Pre-assign VS inputs on a6xx+ binning pass shader, to align
3151 * with draw pass VS, so binning and draw pass can both use the
3152 * same VBO state.
3153 *
3154 * Note that VS inputs are expected to be full precision.
3155 */
3156 bool pre_assign_inputs = (ir->compiler->gpu_id >= 600) &&
3157 (ir->type == MESA_SHADER_VERTEX) &&
3158 so->binning_pass;
3159
3160 if (pre_assign_inputs) {
3161 for (unsigned i = 0; i < ir->ninputs; i++) {
3162 struct ir3_instruction *instr = ir->inputs[i];
3163
3164 if (!instr)
3165 continue;
3166
3167 unsigned n = i / 4;
3168 unsigned c = i % 4;
3169 unsigned regid = so->nonbinning->inputs[n].regid + c;
3170
3171 instr->regs[0]->num = regid;
3172 }
3173
3174 ret = ir3_ra(so, ir->inputs, ir->ninputs);
3175 } else if (ctx->gs_header) {
3176 /* We need to have these values in the same registers between VS and GS
3177 * since the VS chains to GS and doesn't get the sysvals redelivered.
3178 */
3179
3180 ctx->gs_header->regs[0]->num = 0;
3181 ctx->primitive_id->regs[0]->num = 1;
3182 struct ir3_instruction *precolor[] = { ctx->gs_header, ctx->primitive_id };
3183 ret = ir3_ra(so, precolor, ARRAY_SIZE(precolor));
3184 } else {
3185 ret = ir3_ra(so, NULL, 0);
3186 }
3187
3188 if (ret) {
3189 DBG("RA failed!");
3190 goto out;
3191 }
3192
3193 if (ir3_shader_debug & IR3_DBG_OPTMSGS) {
3194 printf("AFTER RA:\n");
3195 ir3_print(ir);
3196 }
3197
3198 if (so->type == MESA_SHADER_FRAGMENT)
3199 pack_inlocs(ctx);
3200
3201 /* fixup input/outputs: */
3202 for (i = 0; i < so->outputs_count; i++) {
3203 /* sometimes we get outputs that don't write the .x coord, like:
3204 *
3205 * decl_var shader_out INTERP_MODE_NONE float Color (VARYING_SLOT_VAR9.z, 1, 0)
3206 *
3207 * Presumably the result of varying packing and then eliminating
3208 * some unneeded varyings? Just skip head to the first valid
3209 * component of the output.
3210 */
3211 for (unsigned j = 0; j < 4; j++) {
3212 struct ir3_instruction *instr = ir->outputs[(i*4) + j];
3213 if (instr) {
3214 so->outputs[i].regid = instr->regs[0]->num;
3215 so->outputs[i].half = !!(instr->regs[0]->flags & IR3_REG_HALF);
3216 break;
3217 }
3218 }
3219 }
3220
3221 /* Note that some or all channels of an input may be unused: */
3222 for (i = 0; i < so->inputs_count; i++) {
3223 unsigned j, reg = regid(63,0);
3224 bool half = false;
3225 for (j = 0; j < 4; j++) {
3226 struct ir3_instruction *in = inputs[(i*4) + j];
3227
3228 if (!in)
3229 continue;
3230
3231 if (in->flags & IR3_INSTR_UNUSED)
3232 continue;
3233
3234 reg = in->regs[0]->num - j;
3235 if (half) {
3236 compile_assert(ctx, in->regs[0]->flags & IR3_REG_HALF);
3237 } else {
3238 half = !!(in->regs[0]->flags & IR3_REG_HALF);
3239 }
3240 }
3241 so->inputs[i].regid = reg;
3242 so->inputs[i].half = half;
3243 }
3244
3245 if (ctx->astc_srgb)
3246 fixup_astc_srgb(ctx);
3247
3248 /* We need to do legalize after (for frag shader's) the "bary.f"
3249 * offsets (inloc) have been assigned.
3250 */
3251 ir3_legalize(ir, &so->has_ssbo, &so->need_pixlod, &max_bary);
3252
3253 if (ir3_shader_debug & IR3_DBG_OPTMSGS) {
3254 printf("AFTER LEGALIZE:\n");
3255 ir3_print(ir);
3256 }
3257
3258 /* Set (ss)(sy) on first TCS and GEOMETRY instructions, since we don't
3259 * know what we might have to wait on when coming in from VS chsh.
3260 */
3261 if (so->type == MESA_SHADER_TESS_CTRL ||
3262 so->type == MESA_SHADER_GEOMETRY ) {
3263 list_for_each_entry (struct ir3_block, block, &ir->block_list, node) {
3264 list_for_each_entry (struct ir3_instruction, instr, &block->instr_list, node) {
3265 instr->flags |= IR3_INSTR_SS | IR3_INSTR_SY;
3266 break;
3267 }
3268 }
3269 }
3270
3271 so->branchstack = ctx->max_stack;
3272
3273 /* Note that actual_in counts inputs that are not bary.f'd for FS: */
3274 if (so->type == MESA_SHADER_FRAGMENT)
3275 so->total_in = max_bary + 1;
3276
3277 so->max_sun = ir->max_sun;
3278
3279 out:
3280 if (ret) {
3281 if (so->ir)
3282 ir3_destroy(so->ir);
3283 so->ir = NULL;
3284 }
3285 ir3_context_free(ctx);
3286
3287 return ret;
3288 }