2 * Copyright (C) 2015-2018 Rob Clark <robclark@freedesktop.org>
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
20 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
24 * Rob Clark <robclark@freedesktop.org>
27 #include "ir3_compiler.h"
28 #include "ir3_context.h"
29 #include "ir3_image.h"
30 #include "ir3_shader.h"
34 ir3_context_init(struct ir3_compiler
*compiler
,
35 struct ir3_shader_variant
*so
)
37 struct ir3_context
*ctx
= rzalloc(NULL
, struct ir3_context
);
39 if (compiler
->gpu_id
>= 400) {
40 if (so
->type
== MESA_SHADER_VERTEX
) {
41 ctx
->astc_srgb
= so
->key
.vastc_srgb
;
42 } else if (so
->type
== MESA_SHADER_FRAGMENT
) {
43 ctx
->astc_srgb
= so
->key
.fastc_srgb
;
47 if (so
->type
== MESA_SHADER_VERTEX
) {
48 ctx
->samples
= so
->key
.vsamples
;
49 } else if (so
->type
== MESA_SHADER_FRAGMENT
) {
50 ctx
->samples
= so
->key
.fsamples
;
54 if (compiler
->gpu_id
>= 600) {
55 ctx
->funcs
= &ir3_a6xx_funcs
;
56 } else if (compiler
->gpu_id
>= 400) {
57 ctx
->funcs
= &ir3_a4xx_funcs
;
60 ctx
->compiler
= compiler
;
62 ctx
->def_ht
= _mesa_hash_table_create(ctx
,
63 _mesa_hash_pointer
, _mesa_key_pointer_equal
);
64 ctx
->block_ht
= _mesa_hash_table_create(ctx
,
65 _mesa_hash_pointer
, _mesa_key_pointer_equal
);
67 /* TODO: maybe generate some sort of bitmask of what key
68 * lowers vs what shader has (ie. no need to lower
69 * texture clamp lowering if no texture sample instrs)..
70 * although should be done further up the stack to avoid
71 * creating duplicate variants..
74 ctx
->s
= nir_shader_clone(ctx
, so
->shader
->nir
);
75 if (ir3_key_lowers_nir(&so
->key
))
76 ir3_optimize_nir(so
->shader
, ctx
->s
, &so
->key
);
78 /* this needs to be the last pass run, so do this here instead of
79 * in ir3_optimize_nir():
81 NIR_PASS_V(ctx
->s
, nir_lower_bool_to_int32
);
82 NIR_PASS_V(ctx
->s
, nir_lower_locals_to_regs
);
84 /* We want to lower nir_op_imul as late as possible, to catch also
85 * those generated by earlier passes (e.g, nir_lower_locals_to_regs).
86 * However, we want a final swing of a few passes to have a chance
87 * at optimizing the result.
89 bool progress
= false;
90 NIR_PASS(progress
, ctx
->s
, ir3_nir_lower_imul
);
92 NIR_PASS_V(ctx
->s
, nir_opt_algebraic
);
93 NIR_PASS_V(ctx
->s
, nir_opt_copy_prop_vars
);
94 NIR_PASS_V(ctx
->s
, nir_opt_dead_write_vars
);
95 NIR_PASS_V(ctx
->s
, nir_opt_dce
);
96 NIR_PASS_V(ctx
->s
, nir_opt_constant_folding
);
99 NIR_PASS_V(ctx
->s
, nir_convert_from_ssa
, true);
101 if (ir3_shader_debug
& IR3_DBG_DISASM
) {
102 DBG("dump nir%dv%d: type=%d, k={cts=%u,hp=%u}",
103 so
->shader
->id
, so
->id
, so
->type
,
104 so
->key
.color_two_side
, so
->key
.half_precision
);
105 nir_print_shader(ctx
->s
, stdout
);
108 if (shader_debug_enabled(so
->type
)) {
109 fprintf(stderr
, "NIR (final form) for %s shader:\n",
110 _mesa_shader_stage_to_string(so
->type
));
111 nir_print_shader(ctx
->s
, stderr
);
114 ir3_ibo_mapping_init(&so
->image_mapping
, ctx
->s
->info
.num_textures
);
120 ir3_context_free(struct ir3_context
*ctx
)
129 /* allocate a n element value array (to be populated by caller) and
132 struct ir3_instruction
**
133 ir3_get_dst_ssa(struct ir3_context
*ctx
, nir_ssa_def
*dst
, unsigned n
)
135 struct ir3_instruction
**value
=
136 ralloc_array(ctx
->def_ht
, struct ir3_instruction
*, n
);
137 _mesa_hash_table_insert(ctx
->def_ht
, dst
, value
);
141 struct ir3_instruction
**
142 ir3_get_dst(struct ir3_context
*ctx
, nir_dest
*dst
, unsigned n
)
144 struct ir3_instruction
**value
;
147 value
= ir3_get_dst_ssa(ctx
, &dst
->ssa
, n
);
149 value
= ralloc_array(ctx
, struct ir3_instruction
*, n
);
152 /* NOTE: in non-ssa case, we don't really need to store last_dst
153 * but this helps us catch cases where put_dst() call is forgotten
155 compile_assert(ctx
, !ctx
->last_dst
);
156 ctx
->last_dst
= value
;
162 struct ir3_instruction
* const *
163 ir3_get_src(struct ir3_context
*ctx
, nir_src
*src
)
166 struct hash_entry
*entry
;
167 entry
= _mesa_hash_table_search(ctx
->def_ht
, src
->ssa
);
168 compile_assert(ctx
, entry
);
171 nir_register
*reg
= src
->reg
.reg
;
172 struct ir3_array
*arr
= ir3_get_array(ctx
, reg
);
173 unsigned num_components
= arr
->r
->num_components
;
174 struct ir3_instruction
*addr
= NULL
;
175 struct ir3_instruction
**value
=
176 ralloc_array(ctx
, struct ir3_instruction
*, num_components
);
178 if (src
->reg
.indirect
)
179 addr
= ir3_get_addr(ctx
, ir3_get_src(ctx
, src
->reg
.indirect
)[0],
180 reg
->num_components
);
182 for (unsigned i
= 0; i
< num_components
; i
++) {
183 unsigned n
= src
->reg
.base_offset
* reg
->num_components
+ i
;
184 compile_assert(ctx
, n
< arr
->length
);
185 value
[i
] = ir3_create_array_load(ctx
, arr
, n
, addr
, reg
->bit_size
);
193 ir3_put_dst(struct ir3_context
*ctx
, nir_dest
*dst
)
195 unsigned bit_size
= nir_dest_bit_size(*dst
);
197 /* add extra mov if dst value is HIGH reg.. in some cases not all
198 * instructions can read from HIGH regs, in cases where they can
199 * ir3_cp will clean up the extra mov:
201 for (unsigned i
= 0; i
< ctx
->last_dst_n
; i
++) {
202 if (!ctx
->last_dst
[i
])
204 if (ctx
->last_dst
[i
]->regs
[0]->flags
& IR3_REG_HIGH
) {
205 ctx
->last_dst
[i
] = ir3_MOV(ctx
->block
, ctx
->last_dst
[i
], TYPE_U32
);
210 for (unsigned i
= 0; i
< ctx
->last_dst_n
; i
++) {
211 struct ir3_instruction
*dst
= ctx
->last_dst
[i
];
212 dst
->regs
[0]->flags
|= IR3_REG_HALF
;
213 if (ctx
->last_dst
[i
]->opc
== OPC_META_FO
)
214 dst
->regs
[1]->instr
->regs
[0]->flags
|= IR3_REG_HALF
;
219 nir_register
*reg
= dst
->reg
.reg
;
220 struct ir3_array
*arr
= ir3_get_array(ctx
, reg
);
221 unsigned num_components
= ctx
->last_dst_n
;
222 struct ir3_instruction
*addr
= NULL
;
224 if (dst
->reg
.indirect
)
225 addr
= ir3_get_addr(ctx
, ir3_get_src(ctx
, dst
->reg
.indirect
)[0],
226 reg
->num_components
);
228 for (unsigned i
= 0; i
< num_components
; i
++) {
229 unsigned n
= dst
->reg
.base_offset
* reg
->num_components
+ i
;
230 compile_assert(ctx
, n
< arr
->length
);
231 if (!ctx
->last_dst
[i
])
233 ir3_create_array_store(ctx
, arr
, n
, ctx
->last_dst
[i
], addr
);
236 ralloc_free(ctx
->last_dst
);
239 ctx
->last_dst
= NULL
;
243 struct ir3_instruction
*
244 ir3_create_collect(struct ir3_context
*ctx
, struct ir3_instruction
*const *arr
,
247 struct ir3_block
*block
= ctx
->block
;
248 struct ir3_instruction
*collect
;
253 unsigned flags
= arr
[0]->regs
[0]->flags
& IR3_REG_HALF
;
255 collect
= ir3_instr_create2(block
, OPC_META_FI
, 1 + arrsz
);
256 ir3_reg_create(collect
, 0, flags
); /* dst */
257 for (unsigned i
= 0; i
< arrsz
; i
++) {
258 struct ir3_instruction
*elem
= arr
[i
];
260 /* Since arrays are pre-colored in RA, we can't assume that
261 * things will end up in the right place. (Ie. if a collect
262 * joins elements from two different arrays.) So insert an
265 * We could possibly skip this if all the collected elements
266 * are contiguous elements in a single array.. not sure how
267 * likely that is to happen.
269 * Fixes a problem with glamor shaders, that in effect do
276 * color = texture2D(tex, texcoord);
278 * In this case, texcoord will end up as nir registers (which
279 * translate to ir3 array's of length 1. And we can't assume
280 * the two (or more) arrays will get allocated in consecutive
284 if (elem
->regs
[0]->flags
& IR3_REG_ARRAY
) {
285 type_t type
= (flags
& IR3_REG_HALF
) ? TYPE_U16
: TYPE_U32
;
286 elem
= ir3_MOV(block
, elem
, type
);
289 compile_assert(ctx
, (elem
->regs
[0]->flags
& IR3_REG_HALF
) == flags
);
290 ir3_reg_create(collect
, 0, IR3_REG_SSA
| flags
)->instr
= elem
;
293 collect
->regs
[0]->wrmask
= MASK(arrsz
);
298 /* helper for instructions that produce multiple consecutive scalar
299 * outputs which need to have a split/fanout meta instruction inserted
302 ir3_split_dest(struct ir3_block
*block
, struct ir3_instruction
**dst
,
303 struct ir3_instruction
*src
, unsigned base
, unsigned n
)
305 struct ir3_instruction
*prev
= NULL
;
307 if ((n
== 1) && (src
->regs
[0]->wrmask
== 0x1)) {
312 unsigned flags
= src
->regs
[0]->flags
& (IR3_REG_HALF
| IR3_REG_HIGH
);
314 for (int i
= 0, j
= 0; i
< n
; i
++) {
315 struct ir3_instruction
*split
= ir3_instr_create(block
, OPC_META_FO
);
316 ir3_reg_create(split
, 0, IR3_REG_SSA
| flags
);
317 ir3_reg_create(split
, 0, IR3_REG_SSA
| flags
)->instr
= src
;
318 split
->fo
.off
= i
+ base
;
321 split
->cp
.left
= prev
;
322 split
->cp
.left_cnt
++;
323 prev
->cp
.right
= split
;
324 prev
->cp
.right_cnt
++;
328 if (src
->regs
[0]->wrmask
& (1 << (i
+ base
)))
334 ir3_context_error(struct ir3_context
*ctx
, const char *format
, ...)
336 struct hash_table
*errors
= NULL
;
338 va_start(ap
, format
);
339 if (ctx
->cur_instr
) {
340 errors
= _mesa_hash_table_create(NULL
,
342 _mesa_key_pointer_equal
);
343 char *msg
= ralloc_vasprintf(errors
, format
, ap
);
344 _mesa_hash_table_insert(errors
, ctx
->cur_instr
, msg
);
346 _debug_vprintf(format
, ap
);
349 nir_print_shader_annotated(ctx
->s
, stdout
, errors
);
355 static struct ir3_instruction
*
356 create_addr(struct ir3_block
*block
, struct ir3_instruction
*src
, int align
)
358 struct ir3_instruction
*instr
, *immed
;
360 /* TODO in at least some cases, the backend could probably be
361 * made clever enough to propagate IR3_REG_HALF..
363 instr
= ir3_COV(block
, src
, TYPE_U32
, TYPE_S16
);
364 instr
->regs
[0]->flags
|= IR3_REG_HALF
;
371 /* src *= 2 => src <<= 1: */
372 immed
= create_immed(block
, 1);
373 immed
->regs
[0]->flags
|= IR3_REG_HALF
;
375 instr
= ir3_SHL_B(block
, instr
, 0, immed
, 0);
376 instr
->regs
[0]->flags
|= IR3_REG_HALF
;
377 instr
->regs
[1]->flags
|= IR3_REG_HALF
;
381 immed
= create_immed(block
, 3);
382 immed
->regs
[0]->flags
|= IR3_REG_HALF
;
384 instr
= ir3_MULL_U(block
, instr
, 0, immed
, 0);
385 instr
->regs
[0]->flags
|= IR3_REG_HALF
;
386 instr
->regs
[1]->flags
|= IR3_REG_HALF
;
389 /* src *= 4 => src <<= 2: */
390 immed
= create_immed(block
, 2);
391 immed
->regs
[0]->flags
|= IR3_REG_HALF
;
393 instr
= ir3_SHL_B(block
, instr
, 0, immed
, 0);
394 instr
->regs
[0]->flags
|= IR3_REG_HALF
;
395 instr
->regs
[1]->flags
|= IR3_REG_HALF
;
398 unreachable("bad align");
402 instr
= ir3_MOV(block
, instr
, TYPE_S16
);
403 instr
->regs
[0]->num
= regid(REG_A0
, 0);
404 instr
->regs
[0]->flags
|= IR3_REG_HALF
;
405 instr
->regs
[1]->flags
|= IR3_REG_HALF
;
410 /* caches addr values to avoid generating multiple cov/shl/mova
411 * sequences for each use of a given NIR level src as address
413 struct ir3_instruction
*
414 ir3_get_addr(struct ir3_context
*ctx
, struct ir3_instruction
*src
, int align
)
416 struct ir3_instruction
*addr
;
417 unsigned idx
= align
- 1;
419 compile_assert(ctx
, idx
< ARRAY_SIZE(ctx
->addr_ht
));
421 if (!ctx
->addr_ht
[idx
]) {
422 ctx
->addr_ht
[idx
] = _mesa_hash_table_create(ctx
,
423 _mesa_hash_pointer
, _mesa_key_pointer_equal
);
425 struct hash_entry
*entry
;
426 entry
= _mesa_hash_table_search(ctx
->addr_ht
[idx
], src
);
431 addr
= create_addr(ctx
->block
, src
, align
);
432 _mesa_hash_table_insert(ctx
->addr_ht
[idx
], src
, addr
);
437 struct ir3_instruction
*
438 ir3_get_predicate(struct ir3_context
*ctx
, struct ir3_instruction
*src
)
440 struct ir3_block
*b
= ctx
->block
;
441 struct ir3_instruction
*cond
;
443 /* NOTE: only cmps.*.* can write p0.x: */
444 cond
= ir3_CMPS_S(b
, src
, 0, create_immed(b
, 0), 0);
445 cond
->cat2
.condition
= IR3_COND_NE
;
447 /* condition always goes in predicate register: */
448 cond
->regs
[0]->num
= regid(REG_P0
, 0);
458 ir3_declare_array(struct ir3_context
*ctx
, nir_register
*reg
)
460 struct ir3_array
*arr
= rzalloc(ctx
, struct ir3_array
);
461 arr
->id
= ++ctx
->num_arrays
;
462 /* NOTE: sometimes we get non array regs, for example for arrays of
463 * length 1. See fs-const-array-of-struct-of-array.shader_test. So
464 * treat a non-array as if it was an array of length 1.
466 * It would be nice if there was a nir pass to convert arrays of
469 arr
->length
= reg
->num_components
* MAX2(1, reg
->num_array_elems
);
470 compile_assert(ctx
, arr
->length
> 0);
472 list_addtail(&arr
->node
, &ctx
->ir
->array_list
);
476 ir3_get_array(struct ir3_context
*ctx
, nir_register
*reg
)
478 list_for_each_entry (struct ir3_array
, arr
, &ctx
->ir
->array_list
, node
) {
482 ir3_context_error(ctx
, "bogus reg: %s\n", reg
->name
);
486 /* relative (indirect) if address!=NULL */
487 struct ir3_instruction
*
488 ir3_create_array_load(struct ir3_context
*ctx
, struct ir3_array
*arr
, int n
,
489 struct ir3_instruction
*address
, unsigned bitsize
)
491 struct ir3_block
*block
= ctx
->block
;
492 struct ir3_instruction
*mov
;
493 struct ir3_register
*src
;
496 mov
= ir3_instr_create(block
, OPC_MOV
);
498 mov
->cat1
.src_type
= TYPE_U16
;
499 mov
->cat1
.dst_type
= TYPE_U16
;
500 flags
|= IR3_REG_HALF
;
502 mov
->cat1
.src_type
= TYPE_U32
;
503 mov
->cat1
.dst_type
= TYPE_U32
;
506 mov
->barrier_class
= IR3_BARRIER_ARRAY_R
;
507 mov
->barrier_conflict
= IR3_BARRIER_ARRAY_W
;
508 ir3_reg_create(mov
, 0, flags
);
509 src
= ir3_reg_create(mov
, 0, IR3_REG_ARRAY
|
510 COND(address
, IR3_REG_RELATIV
) | flags
);
511 src
->instr
= arr
->last_write
;
512 src
->size
= arr
->length
;
513 src
->array
.id
= arr
->id
;
514 src
->array
.offset
= n
;
517 ir3_instr_set_address(mov
, address
);
522 /* relative (indirect) if address!=NULL */
524 ir3_create_array_store(struct ir3_context
*ctx
, struct ir3_array
*arr
, int n
,
525 struct ir3_instruction
*src
, struct ir3_instruction
*address
)
527 struct ir3_block
*block
= ctx
->block
;
528 struct ir3_instruction
*mov
;
529 struct ir3_register
*dst
;
531 /* if not relative store, don't create an extra mov, since that
532 * ends up being difficult for cp to remove.
534 * Also, don't skip the mov if the src is meta (like fanout/split),
535 * since that creates a situation that RA can't really handle properly.
537 if (!address
&& !is_meta(src
)) {
540 src
->barrier_class
|= IR3_BARRIER_ARRAY_W
;
541 src
->barrier_conflict
|= IR3_BARRIER_ARRAY_R
| IR3_BARRIER_ARRAY_W
;
543 dst
->flags
|= IR3_REG_ARRAY
;
544 dst
->instr
= arr
->last_write
;
545 dst
->size
= arr
->length
;
546 dst
->array
.id
= arr
->id
;
547 dst
->array
.offset
= n
;
549 arr
->last_write
= src
;
551 array_insert(block
, block
->keeps
, src
);
556 mov
= ir3_instr_create(block
, OPC_MOV
);
557 mov
->cat1
.src_type
= TYPE_U32
;
558 mov
->cat1
.dst_type
= TYPE_U32
;
559 mov
->barrier_class
= IR3_BARRIER_ARRAY_W
;
560 mov
->barrier_conflict
= IR3_BARRIER_ARRAY_R
| IR3_BARRIER_ARRAY_W
;
561 dst
= ir3_reg_create(mov
, 0, IR3_REG_ARRAY
|
562 COND(address
, IR3_REG_RELATIV
));
563 dst
->instr
= arr
->last_write
;
564 dst
->size
= arr
->length
;
565 dst
->array
.id
= arr
->id
;
566 dst
->array
.offset
= n
;
567 ir3_reg_create(mov
, 0, IR3_REG_SSA
)->instr
= src
;
570 ir3_instr_set_address(mov
, address
);
572 arr
->last_write
= mov
;
574 /* the array store may only matter to something in an earlier
575 * block (ie. loops), but since arrays are not in SSA, depth
576 * pass won't know this.. so keep all array stores:
578 array_insert(block
, block
->keeps
, mov
);