nir: Rework conversion opcodes
[mesa.git] / src / gallium / auxiliary / nir / tgsi_to_nir.c
1 /*
2 * Copyright © 2014-2015 Broadcom
3 * Copyright (C) 2014 Rob Clark <robclark@freedesktop.org>
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
22 * IN THE SOFTWARE.
23 */
24
25 #include "util/ralloc.h"
26 #include "compiler/nir/nir.h"
27 #include "compiler/nir/nir_control_flow.h"
28 #include "compiler/nir/nir_builder.h"
29 #include "compiler/glsl/list.h"
30 #include "compiler/shader_enums.h"
31
32 #include "tgsi_to_nir.h"
33 #include "tgsi/tgsi_parse.h"
34 #include "tgsi/tgsi_dump.h"
35 #include "tgsi/tgsi_info.h"
36 #include "tgsi/tgsi_scan.h"
37
38 #define SWIZ(X, Y, Z, W) (unsigned[4]){ \
39 TGSI_SWIZZLE_##X, \
40 TGSI_SWIZZLE_##Y, \
41 TGSI_SWIZZLE_##Z, \
42 TGSI_SWIZZLE_##W, \
43 }
44
45 struct ttn_reg_info {
46 /** nir register containing this TGSI index. */
47 nir_register *reg;
48 nir_variable *var;
49 /** Offset (in vec4s) from the start of var for this TGSI index. */
50 int offset;
51 };
52
53 struct ttn_compile {
54 union tgsi_full_token *token;
55 nir_builder build;
56 struct tgsi_shader_info *scan;
57
58 struct ttn_reg_info *output_regs;
59 struct ttn_reg_info *temp_regs;
60 nir_ssa_def **imm_defs;
61
62 unsigned num_samp_types;
63 nir_alu_type *samp_types;
64
65 nir_register *addr_reg;
66
67 /**
68 * Stack of nir_cursors where instructions should be pushed as we pop
69 * back out of the control flow stack.
70 *
71 * For each IF/ELSE/ENDIF block, if_stack[if_stack_pos] has where the else
72 * instructions should be placed, and if_stack[if_stack_pos - 1] has where
73 * the next instructions outside of the if/then/else block go.
74 */
75 nir_cursor *if_stack;
76 unsigned if_stack_pos;
77
78 /**
79 * Stack of nir_cursors where instructions should be pushed as we pop
80 * back out of the control flow stack.
81 *
82 * loop_stack[loop_stack_pos - 1] contains the cf_node_list for the outside
83 * of the loop.
84 */
85 nir_cursor *loop_stack;
86 unsigned loop_stack_pos;
87
88 /* How many TGSI_FILE_IMMEDIATE vec4s have been parsed so far. */
89 unsigned next_imm;
90 };
91
92 #define ttn_swizzle(b, src, x, y, z, w) \
93 nir_swizzle(b, src, SWIZ(x, y, z, w), 4, false)
94 #define ttn_channel(b, src, swiz) \
95 nir_swizzle(b, src, SWIZ(swiz, swiz, swiz, swiz), 1, false)
96
97 static gl_varying_slot
98 tgsi_varying_semantic_to_slot(unsigned semantic, unsigned index)
99 {
100 switch (semantic) {
101 case TGSI_SEMANTIC_POSITION:
102 return VARYING_SLOT_POS;
103 case TGSI_SEMANTIC_COLOR:
104 if (index == 0)
105 return VARYING_SLOT_COL0;
106 else
107 return VARYING_SLOT_COL1;
108 case TGSI_SEMANTIC_BCOLOR:
109 if (index == 0)
110 return VARYING_SLOT_BFC0;
111 else
112 return VARYING_SLOT_BFC1;
113 case TGSI_SEMANTIC_FOG:
114 return VARYING_SLOT_FOGC;
115 case TGSI_SEMANTIC_PSIZE:
116 return VARYING_SLOT_PSIZ;
117 case TGSI_SEMANTIC_GENERIC:
118 return VARYING_SLOT_VAR0 + index;
119 case TGSI_SEMANTIC_FACE:
120 return VARYING_SLOT_FACE;
121 case TGSI_SEMANTIC_EDGEFLAG:
122 return VARYING_SLOT_EDGE;
123 case TGSI_SEMANTIC_PRIMID:
124 return VARYING_SLOT_PRIMITIVE_ID;
125 case TGSI_SEMANTIC_CLIPDIST:
126 if (index == 0)
127 return VARYING_SLOT_CLIP_DIST0;
128 else
129 return VARYING_SLOT_CLIP_DIST1;
130 case TGSI_SEMANTIC_CLIPVERTEX:
131 return VARYING_SLOT_CLIP_VERTEX;
132 case TGSI_SEMANTIC_TEXCOORD:
133 return VARYING_SLOT_TEX0 + index;
134 case TGSI_SEMANTIC_PCOORD:
135 return VARYING_SLOT_PNTC;
136 case TGSI_SEMANTIC_VIEWPORT_INDEX:
137 return VARYING_SLOT_VIEWPORT;
138 case TGSI_SEMANTIC_LAYER:
139 return VARYING_SLOT_LAYER;
140 default:
141 fprintf(stderr, "Bad TGSI semantic: %d/%d\n", semantic, index);
142 abort();
143 }
144 }
145
146 /* Temporary helper to remap back to TGSI style semantic name/index
147 * values, for use in drivers that haven't been converted to using
148 * VARYING_SLOT_
149 */
150 void
151 varying_slot_to_tgsi_semantic(gl_varying_slot slot,
152 unsigned *semantic_name, unsigned *semantic_index)
153 {
154 static const unsigned map[][2] = {
155 [VARYING_SLOT_POS] = { TGSI_SEMANTIC_POSITION, 0 },
156 [VARYING_SLOT_COL0] = { TGSI_SEMANTIC_COLOR, 0 },
157 [VARYING_SLOT_COL1] = { TGSI_SEMANTIC_COLOR, 1 },
158 [VARYING_SLOT_BFC0] = { TGSI_SEMANTIC_BCOLOR, 0 },
159 [VARYING_SLOT_BFC1] = { TGSI_SEMANTIC_BCOLOR, 1 },
160 [VARYING_SLOT_FOGC] = { TGSI_SEMANTIC_FOG, 0 },
161 [VARYING_SLOT_PSIZ] = { TGSI_SEMANTIC_PSIZE, 0 },
162 [VARYING_SLOT_FACE] = { TGSI_SEMANTIC_FACE, 0 },
163 [VARYING_SLOT_EDGE] = { TGSI_SEMANTIC_EDGEFLAG, 0 },
164 [VARYING_SLOT_PRIMITIVE_ID] = { TGSI_SEMANTIC_PRIMID, 0 },
165 [VARYING_SLOT_CLIP_DIST0] = { TGSI_SEMANTIC_CLIPDIST, 0 },
166 [VARYING_SLOT_CLIP_DIST1] = { TGSI_SEMANTIC_CLIPDIST, 1 },
167 [VARYING_SLOT_CLIP_VERTEX] = { TGSI_SEMANTIC_CLIPVERTEX, 0 },
168 [VARYING_SLOT_PNTC] = { TGSI_SEMANTIC_PCOORD, 0 },
169 [VARYING_SLOT_VIEWPORT] = { TGSI_SEMANTIC_VIEWPORT_INDEX, 0 },
170 [VARYING_SLOT_LAYER] = { TGSI_SEMANTIC_LAYER, 0 },
171 };
172
173 if (slot >= VARYING_SLOT_VAR0) {
174 *semantic_name = TGSI_SEMANTIC_GENERIC;
175 *semantic_index = slot - VARYING_SLOT_VAR0;
176 return;
177 }
178
179 if (slot >= VARYING_SLOT_TEX0 && slot <= VARYING_SLOT_TEX7) {
180 *semantic_name = TGSI_SEMANTIC_TEXCOORD;
181 *semantic_index = slot - VARYING_SLOT_TEX0;
182 return;
183 }
184
185 if (slot >= ARRAY_SIZE(map)) {
186 fprintf(stderr, "Unknown varying slot %d\n", slot);
187 abort();
188 }
189
190 *semantic_name = map[slot][0];
191 *semantic_index = map[slot][1];
192 }
193
194 /* Temporary helper to remap back to TGSI style semantic name/index
195 * values, for use in drivers that haven't been converted to using
196 * FRAG_RESULT_
197 */
198 void
199 frag_result_to_tgsi_semantic(gl_frag_result slot,
200 unsigned *semantic_name, unsigned *semantic_index)
201 {
202 static const unsigned map[][2] = {
203 [FRAG_RESULT_DEPTH] = { TGSI_SEMANTIC_POSITION, 0 },
204 [FRAG_RESULT_COLOR] = { TGSI_SEMANTIC_COLOR, -1 },
205 [FRAG_RESULT_DATA0 + 0] = { TGSI_SEMANTIC_COLOR, 0 },
206 [FRAG_RESULT_DATA0 + 1] = { TGSI_SEMANTIC_COLOR, 1 },
207 [FRAG_RESULT_DATA0 + 2] = { TGSI_SEMANTIC_COLOR, 2 },
208 [FRAG_RESULT_DATA0 + 3] = { TGSI_SEMANTIC_COLOR, 3 },
209 [FRAG_RESULT_DATA0 + 4] = { TGSI_SEMANTIC_COLOR, 4 },
210 [FRAG_RESULT_DATA0 + 5] = { TGSI_SEMANTIC_COLOR, 5 },
211 [FRAG_RESULT_DATA0 + 6] = { TGSI_SEMANTIC_COLOR, 6 },
212 [FRAG_RESULT_DATA0 + 7] = { TGSI_SEMANTIC_COLOR, 7 },
213 };
214
215 *semantic_name = map[slot][0];
216 *semantic_index = map[slot][1];
217 }
218
219 static nir_ssa_def *
220 ttn_src_for_dest(nir_builder *b, nir_alu_dest *dest)
221 {
222 nir_alu_src src;
223 memset(&src, 0, sizeof(src));
224
225 if (dest->dest.is_ssa)
226 src.src = nir_src_for_ssa(&dest->dest.ssa);
227 else {
228 assert(!dest->dest.reg.indirect);
229 src.src = nir_src_for_reg(dest->dest.reg.reg);
230 src.src.reg.base_offset = dest->dest.reg.base_offset;
231 }
232
233 for (int i = 0; i < 4; i++)
234 src.swizzle[i] = i;
235
236 return nir_fmov_alu(b, src, 4);
237 }
238
239 static void
240 ttn_emit_declaration(struct ttn_compile *c)
241 {
242 nir_builder *b = &c->build;
243 struct tgsi_full_declaration *decl = &c->token->FullDeclaration;
244 unsigned array_size = decl->Range.Last - decl->Range.First + 1;
245 unsigned file = decl->Declaration.File;
246 unsigned i;
247
248 if (file == TGSI_FILE_TEMPORARY) {
249 if (decl->Declaration.Array) {
250 /* for arrays, we create variables instead of registers: */
251 nir_variable *var = rzalloc(b->shader, nir_variable);
252
253 var->type = glsl_array_type(glsl_vec4_type(), array_size);
254 var->data.mode = nir_var_global;
255 var->name = ralloc_asprintf(var, "arr_%d", decl->Array.ArrayID);
256
257 exec_list_push_tail(&b->shader->globals, &var->node);
258
259 for (i = 0; i < array_size; i++) {
260 /* point all the matching slots to the same var,
261 * with appropriate offset set, mostly just so
262 * we know what to do when tgsi does a non-indirect
263 * access
264 */
265 c->temp_regs[decl->Range.First + i].reg = NULL;
266 c->temp_regs[decl->Range.First + i].var = var;
267 c->temp_regs[decl->Range.First + i].offset = i;
268 }
269 } else {
270 for (i = 0; i < array_size; i++) {
271 nir_register *reg = nir_local_reg_create(b->impl);
272 reg->num_components = 4;
273 c->temp_regs[decl->Range.First + i].reg = reg;
274 c->temp_regs[decl->Range.First + i].var = NULL;
275 c->temp_regs[decl->Range.First + i].offset = 0;
276 }
277 }
278 } else if (file == TGSI_FILE_ADDRESS) {
279 c->addr_reg = nir_local_reg_create(b->impl);
280 c->addr_reg->num_components = 4;
281 } else if (file == TGSI_FILE_SYSTEM_VALUE) {
282 /* Nothing to record for system values. */
283 } else if (file == TGSI_FILE_SAMPLER) {
284 /* Nothing to record for samplers. */
285 } else if (file == TGSI_FILE_SAMPLER_VIEW) {
286 struct tgsi_declaration_sampler_view *sview = &decl->SamplerView;
287 nir_alu_type type;
288
289 assert((sview->ReturnTypeX == sview->ReturnTypeY) &&
290 (sview->ReturnTypeX == sview->ReturnTypeZ) &&
291 (sview->ReturnTypeX == sview->ReturnTypeW));
292
293 switch (sview->ReturnTypeX) {
294 case TGSI_RETURN_TYPE_SINT:
295 type = nir_type_int;
296 break;
297 case TGSI_RETURN_TYPE_UINT:
298 type = nir_type_uint;
299 break;
300 case TGSI_RETURN_TYPE_FLOAT:
301 default:
302 type = nir_type_float;
303 break;
304 }
305
306 for (i = 0; i < array_size; i++) {
307 c->samp_types[decl->Range.First + i] = type;
308 }
309 } else {
310 bool is_array = (array_size > 1);
311
312 assert(file == TGSI_FILE_INPUT ||
313 file == TGSI_FILE_OUTPUT ||
314 file == TGSI_FILE_CONSTANT);
315
316 /* nothing to do for UBOs: */
317 if ((file == TGSI_FILE_CONSTANT) && decl->Declaration.Dimension) {
318 b->shader->info->num_ubos =
319 MAX2(b->shader->info->num_ubos, decl->Dim.Index2D);
320 return;
321 }
322
323 if ((file == TGSI_FILE_INPUT) || (file == TGSI_FILE_OUTPUT)) {
324 is_array = (is_array && decl->Declaration.Array &&
325 (decl->Array.ArrayID != 0));
326 }
327
328 for (i = 0; i < array_size; i++) {
329 unsigned idx = decl->Range.First + i;
330 nir_variable *var = rzalloc(b->shader, nir_variable);
331
332 var->data.driver_location = idx;
333
334 var->type = glsl_vec4_type();
335 if (is_array)
336 var->type = glsl_array_type(var->type, array_size);
337
338 switch (file) {
339 case TGSI_FILE_INPUT:
340 var->data.read_only = true;
341 var->data.mode = nir_var_shader_in;
342 var->name = ralloc_asprintf(var, "in_%d", idx);
343
344 if (c->scan->processor == PIPE_SHADER_FRAGMENT) {
345 if (decl->Semantic.Name == TGSI_SEMANTIC_FACE) {
346 var->data.location = SYSTEM_VALUE_FRONT_FACE;
347 var->data.mode = nir_var_system_value;
348 } else {
349 var->data.location =
350 tgsi_varying_semantic_to_slot(decl->Semantic.Name,
351 decl->Semantic.Index);
352 }
353 } else {
354 assert(!decl->Declaration.Semantic);
355 var->data.location = VERT_ATTRIB_GENERIC0 + idx;
356 }
357 var->data.index = 0;
358
359 /* We definitely need to translate the interpolation field, because
360 * nir_print will decode it.
361 */
362 switch (decl->Interp.Interpolate) {
363 case TGSI_INTERPOLATE_CONSTANT:
364 var->data.interpolation = INTERP_MODE_FLAT;
365 break;
366 case TGSI_INTERPOLATE_LINEAR:
367 var->data.interpolation = INTERP_MODE_NOPERSPECTIVE;
368 break;
369 case TGSI_INTERPOLATE_PERSPECTIVE:
370 var->data.interpolation = INTERP_MODE_SMOOTH;
371 break;
372 }
373
374 exec_list_push_tail(&b->shader->inputs, &var->node);
375
376 for (int i = 0; i < array_size; i++)
377 b->shader->info->inputs_read |= 1 << (var->data.location + i);
378
379 break;
380 case TGSI_FILE_OUTPUT: {
381 int semantic_name = decl->Semantic.Name;
382 int semantic_index = decl->Semantic.Index;
383 /* Since we can't load from outputs in the IR, we make temporaries
384 * for the outputs and emit stores to the real outputs at the end of
385 * the shader.
386 */
387 nir_register *reg = nir_local_reg_create(b->impl);
388 reg->num_components = 4;
389 if (is_array)
390 reg->num_array_elems = array_size;
391
392 var->data.mode = nir_var_shader_out;
393 var->name = ralloc_asprintf(var, "out_%d", idx);
394 var->data.index = 0;
395
396 if (c->scan->processor == PIPE_SHADER_FRAGMENT) {
397 switch (semantic_name) {
398 case TGSI_SEMANTIC_COLOR: {
399 /* TODO tgsi loses some information, so we cannot
400 * actually differentiate here between DSB and MRT
401 * at this point. But so far no drivers using tgsi-
402 * to-nir support dual source blend:
403 */
404 bool dual_src_blend = false;
405 if (dual_src_blend && (semantic_index == 1)) {
406 var->data.location = FRAG_RESULT_DATA0;
407 var->data.index = 1;
408 } else {
409 if (c->scan->properties[TGSI_PROPERTY_FS_COLOR0_WRITES_ALL_CBUFS])
410 var->data.location = FRAG_RESULT_COLOR;
411 else
412 var->data.location = FRAG_RESULT_DATA0 + semantic_index;
413 }
414 break;
415 }
416 case TGSI_SEMANTIC_POSITION:
417 var->data.location = FRAG_RESULT_DEPTH;
418 break;
419 default:
420 fprintf(stderr, "Bad TGSI semantic: %d/%d\n",
421 decl->Semantic.Name, decl->Semantic.Index);
422 abort();
423 }
424 } else {
425 var->data.location =
426 tgsi_varying_semantic_to_slot(semantic_name, semantic_index);
427 }
428
429 if (is_array) {
430 unsigned j;
431 for (j = 0; j < array_size; j++) {
432 c->output_regs[idx + j].offset = i + j;
433 c->output_regs[idx + j].reg = reg;
434 }
435 } else {
436 c->output_regs[idx].offset = i;
437 c->output_regs[idx].reg = reg;
438 }
439
440 exec_list_push_tail(&b->shader->outputs, &var->node);
441
442 for (int i = 0; i < array_size; i++)
443 b->shader->info->outputs_written |= 1 << (var->data.location + i);
444 }
445 break;
446 case TGSI_FILE_CONSTANT:
447 var->data.mode = nir_var_uniform;
448 var->name = ralloc_asprintf(var, "uniform_%d", idx);
449
450 exec_list_push_tail(&b->shader->uniforms, &var->node);
451 break;
452 default:
453 unreachable("bad declaration file");
454 return;
455 }
456
457 if (is_array)
458 break;
459 }
460
461 }
462 }
463
464 static void
465 ttn_emit_immediate(struct ttn_compile *c)
466 {
467 nir_builder *b = &c->build;
468 struct tgsi_full_immediate *tgsi_imm = &c->token->FullImmediate;
469 nir_load_const_instr *load_const;
470 int i;
471
472 load_const = nir_load_const_instr_create(b->shader, 4, 32);
473 c->imm_defs[c->next_imm] = &load_const->def;
474 c->next_imm++;
475
476 for (i = 0; i < 4; i++)
477 load_const->value.u32[i] = tgsi_imm->u[i].Uint;
478
479 nir_builder_instr_insert(b, &load_const->instr);
480 }
481
482 static nir_ssa_def *
483 ttn_src_for_indirect(struct ttn_compile *c, struct tgsi_ind_register *indirect);
484
485 /* generate either a constant or indirect deref chain for accessing an
486 * array variable.
487 */
488 static nir_deref_var *
489 ttn_array_deref(struct ttn_compile *c, nir_intrinsic_instr *instr,
490 nir_variable *var, unsigned offset,
491 struct tgsi_ind_register *indirect)
492 {
493 nir_deref_var *deref = nir_deref_var_create(instr, var);
494 nir_deref_array *arr = nir_deref_array_create(deref);
495
496 arr->base_offset = offset;
497 arr->deref.type = glsl_get_array_element(var->type);
498
499 if (indirect) {
500 arr->deref_array_type = nir_deref_array_type_indirect;
501 arr->indirect = nir_src_for_ssa(ttn_src_for_indirect(c, indirect));
502 } else {
503 arr->deref_array_type = nir_deref_array_type_direct;
504 }
505
506 deref->deref.child = &arr->deref;
507
508 return deref;
509 }
510
511 static nir_src
512 ttn_src_for_file_and_index(struct ttn_compile *c, unsigned file, unsigned index,
513 struct tgsi_ind_register *indirect,
514 struct tgsi_dimension *dim,
515 struct tgsi_ind_register *dimind)
516 {
517 nir_builder *b = &c->build;
518 nir_src src;
519
520 memset(&src, 0, sizeof(src));
521
522 switch (file) {
523 case TGSI_FILE_TEMPORARY:
524 if (c->temp_regs[index].var) {
525 unsigned offset = c->temp_regs[index].offset;
526 nir_variable *var = c->temp_regs[index].var;
527 nir_intrinsic_instr *load;
528
529 load = nir_intrinsic_instr_create(b->shader,
530 nir_intrinsic_load_var);
531 load->num_components = 4;
532 load->variables[0] = ttn_array_deref(c, load, var, offset, indirect);
533 nir_ssa_dest_init(&load->instr, &load->dest,
534 4, 32, NULL);
535 nir_builder_instr_insert(b, &load->instr);
536
537 src = nir_src_for_ssa(&load->dest.ssa);
538
539 } else {
540 assert(!indirect);
541 src.reg.reg = c->temp_regs[index].reg;
542 }
543 assert(!dim);
544 break;
545
546 case TGSI_FILE_ADDRESS:
547 src.reg.reg = c->addr_reg;
548 assert(!dim);
549 break;
550
551 case TGSI_FILE_IMMEDIATE:
552 src = nir_src_for_ssa(c->imm_defs[index]);
553 assert(!indirect);
554 assert(!dim);
555 break;
556
557 case TGSI_FILE_SYSTEM_VALUE: {
558 nir_intrinsic_instr *load;
559 nir_intrinsic_op op;
560 unsigned ncomp = 1;
561
562 assert(!indirect);
563 assert(!dim);
564
565 switch (c->scan->system_value_semantic_name[index]) {
566 case TGSI_SEMANTIC_VERTEXID_NOBASE:
567 op = nir_intrinsic_load_vertex_id_zero_base;
568 break;
569 case TGSI_SEMANTIC_VERTEXID:
570 op = nir_intrinsic_load_vertex_id;
571 break;
572 case TGSI_SEMANTIC_BASEVERTEX:
573 op = nir_intrinsic_load_base_vertex;
574 break;
575 case TGSI_SEMANTIC_INSTANCEID:
576 op = nir_intrinsic_load_instance_id;
577 break;
578 default:
579 unreachable("bad system value");
580 }
581
582 load = nir_intrinsic_instr_create(b->shader, op);
583 load->num_components = ncomp;
584
585 nir_ssa_dest_init(&load->instr, &load->dest, ncomp, 32, NULL);
586 nir_builder_instr_insert(b, &load->instr);
587
588 src = nir_src_for_ssa(&load->dest.ssa);
589
590 b->shader->info->system_values_read |=
591 (1 << nir_system_value_from_intrinsic(op));
592
593 break;
594 }
595
596 case TGSI_FILE_INPUT:
597 case TGSI_FILE_CONSTANT: {
598 nir_intrinsic_instr *load;
599 nir_intrinsic_op op;
600 unsigned srcn = 0;
601
602 switch (file) {
603 case TGSI_FILE_INPUT:
604 /* Special case: Turn the frontface varying into a load of the
605 * frontface intrinsic plus math, and appending the silly floats.
606 */
607 if (c->scan->processor == PIPE_SHADER_FRAGMENT &&
608 c->scan->input_semantic_name[index] == TGSI_SEMANTIC_FACE) {
609 nir_ssa_def *tgsi_frontface[4] = {
610 nir_bcsel(&c->build,
611 nir_load_system_value(&c->build,
612 nir_intrinsic_load_front_face, 0),
613 nir_imm_float(&c->build, 1.0),
614 nir_imm_float(&c->build, -1.0)),
615 nir_imm_float(&c->build, 0.0),
616 nir_imm_float(&c->build, 0.0),
617 nir_imm_float(&c->build, 1.0),
618 };
619
620 return nir_src_for_ssa(nir_vec(&c->build, tgsi_frontface, 4));
621 }
622
623 op = nir_intrinsic_load_input;
624 assert(!dim);
625 break;
626 case TGSI_FILE_CONSTANT:
627 if (dim) {
628 op = nir_intrinsic_load_ubo;
629 } else {
630 op = nir_intrinsic_load_uniform;
631 }
632 break;
633 default:
634 unreachable("No other load files supported");
635 break;
636 }
637
638 load = nir_intrinsic_instr_create(b->shader, op);
639
640 load->num_components = 4;
641 if (dim) {
642 if (dimind) {
643 load->src[srcn] =
644 ttn_src_for_file_and_index(c, dimind->File, dimind->Index,
645 NULL, NULL, NULL);
646 } else {
647 /* UBOs start at index 1 in TGSI: */
648 load->src[srcn] =
649 nir_src_for_ssa(nir_imm_int(b, dim->Index - 1));
650 }
651 srcn++;
652 }
653
654 nir_ssa_def *offset;
655 if (op == nir_intrinsic_load_ubo) {
656 /* UBO loads don't have a base offset. */
657 offset = nir_imm_int(b, index);
658 if (indirect) {
659 offset = nir_iadd(b, offset, ttn_src_for_indirect(c, indirect));
660 }
661 /* UBO offsets are in bytes, but TGSI gives them to us in vec4's */
662 offset = nir_ishl(b, offset, nir_imm_int(b, 4));
663 } else {
664 nir_intrinsic_set_base(load, index);
665 if (indirect) {
666 offset = ttn_src_for_indirect(c, indirect);
667 } else {
668 offset = nir_imm_int(b, 0);
669 }
670 }
671 load->src[srcn++] = nir_src_for_ssa(offset);
672
673 nir_ssa_dest_init(&load->instr, &load->dest, 4, 32, NULL);
674 nir_builder_instr_insert(b, &load->instr);
675
676 src = nir_src_for_ssa(&load->dest.ssa);
677 break;
678 }
679
680 default:
681 unreachable("bad src file");
682 }
683
684
685 return src;
686 }
687
688 static nir_ssa_def *
689 ttn_src_for_indirect(struct ttn_compile *c, struct tgsi_ind_register *indirect)
690 {
691 nir_builder *b = &c->build;
692 nir_alu_src src;
693 memset(&src, 0, sizeof(src));
694 for (int i = 0; i < 4; i++)
695 src.swizzle[i] = indirect->Swizzle;
696 src.src = ttn_src_for_file_and_index(c,
697 indirect->File,
698 indirect->Index,
699 NULL, NULL, NULL);
700 return nir_imov_alu(b, src, 1);
701 }
702
703 static nir_alu_dest
704 ttn_get_dest(struct ttn_compile *c, struct tgsi_full_dst_register *tgsi_fdst)
705 {
706 struct tgsi_dst_register *tgsi_dst = &tgsi_fdst->Register;
707 nir_alu_dest dest;
708 unsigned index = tgsi_dst->Index;
709
710 memset(&dest, 0, sizeof(dest));
711
712 if (tgsi_dst->File == TGSI_FILE_TEMPORARY) {
713 if (c->temp_regs[index].var) {
714 nir_register *reg;
715
716 /* this works, because TGSI will give us a base offset
717 * (in case of indirect index) that points back into
718 * the array. Access can be direct or indirect, we
719 * don't really care. Just create a one-shot dst reg
720 * that will get store_var'd back into the array var
721 * at the end of ttn_emit_instruction()
722 */
723 reg = nir_local_reg_create(c->build.impl);
724 reg->num_components = 4;
725 dest.dest.reg.reg = reg;
726 dest.dest.reg.base_offset = 0;
727 } else {
728 assert(!tgsi_dst->Indirect);
729 dest.dest.reg.reg = c->temp_regs[index].reg;
730 dest.dest.reg.base_offset = c->temp_regs[index].offset;
731 }
732 } else if (tgsi_dst->File == TGSI_FILE_OUTPUT) {
733 dest.dest.reg.reg = c->output_regs[index].reg;
734 dest.dest.reg.base_offset = c->output_regs[index].offset;
735 } else if (tgsi_dst->File == TGSI_FILE_ADDRESS) {
736 assert(index == 0);
737 dest.dest.reg.reg = c->addr_reg;
738 }
739
740 dest.write_mask = tgsi_dst->WriteMask;
741 dest.saturate = false;
742
743 if (tgsi_dst->Indirect && (tgsi_dst->File != TGSI_FILE_TEMPORARY)) {
744 nir_src *indirect = ralloc(c->build.shader, nir_src);
745 *indirect = nir_src_for_ssa(ttn_src_for_indirect(c, &tgsi_fdst->Indirect));
746 dest.dest.reg.indirect = indirect;
747 }
748
749 return dest;
750 }
751
752 static nir_variable *
753 ttn_get_var(struct ttn_compile *c, struct tgsi_full_dst_register *tgsi_fdst)
754 {
755 struct tgsi_dst_register *tgsi_dst = &tgsi_fdst->Register;
756 unsigned index = tgsi_dst->Index;
757
758 if (tgsi_dst->File == TGSI_FILE_TEMPORARY) {
759 /* we should not have an indirect when there is no var! */
760 if (!c->temp_regs[index].var)
761 assert(!tgsi_dst->Indirect);
762 return c->temp_regs[index].var;
763 }
764
765 return NULL;
766 }
767
768 static nir_ssa_def *
769 ttn_get_src(struct ttn_compile *c, struct tgsi_full_src_register *tgsi_fsrc)
770 {
771 nir_builder *b = &c->build;
772 struct tgsi_src_register *tgsi_src = &tgsi_fsrc->Register;
773 unsigned tgsi_opcode = c->token->FullInstruction.Instruction.Opcode;
774 unsigned tgsi_src_type = tgsi_opcode_infer_src_type(tgsi_opcode);
775 bool src_is_float = !(tgsi_src_type == TGSI_TYPE_SIGNED ||
776 tgsi_src_type == TGSI_TYPE_UNSIGNED);
777 nir_alu_src src;
778
779 memset(&src, 0, sizeof(src));
780
781 if (tgsi_src->File == TGSI_FILE_NULL) {
782 return nir_imm_float(b, 0.0);
783 } else if (tgsi_src->File == TGSI_FILE_SAMPLER) {
784 /* Only the index of the sampler gets used in texturing, and it will
785 * handle looking that up on its own instead of using the nir_alu_src.
786 */
787 assert(!tgsi_src->Indirect);
788 return NULL;
789 } else {
790 struct tgsi_ind_register *ind = NULL;
791 struct tgsi_dimension *dim = NULL;
792 struct tgsi_ind_register *dimind = NULL;
793 if (tgsi_src->Indirect)
794 ind = &tgsi_fsrc->Indirect;
795 if (tgsi_src->Dimension) {
796 dim = &tgsi_fsrc->Dimension;
797 if (dim->Indirect)
798 dimind = &tgsi_fsrc->DimIndirect;
799 }
800 src.src = ttn_src_for_file_and_index(c,
801 tgsi_src->File,
802 tgsi_src->Index,
803 ind, dim, dimind);
804 }
805
806 src.swizzle[0] = tgsi_src->SwizzleX;
807 src.swizzle[1] = tgsi_src->SwizzleY;
808 src.swizzle[2] = tgsi_src->SwizzleZ;
809 src.swizzle[3] = tgsi_src->SwizzleW;
810
811 nir_ssa_def *def = nir_fmov_alu(b, src, 4);
812
813 if (tgsi_src->Absolute) {
814 if (src_is_float)
815 def = nir_fabs(b, def);
816 else
817 def = nir_iabs(b, def);
818 }
819
820 if (tgsi_src->Negate) {
821 if (src_is_float)
822 def = nir_fneg(b, def);
823 else
824 def = nir_ineg(b, def);
825 }
826
827 return def;
828 }
829
830 static void
831 ttn_alu(nir_builder *b, nir_op op, nir_alu_dest dest, nir_ssa_def **src)
832 {
833 unsigned num_srcs = nir_op_infos[op].num_inputs;
834 nir_alu_instr *instr = nir_alu_instr_create(b->shader, op);
835 unsigned i;
836
837 for (i = 0; i < num_srcs; i++)
838 instr->src[i].src = nir_src_for_ssa(src[i]);
839
840 instr->dest = dest;
841 nir_builder_instr_insert(b, &instr->instr);
842 }
843
844 static void
845 ttn_move_dest_masked(nir_builder *b, nir_alu_dest dest,
846 nir_ssa_def *def, unsigned write_mask)
847 {
848 if (!(dest.write_mask & write_mask))
849 return;
850
851 nir_alu_instr *mov = nir_alu_instr_create(b->shader, nir_op_imov);
852 mov->dest = dest;
853 mov->dest.write_mask &= write_mask;
854 mov->src[0].src = nir_src_for_ssa(def);
855 for (unsigned i = def->num_components; i < 4; i++)
856 mov->src[0].swizzle[i] = def->num_components - 1;
857 nir_builder_instr_insert(b, &mov->instr);
858 }
859
860 static void
861 ttn_move_dest(nir_builder *b, nir_alu_dest dest, nir_ssa_def *def)
862 {
863 ttn_move_dest_masked(b, dest, def, TGSI_WRITEMASK_XYZW);
864 }
865
866 static void
867 ttn_arl(nir_builder *b, nir_op op, nir_alu_dest dest, nir_ssa_def **src)
868 {
869 ttn_move_dest(b, dest, nir_f2i32(b, nir_ffloor(b, src[0])));
870 }
871
872 /* EXP - Approximate Exponential Base 2
873 * dst.x = 2^{\lfloor src.x\rfloor}
874 * dst.y = src.x - \lfloor src.x\rfloor
875 * dst.z = 2^{src.x}
876 * dst.w = 1.0
877 */
878 static void
879 ttn_exp(nir_builder *b, nir_op op, nir_alu_dest dest, nir_ssa_def **src)
880 {
881 nir_ssa_def *srcx = ttn_channel(b, src[0], X);
882
883 ttn_move_dest_masked(b, dest, nir_fexp2(b, nir_ffloor(b, srcx)),
884 TGSI_WRITEMASK_X);
885 ttn_move_dest_masked(b, dest, nir_fsub(b, srcx, nir_ffloor(b, srcx)),
886 TGSI_WRITEMASK_Y);
887 ttn_move_dest_masked(b, dest, nir_fexp2(b, srcx), TGSI_WRITEMASK_Z);
888 ttn_move_dest_masked(b, dest, nir_imm_float(b, 1.0), TGSI_WRITEMASK_W);
889 }
890
891 /* LOG - Approximate Logarithm Base 2
892 * dst.x = \lfloor\log_2{|src.x|}\rfloor
893 * dst.y = \frac{|src.x|}{2^{\lfloor\log_2{|src.x|}\rfloor}}
894 * dst.z = \log_2{|src.x|}
895 * dst.w = 1.0
896 */
897 static void
898 ttn_log(nir_builder *b, nir_op op, nir_alu_dest dest, nir_ssa_def **src)
899 {
900 nir_ssa_def *abs_srcx = nir_fabs(b, ttn_channel(b, src[0], X));
901 nir_ssa_def *log2 = nir_flog2(b, abs_srcx);
902
903 ttn_move_dest_masked(b, dest, nir_ffloor(b, log2), TGSI_WRITEMASK_X);
904 ttn_move_dest_masked(b, dest,
905 nir_fdiv(b, abs_srcx, nir_fexp2(b, nir_ffloor(b, log2))),
906 TGSI_WRITEMASK_Y);
907 ttn_move_dest_masked(b, dest, nir_flog2(b, abs_srcx), TGSI_WRITEMASK_Z);
908 ttn_move_dest_masked(b, dest, nir_imm_float(b, 1.0), TGSI_WRITEMASK_W);
909 }
910
911 /* DST - Distance Vector
912 * dst.x = 1.0
913 * dst.y = src0.y \times src1.y
914 * dst.z = src0.z
915 * dst.w = src1.w
916 */
917 static void
918 ttn_dst(nir_builder *b, nir_op op, nir_alu_dest dest, nir_ssa_def **src)
919 {
920 ttn_move_dest_masked(b, dest, nir_imm_float(b, 1.0), TGSI_WRITEMASK_X);
921 ttn_move_dest_masked(b, dest, nir_fmul(b, src[0], src[1]), TGSI_WRITEMASK_Y);
922 ttn_move_dest_masked(b, dest, nir_fmov(b, src[0]), TGSI_WRITEMASK_Z);
923 ttn_move_dest_masked(b, dest, nir_fmov(b, src[1]), TGSI_WRITEMASK_W);
924 }
925
926 /* LIT - Light Coefficients
927 * dst.x = 1.0
928 * dst.y = max(src.x, 0.0)
929 * dst.z = (src.x > 0.0) ? max(src.y, 0.0)^{clamp(src.w, -128.0, 128.0))} : 0
930 * dst.w = 1.0
931 */
932 static void
933 ttn_lit(nir_builder *b, nir_op op, nir_alu_dest dest, nir_ssa_def **src)
934 {
935 ttn_move_dest_masked(b, dest, nir_imm_float(b, 1.0), TGSI_WRITEMASK_XW);
936
937 ttn_move_dest_masked(b, dest, nir_fmax(b, ttn_channel(b, src[0], X),
938 nir_imm_float(b, 0.0)), TGSI_WRITEMASK_Y);
939
940 if (dest.write_mask & TGSI_WRITEMASK_Z) {
941 nir_ssa_def *src0_y = ttn_channel(b, src[0], Y);
942 nir_ssa_def *wclamp = nir_fmax(b, nir_fmin(b, ttn_channel(b, src[0], W),
943 nir_imm_float(b, 128.0)),
944 nir_imm_float(b, -128.0));
945 nir_ssa_def *pow = nir_fpow(b, nir_fmax(b, src0_y, nir_imm_float(b, 0.0)),
946 wclamp);
947
948 ttn_move_dest_masked(b, dest,
949 nir_bcsel(b,
950 nir_fge(b,
951 nir_imm_float(b, 0.0),
952 ttn_channel(b, src[0], X)),
953 nir_imm_float(b, 0.0),
954 pow),
955 TGSI_WRITEMASK_Z);
956 }
957 }
958
959 /* SCS - Sine Cosine
960 * dst.x = \cos{src.x}
961 * dst.y = \sin{src.x}
962 * dst.z = 0.0
963 * dst.w = 1.0
964 */
965 static void
966 ttn_scs(nir_builder *b, nir_op op, nir_alu_dest dest, nir_ssa_def **src)
967 {
968 ttn_move_dest_masked(b, dest, nir_fcos(b, ttn_channel(b, src[0], X)),
969 TGSI_WRITEMASK_X);
970 ttn_move_dest_masked(b, dest, nir_fsin(b, ttn_channel(b, src[0], X)),
971 TGSI_WRITEMASK_Y);
972 ttn_move_dest_masked(b, dest, nir_imm_float(b, 0.0), TGSI_WRITEMASK_Z);
973 ttn_move_dest_masked(b, dest, nir_imm_float(b, 1.0), TGSI_WRITEMASK_W);
974 }
975
976 static void
977 ttn_sle(nir_builder *b, nir_op op, nir_alu_dest dest, nir_ssa_def **src)
978 {
979 ttn_move_dest(b, dest, nir_sge(b, src[1], src[0]));
980 }
981
982 static void
983 ttn_sgt(nir_builder *b, nir_op op, nir_alu_dest dest, nir_ssa_def **src)
984 {
985 ttn_move_dest(b, dest, nir_slt(b, src[1], src[0]));
986 }
987
988 static void
989 ttn_xpd(nir_builder *b, nir_op op, nir_alu_dest dest, nir_ssa_def **src)
990 {
991 ttn_move_dest_masked(b, dest,
992 nir_fsub(b,
993 nir_fmul(b,
994 ttn_swizzle(b, src[0], Y, Z, X, X),
995 ttn_swizzle(b, src[1], Z, X, Y, X)),
996 nir_fmul(b,
997 ttn_swizzle(b, src[1], Y, Z, X, X),
998 ttn_swizzle(b, src[0], Z, X, Y, X))),
999 TGSI_WRITEMASK_XYZ);
1000 ttn_move_dest_masked(b, dest, nir_imm_float(b, 1.0), TGSI_WRITEMASK_W);
1001 }
1002
1003 static void
1004 ttn_dp2a(nir_builder *b, nir_op op, nir_alu_dest dest, nir_ssa_def **src)
1005 {
1006 ttn_move_dest(b, dest,
1007 ttn_channel(b, nir_fadd(b, nir_fdot2(b, src[0], src[1]),
1008 src[2]),
1009 X));
1010 }
1011
1012 static void
1013 ttn_dp2(nir_builder *b, nir_op op, nir_alu_dest dest, nir_ssa_def **src)
1014 {
1015 ttn_move_dest(b, dest, nir_fdot2(b, src[0], src[1]));
1016 }
1017
1018 static void
1019 ttn_dp3(nir_builder *b, nir_op op, nir_alu_dest dest, nir_ssa_def **src)
1020 {
1021 ttn_move_dest(b, dest, nir_fdot3(b, src[0], src[1]));
1022 }
1023
1024 static void
1025 ttn_dp4(nir_builder *b, nir_op op, nir_alu_dest dest, nir_ssa_def **src)
1026 {
1027 ttn_move_dest(b, dest, nir_fdot4(b, src[0], src[1]));
1028 }
1029
1030 static void
1031 ttn_dph(nir_builder *b, nir_op op, nir_alu_dest dest, nir_ssa_def **src)
1032 {
1033 ttn_move_dest(b, dest, nir_fadd(b, nir_fdot3(b, src[0], src[1]),
1034 ttn_channel(b, src[1], W)));
1035 }
1036
1037 static void
1038 ttn_umad(nir_builder *b, nir_op op, nir_alu_dest dest, nir_ssa_def **src)
1039 {
1040 ttn_move_dest(b, dest, nir_iadd(b, nir_imul(b, src[0], src[1]), src[2]));
1041 }
1042
1043 static void
1044 ttn_arr(nir_builder *b, nir_op op, nir_alu_dest dest, nir_ssa_def **src)
1045 {
1046 ttn_move_dest(b, dest, nir_ffloor(b, nir_fadd(b, src[0], nir_imm_float(b, 0.5))));
1047 }
1048
1049 static void
1050 ttn_cmp(nir_builder *b, nir_op op, nir_alu_dest dest, nir_ssa_def **src)
1051 {
1052 ttn_move_dest(b, dest, nir_bcsel(b,
1053 nir_flt(b, src[0], nir_imm_float(b, 0.0)),
1054 src[1], src[2]));
1055 }
1056
1057 static void
1058 ttn_ucmp(nir_builder *b, nir_op op, nir_alu_dest dest, nir_ssa_def **src)
1059 {
1060 ttn_move_dest(b, dest, nir_bcsel(b,
1061 nir_ine(b, src[0], nir_imm_int(b, 0)),
1062 src[1], src[2]));
1063 }
1064
1065 static void
1066 ttn_kill(nir_builder *b, nir_op op, nir_alu_dest dest, nir_ssa_def **src)
1067 {
1068 nir_intrinsic_instr *discard =
1069 nir_intrinsic_instr_create(b->shader, nir_intrinsic_discard);
1070 nir_builder_instr_insert(b, &discard->instr);
1071 b->shader->info->fs.uses_discard = true;
1072 }
1073
1074 static void
1075 ttn_kill_if(nir_builder *b, nir_op op, nir_alu_dest dest, nir_ssa_def **src)
1076 {
1077 nir_ssa_def *cmp = nir_bany_inequal4(b, nir_flt(b, src[0],
1078 nir_imm_float(b, 0.0)),
1079 nir_imm_int(b, 0));
1080 nir_intrinsic_instr *discard =
1081 nir_intrinsic_instr_create(b->shader, nir_intrinsic_discard_if);
1082 discard->src[0] = nir_src_for_ssa(cmp);
1083 nir_builder_instr_insert(b, &discard->instr);
1084 b->shader->info->fs.uses_discard = true;
1085 }
1086
1087 static void
1088 ttn_if(struct ttn_compile *c, nir_ssa_def *src, bool is_uint)
1089 {
1090 nir_builder *b = &c->build;
1091
1092 src = ttn_channel(b, src, X);
1093
1094 nir_if *if_stmt = nir_if_create(b->shader);
1095 if (is_uint) {
1096 if_stmt->condition = nir_src_for_ssa(nir_ine(b, src, nir_imm_int(b, 0)));
1097 } else {
1098 if_stmt->condition = nir_src_for_ssa(nir_fne(b, src, nir_imm_int(b, 0)));
1099 }
1100 nir_builder_cf_insert(b, &if_stmt->cf_node);
1101
1102 c->if_stack[c->if_stack_pos] = nir_after_cf_node(&if_stmt->cf_node);
1103 c->if_stack_pos++;
1104
1105 b->cursor = nir_after_cf_list(&if_stmt->then_list);
1106
1107 c->if_stack[c->if_stack_pos] = nir_after_cf_list(&if_stmt->else_list);
1108 c->if_stack_pos++;
1109 }
1110
1111 static void
1112 ttn_else(struct ttn_compile *c)
1113 {
1114 nir_builder *b = &c->build;
1115
1116 b->cursor = c->if_stack[c->if_stack_pos - 1];
1117 }
1118
1119 static void
1120 ttn_endif(struct ttn_compile *c)
1121 {
1122 nir_builder *b = &c->build;
1123
1124 c->if_stack_pos -= 2;
1125 b->cursor = c->if_stack[c->if_stack_pos];
1126 }
1127
1128 static void
1129 ttn_bgnloop(struct ttn_compile *c)
1130 {
1131 nir_builder *b = &c->build;
1132
1133 nir_loop *loop = nir_loop_create(b->shader);
1134 nir_builder_cf_insert(b, &loop->cf_node);
1135
1136 c->loop_stack[c->loop_stack_pos] = nir_after_cf_node(&loop->cf_node);
1137 c->loop_stack_pos++;
1138
1139 b->cursor = nir_after_cf_list(&loop->body);
1140 }
1141
1142 static void
1143 ttn_cont(nir_builder *b)
1144 {
1145 nir_jump_instr *instr = nir_jump_instr_create(b->shader, nir_jump_continue);
1146 nir_builder_instr_insert(b, &instr->instr);
1147 }
1148
1149 static void
1150 ttn_brk(nir_builder *b)
1151 {
1152 nir_jump_instr *instr = nir_jump_instr_create(b->shader, nir_jump_break);
1153 nir_builder_instr_insert(b, &instr->instr);
1154 }
1155
1156 static void
1157 ttn_endloop(struct ttn_compile *c)
1158 {
1159 nir_builder *b = &c->build;
1160
1161 c->loop_stack_pos--;
1162 b->cursor = c->loop_stack[c->loop_stack_pos];
1163 }
1164
1165 static void
1166 setup_texture_info(nir_tex_instr *instr, unsigned texture)
1167 {
1168 switch (texture) {
1169 case TGSI_TEXTURE_BUFFER:
1170 instr->sampler_dim = GLSL_SAMPLER_DIM_BUF;
1171 break;
1172 case TGSI_TEXTURE_1D:
1173 instr->sampler_dim = GLSL_SAMPLER_DIM_1D;
1174 break;
1175 case TGSI_TEXTURE_1D_ARRAY:
1176 instr->sampler_dim = GLSL_SAMPLER_DIM_1D;
1177 instr->is_array = true;
1178 break;
1179 case TGSI_TEXTURE_SHADOW1D:
1180 instr->sampler_dim = GLSL_SAMPLER_DIM_1D;
1181 instr->is_shadow = true;
1182 break;
1183 case TGSI_TEXTURE_SHADOW1D_ARRAY:
1184 instr->sampler_dim = GLSL_SAMPLER_DIM_1D;
1185 instr->is_shadow = true;
1186 instr->is_array = true;
1187 break;
1188 case TGSI_TEXTURE_2D:
1189 instr->sampler_dim = GLSL_SAMPLER_DIM_2D;
1190 break;
1191 case TGSI_TEXTURE_2D_ARRAY:
1192 instr->sampler_dim = GLSL_SAMPLER_DIM_2D;
1193 instr->is_array = true;
1194 break;
1195 case TGSI_TEXTURE_2D_MSAA:
1196 instr->sampler_dim = GLSL_SAMPLER_DIM_MS;
1197 break;
1198 case TGSI_TEXTURE_2D_ARRAY_MSAA:
1199 instr->sampler_dim = GLSL_SAMPLER_DIM_MS;
1200 instr->is_array = true;
1201 break;
1202 case TGSI_TEXTURE_SHADOW2D:
1203 instr->sampler_dim = GLSL_SAMPLER_DIM_2D;
1204 instr->is_shadow = true;
1205 break;
1206 case TGSI_TEXTURE_SHADOW2D_ARRAY:
1207 instr->sampler_dim = GLSL_SAMPLER_DIM_2D;
1208 instr->is_shadow = true;
1209 instr->is_array = true;
1210 break;
1211 case TGSI_TEXTURE_3D:
1212 instr->sampler_dim = GLSL_SAMPLER_DIM_3D;
1213 break;
1214 case TGSI_TEXTURE_CUBE:
1215 instr->sampler_dim = GLSL_SAMPLER_DIM_CUBE;
1216 break;
1217 case TGSI_TEXTURE_CUBE_ARRAY:
1218 instr->sampler_dim = GLSL_SAMPLER_DIM_CUBE;
1219 instr->is_array = true;
1220 break;
1221 case TGSI_TEXTURE_SHADOWCUBE:
1222 instr->sampler_dim = GLSL_SAMPLER_DIM_CUBE;
1223 instr->is_shadow = true;
1224 break;
1225 case TGSI_TEXTURE_SHADOWCUBE_ARRAY:
1226 instr->sampler_dim = GLSL_SAMPLER_DIM_CUBE;
1227 instr->is_shadow = true;
1228 instr->is_array = true;
1229 break;
1230 case TGSI_TEXTURE_RECT:
1231 instr->sampler_dim = GLSL_SAMPLER_DIM_RECT;
1232 break;
1233 case TGSI_TEXTURE_SHADOWRECT:
1234 instr->sampler_dim = GLSL_SAMPLER_DIM_RECT;
1235 instr->is_shadow = true;
1236 break;
1237 default:
1238 fprintf(stderr, "Unknown TGSI texture target %d\n", texture);
1239 abort();
1240 }
1241 }
1242
1243 static void
1244 ttn_tex(struct ttn_compile *c, nir_alu_dest dest, nir_ssa_def **src)
1245 {
1246 nir_builder *b = &c->build;
1247 struct tgsi_full_instruction *tgsi_inst = &c->token->FullInstruction;
1248 nir_tex_instr *instr;
1249 nir_texop op;
1250 unsigned num_srcs, samp = 1, sview, i;
1251
1252 switch (tgsi_inst->Instruction.Opcode) {
1253 case TGSI_OPCODE_TEX:
1254 op = nir_texop_tex;
1255 num_srcs = 1;
1256 break;
1257 case TGSI_OPCODE_TEX2:
1258 op = nir_texop_tex;
1259 num_srcs = 1;
1260 samp = 2;
1261 break;
1262 case TGSI_OPCODE_TXP:
1263 op = nir_texop_tex;
1264 num_srcs = 2;
1265 break;
1266 case TGSI_OPCODE_TXB:
1267 op = nir_texop_txb;
1268 num_srcs = 2;
1269 break;
1270 case TGSI_OPCODE_TXB2:
1271 op = nir_texop_txb;
1272 num_srcs = 2;
1273 samp = 2;
1274 break;
1275 case TGSI_OPCODE_TXL:
1276 op = nir_texop_txl;
1277 num_srcs = 2;
1278 break;
1279 case TGSI_OPCODE_TXL2:
1280 op = nir_texop_txl;
1281 num_srcs = 2;
1282 samp = 2;
1283 break;
1284 case TGSI_OPCODE_TXF:
1285 if (tgsi_inst->Texture.Texture == TGSI_TEXTURE_2D_MSAA ||
1286 tgsi_inst->Texture.Texture == TGSI_TEXTURE_2D_ARRAY_MSAA) {
1287 op = nir_texop_txf_ms;
1288 } else {
1289 op = nir_texop_txf;
1290 }
1291 num_srcs = 2;
1292 break;
1293 case TGSI_OPCODE_TXD:
1294 op = nir_texop_txd;
1295 num_srcs = 3;
1296 samp = 3;
1297 break;
1298 case TGSI_OPCODE_LODQ:
1299 op = nir_texop_lod;
1300 num_srcs = 1;
1301 break;
1302
1303 default:
1304 fprintf(stderr, "unknown TGSI tex op %d\n", tgsi_inst->Instruction.Opcode);
1305 abort();
1306 }
1307
1308 if (tgsi_inst->Texture.Texture == TGSI_TEXTURE_SHADOW1D ||
1309 tgsi_inst->Texture.Texture == TGSI_TEXTURE_SHADOW1D_ARRAY ||
1310 tgsi_inst->Texture.Texture == TGSI_TEXTURE_SHADOW2D ||
1311 tgsi_inst->Texture.Texture == TGSI_TEXTURE_SHADOW2D_ARRAY ||
1312 tgsi_inst->Texture.Texture == TGSI_TEXTURE_SHADOWRECT ||
1313 tgsi_inst->Texture.Texture == TGSI_TEXTURE_SHADOWCUBE ||
1314 tgsi_inst->Texture.Texture == TGSI_TEXTURE_SHADOWCUBE_ARRAY) {
1315 num_srcs++;
1316 }
1317
1318 num_srcs += tgsi_inst->Texture.NumOffsets;
1319
1320 instr = nir_tex_instr_create(b->shader, num_srcs);
1321 instr->op = op;
1322
1323 setup_texture_info(instr, tgsi_inst->Texture.Texture);
1324
1325 switch (instr->sampler_dim) {
1326 case GLSL_SAMPLER_DIM_1D:
1327 case GLSL_SAMPLER_DIM_BUF:
1328 instr->coord_components = 1;
1329 break;
1330 case GLSL_SAMPLER_DIM_2D:
1331 case GLSL_SAMPLER_DIM_RECT:
1332 case GLSL_SAMPLER_DIM_EXTERNAL:
1333 case GLSL_SAMPLER_DIM_MS:
1334 instr->coord_components = 2;
1335 break;
1336 case GLSL_SAMPLER_DIM_3D:
1337 case GLSL_SAMPLER_DIM_CUBE:
1338 instr->coord_components = 3;
1339 break;
1340 case GLSL_SAMPLER_DIM_SUBPASS:
1341 case GLSL_SAMPLER_DIM_SUBPASS_MS:
1342 unreachable("invalid sampler_dim");
1343 }
1344
1345 if (instr->is_array)
1346 instr->coord_components++;
1347
1348 assert(tgsi_inst->Src[samp].Register.File == TGSI_FILE_SAMPLER);
1349 instr->texture_index = tgsi_inst->Src[samp].Register.Index;
1350 instr->sampler_index = tgsi_inst->Src[samp].Register.Index;
1351
1352 /* TODO if we supported any opc's which take an explicit SVIEW
1353 * src, we would use that here instead. But for the "legacy"
1354 * texture opc's the SVIEW index is same as SAMP index:
1355 */
1356 sview = instr->texture_index;
1357
1358 if (op == nir_texop_lod) {
1359 instr->dest_type = nir_type_float;
1360 } else if (sview < c->num_samp_types) {
1361 instr->dest_type = c->samp_types[sview];
1362 } else {
1363 instr->dest_type = nir_type_float;
1364 }
1365
1366 unsigned src_number = 0;
1367
1368 instr->src[src_number].src =
1369 nir_src_for_ssa(nir_swizzle(b, src[0], SWIZ(X, Y, Z, W),
1370 instr->coord_components, false));
1371 instr->src[src_number].src_type = nir_tex_src_coord;
1372 src_number++;
1373
1374 if (tgsi_inst->Instruction.Opcode == TGSI_OPCODE_TXP) {
1375 instr->src[src_number].src = nir_src_for_ssa(ttn_channel(b, src[0], W));
1376 instr->src[src_number].src_type = nir_tex_src_projector;
1377 src_number++;
1378 }
1379
1380 if (tgsi_inst->Instruction.Opcode == TGSI_OPCODE_TXB) {
1381 instr->src[src_number].src = nir_src_for_ssa(ttn_channel(b, src[0], W));
1382 instr->src[src_number].src_type = nir_tex_src_bias;
1383 src_number++;
1384 }
1385
1386 if (tgsi_inst->Instruction.Opcode == TGSI_OPCODE_TXB2) {
1387 instr->src[src_number].src = nir_src_for_ssa(ttn_channel(b, src[1], X));
1388 instr->src[src_number].src_type = nir_tex_src_bias;
1389 src_number++;
1390 }
1391
1392 if (tgsi_inst->Instruction.Opcode == TGSI_OPCODE_TXL) {
1393 instr->src[src_number].src = nir_src_for_ssa(ttn_channel(b, src[0], W));
1394 instr->src[src_number].src_type = nir_tex_src_lod;
1395 src_number++;
1396 }
1397
1398 if (tgsi_inst->Instruction.Opcode == TGSI_OPCODE_TXL2) {
1399 instr->src[src_number].src = nir_src_for_ssa(ttn_channel(b, src[1], X));
1400 instr->src[src_number].src_type = nir_tex_src_lod;
1401 src_number++;
1402 }
1403
1404 if (tgsi_inst->Instruction.Opcode == TGSI_OPCODE_TXF) {
1405 instr->src[src_number].src = nir_src_for_ssa(ttn_channel(b, src[0], W));
1406 if (op == nir_texop_txf_ms)
1407 instr->src[src_number].src_type = nir_tex_src_ms_index;
1408 else
1409 instr->src[src_number].src_type = nir_tex_src_lod;
1410 src_number++;
1411 }
1412
1413 if (tgsi_inst->Instruction.Opcode == TGSI_OPCODE_TXD) {
1414 instr->src[src_number].src =
1415 nir_src_for_ssa(nir_swizzle(b, src[1], SWIZ(X, Y, Z, W),
1416 instr->coord_components, false));
1417 instr->src[src_number].src_type = nir_tex_src_ddx;
1418 src_number++;
1419 instr->src[src_number].src =
1420 nir_src_for_ssa(nir_swizzle(b, src[2], SWIZ(X, Y, Z, W),
1421 instr->coord_components, false));
1422 instr->src[src_number].src_type = nir_tex_src_ddy;
1423 src_number++;
1424 }
1425
1426 if (instr->is_shadow) {
1427 if (instr->coord_components == 4)
1428 instr->src[src_number].src = nir_src_for_ssa(ttn_channel(b, src[1], X));
1429 else if (instr->coord_components == 3)
1430 instr->src[src_number].src = nir_src_for_ssa(ttn_channel(b, src[0], W));
1431 else
1432 instr->src[src_number].src = nir_src_for_ssa(ttn_channel(b, src[0], Z));
1433
1434 instr->src[src_number].src_type = nir_tex_src_comparator;
1435 src_number++;
1436 }
1437
1438 for (i = 0; i < tgsi_inst->Texture.NumOffsets; i++) {
1439 struct tgsi_texture_offset *tex_offset = &tgsi_inst->TexOffsets[i];
1440 /* since TexOffset ins't using tgsi_full_src_register we get to
1441 * do some extra gymnastics:
1442 */
1443 nir_alu_src src;
1444
1445 memset(&src, 0, sizeof(src));
1446
1447 src.src = ttn_src_for_file_and_index(c,
1448 tex_offset->File,
1449 tex_offset->Index,
1450 NULL, NULL, NULL);
1451
1452 src.swizzle[0] = tex_offset->SwizzleX;
1453 src.swizzle[1] = tex_offset->SwizzleY;
1454 src.swizzle[2] = tex_offset->SwizzleZ;
1455 src.swizzle[3] = TGSI_SWIZZLE_W;
1456
1457 instr->src[src_number].src_type = nir_tex_src_offset;
1458 instr->src[src_number].src = nir_src_for_ssa(
1459 nir_fmov_alu(b, src, nir_tex_instr_src_size(instr, src_number)));
1460 src_number++;
1461 }
1462
1463 assert(src_number == num_srcs);
1464
1465 nir_ssa_dest_init(&instr->instr, &instr->dest, 4, 32, NULL);
1466 nir_builder_instr_insert(b, &instr->instr);
1467
1468 /* Resolve the writemask on the texture op. */
1469 ttn_move_dest(b, dest, &instr->dest.ssa);
1470 }
1471
1472 /* TGSI_OPCODE_TXQ is actually two distinct operations:
1473 *
1474 * dst.x = texture\_width(unit, lod)
1475 * dst.y = texture\_height(unit, lod)
1476 * dst.z = texture\_depth(unit, lod)
1477 * dst.w = texture\_levels(unit)
1478 *
1479 * dst.xyz map to NIR txs opcode, and dst.w maps to query_levels
1480 */
1481 static void
1482 ttn_txq(struct ttn_compile *c, nir_alu_dest dest, nir_ssa_def **src)
1483 {
1484 nir_builder *b = &c->build;
1485 struct tgsi_full_instruction *tgsi_inst = &c->token->FullInstruction;
1486 nir_tex_instr *txs, *qlv;
1487
1488 txs = nir_tex_instr_create(b->shader, 1);
1489 txs->op = nir_texop_txs;
1490 setup_texture_info(txs, tgsi_inst->Texture.Texture);
1491
1492 qlv = nir_tex_instr_create(b->shader, 0);
1493 qlv->op = nir_texop_query_levels;
1494 setup_texture_info(qlv, tgsi_inst->Texture.Texture);
1495
1496 assert(tgsi_inst->Src[1].Register.File == TGSI_FILE_SAMPLER);
1497 txs->texture_index = tgsi_inst->Src[1].Register.Index;
1498 qlv->texture_index = tgsi_inst->Src[1].Register.Index;
1499
1500 /* only single src, the lod: */
1501 txs->src[0].src = nir_src_for_ssa(ttn_channel(b, src[0], X));
1502 txs->src[0].src_type = nir_tex_src_lod;
1503
1504 nir_ssa_dest_init(&txs->instr, &txs->dest, 3, 32, NULL);
1505 nir_builder_instr_insert(b, &txs->instr);
1506
1507 nir_ssa_dest_init(&qlv->instr, &qlv->dest, 1, 32, NULL);
1508 nir_builder_instr_insert(b, &qlv->instr);
1509
1510 ttn_move_dest_masked(b, dest, &txs->dest.ssa, TGSI_WRITEMASK_XYZ);
1511 ttn_move_dest_masked(b, dest, &qlv->dest.ssa, TGSI_WRITEMASK_W);
1512 }
1513
1514 static const nir_op op_trans[TGSI_OPCODE_LAST] = {
1515 [TGSI_OPCODE_ARL] = 0,
1516 [TGSI_OPCODE_MOV] = nir_op_fmov,
1517 [TGSI_OPCODE_LIT] = 0,
1518 [TGSI_OPCODE_RCP] = nir_op_frcp,
1519 [TGSI_OPCODE_RSQ] = nir_op_frsq,
1520 [TGSI_OPCODE_EXP] = 0,
1521 [TGSI_OPCODE_LOG] = 0,
1522 [TGSI_OPCODE_MUL] = nir_op_fmul,
1523 [TGSI_OPCODE_ADD] = nir_op_fadd,
1524 [TGSI_OPCODE_DP3] = 0,
1525 [TGSI_OPCODE_DP4] = 0,
1526 [TGSI_OPCODE_DST] = 0,
1527 [TGSI_OPCODE_MIN] = nir_op_fmin,
1528 [TGSI_OPCODE_MAX] = nir_op_fmax,
1529 [TGSI_OPCODE_SLT] = nir_op_slt,
1530 [TGSI_OPCODE_SGE] = nir_op_sge,
1531 [TGSI_OPCODE_MAD] = nir_op_ffma,
1532 [TGSI_OPCODE_LRP] = 0,
1533 [TGSI_OPCODE_SQRT] = nir_op_fsqrt,
1534 [TGSI_OPCODE_DP2A] = 0,
1535 [TGSI_OPCODE_FRC] = nir_op_ffract,
1536 [TGSI_OPCODE_FLR] = nir_op_ffloor,
1537 [TGSI_OPCODE_ROUND] = nir_op_fround_even,
1538 [TGSI_OPCODE_EX2] = nir_op_fexp2,
1539 [TGSI_OPCODE_LG2] = nir_op_flog2,
1540 [TGSI_OPCODE_POW] = nir_op_fpow,
1541 [TGSI_OPCODE_XPD] = 0,
1542 [TGSI_OPCODE_DPH] = 0,
1543 [TGSI_OPCODE_COS] = nir_op_fcos,
1544 [TGSI_OPCODE_DDX] = nir_op_fddx,
1545 [TGSI_OPCODE_DDY] = nir_op_fddy,
1546 [TGSI_OPCODE_KILL] = 0,
1547 [TGSI_OPCODE_PK2H] = 0, /* XXX */
1548 [TGSI_OPCODE_PK2US] = 0, /* XXX */
1549 [TGSI_OPCODE_PK4B] = 0, /* XXX */
1550 [TGSI_OPCODE_PK4UB] = 0, /* XXX */
1551 [TGSI_OPCODE_SEQ] = nir_op_seq,
1552 [TGSI_OPCODE_SGT] = 0,
1553 [TGSI_OPCODE_SIN] = nir_op_fsin,
1554 [TGSI_OPCODE_SNE] = nir_op_sne,
1555 [TGSI_OPCODE_SLE] = 0,
1556 [TGSI_OPCODE_TEX] = 0,
1557 [TGSI_OPCODE_TXD] = 0,
1558 [TGSI_OPCODE_TXP] = 0,
1559 [TGSI_OPCODE_UP2H] = 0, /* XXX */
1560 [TGSI_OPCODE_UP2US] = 0, /* XXX */
1561 [TGSI_OPCODE_UP4B] = 0, /* XXX */
1562 [TGSI_OPCODE_UP4UB] = 0, /* XXX */
1563 [TGSI_OPCODE_ARR] = 0,
1564
1565 /* No function calls, yet. */
1566 [TGSI_OPCODE_CAL] = 0, /* XXX */
1567 [TGSI_OPCODE_RET] = 0, /* XXX */
1568
1569 [TGSI_OPCODE_SSG] = nir_op_fsign,
1570 [TGSI_OPCODE_CMP] = 0,
1571 [TGSI_OPCODE_SCS] = 0,
1572 [TGSI_OPCODE_TXB] = 0,
1573 [TGSI_OPCODE_DIV] = nir_op_fdiv,
1574 [TGSI_OPCODE_DP2] = 0,
1575 [TGSI_OPCODE_TXL] = 0,
1576
1577 [TGSI_OPCODE_BRK] = 0,
1578 [TGSI_OPCODE_IF] = 0,
1579 [TGSI_OPCODE_UIF] = 0,
1580 [TGSI_OPCODE_ELSE] = 0,
1581 [TGSI_OPCODE_ENDIF] = 0,
1582
1583 [TGSI_OPCODE_DDX_FINE] = nir_op_fddx_fine,
1584 [TGSI_OPCODE_DDY_FINE] = nir_op_fddy_fine,
1585
1586 [TGSI_OPCODE_PUSHA] = 0, /* XXX */
1587 [TGSI_OPCODE_POPA] = 0, /* XXX */
1588
1589 [TGSI_OPCODE_CEIL] = nir_op_fceil,
1590 [TGSI_OPCODE_I2F] = nir_op_i2f32,
1591 [TGSI_OPCODE_NOT] = nir_op_inot,
1592 [TGSI_OPCODE_TRUNC] = nir_op_ftrunc,
1593 [TGSI_OPCODE_SHL] = nir_op_ishl,
1594 [TGSI_OPCODE_AND] = nir_op_iand,
1595 [TGSI_OPCODE_OR] = nir_op_ior,
1596 [TGSI_OPCODE_MOD] = nir_op_umod,
1597 [TGSI_OPCODE_XOR] = nir_op_ixor,
1598 [TGSI_OPCODE_SAD] = 0, /* XXX */
1599 [TGSI_OPCODE_TXF] = 0,
1600 [TGSI_OPCODE_TXQ] = 0,
1601
1602 [TGSI_OPCODE_CONT] = 0,
1603
1604 [TGSI_OPCODE_EMIT] = 0, /* XXX */
1605 [TGSI_OPCODE_ENDPRIM] = 0, /* XXX */
1606
1607 [TGSI_OPCODE_BGNLOOP] = 0,
1608 [TGSI_OPCODE_BGNSUB] = 0, /* XXX: no function calls */
1609 [TGSI_OPCODE_ENDLOOP] = 0,
1610 [TGSI_OPCODE_ENDSUB] = 0, /* XXX: no function calls */
1611
1612 [TGSI_OPCODE_TXQ_LZ] = 0,
1613 [TGSI_OPCODE_NOP] = 0,
1614 [TGSI_OPCODE_FSEQ] = nir_op_feq,
1615 [TGSI_OPCODE_FSGE] = nir_op_fge,
1616 [TGSI_OPCODE_FSLT] = nir_op_flt,
1617 [TGSI_OPCODE_FSNE] = nir_op_fne,
1618
1619 /* No control flow yet */
1620 [TGSI_OPCODE_CALLNZ] = 0, /* XXX */
1621 [TGSI_OPCODE_BREAKC] = 0, /* not emitted by glsl_to_tgsi.cpp */
1622
1623 [TGSI_OPCODE_KILL_IF] = 0,
1624
1625 [TGSI_OPCODE_END] = 0,
1626
1627 [TGSI_OPCODE_F2I] = nir_op_f2i32,
1628 [TGSI_OPCODE_IDIV] = nir_op_idiv,
1629 [TGSI_OPCODE_IMAX] = nir_op_imax,
1630 [TGSI_OPCODE_IMIN] = nir_op_imin,
1631 [TGSI_OPCODE_INEG] = nir_op_ineg,
1632 [TGSI_OPCODE_ISGE] = nir_op_ige,
1633 [TGSI_OPCODE_ISHR] = nir_op_ishr,
1634 [TGSI_OPCODE_ISLT] = nir_op_ilt,
1635 [TGSI_OPCODE_F2U] = nir_op_f2u32,
1636 [TGSI_OPCODE_U2F] = nir_op_u2f32,
1637 [TGSI_OPCODE_UADD] = nir_op_iadd,
1638 [TGSI_OPCODE_UDIV] = nir_op_udiv,
1639 [TGSI_OPCODE_UMAD] = 0,
1640 [TGSI_OPCODE_UMAX] = nir_op_umax,
1641 [TGSI_OPCODE_UMIN] = nir_op_umin,
1642 [TGSI_OPCODE_UMOD] = nir_op_umod,
1643 [TGSI_OPCODE_UMUL] = nir_op_imul,
1644 [TGSI_OPCODE_USEQ] = nir_op_ieq,
1645 [TGSI_OPCODE_USGE] = nir_op_uge,
1646 [TGSI_OPCODE_USHR] = nir_op_ushr,
1647 [TGSI_OPCODE_USLT] = nir_op_ult,
1648 [TGSI_OPCODE_USNE] = nir_op_ine,
1649
1650 [TGSI_OPCODE_SWITCH] = 0, /* not emitted by glsl_to_tgsi.cpp */
1651 [TGSI_OPCODE_CASE] = 0, /* not emitted by glsl_to_tgsi.cpp */
1652 [TGSI_OPCODE_DEFAULT] = 0, /* not emitted by glsl_to_tgsi.cpp */
1653 [TGSI_OPCODE_ENDSWITCH] = 0, /* not emitted by glsl_to_tgsi.cpp */
1654
1655 /* XXX: SAMPLE opcodes */
1656
1657 [TGSI_OPCODE_UARL] = nir_op_imov,
1658 [TGSI_OPCODE_UCMP] = 0,
1659 [TGSI_OPCODE_IABS] = nir_op_iabs,
1660 [TGSI_OPCODE_ISSG] = nir_op_isign,
1661
1662 /* XXX: atomics */
1663
1664 [TGSI_OPCODE_TEX2] = 0,
1665 [TGSI_OPCODE_TXB2] = 0,
1666 [TGSI_OPCODE_TXL2] = 0,
1667
1668 [TGSI_OPCODE_IMUL_HI] = nir_op_imul_high,
1669 [TGSI_OPCODE_UMUL_HI] = nir_op_umul_high,
1670
1671 [TGSI_OPCODE_TG4] = 0,
1672 [TGSI_OPCODE_LODQ] = 0,
1673
1674 [TGSI_OPCODE_IBFE] = nir_op_ibitfield_extract,
1675 [TGSI_OPCODE_UBFE] = nir_op_ubitfield_extract,
1676 [TGSI_OPCODE_BFI] = nir_op_bitfield_insert,
1677 [TGSI_OPCODE_BREV] = nir_op_bitfield_reverse,
1678 [TGSI_OPCODE_POPC] = nir_op_bit_count,
1679 [TGSI_OPCODE_LSB] = nir_op_find_lsb,
1680 [TGSI_OPCODE_IMSB] = nir_op_ifind_msb,
1681 [TGSI_OPCODE_UMSB] = nir_op_ufind_msb,
1682
1683 [TGSI_OPCODE_INTERP_CENTROID] = 0, /* XXX */
1684 [TGSI_OPCODE_INTERP_SAMPLE] = 0, /* XXX */
1685 [TGSI_OPCODE_INTERP_OFFSET] = 0, /* XXX */
1686 };
1687
1688 static void
1689 ttn_emit_instruction(struct ttn_compile *c)
1690 {
1691 nir_builder *b = &c->build;
1692 struct tgsi_full_instruction *tgsi_inst = &c->token->FullInstruction;
1693 unsigned i;
1694 unsigned tgsi_op = tgsi_inst->Instruction.Opcode;
1695 struct tgsi_full_dst_register *tgsi_dst = &tgsi_inst->Dst[0];
1696
1697 if (tgsi_op == TGSI_OPCODE_END)
1698 return;
1699
1700 nir_ssa_def *src[TGSI_FULL_MAX_SRC_REGISTERS];
1701 for (i = 0; i < tgsi_inst->Instruction.NumSrcRegs; i++) {
1702 src[i] = ttn_get_src(c, &tgsi_inst->Src[i]);
1703 }
1704 nir_alu_dest dest = ttn_get_dest(c, tgsi_dst);
1705
1706 switch (tgsi_op) {
1707 case TGSI_OPCODE_RSQ:
1708 ttn_move_dest(b, dest, nir_frsq(b, ttn_channel(b, src[0], X)));
1709 break;
1710
1711 case TGSI_OPCODE_SQRT:
1712 ttn_move_dest(b, dest, nir_fsqrt(b, ttn_channel(b, src[0], X)));
1713 break;
1714
1715 case TGSI_OPCODE_RCP:
1716 ttn_move_dest(b, dest, nir_frcp(b, ttn_channel(b, src[0], X)));
1717 break;
1718
1719 case TGSI_OPCODE_EX2:
1720 ttn_move_dest(b, dest, nir_fexp2(b, ttn_channel(b, src[0], X)));
1721 break;
1722
1723 case TGSI_OPCODE_LG2:
1724 ttn_move_dest(b, dest, nir_flog2(b, ttn_channel(b, src[0], X)));
1725 break;
1726
1727 case TGSI_OPCODE_POW:
1728 ttn_move_dest(b, dest, nir_fpow(b,
1729 ttn_channel(b, src[0], X),
1730 ttn_channel(b, src[1], X)));
1731 break;
1732
1733 case TGSI_OPCODE_COS:
1734 ttn_move_dest(b, dest, nir_fcos(b, ttn_channel(b, src[0], X)));
1735 break;
1736
1737 case TGSI_OPCODE_SIN:
1738 ttn_move_dest(b, dest, nir_fsin(b, ttn_channel(b, src[0], X)));
1739 break;
1740
1741 case TGSI_OPCODE_ARL:
1742 ttn_arl(b, op_trans[tgsi_op], dest, src);
1743 break;
1744
1745 case TGSI_OPCODE_EXP:
1746 ttn_exp(b, op_trans[tgsi_op], dest, src);
1747 break;
1748
1749 case TGSI_OPCODE_LOG:
1750 ttn_log(b, op_trans[tgsi_op], dest, src);
1751 break;
1752
1753 case TGSI_OPCODE_DST:
1754 ttn_dst(b, op_trans[tgsi_op], dest, src);
1755 break;
1756
1757 case TGSI_OPCODE_LIT:
1758 ttn_lit(b, op_trans[tgsi_op], dest, src);
1759 break;
1760
1761 case TGSI_OPCODE_XPD:
1762 ttn_xpd(b, op_trans[tgsi_op], dest, src);
1763 break;
1764
1765 case TGSI_OPCODE_DP2:
1766 ttn_dp2(b, op_trans[tgsi_op], dest, src);
1767 break;
1768
1769 case TGSI_OPCODE_DP3:
1770 ttn_dp3(b, op_trans[tgsi_op], dest, src);
1771 break;
1772
1773 case TGSI_OPCODE_DP4:
1774 ttn_dp4(b, op_trans[tgsi_op], dest, src);
1775 break;
1776
1777 case TGSI_OPCODE_DP2A:
1778 ttn_dp2a(b, op_trans[tgsi_op], dest, src);
1779 break;
1780
1781 case TGSI_OPCODE_DPH:
1782 ttn_dph(b, op_trans[tgsi_op], dest, src);
1783 break;
1784
1785 case TGSI_OPCODE_UMAD:
1786 ttn_umad(b, op_trans[tgsi_op], dest, src);
1787 break;
1788
1789 case TGSI_OPCODE_LRP:
1790 ttn_move_dest(b, dest, nir_flrp(b, src[2], src[1], src[0]));
1791 break;
1792
1793 case TGSI_OPCODE_KILL:
1794 ttn_kill(b, op_trans[tgsi_op], dest, src);
1795 break;
1796
1797 case TGSI_OPCODE_ARR:
1798 ttn_arr(b, op_trans[tgsi_op], dest, src);
1799 break;
1800
1801 case TGSI_OPCODE_CMP:
1802 ttn_cmp(b, op_trans[tgsi_op], dest, src);
1803 break;
1804
1805 case TGSI_OPCODE_UCMP:
1806 ttn_ucmp(b, op_trans[tgsi_op], dest, src);
1807 break;
1808
1809 case TGSI_OPCODE_SCS:
1810 ttn_scs(b, op_trans[tgsi_op], dest, src);
1811 break;
1812
1813 case TGSI_OPCODE_SGT:
1814 ttn_sgt(b, op_trans[tgsi_op], dest, src);
1815 break;
1816
1817 case TGSI_OPCODE_SLE:
1818 ttn_sle(b, op_trans[tgsi_op], dest, src);
1819 break;
1820
1821 case TGSI_OPCODE_KILL_IF:
1822 ttn_kill_if(b, op_trans[tgsi_op], dest, src);
1823 break;
1824
1825 case TGSI_OPCODE_TEX:
1826 case TGSI_OPCODE_TXP:
1827 case TGSI_OPCODE_TXL:
1828 case TGSI_OPCODE_TXB:
1829 case TGSI_OPCODE_TXD:
1830 case TGSI_OPCODE_TEX2:
1831 case TGSI_OPCODE_TXL2:
1832 case TGSI_OPCODE_TXB2:
1833 case TGSI_OPCODE_TXQ_LZ:
1834 case TGSI_OPCODE_TXF:
1835 case TGSI_OPCODE_TG4:
1836 case TGSI_OPCODE_LODQ:
1837 ttn_tex(c, dest, src);
1838 break;
1839
1840 case TGSI_OPCODE_TXQ:
1841 ttn_txq(c, dest, src);
1842 break;
1843
1844 case TGSI_OPCODE_NOP:
1845 break;
1846
1847 case TGSI_OPCODE_IF:
1848 ttn_if(c, src[0], false);
1849 break;
1850
1851 case TGSI_OPCODE_UIF:
1852 ttn_if(c, src[0], true);
1853 break;
1854
1855 case TGSI_OPCODE_ELSE:
1856 ttn_else(c);
1857 break;
1858
1859 case TGSI_OPCODE_ENDIF:
1860 ttn_endif(c);
1861 break;
1862
1863 case TGSI_OPCODE_BGNLOOP:
1864 ttn_bgnloop(c);
1865 break;
1866
1867 case TGSI_OPCODE_BRK:
1868 ttn_brk(b);
1869 break;
1870
1871 case TGSI_OPCODE_CONT:
1872 ttn_cont(b);
1873 break;
1874
1875 case TGSI_OPCODE_ENDLOOP:
1876 ttn_endloop(c);
1877 break;
1878
1879 default:
1880 if (op_trans[tgsi_op] != 0 || tgsi_op == TGSI_OPCODE_MOV) {
1881 ttn_alu(b, op_trans[tgsi_op], dest, src);
1882 } else {
1883 fprintf(stderr, "unknown TGSI opcode: %s\n",
1884 tgsi_get_opcode_name(tgsi_op));
1885 abort();
1886 }
1887 break;
1888 }
1889
1890 if (tgsi_inst->Instruction.Saturate) {
1891 assert(!dest.dest.is_ssa);
1892 ttn_move_dest(b, dest, nir_fsat(b, ttn_src_for_dest(b, &dest)));
1893 }
1894
1895 /* if the dst has a matching var, append store_var to move
1896 * output from reg to var
1897 */
1898 nir_variable *var = ttn_get_var(c, tgsi_dst);
1899 if (var) {
1900 unsigned index = tgsi_dst->Register.Index;
1901 unsigned offset = c->temp_regs[index].offset;
1902 nir_intrinsic_instr *store =
1903 nir_intrinsic_instr_create(b->shader, nir_intrinsic_store_var);
1904 struct tgsi_ind_register *indirect = tgsi_dst->Register.Indirect ?
1905 &tgsi_dst->Indirect : NULL;
1906
1907 store->num_components = 4;
1908 nir_intrinsic_set_write_mask(store, dest.write_mask);
1909 store->variables[0] = ttn_array_deref(c, store, var, offset, indirect);
1910 store->src[0] = nir_src_for_reg(dest.dest.reg.reg);
1911
1912 nir_builder_instr_insert(b, &store->instr);
1913 }
1914 }
1915
1916 /**
1917 * Puts a NIR intrinsic to store of each TGSI_FILE_OUTPUT value to the output
1918 * variables at the end of the shader.
1919 *
1920 * We don't generate these incrementally as the TGSI_FILE_OUTPUT values are
1921 * written, because there's no output load intrinsic, which means we couldn't
1922 * handle writemasks.
1923 */
1924 static void
1925 ttn_add_output_stores(struct ttn_compile *c)
1926 {
1927 nir_builder *b = &c->build;
1928
1929 foreach_list_typed(nir_variable, var, node, &b->shader->outputs) {
1930 unsigned array_len = MAX2(glsl_get_length(var->type), 1);
1931 unsigned i;
1932
1933 for (i = 0; i < array_len; i++) {
1934 nir_intrinsic_instr *store =
1935 nir_intrinsic_instr_create(b->shader, nir_intrinsic_store_output);
1936 unsigned loc = var->data.driver_location + i;
1937
1938 nir_src src = nir_src_for_reg(c->output_regs[loc].reg);
1939 src.reg.base_offset = c->output_regs[loc].offset;
1940
1941 if (c->build.shader->stage == MESA_SHADER_FRAGMENT &&
1942 var->data.location == FRAG_RESULT_DEPTH) {
1943 /* TGSI uses TGSI_SEMANTIC_POSITION.z for the depth output, while
1944 * NIR uses a single float FRAG_RESULT_DEPTH.
1945 */
1946 src = nir_src_for_ssa(nir_channel(b, nir_ssa_for_src(b, src, 4), 2));
1947 store->num_components = 1;
1948 } else {
1949 store->num_components = 4;
1950 }
1951 store->src[0] = src;
1952
1953 nir_intrinsic_set_base(store, loc);
1954 nir_intrinsic_set_write_mask(store, 0xf);
1955 store->src[1] = nir_src_for_ssa(nir_imm_int(b, 0));
1956 nir_builder_instr_insert(b, &store->instr);
1957 }
1958 }
1959 }
1960
1961 static gl_shader_stage
1962 tgsi_processor_to_shader_stage(unsigned processor)
1963 {
1964 switch (processor) {
1965 case PIPE_SHADER_FRAGMENT: return MESA_SHADER_FRAGMENT;
1966 case PIPE_SHADER_VERTEX: return MESA_SHADER_VERTEX;
1967 case PIPE_SHADER_GEOMETRY: return MESA_SHADER_GEOMETRY;
1968 case PIPE_SHADER_TESS_CTRL: return MESA_SHADER_TESS_CTRL;
1969 case PIPE_SHADER_TESS_EVAL: return MESA_SHADER_TESS_EVAL;
1970 case PIPE_SHADER_COMPUTE: return MESA_SHADER_COMPUTE;
1971 default:
1972 unreachable("invalid TGSI processor");
1973 }
1974 }
1975
1976 struct nir_shader *
1977 tgsi_to_nir(const void *tgsi_tokens,
1978 const nir_shader_compiler_options *options)
1979 {
1980 struct tgsi_parse_context parser;
1981 struct tgsi_shader_info scan;
1982 struct ttn_compile *c;
1983 struct nir_shader *s;
1984 int ret;
1985
1986 c = rzalloc(NULL, struct ttn_compile);
1987
1988 tgsi_scan_shader(tgsi_tokens, &scan);
1989 c->scan = &scan;
1990
1991 nir_builder_init_simple_shader(&c->build, NULL,
1992 tgsi_processor_to_shader_stage(scan.processor),
1993 options);
1994 s = c->build.shader;
1995
1996 s->num_inputs = scan.file_max[TGSI_FILE_INPUT] + 1;
1997 s->num_uniforms = scan.const_file_max[0] + 1;
1998 s->num_outputs = scan.file_max[TGSI_FILE_OUTPUT] + 1;
1999
2000 c->output_regs = rzalloc_array(c, struct ttn_reg_info,
2001 scan.file_max[TGSI_FILE_OUTPUT] + 1);
2002 c->temp_regs = rzalloc_array(c, struct ttn_reg_info,
2003 scan.file_max[TGSI_FILE_TEMPORARY] + 1);
2004 c->imm_defs = rzalloc_array(c, nir_ssa_def *,
2005 scan.file_max[TGSI_FILE_IMMEDIATE] + 1);
2006
2007 c->num_samp_types = scan.file_max[TGSI_FILE_SAMPLER_VIEW] + 1;
2008 c->samp_types = rzalloc_array(c, nir_alu_type, c->num_samp_types);
2009
2010 c->if_stack = rzalloc_array(c, nir_cursor,
2011 (scan.opcode_count[TGSI_OPCODE_IF] +
2012 scan.opcode_count[TGSI_OPCODE_UIF]) * 2);
2013 c->loop_stack = rzalloc_array(c, nir_cursor,
2014 scan.opcode_count[TGSI_OPCODE_BGNLOOP]);
2015
2016 ret = tgsi_parse_init(&parser, tgsi_tokens);
2017 assert(ret == TGSI_PARSE_OK);
2018
2019 while (!tgsi_parse_end_of_tokens(&parser)) {
2020 tgsi_parse_token(&parser);
2021 c->token = &parser.FullToken;
2022
2023 switch (parser.FullToken.Token.Type) {
2024 case TGSI_TOKEN_TYPE_DECLARATION:
2025 ttn_emit_declaration(c);
2026 break;
2027
2028 case TGSI_TOKEN_TYPE_INSTRUCTION:
2029 ttn_emit_instruction(c);
2030 break;
2031
2032 case TGSI_TOKEN_TYPE_IMMEDIATE:
2033 ttn_emit_immediate(c);
2034 break;
2035 }
2036 }
2037
2038 tgsi_parse_free(&parser);
2039
2040 ttn_add_output_stores(c);
2041
2042 ralloc_free(c);
2043 return s;
2044 }