Merge branch 'master' of ../mesa into vulkan
[mesa.git] / src / gallium / auxiliary / nir / tgsi_to_nir.c
1 /*
2 * Copyright © 2014-2015 Broadcom
3 * Copyright (C) 2014 Rob Clark <robclark@freedesktop.org>
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
22 * IN THE SOFTWARE.
23 */
24
25 #include "util/ralloc.h"
26 #include "glsl/nir/nir.h"
27 #include "glsl/nir/nir_control_flow.h"
28 #include "glsl/nir/nir_builder.h"
29 #include "glsl/list.h"
30 #include "glsl/shader_enums.h"
31
32 #include "nir/tgsi_to_nir.h"
33 #include "tgsi/tgsi_parse.h"
34 #include "tgsi/tgsi_dump.h"
35 #include "tgsi/tgsi_info.h"
36 #include "tgsi/tgsi_scan.h"
37
38 #define SWIZ(X, Y, Z, W) (unsigned[4]){ \
39 TGSI_SWIZZLE_##X, \
40 TGSI_SWIZZLE_##Y, \
41 TGSI_SWIZZLE_##Z, \
42 TGSI_SWIZZLE_##W, \
43 }
44
45 struct ttn_reg_info {
46 /** nir register containing this TGSI index. */
47 nir_register *reg;
48 nir_variable *var;
49 /** Offset (in vec4s) from the start of var for this TGSI index. */
50 int offset;
51 };
52
53 struct ttn_compile {
54 union tgsi_full_token *token;
55 nir_builder build;
56 struct tgsi_shader_info *scan;
57
58 struct ttn_reg_info *output_regs;
59 struct ttn_reg_info *temp_regs;
60 nir_ssa_def **imm_defs;
61
62 unsigned num_samp_types;
63 nir_alu_type *samp_types;
64
65 nir_register *addr_reg;
66
67 /**
68 * Stack of nir_cursors where instructions should be pushed as we pop
69 * back out of the control flow stack.
70 *
71 * For each IF/ELSE/ENDIF block, if_stack[if_stack_pos] has where the else
72 * instructions should be placed, and if_stack[if_stack_pos - 1] has where
73 * the next instructions outside of the if/then/else block go.
74 */
75 nir_cursor *if_stack;
76 unsigned if_stack_pos;
77
78 /**
79 * Stack of nir_cursors where instructions should be pushed as we pop
80 * back out of the control flow stack.
81 *
82 * loop_stack[loop_stack_pos - 1] contains the cf_node_list for the outside
83 * of the loop.
84 */
85 nir_cursor *loop_stack;
86 unsigned loop_stack_pos;
87
88 /* How many TGSI_FILE_IMMEDIATE vec4s have been parsed so far. */
89 unsigned next_imm;
90 };
91
92 #define ttn_swizzle(b, src, x, y, z, w) \
93 nir_swizzle(b, src, SWIZ(x, y, z, w), 4, false)
94 #define ttn_channel(b, src, swiz) \
95 nir_swizzle(b, src, SWIZ(swiz, swiz, swiz, swiz), 1, false)
96
97 static gl_varying_slot
98 tgsi_varying_semantic_to_slot(unsigned semantic, unsigned index)
99 {
100 switch (semantic) {
101 case TGSI_SEMANTIC_POSITION:
102 return VARYING_SLOT_POS;
103 case TGSI_SEMANTIC_COLOR:
104 if (index == 0)
105 return VARYING_SLOT_COL0;
106 else
107 return VARYING_SLOT_COL1;
108 case TGSI_SEMANTIC_BCOLOR:
109 if (index == 0)
110 return VARYING_SLOT_BFC0;
111 else
112 return VARYING_SLOT_BFC1;
113 case TGSI_SEMANTIC_FOG:
114 return VARYING_SLOT_FOGC;
115 case TGSI_SEMANTIC_PSIZE:
116 return VARYING_SLOT_PSIZ;
117 case TGSI_SEMANTIC_GENERIC:
118 return VARYING_SLOT_VAR0 + index;
119 case TGSI_SEMANTIC_FACE:
120 return VARYING_SLOT_FACE;
121 case TGSI_SEMANTIC_EDGEFLAG:
122 return VARYING_SLOT_EDGE;
123 case TGSI_SEMANTIC_PRIMID:
124 return VARYING_SLOT_PRIMITIVE_ID;
125 case TGSI_SEMANTIC_CLIPDIST:
126 if (index == 0)
127 return VARYING_SLOT_CLIP_DIST0;
128 else
129 return VARYING_SLOT_CLIP_DIST1;
130 case TGSI_SEMANTIC_CLIPVERTEX:
131 return VARYING_SLOT_CLIP_VERTEX;
132 case TGSI_SEMANTIC_TEXCOORD:
133 return VARYING_SLOT_TEX0 + index;
134 case TGSI_SEMANTIC_PCOORD:
135 return VARYING_SLOT_PNTC;
136 case TGSI_SEMANTIC_VIEWPORT_INDEX:
137 return VARYING_SLOT_VIEWPORT;
138 case TGSI_SEMANTIC_LAYER:
139 return VARYING_SLOT_LAYER;
140 default:
141 fprintf(stderr, "Bad TGSI semantic: %d/%d\n", semantic, index);
142 abort();
143 }
144 }
145
146 /* Temporary helper to remap back to TGSI style semantic name/index
147 * values, for use in drivers that haven't been converted to using
148 * VARYING_SLOT_
149 */
150 void
151 varying_slot_to_tgsi_semantic(gl_varying_slot slot,
152 unsigned *semantic_name, unsigned *semantic_index)
153 {
154 static const unsigned map[][2] = {
155 [VARYING_SLOT_POS] = { TGSI_SEMANTIC_POSITION, 0 },
156 [VARYING_SLOT_COL0] = { TGSI_SEMANTIC_COLOR, 0 },
157 [VARYING_SLOT_COL1] = { TGSI_SEMANTIC_COLOR, 1 },
158 [VARYING_SLOT_BFC0] = { TGSI_SEMANTIC_BCOLOR, 0 },
159 [VARYING_SLOT_BFC1] = { TGSI_SEMANTIC_BCOLOR, 1 },
160 [VARYING_SLOT_FOGC] = { TGSI_SEMANTIC_FOG, 0 },
161 [VARYING_SLOT_PSIZ] = { TGSI_SEMANTIC_PSIZE, 0 },
162 [VARYING_SLOT_FACE] = { TGSI_SEMANTIC_FACE, 0 },
163 [VARYING_SLOT_EDGE] = { TGSI_SEMANTIC_EDGEFLAG, 0 },
164 [VARYING_SLOT_PRIMITIVE_ID] = { TGSI_SEMANTIC_PRIMID, 0 },
165 [VARYING_SLOT_CLIP_DIST0] = { TGSI_SEMANTIC_CLIPDIST, 0 },
166 [VARYING_SLOT_CLIP_DIST1] = { TGSI_SEMANTIC_CLIPDIST, 1 },
167 [VARYING_SLOT_CLIP_VERTEX] = { TGSI_SEMANTIC_CLIPVERTEX, 0 },
168 [VARYING_SLOT_PNTC] = { TGSI_SEMANTIC_PCOORD, 0 },
169 [VARYING_SLOT_VIEWPORT] = { TGSI_SEMANTIC_VIEWPORT_INDEX, 0 },
170 [VARYING_SLOT_LAYER] = { TGSI_SEMANTIC_LAYER, 0 },
171 };
172
173 if (slot >= VARYING_SLOT_VAR0) {
174 *semantic_name = TGSI_SEMANTIC_GENERIC;
175 *semantic_index = slot - VARYING_SLOT_VAR0;
176 return;
177 }
178
179 if (slot >= VARYING_SLOT_TEX0 && slot <= VARYING_SLOT_TEX7) {
180 *semantic_name = TGSI_SEMANTIC_TEXCOORD;
181 *semantic_index = slot - VARYING_SLOT_TEX0;
182 return;
183 }
184
185 if (slot >= ARRAY_SIZE(map)) {
186 fprintf(stderr, "Unknown varying slot %d\n", slot);
187 abort();
188 }
189
190 *semantic_name = map[slot][0];
191 *semantic_index = map[slot][1];
192 }
193
194 /* Temporary helper to remap back to TGSI style semantic name/index
195 * values, for use in drivers that haven't been converted to using
196 * FRAG_RESULT_
197 */
198 void
199 frag_result_to_tgsi_semantic(gl_frag_result slot,
200 unsigned *semantic_name, unsigned *semantic_index)
201 {
202 static const unsigned map[][2] = {
203 [FRAG_RESULT_DEPTH] = { TGSI_SEMANTIC_POSITION, 0 },
204 [FRAG_RESULT_COLOR] = { TGSI_SEMANTIC_COLOR, -1 },
205 [FRAG_RESULT_DATA0 + 0] = { TGSI_SEMANTIC_COLOR, 0 },
206 [FRAG_RESULT_DATA0 + 1] = { TGSI_SEMANTIC_COLOR, 1 },
207 [FRAG_RESULT_DATA0 + 2] = { TGSI_SEMANTIC_COLOR, 2 },
208 [FRAG_RESULT_DATA0 + 3] = { TGSI_SEMANTIC_COLOR, 3 },
209 [FRAG_RESULT_DATA0 + 4] = { TGSI_SEMANTIC_COLOR, 4 },
210 [FRAG_RESULT_DATA0 + 5] = { TGSI_SEMANTIC_COLOR, 5 },
211 [FRAG_RESULT_DATA0 + 6] = { TGSI_SEMANTIC_COLOR, 6 },
212 [FRAG_RESULT_DATA0 + 7] = { TGSI_SEMANTIC_COLOR, 7 },
213 };
214
215 *semantic_name = map[slot][0];
216 *semantic_index = map[slot][1];
217 }
218
219 static nir_ssa_def *
220 ttn_src_for_dest(nir_builder *b, nir_alu_dest *dest)
221 {
222 nir_alu_src src;
223 memset(&src, 0, sizeof(src));
224
225 if (dest->dest.is_ssa)
226 src.src = nir_src_for_ssa(&dest->dest.ssa);
227 else {
228 assert(!dest->dest.reg.indirect);
229 src.src = nir_src_for_reg(dest->dest.reg.reg);
230 src.src.reg.base_offset = dest->dest.reg.base_offset;
231 }
232
233 for (int i = 0; i < 4; i++)
234 src.swizzle[i] = i;
235
236 return nir_fmov_alu(b, src, 4);
237 }
238
239 static void
240 ttn_emit_declaration(struct ttn_compile *c)
241 {
242 nir_builder *b = &c->build;
243 struct tgsi_full_declaration *decl = &c->token->FullDeclaration;
244 unsigned array_size = decl->Range.Last - decl->Range.First + 1;
245 unsigned file = decl->Declaration.File;
246 unsigned i;
247
248 if (file == TGSI_FILE_TEMPORARY) {
249 if (decl->Declaration.Array) {
250 /* for arrays, we create variables instead of registers: */
251 nir_variable *var = rzalloc(b->shader, nir_variable);
252
253 var->type = glsl_array_type(glsl_vec4_type(), array_size);
254 var->data.mode = nir_var_global;
255 var->name = ralloc_asprintf(var, "arr_%d", decl->Array.ArrayID);
256
257 exec_list_push_tail(&b->shader->globals, &var->node);
258
259 for (i = 0; i < array_size; i++) {
260 /* point all the matching slots to the same var,
261 * with appropriate offset set, mostly just so
262 * we know what to do when tgsi does a non-indirect
263 * access
264 */
265 c->temp_regs[decl->Range.First + i].reg = NULL;
266 c->temp_regs[decl->Range.First + i].var = var;
267 c->temp_regs[decl->Range.First + i].offset = i;
268 }
269 } else {
270 for (i = 0; i < array_size; i++) {
271 nir_register *reg = nir_local_reg_create(b->impl);
272 reg->num_components = 4;
273 c->temp_regs[decl->Range.First + i].reg = reg;
274 c->temp_regs[decl->Range.First + i].var = NULL;
275 c->temp_regs[decl->Range.First + i].offset = 0;
276 }
277 }
278 } else if (file == TGSI_FILE_ADDRESS) {
279 c->addr_reg = nir_local_reg_create(b->impl);
280 c->addr_reg->num_components = 4;
281 } else if (file == TGSI_FILE_SYSTEM_VALUE) {
282 /* Nothing to record for system values. */
283 } else if (file == TGSI_FILE_SAMPLER) {
284 /* Nothing to record for samplers. */
285 } else if (file == TGSI_FILE_SAMPLER_VIEW) {
286 struct tgsi_declaration_sampler_view *sview = &decl->SamplerView;
287 nir_alu_type type;
288
289 assert((sview->ReturnTypeX == sview->ReturnTypeY) &&
290 (sview->ReturnTypeX == sview->ReturnTypeZ) &&
291 (sview->ReturnTypeX == sview->ReturnTypeW));
292
293 switch (sview->ReturnTypeX) {
294 case TGSI_RETURN_TYPE_SINT:
295 type = nir_type_int;
296 break;
297 case TGSI_RETURN_TYPE_UINT:
298 type = nir_type_unsigned;
299 break;
300 case TGSI_RETURN_TYPE_FLOAT:
301 default:
302 type = nir_type_float;
303 break;
304 }
305
306 for (i = 0; i < array_size; i++) {
307 c->samp_types[decl->Range.First + i] = type;
308 }
309 } else {
310 bool is_array = (array_size > 1);
311
312 assert(file == TGSI_FILE_INPUT ||
313 file == TGSI_FILE_OUTPUT ||
314 file == TGSI_FILE_CONSTANT);
315
316 /* nothing to do for UBOs: */
317 if ((file == TGSI_FILE_CONSTANT) && decl->Declaration.Dimension)
318 return;
319
320 if ((file == TGSI_FILE_INPUT) || (file == TGSI_FILE_OUTPUT)) {
321 is_array = (is_array && decl->Declaration.Array &&
322 (decl->Array.ArrayID != 0));
323 }
324
325 for (i = 0; i < array_size; i++) {
326 unsigned idx = decl->Range.First + i;
327 nir_variable *var = rzalloc(b->shader, nir_variable);
328
329 var->data.driver_location = idx;
330
331 var->type = glsl_vec4_type();
332 if (is_array)
333 var->type = glsl_array_type(var->type, array_size);
334
335 switch (file) {
336 case TGSI_FILE_INPUT:
337 var->data.read_only = true;
338 var->data.mode = nir_var_shader_in;
339 var->name = ralloc_asprintf(var, "in_%d", idx);
340
341 if (c->scan->processor == TGSI_PROCESSOR_FRAGMENT) {
342 var->data.location =
343 tgsi_varying_semantic_to_slot(decl->Semantic.Name,
344 decl->Semantic.Index);
345 } else {
346 assert(!decl->Declaration.Semantic);
347 var->data.location = VERT_ATTRIB_GENERIC0 + idx;
348 }
349 var->data.index = 0;
350
351 /* We definitely need to translate the interpolation field, because
352 * nir_print will decode it.
353 */
354 switch (decl->Interp.Interpolate) {
355 case TGSI_INTERPOLATE_CONSTANT:
356 var->data.interpolation = INTERP_QUALIFIER_FLAT;
357 break;
358 case TGSI_INTERPOLATE_LINEAR:
359 var->data.interpolation = INTERP_QUALIFIER_NOPERSPECTIVE;
360 break;
361 case TGSI_INTERPOLATE_PERSPECTIVE:
362 var->data.interpolation = INTERP_QUALIFIER_SMOOTH;
363 break;
364 }
365
366 exec_list_push_tail(&b->shader->inputs, &var->node);
367 break;
368 case TGSI_FILE_OUTPUT: {
369 int semantic_name = decl->Semantic.Name;
370 int semantic_index = decl->Semantic.Index;
371 /* Since we can't load from outputs in the IR, we make temporaries
372 * for the outputs and emit stores to the real outputs at the end of
373 * the shader.
374 */
375 nir_register *reg = nir_local_reg_create(b->impl);
376 reg->num_components = 4;
377 if (is_array)
378 reg->num_array_elems = array_size;
379
380 var->data.mode = nir_var_shader_out;
381 var->name = ralloc_asprintf(var, "out_%d", idx);
382 var->data.index = 0;
383
384 if (c->scan->processor == TGSI_PROCESSOR_FRAGMENT) {
385 switch (semantic_name) {
386 case TGSI_SEMANTIC_COLOR: {
387 /* TODO tgsi loses some information, so we cannot
388 * actually differentiate here between DSB and MRT
389 * at this point. But so far no drivers using tgsi-
390 * to-nir support dual source blend:
391 */
392 bool dual_src_blend = false;
393 if (dual_src_blend && (semantic_index == 1)) {
394 var->data.location = FRAG_RESULT_DATA0;
395 var->data.index = 1;
396 } else {
397 if (c->scan->properties[TGSI_PROPERTY_FS_COLOR0_WRITES_ALL_CBUFS])
398 var->data.location = FRAG_RESULT_COLOR;
399 else
400 var->data.location = FRAG_RESULT_DATA0 + semantic_index;
401 }
402 break;
403 }
404 case TGSI_SEMANTIC_POSITION:
405 var->data.location = FRAG_RESULT_DEPTH;
406 break;
407 default:
408 fprintf(stderr, "Bad TGSI semantic: %d/%d\n",
409 decl->Semantic.Name, decl->Semantic.Index);
410 abort();
411 }
412 } else {
413 var->data.location =
414 tgsi_varying_semantic_to_slot(semantic_name, semantic_index);
415 }
416
417 if (is_array) {
418 unsigned j;
419 for (j = 0; j < array_size; j++) {
420 c->output_regs[idx + j].offset = i + j;
421 c->output_regs[idx + j].reg = reg;
422 }
423 } else {
424 c->output_regs[idx].offset = i;
425 c->output_regs[idx].reg = reg;
426 }
427
428 exec_list_push_tail(&b->shader->outputs, &var->node);
429 }
430 break;
431 case TGSI_FILE_CONSTANT:
432 var->data.mode = nir_var_uniform;
433 var->name = ralloc_asprintf(var, "uniform_%d", idx);
434
435 exec_list_push_tail(&b->shader->uniforms, &var->node);
436 break;
437 default:
438 unreachable("bad declaration file");
439 return;
440 }
441
442 if (is_array)
443 break;
444 }
445
446 }
447 }
448
449 static void
450 ttn_emit_immediate(struct ttn_compile *c)
451 {
452 nir_builder *b = &c->build;
453 struct tgsi_full_immediate *tgsi_imm = &c->token->FullImmediate;
454 nir_load_const_instr *load_const;
455 int i;
456
457 load_const = nir_load_const_instr_create(b->shader, 4);
458 c->imm_defs[c->next_imm] = &load_const->def;
459 c->next_imm++;
460
461 for (i = 0; i < 4; i++)
462 load_const->value.u[i] = tgsi_imm->u[i].Uint;
463
464 nir_builder_instr_insert(b, &load_const->instr);
465 }
466
467 static nir_src
468 ttn_src_for_indirect(struct ttn_compile *c, struct tgsi_ind_register *indirect);
469
470 /* generate either a constant or indirect deref chain for accessing an
471 * array variable.
472 */
473 static nir_deref_var *
474 ttn_array_deref(struct ttn_compile *c, nir_intrinsic_instr *instr,
475 nir_variable *var, unsigned offset,
476 struct tgsi_ind_register *indirect)
477 {
478 nir_deref_var *deref = nir_deref_var_create(instr, var);
479 nir_deref_array *arr = nir_deref_array_create(deref);
480
481 arr->base_offset = offset;
482 arr->deref.type = glsl_get_array_element(var->type);
483
484 if (indirect) {
485 arr->deref_array_type = nir_deref_array_type_indirect;
486 arr->indirect = ttn_src_for_indirect(c, indirect);
487 } else {
488 arr->deref_array_type = nir_deref_array_type_direct;
489 }
490
491 deref->deref.child = &arr->deref;
492
493 return deref;
494 }
495
496 static nir_src
497 ttn_src_for_file_and_index(struct ttn_compile *c, unsigned file, unsigned index,
498 struct tgsi_ind_register *indirect,
499 struct tgsi_dimension *dim,
500 struct tgsi_ind_register *dimind)
501 {
502 nir_builder *b = &c->build;
503 nir_src src;
504
505 memset(&src, 0, sizeof(src));
506
507 switch (file) {
508 case TGSI_FILE_TEMPORARY:
509 if (c->temp_regs[index].var) {
510 unsigned offset = c->temp_regs[index].offset;
511 nir_variable *var = c->temp_regs[index].var;
512 nir_intrinsic_instr *load;
513
514 load = nir_intrinsic_instr_create(b->shader,
515 nir_intrinsic_load_var);
516 load->num_components = 4;
517 load->variables[0] = ttn_array_deref(c, load, var, offset, indirect);
518
519 nir_ssa_dest_init(&load->instr, &load->dest, 4, NULL);
520 nir_builder_instr_insert(b, &load->instr);
521
522 src = nir_src_for_ssa(&load->dest.ssa);
523
524 } else {
525 assert(!indirect);
526 src.reg.reg = c->temp_regs[index].reg;
527 }
528 assert(!dim);
529 break;
530
531 case TGSI_FILE_ADDRESS:
532 src.reg.reg = c->addr_reg;
533 assert(!dim);
534 break;
535
536 case TGSI_FILE_IMMEDIATE:
537 src = nir_src_for_ssa(c->imm_defs[index]);
538 assert(!indirect);
539 assert(!dim);
540 break;
541
542 case TGSI_FILE_SYSTEM_VALUE: {
543 nir_intrinsic_instr *load;
544 nir_intrinsic_op op;
545 unsigned ncomp = 1;
546
547 assert(!indirect);
548 assert(!dim);
549
550 switch (c->scan->system_value_semantic_name[index]) {
551 case TGSI_SEMANTIC_VERTEXID_NOBASE:
552 op = nir_intrinsic_load_vertex_id_zero_base;
553 break;
554 case TGSI_SEMANTIC_VERTEXID:
555 op = nir_intrinsic_load_vertex_id;
556 break;
557 case TGSI_SEMANTIC_BASEVERTEX:
558 op = nir_intrinsic_load_base_vertex;
559 break;
560 case TGSI_SEMANTIC_INSTANCEID:
561 op = nir_intrinsic_load_instance_id;
562 break;
563 default:
564 unreachable("bad system value");
565 }
566
567 load = nir_intrinsic_instr_create(b->shader, op);
568 load->num_components = ncomp;
569
570 nir_ssa_dest_init(&load->instr, &load->dest, ncomp, NULL);
571 nir_builder_instr_insert(b, &load->instr);
572
573 src = nir_src_for_ssa(&load->dest.ssa);
574 break;
575 }
576
577 case TGSI_FILE_INPUT:
578 case TGSI_FILE_CONSTANT: {
579 nir_intrinsic_instr *load;
580 nir_intrinsic_op op;
581 unsigned srcn = 0;
582
583 switch (file) {
584 case TGSI_FILE_INPUT:
585 op = indirect ? nir_intrinsic_load_input_indirect :
586 nir_intrinsic_load_input;
587 assert(!dim);
588 break;
589 case TGSI_FILE_CONSTANT:
590 if (dim) {
591 op = indirect ? nir_intrinsic_load_ubo_indirect :
592 nir_intrinsic_load_ubo;
593 /* convert index from vec4 to byte: */
594 index *= 16;
595 } else {
596 op = indirect ? nir_intrinsic_load_uniform_indirect :
597 nir_intrinsic_load_uniform;
598 }
599 break;
600 default:
601 unreachable("No other load files supported");
602 break;
603 }
604
605 load = nir_intrinsic_instr_create(b->shader, op);
606
607 load->num_components = 4;
608 load->const_index[0] = index;
609 if (dim) {
610 if (dimind) {
611 load->src[srcn] =
612 ttn_src_for_file_and_index(c, dimind->File, dimind->Index,
613 NULL, NULL, NULL);
614 } else {
615 /* UBOs start at index 1 in TGSI: */
616 load->src[srcn] =
617 nir_src_for_ssa(nir_imm_int(b, dim->Index - 1));
618 }
619 srcn++;
620 }
621 if (indirect) {
622 load->src[srcn] = ttn_src_for_indirect(c, indirect);
623 if (dim) {
624 assert(load->src[srcn].is_ssa);
625 /* we also need to covert vec4 to byte here too: */
626 load->src[srcn] =
627 nir_src_for_ssa(nir_ishl(b, load->src[srcn].ssa,
628 nir_imm_int(b, 4)));
629 }
630 srcn++;
631 }
632 nir_ssa_dest_init(&load->instr, &load->dest, 4, NULL);
633 nir_builder_instr_insert(b, &load->instr);
634
635 src = nir_src_for_ssa(&load->dest.ssa);
636 break;
637 }
638
639 default:
640 unreachable("bad src file");
641 }
642
643
644 return src;
645 }
646
647 static nir_src
648 ttn_src_for_indirect(struct ttn_compile *c, struct tgsi_ind_register *indirect)
649 {
650 nir_builder *b = &c->build;
651 nir_alu_src src;
652 memset(&src, 0, sizeof(src));
653 for (int i = 0; i < 4; i++)
654 src.swizzle[i] = indirect->Swizzle;
655 src.src = ttn_src_for_file_and_index(c,
656 indirect->File,
657 indirect->Index,
658 NULL, NULL, NULL);
659 return nir_src_for_ssa(nir_imov_alu(b, src, 1));
660 }
661
662 static nir_alu_dest
663 ttn_get_dest(struct ttn_compile *c, struct tgsi_full_dst_register *tgsi_fdst)
664 {
665 struct tgsi_dst_register *tgsi_dst = &tgsi_fdst->Register;
666 nir_alu_dest dest;
667 unsigned index = tgsi_dst->Index;
668
669 memset(&dest, 0, sizeof(dest));
670
671 if (tgsi_dst->File == TGSI_FILE_TEMPORARY) {
672 if (c->temp_regs[index].var) {
673 nir_builder *b = &c->build;
674 nir_intrinsic_instr *load;
675 struct tgsi_ind_register *indirect =
676 tgsi_dst->Indirect ? &tgsi_fdst->Indirect : NULL;
677 nir_register *reg;
678
679 /* this works, because TGSI will give us a base offset
680 * (in case of indirect index) that points back into
681 * the array. Access can be direct or indirect, we
682 * don't really care. Just create a one-shot dst reg
683 * that will get store_var'd back into the array var
684 * at the end of ttn_emit_instruction()
685 */
686 reg = nir_local_reg_create(c->build.impl);
687 reg->num_components = 4;
688 dest.dest.reg.reg = reg;
689 dest.dest.reg.base_offset = 0;
690
691 /* since the alu op might not write to all components
692 * of the temporary, we must first do a load_var to
693 * get the previous array elements into the register.
694 * This is one area that NIR could use a bit of
695 * improvement (or opt pass to clean up the mess
696 * once things are scalarized)
697 */
698
699 load = nir_intrinsic_instr_create(c->build.shader,
700 nir_intrinsic_load_var);
701 load->num_components = 4;
702 load->variables[0] =
703 ttn_array_deref(c, load, c->temp_regs[index].var,
704 c->temp_regs[index].offset,
705 indirect);
706
707 load->dest = nir_dest_for_reg(reg);
708
709 nir_builder_instr_insert(b, &load->instr);
710 } else {
711 assert(!tgsi_dst->Indirect);
712 dest.dest.reg.reg = c->temp_regs[index].reg;
713 dest.dest.reg.base_offset = c->temp_regs[index].offset;
714 }
715 } else if (tgsi_dst->File == TGSI_FILE_OUTPUT) {
716 dest.dest.reg.reg = c->output_regs[index].reg;
717 dest.dest.reg.base_offset = c->output_regs[index].offset;
718 } else if (tgsi_dst->File == TGSI_FILE_ADDRESS) {
719 assert(index == 0);
720 dest.dest.reg.reg = c->addr_reg;
721 }
722
723 dest.write_mask = tgsi_dst->WriteMask;
724 dest.saturate = false;
725
726 if (tgsi_dst->Indirect && (tgsi_dst->File != TGSI_FILE_TEMPORARY)) {
727 nir_src *indirect = ralloc(c->build.shader, nir_src);
728 *indirect = ttn_src_for_indirect(c, &tgsi_fdst->Indirect);
729 dest.dest.reg.indirect = indirect;
730 }
731
732 return dest;
733 }
734
735 static nir_variable *
736 ttn_get_var(struct ttn_compile *c, struct tgsi_full_dst_register *tgsi_fdst)
737 {
738 struct tgsi_dst_register *tgsi_dst = &tgsi_fdst->Register;
739 unsigned index = tgsi_dst->Index;
740
741 if (tgsi_dst->File == TGSI_FILE_TEMPORARY) {
742 /* we should not have an indirect when there is no var! */
743 if (!c->temp_regs[index].var)
744 assert(!tgsi_dst->Indirect);
745 return c->temp_regs[index].var;
746 }
747
748 return NULL;
749 }
750
751 static nir_ssa_def *
752 ttn_get_src(struct ttn_compile *c, struct tgsi_full_src_register *tgsi_fsrc)
753 {
754 nir_builder *b = &c->build;
755 struct tgsi_src_register *tgsi_src = &tgsi_fsrc->Register;
756 unsigned tgsi_opcode = c->token->FullInstruction.Instruction.Opcode;
757 unsigned tgsi_src_type = tgsi_opcode_infer_src_type(tgsi_opcode);
758 bool src_is_float = !(tgsi_src_type == TGSI_TYPE_SIGNED ||
759 tgsi_src_type == TGSI_TYPE_UNSIGNED);
760 nir_alu_src src;
761
762 memset(&src, 0, sizeof(src));
763
764 if (tgsi_src->File == TGSI_FILE_NULL) {
765 return nir_imm_float(b, 0.0);
766 } else if (tgsi_src->File == TGSI_FILE_SAMPLER) {
767 /* Only the index of the sampler gets used in texturing, and it will
768 * handle looking that up on its own instead of using the nir_alu_src.
769 */
770 assert(!tgsi_src->Indirect);
771 return NULL;
772 } else {
773 struct tgsi_ind_register *ind = NULL;
774 struct tgsi_dimension *dim = NULL;
775 struct tgsi_ind_register *dimind = NULL;
776 if (tgsi_src->Indirect)
777 ind = &tgsi_fsrc->Indirect;
778 if (tgsi_src->Dimension) {
779 dim = &tgsi_fsrc->Dimension;
780 if (dim->Indirect)
781 dimind = &tgsi_fsrc->DimIndirect;
782 }
783 src.src = ttn_src_for_file_and_index(c,
784 tgsi_src->File,
785 tgsi_src->Index,
786 ind, dim, dimind);
787 }
788
789 src.swizzle[0] = tgsi_src->SwizzleX;
790 src.swizzle[1] = tgsi_src->SwizzleY;
791 src.swizzle[2] = tgsi_src->SwizzleZ;
792 src.swizzle[3] = tgsi_src->SwizzleW;
793
794 nir_ssa_def *def = nir_fmov_alu(b, src, 4);
795
796 if (tgsi_src->Absolute) {
797 if (src_is_float)
798 def = nir_fabs(b, def);
799 else
800 def = nir_iabs(b, def);
801 }
802
803 if (tgsi_src->Negate) {
804 if (src_is_float)
805 def = nir_fneg(b, def);
806 else
807 def = nir_ineg(b, def);
808 }
809
810 return def;
811 }
812
813 static void
814 ttn_alu(nir_builder *b, nir_op op, nir_alu_dest dest, nir_ssa_def **src)
815 {
816 unsigned num_srcs = nir_op_infos[op].num_inputs;
817 nir_alu_instr *instr = nir_alu_instr_create(b->shader, op);
818 unsigned i;
819
820 for (i = 0; i < num_srcs; i++)
821 instr->src[i].src = nir_src_for_ssa(src[i]);
822
823 instr->dest = dest;
824 nir_builder_instr_insert(b, &instr->instr);
825 }
826
827 static void
828 ttn_move_dest_masked(nir_builder *b, nir_alu_dest dest,
829 nir_ssa_def *def, unsigned write_mask)
830 {
831 if (!(dest.write_mask & write_mask))
832 return;
833
834 nir_alu_instr *mov = nir_alu_instr_create(b->shader, nir_op_imov);
835 mov->dest = dest;
836 mov->dest.write_mask &= write_mask;
837 mov->src[0].src = nir_src_for_ssa(def);
838 for (unsigned i = def->num_components; i < 4; i++)
839 mov->src[0].swizzle[i] = def->num_components - 1;
840 nir_builder_instr_insert(b, &mov->instr);
841 }
842
843 static void
844 ttn_move_dest(nir_builder *b, nir_alu_dest dest, nir_ssa_def *def)
845 {
846 ttn_move_dest_masked(b, dest, def, TGSI_WRITEMASK_XYZW);
847 }
848
849 static void
850 ttn_arl(nir_builder *b, nir_op op, nir_alu_dest dest, nir_ssa_def **src)
851 {
852 ttn_move_dest(b, dest, nir_f2i(b, nir_ffloor(b, src[0])));
853 }
854
855 /* EXP - Approximate Exponential Base 2
856 * dst.x = 2^{\lfloor src.x\rfloor}
857 * dst.y = src.x - \lfloor src.x\rfloor
858 * dst.z = 2^{src.x}
859 * dst.w = 1.0
860 */
861 static void
862 ttn_exp(nir_builder *b, nir_op op, nir_alu_dest dest, nir_ssa_def **src)
863 {
864 nir_ssa_def *srcx = ttn_channel(b, src[0], X);
865
866 ttn_move_dest_masked(b, dest, nir_fexp2(b, nir_ffloor(b, srcx)),
867 TGSI_WRITEMASK_X);
868 ttn_move_dest_masked(b, dest, nir_fsub(b, srcx, nir_ffloor(b, srcx)),
869 TGSI_WRITEMASK_Y);
870 ttn_move_dest_masked(b, dest, nir_fexp2(b, srcx), TGSI_WRITEMASK_Z);
871 ttn_move_dest_masked(b, dest, nir_imm_float(b, 1.0), TGSI_WRITEMASK_W);
872 }
873
874 /* LOG - Approximate Logarithm Base 2
875 * dst.x = \lfloor\log_2{|src.x|}\rfloor
876 * dst.y = \frac{|src.x|}{2^{\lfloor\log_2{|src.x|}\rfloor}}
877 * dst.z = \log_2{|src.x|}
878 * dst.w = 1.0
879 */
880 static void
881 ttn_log(nir_builder *b, nir_op op, nir_alu_dest dest, nir_ssa_def **src)
882 {
883 nir_ssa_def *abs_srcx = nir_fabs(b, ttn_channel(b, src[0], X));
884 nir_ssa_def *log2 = nir_flog2(b, abs_srcx);
885
886 ttn_move_dest_masked(b, dest, nir_ffloor(b, log2), TGSI_WRITEMASK_X);
887 ttn_move_dest_masked(b, dest,
888 nir_fdiv(b, abs_srcx, nir_fexp2(b, nir_ffloor(b, log2))),
889 TGSI_WRITEMASK_Y);
890 ttn_move_dest_masked(b, dest, nir_flog2(b, abs_srcx), TGSI_WRITEMASK_Z);
891 ttn_move_dest_masked(b, dest, nir_imm_float(b, 1.0), TGSI_WRITEMASK_W);
892 }
893
894 /* DST - Distance Vector
895 * dst.x = 1.0
896 * dst.y = src0.y \times src1.y
897 * dst.z = src0.z
898 * dst.w = src1.w
899 */
900 static void
901 ttn_dst(nir_builder *b, nir_op op, nir_alu_dest dest, nir_ssa_def **src)
902 {
903 ttn_move_dest_masked(b, dest, nir_imm_float(b, 1.0), TGSI_WRITEMASK_X);
904 ttn_move_dest_masked(b, dest, nir_fmul(b, src[0], src[1]), TGSI_WRITEMASK_Y);
905 ttn_move_dest_masked(b, dest, nir_fmov(b, src[0]), TGSI_WRITEMASK_Z);
906 ttn_move_dest_masked(b, dest, nir_fmov(b, src[1]), TGSI_WRITEMASK_W);
907 }
908
909 /* LIT - Light Coefficients
910 * dst.x = 1.0
911 * dst.y = max(src.x, 0.0)
912 * dst.z = (src.x > 0.0) ? max(src.y, 0.0)^{clamp(src.w, -128.0, 128.0))} : 0
913 * dst.w = 1.0
914 */
915 static void
916 ttn_lit(nir_builder *b, nir_op op, nir_alu_dest dest, nir_ssa_def **src)
917 {
918 ttn_move_dest_masked(b, dest, nir_imm_float(b, 1.0), TGSI_WRITEMASK_XW);
919
920 ttn_move_dest_masked(b, dest, nir_fmax(b, ttn_channel(b, src[0], X),
921 nir_imm_float(b, 0.0)), TGSI_WRITEMASK_Y);
922
923 if (dest.write_mask & TGSI_WRITEMASK_Z) {
924 nir_ssa_def *src0_y = ttn_channel(b, src[0], Y);
925 nir_ssa_def *wclamp = nir_fmax(b, nir_fmin(b, ttn_channel(b, src[0], W),
926 nir_imm_float(b, 128.0)),
927 nir_imm_float(b, -128.0));
928 nir_ssa_def *pow = nir_fpow(b, nir_fmax(b, src0_y, nir_imm_float(b, 0.0)),
929 wclamp);
930
931 ttn_move_dest_masked(b, dest,
932 nir_bcsel(b,
933 nir_fge(b,
934 nir_imm_float(b, 0.0),
935 ttn_channel(b, src[0], X)),
936 nir_imm_float(b, 0.0),
937 pow),
938 TGSI_WRITEMASK_Z);
939 }
940 }
941
942 /* SCS - Sine Cosine
943 * dst.x = \cos{src.x}
944 * dst.y = \sin{src.x}
945 * dst.z = 0.0
946 * dst.w = 1.0
947 */
948 static void
949 ttn_scs(nir_builder *b, nir_op op, nir_alu_dest dest, nir_ssa_def **src)
950 {
951 ttn_move_dest_masked(b, dest, nir_fcos(b, ttn_channel(b, src[0], X)),
952 TGSI_WRITEMASK_X);
953 ttn_move_dest_masked(b, dest, nir_fsin(b, ttn_channel(b, src[0], X)),
954 TGSI_WRITEMASK_Y);
955 ttn_move_dest_masked(b, dest, nir_imm_float(b, 0.0), TGSI_WRITEMASK_Z);
956 ttn_move_dest_masked(b, dest, nir_imm_float(b, 1.0), TGSI_WRITEMASK_W);
957 }
958
959 static void
960 ttn_sle(nir_builder *b, nir_op op, nir_alu_dest dest, nir_ssa_def **src)
961 {
962 ttn_move_dest(b, dest, nir_sge(b, src[1], src[0]));
963 }
964
965 static void
966 ttn_sgt(nir_builder *b, nir_op op, nir_alu_dest dest, nir_ssa_def **src)
967 {
968 ttn_move_dest(b, dest, nir_slt(b, src[1], src[0]));
969 }
970
971 static void
972 ttn_clamp(nir_builder *b, nir_op op, nir_alu_dest dest, nir_ssa_def **src)
973 {
974 ttn_move_dest(b, dest, nir_fmin(b, nir_fmax(b, src[0], src[1]), src[2]));
975 }
976
977 static void
978 ttn_xpd(nir_builder *b, nir_op op, nir_alu_dest dest, nir_ssa_def **src)
979 {
980 ttn_move_dest_masked(b, dest,
981 nir_fsub(b,
982 nir_fmul(b,
983 ttn_swizzle(b, src[0], Y, Z, X, X),
984 ttn_swizzle(b, src[1], Z, X, Y, X)),
985 nir_fmul(b,
986 ttn_swizzle(b, src[1], Y, Z, X, X),
987 ttn_swizzle(b, src[0], Z, X, Y, X))),
988 TGSI_WRITEMASK_XYZ);
989 ttn_move_dest_masked(b, dest, nir_imm_float(b, 1.0), TGSI_WRITEMASK_W);
990 }
991
992 static void
993 ttn_dp2a(nir_builder *b, nir_op op, nir_alu_dest dest, nir_ssa_def **src)
994 {
995 ttn_move_dest(b, dest,
996 ttn_channel(b, nir_fadd(b, nir_fdot2(b, src[0], src[1]),
997 src[2]),
998 X));
999 }
1000
1001 static void
1002 ttn_dp2(nir_builder *b, nir_op op, nir_alu_dest dest, nir_ssa_def **src)
1003 {
1004 ttn_move_dest(b, dest, nir_fdot2(b, src[0], src[1]));
1005 }
1006
1007 static void
1008 ttn_dp3(nir_builder *b, nir_op op, nir_alu_dest dest, nir_ssa_def **src)
1009 {
1010 ttn_move_dest(b, dest, nir_fdot3(b, src[0], src[1]));
1011 }
1012
1013 static void
1014 ttn_dp4(nir_builder *b, nir_op op, nir_alu_dest dest, nir_ssa_def **src)
1015 {
1016 ttn_move_dest(b, dest, nir_fdot4(b, src[0], src[1]));
1017 }
1018
1019 static void
1020 ttn_dph(nir_builder *b, nir_op op, nir_alu_dest dest, nir_ssa_def **src)
1021 {
1022 ttn_move_dest(b, dest, nir_fadd(b, nir_fdot3(b, src[0], src[1]),
1023 ttn_channel(b, src[1], W)));
1024 }
1025
1026 static void
1027 ttn_umad(nir_builder *b, nir_op op, nir_alu_dest dest, nir_ssa_def **src)
1028 {
1029 ttn_move_dest(b, dest, nir_iadd(b, nir_imul(b, src[0], src[1]), src[2]));
1030 }
1031
1032 static void
1033 ttn_arr(nir_builder *b, nir_op op, nir_alu_dest dest, nir_ssa_def **src)
1034 {
1035 ttn_move_dest(b, dest, nir_ffloor(b, nir_fadd(b, src[0], nir_imm_float(b, 0.5))));
1036 }
1037
1038 static void
1039 ttn_cmp(nir_builder *b, nir_op op, nir_alu_dest dest, nir_ssa_def **src)
1040 {
1041 ttn_move_dest(b, dest, nir_bcsel(b,
1042 nir_flt(b, src[0], nir_imm_float(b, 0.0)),
1043 src[1], src[2]));
1044 }
1045
1046 static void
1047 ttn_ucmp(nir_builder *b, nir_op op, nir_alu_dest dest, nir_ssa_def **src)
1048 {
1049 ttn_move_dest(b, dest, nir_bcsel(b,
1050 nir_ine(b, src[0], nir_imm_int(b, 0)),
1051 src[1], src[2]));
1052 }
1053
1054 static void
1055 ttn_kill(nir_builder *b, nir_op op, nir_alu_dest dest, nir_ssa_def **src)
1056 {
1057 nir_intrinsic_instr *discard =
1058 nir_intrinsic_instr_create(b->shader, nir_intrinsic_discard);
1059 nir_builder_instr_insert(b, &discard->instr);
1060 }
1061
1062 static void
1063 ttn_kill_if(nir_builder *b, nir_op op, nir_alu_dest dest, nir_ssa_def **src)
1064 {
1065 nir_ssa_def *cmp = nir_bany4(b, nir_flt(b, src[0], nir_imm_float(b, 0.0)));
1066 nir_intrinsic_instr *discard =
1067 nir_intrinsic_instr_create(b->shader, nir_intrinsic_discard_if);
1068 discard->src[0] = nir_src_for_ssa(cmp);
1069 nir_builder_instr_insert(b, &discard->instr);
1070 }
1071
1072 static void
1073 ttn_if(struct ttn_compile *c, nir_ssa_def *src, bool is_uint)
1074 {
1075 nir_builder *b = &c->build;
1076
1077 src = ttn_channel(b, src, X);
1078
1079 nir_if *if_stmt = nir_if_create(b->shader);
1080 if (is_uint) {
1081 if_stmt->condition = nir_src_for_ssa(nir_ine(b, src, nir_imm_int(b, 0)));
1082 } else {
1083 if_stmt->condition = nir_src_for_ssa(nir_fne(b, src, nir_imm_int(b, 0)));
1084 }
1085 nir_builder_cf_insert(b, &if_stmt->cf_node);
1086
1087 c->if_stack[c->if_stack_pos] = nir_after_cf_node(&if_stmt->cf_node);
1088 c->if_stack_pos++;
1089
1090 b->cursor = nir_after_cf_list(&if_stmt->then_list);
1091
1092 c->if_stack[c->if_stack_pos] = nir_after_cf_list(&if_stmt->else_list);
1093 c->if_stack_pos++;
1094 }
1095
1096 static void
1097 ttn_else(struct ttn_compile *c)
1098 {
1099 nir_builder *b = &c->build;
1100
1101 b->cursor = c->if_stack[c->if_stack_pos - 1];
1102 }
1103
1104 static void
1105 ttn_endif(struct ttn_compile *c)
1106 {
1107 nir_builder *b = &c->build;
1108
1109 c->if_stack_pos -= 2;
1110 b->cursor = c->if_stack[c->if_stack_pos];
1111 }
1112
1113 static void
1114 ttn_bgnloop(struct ttn_compile *c)
1115 {
1116 nir_builder *b = &c->build;
1117
1118 nir_loop *loop = nir_loop_create(b->shader);
1119 nir_builder_cf_insert(b, &loop->cf_node);
1120
1121 c->loop_stack[c->loop_stack_pos] = nir_after_cf_node(&loop->cf_node);
1122 c->loop_stack_pos++;
1123
1124 b->cursor = nir_after_cf_list(&loop->body);
1125 }
1126
1127 static void
1128 ttn_cont(nir_builder *b)
1129 {
1130 nir_jump_instr *instr = nir_jump_instr_create(b->shader, nir_jump_continue);
1131 nir_builder_instr_insert(b, &instr->instr);
1132 }
1133
1134 static void
1135 ttn_brk(nir_builder *b)
1136 {
1137 nir_jump_instr *instr = nir_jump_instr_create(b->shader, nir_jump_break);
1138 nir_builder_instr_insert(b, &instr->instr);
1139 }
1140
1141 static void
1142 ttn_endloop(struct ttn_compile *c)
1143 {
1144 nir_builder *b = &c->build;
1145
1146 c->loop_stack_pos--;
1147 b->cursor = c->loop_stack[c->loop_stack_pos];
1148 }
1149
1150 static void
1151 setup_texture_info(nir_tex_instr *instr, unsigned texture)
1152 {
1153 switch (texture) {
1154 case TGSI_TEXTURE_BUFFER:
1155 instr->sampler_dim = GLSL_SAMPLER_DIM_BUF;
1156 break;
1157 case TGSI_TEXTURE_1D:
1158 instr->sampler_dim = GLSL_SAMPLER_DIM_1D;
1159 break;
1160 case TGSI_TEXTURE_1D_ARRAY:
1161 instr->sampler_dim = GLSL_SAMPLER_DIM_1D;
1162 instr->is_array = true;
1163 break;
1164 case TGSI_TEXTURE_SHADOW1D:
1165 instr->sampler_dim = GLSL_SAMPLER_DIM_1D;
1166 instr->is_shadow = true;
1167 break;
1168 case TGSI_TEXTURE_SHADOW1D_ARRAY:
1169 instr->sampler_dim = GLSL_SAMPLER_DIM_1D;
1170 instr->is_shadow = true;
1171 instr->is_array = true;
1172 break;
1173 case TGSI_TEXTURE_2D:
1174 instr->sampler_dim = GLSL_SAMPLER_DIM_2D;
1175 break;
1176 case TGSI_TEXTURE_2D_ARRAY:
1177 instr->sampler_dim = GLSL_SAMPLER_DIM_2D;
1178 instr->is_array = true;
1179 break;
1180 case TGSI_TEXTURE_2D_MSAA:
1181 instr->sampler_dim = GLSL_SAMPLER_DIM_MS;
1182 break;
1183 case TGSI_TEXTURE_2D_ARRAY_MSAA:
1184 instr->sampler_dim = GLSL_SAMPLER_DIM_MS;
1185 instr->is_array = true;
1186 break;
1187 case TGSI_TEXTURE_SHADOW2D:
1188 instr->sampler_dim = GLSL_SAMPLER_DIM_2D;
1189 instr->is_shadow = true;
1190 break;
1191 case TGSI_TEXTURE_SHADOW2D_ARRAY:
1192 instr->sampler_dim = GLSL_SAMPLER_DIM_2D;
1193 instr->is_shadow = true;
1194 instr->is_array = true;
1195 break;
1196 case TGSI_TEXTURE_3D:
1197 instr->sampler_dim = GLSL_SAMPLER_DIM_3D;
1198 break;
1199 case TGSI_TEXTURE_CUBE:
1200 instr->sampler_dim = GLSL_SAMPLER_DIM_CUBE;
1201 break;
1202 case TGSI_TEXTURE_CUBE_ARRAY:
1203 instr->sampler_dim = GLSL_SAMPLER_DIM_CUBE;
1204 instr->is_array = true;
1205 break;
1206 case TGSI_TEXTURE_SHADOWCUBE:
1207 instr->sampler_dim = GLSL_SAMPLER_DIM_CUBE;
1208 instr->is_shadow = true;
1209 break;
1210 case TGSI_TEXTURE_SHADOWCUBE_ARRAY:
1211 instr->sampler_dim = GLSL_SAMPLER_DIM_CUBE;
1212 instr->is_shadow = true;
1213 instr->is_array = true;
1214 break;
1215 case TGSI_TEXTURE_RECT:
1216 instr->sampler_dim = GLSL_SAMPLER_DIM_RECT;
1217 break;
1218 case TGSI_TEXTURE_SHADOWRECT:
1219 instr->sampler_dim = GLSL_SAMPLER_DIM_RECT;
1220 instr->is_shadow = true;
1221 break;
1222 default:
1223 fprintf(stderr, "Unknown TGSI texture target %d\n", texture);
1224 abort();
1225 }
1226 }
1227
1228 static void
1229 ttn_tex(struct ttn_compile *c, nir_alu_dest dest, nir_ssa_def **src)
1230 {
1231 nir_builder *b = &c->build;
1232 struct tgsi_full_instruction *tgsi_inst = &c->token->FullInstruction;
1233 nir_tex_instr *instr;
1234 nir_texop op;
1235 unsigned num_srcs, samp = 1, sview, i;
1236
1237 switch (tgsi_inst->Instruction.Opcode) {
1238 case TGSI_OPCODE_TEX:
1239 op = nir_texop_tex;
1240 num_srcs = 1;
1241 break;
1242 case TGSI_OPCODE_TXP:
1243 op = nir_texop_tex;
1244 num_srcs = 2;
1245 break;
1246 case TGSI_OPCODE_TXB:
1247 op = nir_texop_txb;
1248 num_srcs = 2;
1249 break;
1250 case TGSI_OPCODE_TXB2:
1251 op = nir_texop_txb;
1252 num_srcs = 2;
1253 samp = 2;
1254 break;
1255 case TGSI_OPCODE_TXL:
1256 op = nir_texop_txl;
1257 num_srcs = 2;
1258 break;
1259 case TGSI_OPCODE_TXL2:
1260 op = nir_texop_txl;
1261 num_srcs = 2;
1262 samp = 2;
1263 break;
1264 case TGSI_OPCODE_TXF:
1265 if (tgsi_inst->Texture.Texture == TGSI_TEXTURE_2D_MSAA ||
1266 tgsi_inst->Texture.Texture == TGSI_TEXTURE_2D_ARRAY_MSAA) {
1267 op = nir_texop_txf_ms;
1268 } else {
1269 op = nir_texop_txf;
1270 }
1271 num_srcs = 2;
1272 break;
1273 case TGSI_OPCODE_TXD:
1274 op = nir_texop_txd;
1275 num_srcs = 3;
1276 samp = 3;
1277 break;
1278
1279 default:
1280 fprintf(stderr, "unknown TGSI tex op %d\n", tgsi_inst->Instruction.Opcode);
1281 abort();
1282 }
1283
1284 if (tgsi_inst->Texture.Texture == TGSI_TEXTURE_SHADOW1D ||
1285 tgsi_inst->Texture.Texture == TGSI_TEXTURE_SHADOW1D_ARRAY ||
1286 tgsi_inst->Texture.Texture == TGSI_TEXTURE_SHADOW2D ||
1287 tgsi_inst->Texture.Texture == TGSI_TEXTURE_SHADOW2D_ARRAY ||
1288 tgsi_inst->Texture.Texture == TGSI_TEXTURE_SHADOWRECT ||
1289 tgsi_inst->Texture.Texture == TGSI_TEXTURE_SHADOWCUBE ||
1290 tgsi_inst->Texture.Texture == TGSI_TEXTURE_SHADOWCUBE_ARRAY) {
1291 num_srcs++;
1292 }
1293
1294 num_srcs += tgsi_inst->Texture.NumOffsets;
1295
1296 instr = nir_tex_instr_create(b->shader, num_srcs);
1297 instr->op = op;
1298
1299 setup_texture_info(instr, tgsi_inst->Texture.Texture);
1300
1301 switch (instr->sampler_dim) {
1302 case GLSL_SAMPLER_DIM_1D:
1303 case GLSL_SAMPLER_DIM_BUF:
1304 instr->coord_components = 1;
1305 break;
1306 case GLSL_SAMPLER_DIM_2D:
1307 case GLSL_SAMPLER_DIM_RECT:
1308 case GLSL_SAMPLER_DIM_EXTERNAL:
1309 case GLSL_SAMPLER_DIM_MS:
1310 instr->coord_components = 2;
1311 break;
1312 case GLSL_SAMPLER_DIM_3D:
1313 case GLSL_SAMPLER_DIM_CUBE:
1314 instr->coord_components = 3;
1315 break;
1316 }
1317
1318 if (instr->is_array)
1319 instr->coord_components++;
1320
1321 assert(tgsi_inst->Src[samp].Register.File == TGSI_FILE_SAMPLER);
1322 instr->sampler_index = tgsi_inst->Src[samp].Register.Index;
1323
1324 /* TODO if we supported any opc's which take an explicit SVIEW
1325 * src, we would use that here instead. But for the "legacy"
1326 * texture opc's the SVIEW index is same as SAMP index:
1327 */
1328 sview = instr->sampler_index;
1329
1330 if (sview < c->num_samp_types) {
1331 instr->dest_type = c->samp_types[sview];
1332 } else {
1333 instr->dest_type = nir_type_float;
1334 }
1335
1336 unsigned src_number = 0;
1337
1338 instr->src[src_number].src =
1339 nir_src_for_ssa(nir_swizzle(b, src[0], SWIZ(X, Y, Z, W),
1340 instr->coord_components, false));
1341 instr->src[src_number].src_type = nir_tex_src_coord;
1342 src_number++;
1343
1344 if (tgsi_inst->Instruction.Opcode == TGSI_OPCODE_TXP) {
1345 instr->src[src_number].src = nir_src_for_ssa(ttn_channel(b, src[0], W));
1346 instr->src[src_number].src_type = nir_tex_src_projector;
1347 src_number++;
1348 }
1349
1350 if (tgsi_inst->Instruction.Opcode == TGSI_OPCODE_TXB) {
1351 instr->src[src_number].src = nir_src_for_ssa(ttn_channel(b, src[0], W));
1352 instr->src[src_number].src_type = nir_tex_src_bias;
1353 src_number++;
1354 }
1355
1356 if (tgsi_inst->Instruction.Opcode == TGSI_OPCODE_TXB2) {
1357 instr->src[src_number].src = nir_src_for_ssa(ttn_channel(b, src[1], X));
1358 instr->src[src_number].src_type = nir_tex_src_bias;
1359 src_number++;
1360 }
1361
1362 if (tgsi_inst->Instruction.Opcode == TGSI_OPCODE_TXL) {
1363 instr->src[src_number].src = nir_src_for_ssa(ttn_channel(b, src[0], W));
1364 instr->src[src_number].src_type = nir_tex_src_lod;
1365 src_number++;
1366 }
1367
1368 if (tgsi_inst->Instruction.Opcode == TGSI_OPCODE_TXL2) {
1369 instr->src[src_number].src = nir_src_for_ssa(ttn_channel(b, src[1], X));
1370 instr->src[src_number].src_type = nir_tex_src_lod;
1371 src_number++;
1372 }
1373
1374 if (tgsi_inst->Instruction.Opcode == TGSI_OPCODE_TXF) {
1375 instr->src[src_number].src = nir_src_for_ssa(ttn_channel(b, src[0], W));
1376 if (op == nir_texop_txf_ms)
1377 instr->src[src_number].src_type = nir_tex_src_ms_index;
1378 else
1379 instr->src[src_number].src_type = nir_tex_src_lod;
1380 src_number++;
1381 }
1382
1383 if (tgsi_inst->Instruction.Opcode == TGSI_OPCODE_TXD) {
1384 instr->src[src_number].src =
1385 nir_src_for_ssa(nir_swizzle(b, src[1], SWIZ(X, Y, Z, W),
1386 instr->coord_components, false));
1387 instr->src[src_number].src_type = nir_tex_src_ddx;
1388 src_number++;
1389 instr->src[src_number].src =
1390 nir_src_for_ssa(nir_swizzle(b, src[2], SWIZ(X, Y, Z, W),
1391 instr->coord_components, false));
1392 instr->src[src_number].src_type = nir_tex_src_ddy;
1393 src_number++;
1394 }
1395
1396 if (instr->is_shadow) {
1397 if (instr->coord_components < 3)
1398 instr->src[src_number].src = nir_src_for_ssa(ttn_channel(b, src[0], Z));
1399 else
1400 instr->src[src_number].src = nir_src_for_ssa(ttn_channel(b, src[0], W));
1401
1402 instr->src[src_number].src_type = nir_tex_src_comparitor;
1403 src_number++;
1404 }
1405
1406 for (i = 0; i < tgsi_inst->Texture.NumOffsets; i++) {
1407 struct tgsi_texture_offset *tex_offset = &tgsi_inst->TexOffsets[i];
1408 /* since TexOffset ins't using tgsi_full_src_register we get to
1409 * do some extra gymnastics:
1410 */
1411 nir_alu_src src;
1412
1413 memset(&src, 0, sizeof(src));
1414
1415 src.src = ttn_src_for_file_and_index(c,
1416 tex_offset->File,
1417 tex_offset->Index,
1418 NULL, NULL, NULL);
1419
1420 src.swizzle[0] = tex_offset->SwizzleX;
1421 src.swizzle[1] = tex_offset->SwizzleY;
1422 src.swizzle[2] = tex_offset->SwizzleZ;
1423 src.swizzle[3] = TGSI_SWIZZLE_W;
1424
1425 instr->src[src_number].src_type = nir_tex_src_offset;
1426 instr->src[src_number].src = nir_src_for_ssa(
1427 nir_fmov_alu(b, src, nir_tex_instr_src_size(instr, src_number)));
1428 src_number++;
1429 }
1430
1431 assert(src_number == num_srcs);
1432
1433 nir_ssa_dest_init(&instr->instr, &instr->dest, 4, NULL);
1434 nir_builder_instr_insert(b, &instr->instr);
1435
1436 /* Resolve the writemask on the texture op. */
1437 ttn_move_dest(b, dest, &instr->dest.ssa);
1438 }
1439
1440 /* TGSI_OPCODE_TXQ is actually two distinct operations:
1441 *
1442 * dst.x = texture\_width(unit, lod)
1443 * dst.y = texture\_height(unit, lod)
1444 * dst.z = texture\_depth(unit, lod)
1445 * dst.w = texture\_levels(unit)
1446 *
1447 * dst.xyz map to NIR txs opcode, and dst.w maps to query_levels
1448 */
1449 static void
1450 ttn_txq(struct ttn_compile *c, nir_alu_dest dest, nir_ssa_def **src)
1451 {
1452 nir_builder *b = &c->build;
1453 struct tgsi_full_instruction *tgsi_inst = &c->token->FullInstruction;
1454 nir_tex_instr *txs, *qlv;
1455
1456 txs = nir_tex_instr_create(b->shader, 1);
1457 txs->op = nir_texop_txs;
1458 setup_texture_info(txs, tgsi_inst->Texture.Texture);
1459
1460 qlv = nir_tex_instr_create(b->shader, 0);
1461 qlv->op = nir_texop_query_levels;
1462 setup_texture_info(qlv, tgsi_inst->Texture.Texture);
1463
1464 assert(tgsi_inst->Src[1].Register.File == TGSI_FILE_SAMPLER);
1465 txs->sampler_index = tgsi_inst->Src[1].Register.Index;
1466 qlv->sampler_index = tgsi_inst->Src[1].Register.Index;
1467
1468 /* only single src, the lod: */
1469 txs->src[0].src = nir_src_for_ssa(ttn_channel(b, src[0], X));
1470 txs->src[0].src_type = nir_tex_src_lod;
1471
1472 nir_ssa_dest_init(&txs->instr, &txs->dest, 3, NULL);
1473 nir_builder_instr_insert(b, &txs->instr);
1474
1475 nir_ssa_dest_init(&qlv->instr, &qlv->dest, 1, NULL);
1476 nir_builder_instr_insert(b, &qlv->instr);
1477
1478 ttn_move_dest_masked(b, dest, &txs->dest.ssa, TGSI_WRITEMASK_XYZ);
1479 ttn_move_dest_masked(b, dest, &qlv->dest.ssa, TGSI_WRITEMASK_W);
1480 }
1481
1482 static const nir_op op_trans[TGSI_OPCODE_LAST] = {
1483 [TGSI_OPCODE_ARL] = 0,
1484 [TGSI_OPCODE_MOV] = nir_op_fmov,
1485 [TGSI_OPCODE_LIT] = 0,
1486 [TGSI_OPCODE_RCP] = nir_op_frcp,
1487 [TGSI_OPCODE_RSQ] = nir_op_frsq,
1488 [TGSI_OPCODE_EXP] = 0,
1489 [TGSI_OPCODE_LOG] = 0,
1490 [TGSI_OPCODE_MUL] = nir_op_fmul,
1491 [TGSI_OPCODE_ADD] = nir_op_fadd,
1492 [TGSI_OPCODE_DP3] = 0,
1493 [TGSI_OPCODE_DP4] = 0,
1494 [TGSI_OPCODE_DST] = 0,
1495 [TGSI_OPCODE_MIN] = nir_op_fmin,
1496 [TGSI_OPCODE_MAX] = nir_op_fmax,
1497 [TGSI_OPCODE_SLT] = nir_op_slt,
1498 [TGSI_OPCODE_SGE] = nir_op_sge,
1499 [TGSI_OPCODE_MAD] = nir_op_ffma,
1500 [TGSI_OPCODE_SUB] = nir_op_fsub,
1501 [TGSI_OPCODE_LRP] = 0,
1502 [TGSI_OPCODE_SQRT] = nir_op_fsqrt,
1503 [TGSI_OPCODE_DP2A] = 0,
1504 [TGSI_OPCODE_FRC] = nir_op_ffract,
1505 [TGSI_OPCODE_CLAMP] = 0,
1506 [TGSI_OPCODE_FLR] = nir_op_ffloor,
1507 [TGSI_OPCODE_ROUND] = nir_op_fround_even,
1508 [TGSI_OPCODE_EX2] = nir_op_fexp2,
1509 [TGSI_OPCODE_LG2] = nir_op_flog2,
1510 [TGSI_OPCODE_POW] = nir_op_fpow,
1511 [TGSI_OPCODE_XPD] = 0,
1512 [TGSI_OPCODE_ABS] = nir_op_fabs,
1513 [TGSI_OPCODE_DPH] = 0,
1514 [TGSI_OPCODE_COS] = nir_op_fcos,
1515 [TGSI_OPCODE_DDX] = nir_op_fddx,
1516 [TGSI_OPCODE_DDY] = nir_op_fddy,
1517 [TGSI_OPCODE_KILL] = 0,
1518 [TGSI_OPCODE_PK2H] = 0, /* XXX */
1519 [TGSI_OPCODE_PK2US] = 0, /* XXX */
1520 [TGSI_OPCODE_PK4B] = 0, /* XXX */
1521 [TGSI_OPCODE_PK4UB] = 0, /* XXX */
1522 [TGSI_OPCODE_SEQ] = nir_op_seq,
1523 [TGSI_OPCODE_SGT] = 0,
1524 [TGSI_OPCODE_SIN] = nir_op_fsin,
1525 [TGSI_OPCODE_SNE] = nir_op_sne,
1526 [TGSI_OPCODE_SLE] = 0,
1527 [TGSI_OPCODE_TEX] = 0,
1528 [TGSI_OPCODE_TXD] = 0,
1529 [TGSI_OPCODE_TXP] = 0,
1530 [TGSI_OPCODE_UP2H] = 0, /* XXX */
1531 [TGSI_OPCODE_UP2US] = 0, /* XXX */
1532 [TGSI_OPCODE_UP4B] = 0, /* XXX */
1533 [TGSI_OPCODE_UP4UB] = 0, /* XXX */
1534 [TGSI_OPCODE_ARR] = 0,
1535
1536 /* No function calls, yet. */
1537 [TGSI_OPCODE_CAL] = 0, /* XXX */
1538 [TGSI_OPCODE_RET] = 0, /* XXX */
1539
1540 [TGSI_OPCODE_SSG] = nir_op_fsign,
1541 [TGSI_OPCODE_CMP] = 0,
1542 [TGSI_OPCODE_SCS] = 0,
1543 [TGSI_OPCODE_TXB] = 0,
1544 [TGSI_OPCODE_DIV] = nir_op_fdiv,
1545 [TGSI_OPCODE_DP2] = 0,
1546 [TGSI_OPCODE_DP2A] = 0,
1547 [TGSI_OPCODE_TXL] = 0,
1548
1549 [TGSI_OPCODE_BRK] = 0,
1550 [TGSI_OPCODE_IF] = 0,
1551 [TGSI_OPCODE_UIF] = 0,
1552 [TGSI_OPCODE_ELSE] = 0,
1553 [TGSI_OPCODE_ENDIF] = 0,
1554
1555 [TGSI_OPCODE_DDX_FINE] = nir_op_fddx_fine,
1556 [TGSI_OPCODE_DDY_FINE] = nir_op_fddy_fine,
1557
1558 [TGSI_OPCODE_PUSHA] = 0, /* XXX */
1559 [TGSI_OPCODE_POPA] = 0, /* XXX */
1560
1561 [TGSI_OPCODE_CEIL] = nir_op_fceil,
1562 [TGSI_OPCODE_I2F] = nir_op_i2f,
1563 [TGSI_OPCODE_NOT] = nir_op_inot,
1564 [TGSI_OPCODE_TRUNC] = nir_op_ftrunc,
1565 [TGSI_OPCODE_SHL] = nir_op_ishl,
1566 [TGSI_OPCODE_AND] = nir_op_iand,
1567 [TGSI_OPCODE_OR] = nir_op_ior,
1568 [TGSI_OPCODE_MOD] = nir_op_umod,
1569 [TGSI_OPCODE_XOR] = nir_op_ixor,
1570 [TGSI_OPCODE_SAD] = 0, /* XXX */
1571 [TGSI_OPCODE_TXF] = 0,
1572 [TGSI_OPCODE_TXQ] = 0,
1573
1574 [TGSI_OPCODE_CONT] = 0,
1575
1576 [TGSI_OPCODE_EMIT] = 0, /* XXX */
1577 [TGSI_OPCODE_ENDPRIM] = 0, /* XXX */
1578
1579 [TGSI_OPCODE_BGNLOOP] = 0,
1580 [TGSI_OPCODE_BGNSUB] = 0, /* XXX: no function calls */
1581 [TGSI_OPCODE_ENDLOOP] = 0,
1582 [TGSI_OPCODE_ENDSUB] = 0, /* XXX: no function calls */
1583
1584 [TGSI_OPCODE_TXQ_LZ] = 0,
1585 [TGSI_OPCODE_NOP] = 0,
1586 [TGSI_OPCODE_FSEQ] = nir_op_feq,
1587 [TGSI_OPCODE_FSGE] = nir_op_fge,
1588 [TGSI_OPCODE_FSLT] = nir_op_flt,
1589 [TGSI_OPCODE_FSNE] = nir_op_fne,
1590
1591 /* No control flow yet */
1592 [TGSI_OPCODE_CALLNZ] = 0, /* XXX */
1593 [TGSI_OPCODE_BREAKC] = 0, /* not emitted by glsl_to_tgsi.cpp */
1594
1595 [TGSI_OPCODE_KILL_IF] = 0,
1596
1597 [TGSI_OPCODE_END] = 0,
1598
1599 [TGSI_OPCODE_F2I] = nir_op_f2i,
1600 [TGSI_OPCODE_IDIV] = nir_op_idiv,
1601 [TGSI_OPCODE_IMAX] = nir_op_imax,
1602 [TGSI_OPCODE_IMIN] = nir_op_imin,
1603 [TGSI_OPCODE_INEG] = nir_op_ineg,
1604 [TGSI_OPCODE_ISGE] = nir_op_ige,
1605 [TGSI_OPCODE_ISHR] = nir_op_ishr,
1606 [TGSI_OPCODE_ISLT] = nir_op_ilt,
1607 [TGSI_OPCODE_F2U] = nir_op_f2u,
1608 [TGSI_OPCODE_U2F] = nir_op_u2f,
1609 [TGSI_OPCODE_UADD] = nir_op_iadd,
1610 [TGSI_OPCODE_UDIV] = nir_op_udiv,
1611 [TGSI_OPCODE_UMAD] = 0,
1612 [TGSI_OPCODE_UMAX] = nir_op_umax,
1613 [TGSI_OPCODE_UMIN] = nir_op_umin,
1614 [TGSI_OPCODE_UMOD] = nir_op_umod,
1615 [TGSI_OPCODE_UMUL] = nir_op_imul,
1616 [TGSI_OPCODE_USEQ] = nir_op_ieq,
1617 [TGSI_OPCODE_USGE] = nir_op_uge,
1618 [TGSI_OPCODE_USHR] = nir_op_ushr,
1619 [TGSI_OPCODE_USLT] = nir_op_ult,
1620 [TGSI_OPCODE_USNE] = nir_op_ine,
1621
1622 [TGSI_OPCODE_SWITCH] = 0, /* not emitted by glsl_to_tgsi.cpp */
1623 [TGSI_OPCODE_CASE] = 0, /* not emitted by glsl_to_tgsi.cpp */
1624 [TGSI_OPCODE_DEFAULT] = 0, /* not emitted by glsl_to_tgsi.cpp */
1625 [TGSI_OPCODE_ENDSWITCH] = 0, /* not emitted by glsl_to_tgsi.cpp */
1626
1627 /* XXX: SAMPLE opcodes */
1628
1629 [TGSI_OPCODE_UARL] = nir_op_imov,
1630 [TGSI_OPCODE_UCMP] = 0,
1631 [TGSI_OPCODE_IABS] = nir_op_iabs,
1632 [TGSI_OPCODE_ISSG] = nir_op_isign,
1633
1634 /* XXX: atomics */
1635
1636 [TGSI_OPCODE_TEX2] = 0,
1637 [TGSI_OPCODE_TXB2] = 0,
1638 [TGSI_OPCODE_TXL2] = 0,
1639
1640 [TGSI_OPCODE_IMUL_HI] = nir_op_imul_high,
1641 [TGSI_OPCODE_UMUL_HI] = nir_op_umul_high,
1642
1643 [TGSI_OPCODE_TG4] = 0,
1644 [TGSI_OPCODE_LODQ] = 0, /* XXX */
1645
1646 [TGSI_OPCODE_IBFE] = nir_op_ibitfield_extract,
1647 [TGSI_OPCODE_UBFE] = nir_op_ubitfield_extract,
1648 [TGSI_OPCODE_BFI] = nir_op_bitfield_insert,
1649 [TGSI_OPCODE_BREV] = nir_op_bitfield_reverse,
1650 [TGSI_OPCODE_POPC] = nir_op_bit_count,
1651 [TGSI_OPCODE_LSB] = nir_op_find_lsb,
1652 [TGSI_OPCODE_IMSB] = nir_op_ifind_msb,
1653 [TGSI_OPCODE_UMSB] = nir_op_ifind_msb, /* XXX: signed vs unsigned */
1654
1655 [TGSI_OPCODE_INTERP_CENTROID] = 0, /* XXX */
1656 [TGSI_OPCODE_INTERP_SAMPLE] = 0, /* XXX */
1657 [TGSI_OPCODE_INTERP_OFFSET] = 0, /* XXX */
1658 };
1659
1660 static void
1661 ttn_emit_instruction(struct ttn_compile *c)
1662 {
1663 nir_builder *b = &c->build;
1664 struct tgsi_full_instruction *tgsi_inst = &c->token->FullInstruction;
1665 unsigned i;
1666 unsigned tgsi_op = tgsi_inst->Instruction.Opcode;
1667 struct tgsi_full_dst_register *tgsi_dst = &tgsi_inst->Dst[0];
1668
1669 if (tgsi_op == TGSI_OPCODE_END)
1670 return;
1671
1672 nir_ssa_def *src[TGSI_FULL_MAX_SRC_REGISTERS];
1673 for (i = 0; i < tgsi_inst->Instruction.NumSrcRegs; i++) {
1674 src[i] = ttn_get_src(c, &tgsi_inst->Src[i]);
1675 }
1676 nir_alu_dest dest = ttn_get_dest(c, tgsi_dst);
1677
1678 switch (tgsi_op) {
1679 case TGSI_OPCODE_RSQ:
1680 ttn_move_dest(b, dest, nir_frsq(b, ttn_channel(b, src[0], X)));
1681 break;
1682
1683 case TGSI_OPCODE_SQRT:
1684 ttn_move_dest(b, dest, nir_fsqrt(b, ttn_channel(b, src[0], X)));
1685 break;
1686
1687 case TGSI_OPCODE_RCP:
1688 ttn_move_dest(b, dest, nir_frcp(b, ttn_channel(b, src[0], X)));
1689 break;
1690
1691 case TGSI_OPCODE_EX2:
1692 ttn_move_dest(b, dest, nir_fexp2(b, ttn_channel(b, src[0], X)));
1693 break;
1694
1695 case TGSI_OPCODE_LG2:
1696 ttn_move_dest(b, dest, nir_flog2(b, ttn_channel(b, src[0], X)));
1697 break;
1698
1699 case TGSI_OPCODE_POW:
1700 ttn_move_dest(b, dest, nir_fpow(b,
1701 ttn_channel(b, src[0], X),
1702 ttn_channel(b, src[1], X)));
1703 break;
1704
1705 case TGSI_OPCODE_COS:
1706 ttn_move_dest(b, dest, nir_fcos(b, ttn_channel(b, src[0], X)));
1707 break;
1708
1709 case TGSI_OPCODE_SIN:
1710 ttn_move_dest(b, dest, nir_fsin(b, ttn_channel(b, src[0], X)));
1711 break;
1712
1713 case TGSI_OPCODE_ARL:
1714 ttn_arl(b, op_trans[tgsi_op], dest, src);
1715 break;
1716
1717 case TGSI_OPCODE_EXP:
1718 ttn_exp(b, op_trans[tgsi_op], dest, src);
1719 break;
1720
1721 case TGSI_OPCODE_LOG:
1722 ttn_log(b, op_trans[tgsi_op], dest, src);
1723 break;
1724
1725 case TGSI_OPCODE_DST:
1726 ttn_dst(b, op_trans[tgsi_op], dest, src);
1727 break;
1728
1729 case TGSI_OPCODE_LIT:
1730 ttn_lit(b, op_trans[tgsi_op], dest, src);
1731 break;
1732
1733 case TGSI_OPCODE_CLAMP:
1734 ttn_clamp(b, op_trans[tgsi_op], dest, src);
1735 break;
1736
1737 case TGSI_OPCODE_XPD:
1738 ttn_xpd(b, op_trans[tgsi_op], dest, src);
1739 break;
1740
1741 case TGSI_OPCODE_DP2:
1742 ttn_dp2(b, op_trans[tgsi_op], dest, src);
1743 break;
1744
1745 case TGSI_OPCODE_DP3:
1746 ttn_dp3(b, op_trans[tgsi_op], dest, src);
1747 break;
1748
1749 case TGSI_OPCODE_DP4:
1750 ttn_dp4(b, op_trans[tgsi_op], dest, src);
1751 break;
1752
1753 case TGSI_OPCODE_DP2A:
1754 ttn_dp2a(b, op_trans[tgsi_op], dest, src);
1755 break;
1756
1757 case TGSI_OPCODE_DPH:
1758 ttn_dph(b, op_trans[tgsi_op], dest, src);
1759 break;
1760
1761 case TGSI_OPCODE_UMAD:
1762 ttn_umad(b, op_trans[tgsi_op], dest, src);
1763 break;
1764
1765 case TGSI_OPCODE_LRP:
1766 ttn_move_dest(b, dest, nir_flrp(b, src[2], src[1], src[0]));
1767 break;
1768
1769 case TGSI_OPCODE_KILL:
1770 ttn_kill(b, op_trans[tgsi_op], dest, src);
1771 break;
1772
1773 case TGSI_OPCODE_ARR:
1774 ttn_arr(b, op_trans[tgsi_op], dest, src);
1775 break;
1776
1777 case TGSI_OPCODE_CMP:
1778 ttn_cmp(b, op_trans[tgsi_op], dest, src);
1779 break;
1780
1781 case TGSI_OPCODE_UCMP:
1782 ttn_ucmp(b, op_trans[tgsi_op], dest, src);
1783 break;
1784
1785 case TGSI_OPCODE_SCS:
1786 ttn_scs(b, op_trans[tgsi_op], dest, src);
1787 break;
1788
1789 case TGSI_OPCODE_SGT:
1790 ttn_sgt(b, op_trans[tgsi_op], dest, src);
1791 break;
1792
1793 case TGSI_OPCODE_SLE:
1794 ttn_sle(b, op_trans[tgsi_op], dest, src);
1795 break;
1796
1797 case TGSI_OPCODE_KILL_IF:
1798 ttn_kill_if(b, op_trans[tgsi_op], dest, src);
1799 break;
1800
1801 case TGSI_OPCODE_TEX:
1802 case TGSI_OPCODE_TXP:
1803 case TGSI_OPCODE_TXL:
1804 case TGSI_OPCODE_TXB:
1805 case TGSI_OPCODE_TXD:
1806 case TGSI_OPCODE_TXL2:
1807 case TGSI_OPCODE_TXB2:
1808 case TGSI_OPCODE_TXQ_LZ:
1809 case TGSI_OPCODE_TXF:
1810 case TGSI_OPCODE_TG4:
1811 ttn_tex(c, dest, src);
1812 break;
1813
1814 case TGSI_OPCODE_TXQ:
1815 ttn_txq(c, dest, src);
1816 break;
1817
1818 case TGSI_OPCODE_NOP:
1819 break;
1820
1821 case TGSI_OPCODE_IF:
1822 ttn_if(c, src[0], false);
1823 break;
1824
1825 case TGSI_OPCODE_UIF:
1826 ttn_if(c, src[0], true);
1827 break;
1828
1829 case TGSI_OPCODE_ELSE:
1830 ttn_else(c);
1831 break;
1832
1833 case TGSI_OPCODE_ENDIF:
1834 ttn_endif(c);
1835 break;
1836
1837 case TGSI_OPCODE_BGNLOOP:
1838 ttn_bgnloop(c);
1839 break;
1840
1841 case TGSI_OPCODE_BRK:
1842 ttn_brk(b);
1843 break;
1844
1845 case TGSI_OPCODE_CONT:
1846 ttn_cont(b);
1847 break;
1848
1849 case TGSI_OPCODE_ENDLOOP:
1850 ttn_endloop(c);
1851 break;
1852
1853 default:
1854 if (op_trans[tgsi_op] != 0 || tgsi_op == TGSI_OPCODE_MOV) {
1855 ttn_alu(b, op_trans[tgsi_op], dest, src);
1856 } else {
1857 fprintf(stderr, "unknown TGSI opcode: %s\n",
1858 tgsi_get_opcode_name(tgsi_op));
1859 abort();
1860 }
1861 break;
1862 }
1863
1864 if (tgsi_inst->Instruction.Saturate) {
1865 assert(!dest.dest.is_ssa);
1866 ttn_move_dest(b, dest, nir_fsat(b, ttn_src_for_dest(b, &dest)));
1867 }
1868
1869 /* if the dst has a matching var, append store_global to move
1870 * output from reg to var
1871 */
1872 nir_variable *var = ttn_get_var(c, tgsi_dst);
1873 if (var) {
1874 unsigned index = tgsi_dst->Register.Index;
1875 unsigned offset = c->temp_regs[index].offset;
1876 nir_intrinsic_instr *store =
1877 nir_intrinsic_instr_create(b->shader, nir_intrinsic_store_var);
1878 struct tgsi_ind_register *indirect = tgsi_dst->Register.Indirect ?
1879 &tgsi_dst->Indirect : NULL;
1880
1881 store->num_components = 4;
1882 store->variables[0] = ttn_array_deref(c, store, var, offset, indirect);
1883 store->src[0] = nir_src_for_reg(dest.dest.reg.reg);
1884
1885 nir_builder_instr_insert(b, &store->instr);
1886 }
1887 }
1888
1889 /**
1890 * Puts a NIR intrinsic to store of each TGSI_FILE_OUTPUT value to the output
1891 * variables at the end of the shader.
1892 *
1893 * We don't generate these incrementally as the TGSI_FILE_OUTPUT values are
1894 * written, because there's no output load intrinsic, which means we couldn't
1895 * handle writemasks.
1896 */
1897 static void
1898 ttn_add_output_stores(struct ttn_compile *c)
1899 {
1900 nir_builder *b = &c->build;
1901
1902 foreach_list_typed(nir_variable, var, node, &b->shader->outputs) {
1903 unsigned array_len = MAX2(glsl_get_length(var->type), 1);
1904 unsigned i;
1905
1906 for (i = 0; i < array_len; i++) {
1907 nir_intrinsic_instr *store =
1908 nir_intrinsic_instr_create(b->shader, nir_intrinsic_store_output);
1909 unsigned loc = var->data.driver_location + i;
1910 store->num_components = 4;
1911 store->const_index[0] = loc;
1912 store->src[0].reg.reg = c->output_regs[loc].reg;
1913 store->src[0].reg.base_offset = c->output_regs[loc].offset;
1914 nir_builder_instr_insert(b, &store->instr);
1915 }
1916 }
1917 }
1918
1919 static gl_shader_stage
1920 tgsi_processor_to_shader_stage(unsigned processor)
1921 {
1922 switch (processor) {
1923 case TGSI_PROCESSOR_FRAGMENT: return MESA_SHADER_FRAGMENT;
1924 case TGSI_PROCESSOR_VERTEX: return MESA_SHADER_VERTEX;
1925 case TGSI_PROCESSOR_GEOMETRY: return MESA_SHADER_GEOMETRY;
1926 case TGSI_PROCESSOR_TESS_CTRL: return MESA_SHADER_TESS_CTRL;
1927 case TGSI_PROCESSOR_TESS_EVAL: return MESA_SHADER_TESS_EVAL;
1928 case TGSI_PROCESSOR_COMPUTE: return MESA_SHADER_COMPUTE;
1929 default:
1930 unreachable("invalid TGSI processor");
1931 };
1932 }
1933
1934 struct nir_shader *
1935 tgsi_to_nir(const void *tgsi_tokens,
1936 const nir_shader_compiler_options *options)
1937 {
1938 struct tgsi_parse_context parser;
1939 struct tgsi_shader_info scan;
1940 struct ttn_compile *c;
1941 struct nir_shader *s;
1942 int ret;
1943
1944 c = rzalloc(NULL, struct ttn_compile);
1945
1946 tgsi_scan_shader(tgsi_tokens, &scan);
1947 c->scan = &scan;
1948
1949 s = nir_shader_create(NULL, tgsi_processor_to_shader_stage(scan.processor),
1950 options);
1951
1952 nir_function *func = nir_function_create(s, "main");
1953 nir_function_overload *overload = nir_function_overload_create(func);
1954 nir_function_impl *impl = nir_function_impl_create(overload);
1955
1956 nir_builder_init(&c->build, impl);
1957 c->build.cursor = nir_after_cf_list(&impl->body);
1958
1959 s->num_inputs = scan.file_max[TGSI_FILE_INPUT] + 1;
1960 s->num_uniforms = scan.const_file_max[0] + 1;
1961 s->num_outputs = scan.file_max[TGSI_FILE_OUTPUT] + 1;
1962
1963 c->output_regs = rzalloc_array(c, struct ttn_reg_info,
1964 scan.file_max[TGSI_FILE_OUTPUT] + 1);
1965 c->temp_regs = rzalloc_array(c, struct ttn_reg_info,
1966 scan.file_max[TGSI_FILE_TEMPORARY] + 1);
1967 c->imm_defs = rzalloc_array(c, nir_ssa_def *,
1968 scan.file_max[TGSI_FILE_IMMEDIATE] + 1);
1969
1970 c->num_samp_types = scan.file_max[TGSI_FILE_SAMPLER_VIEW] + 1;
1971 c->samp_types = rzalloc_array(c, nir_alu_type, c->num_samp_types);
1972
1973 c->if_stack = rzalloc_array(c, nir_cursor,
1974 (scan.opcode_count[TGSI_OPCODE_IF] +
1975 scan.opcode_count[TGSI_OPCODE_UIF]) * 2);
1976 c->loop_stack = rzalloc_array(c, nir_cursor,
1977 scan.opcode_count[TGSI_OPCODE_BGNLOOP]);
1978
1979 ret = tgsi_parse_init(&parser, tgsi_tokens);
1980 assert(ret == TGSI_PARSE_OK);
1981
1982 while (!tgsi_parse_end_of_tokens(&parser)) {
1983 tgsi_parse_token(&parser);
1984 c->token = &parser.FullToken;
1985
1986 switch (parser.FullToken.Token.Type) {
1987 case TGSI_TOKEN_TYPE_DECLARATION:
1988 ttn_emit_declaration(c);
1989 break;
1990
1991 case TGSI_TOKEN_TYPE_INSTRUCTION:
1992 ttn_emit_instruction(c);
1993 break;
1994
1995 case TGSI_TOKEN_TYPE_IMMEDIATE:
1996 ttn_emit_immediate(c);
1997 break;
1998 }
1999 }
2000
2001 tgsi_parse_free(&parser);
2002
2003 ttn_add_output_stores(c);
2004
2005 ralloc_free(c);
2006 return s;
2007 }